# 60V, 4A, $14m\Omega$ R<sub>DS(ON)</sub>, Hot-Swap Intelli-Fuse Solution #### DESCRIPTION The MP5048A is a monolithic, integrated controller and switch. It contains a power MOSFET and circuitry that enable it to operate as a standalone device, or to be controlled by a hot-swap controller. The MP5048A is capable of driving up to 4A of continuous current per device. The device limits the inrush current to the load when a circuit card is inserted into a live backplane power source. This limits the backplane's voltage drop. The MP5048A also limits the internal MOSFET current by controlling the gate voltage ( $V_{\text{GATE}}$ ) via the current-limit reference input. The MP5048A offers many features to simplify system design. Its integrated solution monitors the output current ( $I_{OUT}$ ) and die temperature, which eliminates the need for an external current-sense resistor, power MOSFET, or thermal sensing. The MP5048A detects the power MOSFET gate, source, and drain short conditions to provide feedback for the controller. The device can be paralleled for higher current applications. The MP5048A is available in a QFN-30 (5mmx5mm) package. #### **FEATURES** - 24V to 60V Operating Input Voltage (V<sub>IN</sub>) Range - 4A Maximum Output Current (I<sub>OUT</sub>) - 14mΩ Integrated Power MOSFET - Built-In MOSFET Driver - Integrated Current Sensing with Sense Output - Separate Current-Sense Output to Configure the Over-Current Limit - Built-In Soft Start (SS) and Insertion Delay - Output Short-Circuit Protection (SCP) - Over-Temperature Protection (OTP) - Built-In Fuse Health Diagnostics - Fault Signal Output - Parallel Operation for Higher Current Applications - Integrated Intelli-Fuse Temperature Sensing - Output Voltage (V<sub>OUT</sub>) Shutdown Control - Available in a QFN-30 (5mmx5mm) Package #### **APPLICATIONS** - Industrial Applications - Servers - Networking All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. ## **TYPICAL APPLICATIONS** Figure 1: Standalone Operation (R<sub>IMON</sub> ≥ R<sub>CS</sub>) Figure 2: Parallel Operation # **TYPICAL APPLICATIONS** (continued) Figure 3: MP5048A Controlled by Hot-Swap Controller (MP5920) Figure 4: MP5048A Controlled by Hot-Swap Controller (MP5920) in Parallel Operation #### ORDERING INFORMATION | Part Number* | Part Number* Package | | MSL Rating | | |--------------|----------------------|-----------|------------|--| | MP5048AGU | QFN-30 (5mmx5mm) | See Below | 1 | | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP5048AGU-Z). #### **TOP MARKING** MPSYYWW MP5048A LLLLLLL MPS: MPS prefix YY: Year code WW: Week code MP5048A: Part number LLLLLL: Lot number ### **PACKAGE REFERENCE** ## **PIN FUNCTIONS** | Pin# | Name | Description | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1, 2, 18 | VIN | <b>System input power supply.</b> The VIN pin is connected to the drain of the integrated power MOSFET. | | | | | | 3, 4, 5, 6, 7,<br>8, 9, 10, 11,<br>12, 13, 14,<br>15, 16, 17 | VOUT | Output voltage. The VOUT pin is connected to the source of the integrated power MOSFET. | | | | | | 19 | CS | Current-sense output. The CS voltage ( $V_{CS}$ ) is compared to the CLREF voltage ( $V_{CLREF}$ ) to determine the over-current (OC) limit. Connect a resistor between the CS and GND pins to generate $V_{CS}$ . | | | | | | 20 | IMON | <b>Current-monitoring output.</b> The output current ( $I_{OUT}$ ) is proportional to the current flowing through the powered device. Place a resistor ( $R_{IMON}$ ) between the IMON and GND pins to set the output gain. Place a 100nF capacitor close to IMON to filter noise. | | | | | | 21 | SS | <b>Soft start.</b> Place an external capacitor between the SS and GND pins to set the soft-start time (tss). The internal circuitry controls the slew rate of the output voltage (Vout) during start-up. | | | | | | 22 | FAULT | <b>Fault indication.</b> The FAULT pin is an open-drain output. If a fault occurrs, then FAULT is pulled low and latches. | | | | | | 23 | TIMER | <b>Timer setting.</b> An external capacitor sets the insertion delay time, start-up short-current protection (SCP) delay time, over-current protection (OCP) delay time, and auto-retry delay time. | | | | | | 24 | CLREF | Current-limit reference voltage input. The CLREF pin sets the reference voltage (V <sub>CLREF</sub> ) for the OCP threshold. Connect a resistor between the CLREF and GND pins, or drive CLREF via an external source to generate V <sub>CLREF</sub> . Place a 1nF to 10nF capacitor close to CLREF to filter the noise. | | | | | | 25 | | | | | | | | 26 | ON | <b>Power MOSFET enable control.</b> Pull the ON pin high to enable the MP5048A; pull ON low to turn it off. | | | | | | 27 | 3V | Internal 3V LDO output. Place a 2.2µF decoupling capacitor close to the 3V and GND pins. | | | | | | 28 | VCC | Internal 4.5V LDO output. Place a 2.2µF decoupling capacitor close to the VCC and GND pins. | | | | | | 29 | VTEMP | <b>Junction temperature sense output.</b> The VTEMP pin is the output of the internal temperature sensor. | | | | | | MODE Latch or auto-retry mode selection. If the MODE pin is pulled high, then latches off if a fault occurs. Pull MODE up to 5V externally or float MODE to latches off in latch mode. Pull MODE low externally to have the part operate retry mode. | | | | | | | #### **ABSOLUTE MAXIMUM RATINGS** (1) | V <sub>IN</sub> (DC) | 0.3V to +65V | | | | | |--------------------------------------|-----------------------------|--|--|--|--| | V <sub>IN</sub> (25ns) | 72V | | | | | | V <sub>OUT</sub> | 0.3V to +65V | | | | | | All other pins | 0.3V to +6.5V | | | | | | Continuous power dissipation | $(T_A = 25^{\circ}C)^{(2)}$ | | | | | | | 5.58W | | | | | | Junction temperature | 150°C | | | | | | Lead temperature | 260°C | | | | | | Storage temperature | 65°C to +155°C | | | | | | Recommended Operating Conditions (3) | | | | | | Input voltage (V<sub>IN</sub>)......24V to 60V Operating junction temp (T<sub>J</sub>).... -40°C to +125°C # **Thermal Resistance** (4) **θ**<sub>JA</sub> **θ**<sub>JC</sub> QFN-30 (5mmx5mm).......22.4.....9.6..°C/W #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX) T<sub>A</sub>) / θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation can produce an excessive die temperature, which may cause the device to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. 6 4) Measured on JESD51-7, 4-layer PCB. ### **ELECTRICAL CHARACTERISTICS** $V_{IN} = 48V$ , $R_{CS} = 2.2k\Omega$ , $C_{OUT} = 470\mu F$ , $T_J = 25^{\circ}C$ , unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------------|-----------------------|-------------------------------------------------|------|------|------|-------| | Supply Current | | | | | | | | 0 1 | | ON is pulled high, no load | | 2.4 | 3 | mA | | Quiescent current | lα | $V_{ON} = 0V$ | | 1.8 | 2.4 | mA | | VCC Regulator and Under | -Voltage Loc | kout (UVLO) Protection | • | | • | | | VCC regulator voltage | Vcc | | 4.45 | 4.6 | 4.75 | V | | VCC load regulation | | Icc = 10mA | | 5 | | % | | VCC UVLO rising | Vcc_uvlo_risi | | 3.5 | 3.65 | 3.8 | V | | threshold | NG | | 3.3 | | 3.0 | V | | VCC UVLO hysteresis | Vcc_uvlo_hys | | | 380 | | mV | | 3V regulator voltage | V <sub>3</sub> V | | 2.9 | 3 | 3.1 | V | | | | Over-Voltage Protection (OVP | P) | | | | | V <sub>IN</sub> UVP rising threshold | VIN_UVP_RISING | Vcc = 5V | | 6.2 | | V | | V <sub>IN</sub> UVP falling threshold | VIN_UVP_FALLIN G | Vcc = 5V | | 5.25 | | V | | V <sub>IN</sub> OVP fault threshold | $V_{IN\_OVP}$ | $V_{ON} = 0V$ | | 64 | | V | | V <sub>IN</sub> OVP hysterisis | VIN_OVP_HYS | | | 2 | | V | | Power MOSFET | | | • | | • | | | 0 | Б | T <sub>J</sub> = 25°C | | 14 | | mΩ | | On resistance | R <sub>DS(ON)</sub> | $T_J = 85^{\circ}C^{(5)}$ | | 18 | | mΩ | | Off state leakage current | loff | $V_{ON} = 0V$ | | | 5 | μA | | Maximum continuous output current (5) | IOUT_MAX | | | | 5 | Α | | Thermal Shutdown and R | ecovery | | | | | • | | Thermal shutdown threshold <sup>(5)</sup> | T <sub>SD</sub> | | | 153 | | °C | | Thermal shutdown hysteresis (5) | T <sub>SD_HYS</sub> | Auto-retry mode only | | 26 | | °C | | Current-Limit Reference V | oltage Input | (CLREF) | • | | | | | Internal current during normal operation | Iclref_nor | | | 36 | | μA | | Internal current during soft start (SS) | I <sub>CLREF_SS</sub> | | | 18 | | μA | | <b>Current-Sense Output (CS</b> | 5) | | | | | | | Current-sense gain accuarcy | G <sub>CS_ACCR</sub> | 1A ≤ Iouт ≤ 4A | -2.5 | | +2.5 | % | | Current-sense gain | Gcs | | | 144 | | μA/A | | Soft Start (SS) | | | | | I. | | | Soft-start pull-up current | Iss | V <sub>IN</sub> = 48V | | 11.5 | | μA | | | | ort-Circuit Protection (SCP) | | | | | | OCP current limit during | | | | 2.4 | | ۸ | | normal operation | ILIMIT_OCP | $R_{CS} = 2.2k\Omega$ , $R_{CLREF} = 27k\Omega$ | | 3.1 | | Α | | OCP response time (5) | tocp_delay | ILIMIT_OCP = 3A | | 10 | | μs | | Short-circuit protection (SCP) current limit (5) | ILIMIT_SCP | Regardless of Rcs | | 6.85 | | А | | SCP response time (5) | tsc | | | 200 | | ns | © 2022 MPS. All Rights Reserved. ## **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN} = 48V$ , $R_{ISET} = 2.2k\Omega$ , $C_{OUT} = 470\mu F$ , $T_J = 25^{\circ}C$ , unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | | |--------------------------------------------------------------|--------------------------|-------------------------------------|------|--------------------------|------|-------|--| | Output Current Monitoring | | | | | | | | | I <sub>IMON</sub> / I <sub>OUT</sub> gain | GIMON | | | 144 | | μA/A | | | I <sub>IMON</sub> / I <sub>OUT</sub> gain accuracy | GIMON_ACCR | $1A \leqslant I_{OUT} \leqslant 4A$ | -1.5 | | +1.5 | % | | | Maximum IMON pin voltage (5) | Vimon | | | | 2 | V | | | MOSFET Short Detection | | | | | | | | | MOSFET drain-to-source short fault flag | Vout_dsth | | | 0.9 x<br>V <sub>IN</sub> | | V | | | Fault release high flag while removing drain-to-source short | Vout_faulth | | | 0.7 x<br>V <sub>IN</sub> | | V | | | MOSFET gate-to-source short detection time | tgs_shrt | | | 270 | | ms | | | Maximum soft-start time | tss_max | | | 270 | | ms | | | Power MOSFET Enable Control | ol (ON) | | | | | | | | Rising threshold | $V_{ON\_VTH}$ | | 1.13 | 1.23 | 1.31 | V | | | Hysteresis | V <sub>ON_HYS</sub> | | | 450 | | mV | | | Mode Selection (MODE) | | | | _ | | | | | MODE rising voltage threshold | V <sub>MODE_RISING</sub> | | 1 | 1.2 | 1.4 | V | | | MODE hysteresis | V <sub>MODE_HYS</sub> | | | 450 | | mV | | | MODE pull-up current | I <sub>MODE_PU</sub> | | | 4 | | μA | | | Fault | | | | | | | | | Output low voltage | V <sub>OL_FAULT</sub> | 1mA sink current | | | 0.2 | V | | | Fault off-state leakage current | I <sub>FAULT_LKG</sub> | V <sub>FAULT</sub> = 5V | | | 5 | μA | | #### Note: 5) Guaranteed by design. #### TYPICAL CHARACTERISTICS $V_{IN}$ = 48V, $C_{OUT}$ = 330 $\mu$ F, $R_{CS}$ = $R_{IMON}$ = 2.2k $\Omega$ , $C_{TIMER}$ = 10nF, $T_J$ = 25°C, unless otherwise noted. ## TYPICAL CHARACTERISTICS (continued) $V_{IN} = 48V$ , $C_{OUT} = 330 \mu F$ , $R_{CS} = R_{IMON} = 2.2 k\Omega$ , $C_{TIMER} = 10 nF$ , $T_J = 25 °C$ , unless otherwise noted. #### Safe Operating Area (SOA) Tested on the EV5048A-V-1PHASE-00A (9cmx7cm), 4-layer PCB, 2oz per layer #### TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN} = 48V$ , $C_{OUT} = 330 \mu F$ , $R_{CS} = R_{IMON} = 2.2k\Omega$ , $C_{TIMER} = 10nF$ , $T_J = 25^{\circ}C$ , unless otherwise noted. 11 $V_{IN} = 48V$ , $C_{OUT} = 330 \mu F$ , $R_{CS} = R_{IMON} = 2.2 k\Omega$ , $C_{TIMER} = 10 nF$ , $T_J = 25 °C$ , unless otherwise noted. $V_{IN} = 48V$ , $C_{OUT} = 330 \mu F$ , $R_{CS} = R_{IMON} = 2.2 k\Omega$ , $C_{TIMER} = 10 nF$ , $T_J = 25 °C$ , unless otherwise noted. CH4: I<sub>IN</sub> CH4: I<sub>IN</sub> $V_{IN} = 48V$ , $C_{OUT} = 330 \mu F$ , $R_{CS} = R_{IMON} = 2.2 k\Omega$ , $C_{TIMER} = 10 nF$ , $T_J = 25 °C$ , unless otherwise noted. $V_{IN} = 48V$ , $C_{OUT} = 330 \mu F$ , $R_{CS} = R_{IMON} = 2.2 k\Omega$ , $C_{TIMER} = 10 nF$ , $T_J = 25 °C$ , unless otherwise noted. ## **FUNCTIONAL BLOCK DIAGRAM** **Figure 5: Functional Block Diagram** #### **OPERATION** The MP5048A is a monolithic, integrated controller and switch. It has a power MOSFET with a $14m\Omega$ on resistance ( $R_{DS(ON)}$ ), which makes it ideal for multi-fuse hot-swap or e-fuse applications. The MP5048A as a standalone device, or it can be sequenced with the hot-swap controller (e.g. the MP5920 or MP5922). Multiple MP5048A devices can be used in parallel to support all power levels required by the system. All devices operating in parallel actively share current during soft start (SS). This distributes the load current ( $I_{LOAD}$ ) evenly during SS. The MP5048A supports 4A of continuous output current ( $I_{OUT}$ ) per device at room temperature. The MP5048A provides a controlled start-up voltage, and limits the inrush current when a circuit card is inserted into an active power source. The MP5048A provides support for efuse and hot-swap applications. It integrates a power MOSFET, temperature sensing, current monitoring, current protection, temperature protection, and power sequencing into a single device. The MP5048A monitors the current flowing through the device, as well as the die temperature, eliminating the need for an external sense resistor and thermal sensing. #### **Start-Up Sequence** The MP5048A has two operation modes. It can be controlled by a hot-swap controller, or can act as a standalone device. If the MP5048A is controlled by a hot-swap controller, then the power MOSFET remains off until the ON pin is pulled high. A capacitor on the timer pin ( $C_{TIMER}$ ) sets the insertion delay time, start-up short-circuit protection (SCP) delay time, over-current protection (OCP) delay time, and auto-retry delay time. The insertion delay time starts once $V_{IN}$ exceeds the under-voltage lockout (UVLO) threshold. Once the ON pin is pulled high and the insertion delay time is finished, the power MOSFET is charged up via the internal charge pump. Once the power MOSFET's voltage ( $V_{GS}$ ) reaches its threshold ( $V_{GSTH}$ ), the output voltage ( $V_{OUT}$ ) rises (see Figure 6). $V_{\text{OUT}}$ rises according to the the soft-start slew rate. The rise time is determined by the soft-start capacitor ( $C_{\text{SS}}$ ). Figure 6: Start-Up while the MP5048A Is Controlled by Hot-Swap Controller During SS, the current limit ( $I_{LIMIT}$ ) is reduced via the internal soft-start limit ( $V_{SS\_LIMIT}$ ). Once SS is complete, $I_{LIMIT}$ increases to the full-scale $I_{LIMIT}$ set by the CLREF resistor ( $R_{CLREF}$ ). The ON pin is low by default since it is pulled to GND internally via a $1.1 M\Omega$ resistor. If the MP5048A is operating in standalone mode, the ON pin should be pulled up externally to the VCC voltage ( $V_{CC}$ ) (see Figure 7). Figure 7: Standalone Operation If the ON voltage ( $V_{ON}$ ) exceeds its rising threshold while the insertion delay time finishes, the power MOSFET is charged up via the internal current source (26µA). The power MOSFET turns on once $V_{GS}$ reaches $V_{GSTH}$ , and $V_{OUT}$ rises (see Figure 8 on page 18). Figure 8: Start-Up during Standalone Opeation Soft Start (SS) The soft-start capacitor ( $C_{SS}$ ) determines the soft-start time ( $t_{SS}$ ). Once the ON pin is pulled high and the insertion delay time finishes, a constant-current source proportional to the input voltage ( $V_{IN}$ ) charges the soft-start voltage ( $V_{SS}$ ). $V_{OUT}$ rises at a similar slew rate to $V_{SS}$ . Css can be calculated with Equation (1): $$C_{SS}(nF) = \frac{15 \times t_{SS}(mS)}{R_{SS}}$$ (1) Where $R_{SS}$ is the soft-start resistor (3.6M $\Omega$ ). For example, a 100nF capacitor provides a $t_{\rm SS}$ of 24ms. If the load capacitance is extremely large, then the current required to maintain the preset $t_{\rm SS}$ exceeds the start-up $I_{\rm LIMIT}$ . In this case, the rise time is controlled by the load capacitor ( $C_{\rm LOAD}$ ) and the start-up $I_{\rm LIMIT}$ . Float the SS pin to generate a fast slew rate. A current source ( $26\mu A$ ) pulls up the power MOSFET gate. The gate charge current controls the $V_{OUT}$ rise time. The minimum $t_{SS}$ is 1.5ms. If the MP5048A is used in multi-phase application, all of the SS pins should be connected together. This ensures that all of the devices have the same $t_{\rm SS}$ . If a fault occurs, then the FAULT and SS pins are pulled low. If the MP5048A is set to auto-retry mode, then the SS pin is held low until the auto-retry delay time has expired. Once the auto-retry delay time finishes, the MP5048A turns on the MOSFET, and initiates an SS to resume normal operation. #### **TIMER Pin** The TIMER pin has four functions, listed below: - 1. Sets the insertion delay time - Sets the SCP start-up delay timer - 3. Sets the OCP delay time - 4. Sets the auto-retry delay time #### Insertion Delay Time Once the MP5048A's completes the internal power-on reset (POR), then the insertion delay begins by charging the capacitor with a 2µA current source. If the voltage reaches its threshold, then the TIMER pin is pulled up via an internal 4V source for 3.5µs. Then it is pulled to GND for 7.5µs. The timer repeats this, and then the insertion delay time is completed (see Figure 9). Figure 9: MP5048A Insertion Delay Time The pull-up voltage is determined by the external TIMER capacitor ( $C_{TIMER}$ ). #### Start-Up SCP Delay Time If $V_{\text{OUT}}$ is below 20% of $V_{\text{IN}}$ during start-up, and $V_{\text{GS}}$ is regulated by $V_{\text{SS\_LIMIT}}$ , then the SCP start-up delay timer starts. Once the SCP start-up delay timer is complete, then the power MOSFET turns off and the FAULT pin is pulled low (see Figure 10 on page 19). Figure 10: SCP Delay Time If no fault occurs, then the MP5048A follows the normal start-up sequence, and V<sub>OUT</sub> rises according to the V<sub>SS</sub>. #### **OCP Delay Time** An over-current (OC) fault occurs if the current flowing through the MP5048A exceeds the configured threshold, and is held for the duration of the OCP delay time. If V<sub>CS</sub> exceeds the CLREF voltage (V<sub>CLREF</sub>), then a 40µA current source charges C<sub>TIMER</sub>. If the TIMER voltage (VTIMER) exceeds the trip threshold (0.6V), then the power MOSFET turns off and the FAULT pin is pulled low to indicate an OC fault has occurred (see Figure 11). Figure 11: OCP Delay Time The OCP delay time can be adjusted so that the the system can endure a current transient without forcing a shutdown. A current transient can cause a current that exceeds the OCP threshold for a small amount of time. Adjusting the timer can accommodate this brief OC fault. #### Auto-Retry Delay Time The FAULT pin is pulled low to indicate a fault has occurred. If the MODE pin is configured for auto-retry mode, then the MP5048A charges and discharges the TIMER pin nine times using the same rates as the insertion delay. After the ninth cycle, the MP5048A automatically retries a startup sequence (see Figure 12). Figure 12: Auto-Retry #### **Over-Current Protection (OCP)** ILOAD is limited by the current-limit reference input and the external current-sense resistor (R<sub>CS</sub>). The CS voltage (V<sub>CS</sub>) is compared to the I<sub>LIMIT</sub> reference via an amplifier to regulate the power MOSFET's gate voltage (V<sub>GATE</sub>). This prevents the Intelli-Fuse current from exceeding the ILIMIT defined by the reference. The current-limit reference voltage (VREF) is set via CLREF, which is clamped low internally during SS to set a low I<sub>LIMIT</sub>. Once V<sub>OUT</sub> reaches VIN, the ILIMIT reference can be increased to the full limit set by Voires. At this point, the power MOSFET gate is fully enhanced, and the e-fuse is ready to deliver full power from the input. #### Current Limit at Start-Up To protect the MP5048A from overheating during start-up, the internal maximum current-limit clamp voltage and CS limit reference configuration current are determined by VIN and $V_{OUT}$ (see Figure 13 on page 20). Figure 13: MP5048A SS Current Limit If $V_{\text{OUT}}$ is below 90% of $V_{\text{IN}}$ , then the maximum current-limit reference is clamped to the CLREF clamp voltage ( $V_{\text{CLREF\_CLAMP}}$ ) (660mV with a negative temperature coefficient), and the thermal shutdown threshold is 153°C. The CS current-limit reference configuration current is $18\mu A$ if $V_{OUT}$ is below 90% of $V_{IN}$ , and $V_{CLREF}$ is determined by the external CLREF resistor ( $R_{CLREF}$ ). If $V_{CLREF}$ is below $V_{CLREF\_CLAMP}$ , then the actual current-limit $V_{REF}$ is determined by the external $V_{CLREF}$ . Otherwise, $V_{REF}$ is determined by $V_{CLREF\_CLAMP}$ . If $V_{OUT} \geqslant 90\%$ of $V_{IN}$ , then $V_{CLREF\_CLAMP}$ (660mV) is disabled. The CS current-limit reference configuration current is between 18µA and 36µA(18µA + 18µA), and CS is limited by the CLREF's externally configured value (typically limited to 2V). If the power MOSFET remains on while $V_{\text{OUT}}$ is below 90% of $V_{\text{IN}}$ within the maximum $t_{\text{SS}}$ ( $t_{\text{SS\_MAX}}$ ), then the power MOSFET shuts down once the $t_{\text{SS\_MAX}}$ (270ms) finishes. If $I_{\text{LOAD}}$ is high (but lower than $V_{\text{SS\_LIMIT}}$ ), then the power MOSFET start-up instantaneous loss is large. Thermal shutdown is triggered before $t_{\text{SS}}$ is complete, and FAULT is pulled low (see Figure 14). Figure 14: Failed Start-Up within 270ms If $V_{\text{OUT}}$ is below 20% of $V_{\text{IN}}$ during start-up, and $V_{\text{GS}}$ is regulated by $V_{\text{SS\_LIMIT}}$ for the start-up SCP delay time, then the power MOSFET latches off, and FAULT is pulled low. #### **Current Limit during Normal Operation** Once the MP5048A detects that start-up is compelte, the part enters normal operation. Once $V_{CS}$ (configured by an external resistor) exceeds the normal CLREF threshold during normal operation, the internal circuit regulates $V_{GATE}$ to keep the power MOSFET constant. To limit the current, the gate-to-source voltage ( $V_{GS}$ ) should be regulated between 5V and $V_{TH}$ . The typical response time is about 10s. $I_{OUT}$ may have a small overshoot during this period. If $I_{\text{LIMIT}}$ is reached, then the internal fault timer starts. If $I_{\text{OUT}}$ drops below the $I_{\text{LIMIT}}$ threshold before the end of OCP delay time, then the MP5048A resumes normal operation. If $I_{\text{OUT}}$ exceeds $I_{\text{LIMIT}}$ for longer than the delay time, then the power MOSFET latches off and the FAULT pin is pulled low. The desired $I_{LIMIT}$ during normal operation is a function of the CS pin's external resistor ( $R_{CS}$ ). The MP5048A $I_{LIMIT}$ value can exceed the normal maximum load current ( $I_{LOAD}$ ) to allow for tolerances in the current-sense value. $I_{LIMIT}$ can be estimated with Equation (2): $$I_{LIMIT} = \frac{V_{CLREF\_NORM}}{G_{CS} \times R_{CS}}$$ (2) Where $V_{\text{CLREF\_NORM}}$ is the CLREF voltage during normal operation, and $G_{\text{CS}}$ is the current-sense gain once the power MOSFET is fully on (typically 144 $\mu$ A/A). The OCP limit should not exceed 4.8A. The MOSFET works in the linear region. #### **Short-Circuit Protection (SCP)** If $I_{LOAD}$ increases rapidly due to a short circuit, then the current may exceed the $I_{LIMIT}$ threshold before the hot-swap control loop can respond. If the Intelli-Fuse current reaches 6.85A, then a fast turn-off circuit in the Intelli-Fuse is activated to turn the power MOSFET off. The total SCP response time is about 200ns. The FAULT signal is pulled low once the power MOSFET's current reaches the $I_{LIMIT}$ (6.85A). If the device is in latch mode, then there is not a retry response after short-circuit detection. The FAULT pin remains low and the device remains off. To clear the fault, pull the ON pin low and then high. This clears the fault condition, and the MP5048A initiates a new SS. If the short circuit is still present, the device repeats this process. Once the short circuit is removed, the MP5048A ramps up V<sub>OUT</sub> according to V<sub>SS</sub>. If the device is in auto-retry mode, then the retry timer counts nine cycles on the TIMER pin (see Figure 12 on page 19). At the end of the retry timer count, the MP5048A attempts to start up again. If the short is still present, the process continues at the rate of the retry timer for the auto-retry process. If the short has been removed, then the MP5048A ramps up $V_{OUT}$ according to Vss. #### **FAULT Report** FAULT is an open-drain, active-low signal to report fault conditions. FAULT monitors the following faults in the Intelli-Fuse: - 1. Over-current (OC) fault: If the CS voltage exceeds V<sub>CS</sub> the CLREF threshold during normal operation, then FAULT is pulled low after a configured gate regulation time. - 2. Short circuit: If the Intelli-Fuse's ILOAD reaches 6.85A quickly, then FAULT is pulled low. - 3. Intelli-Fuse's power MOSFET drain-to-source. or gate-to-source gate-to-drain, detection: See the Damaged Intelli-Fuse MOSFET Detection section for more details. - 4. Over-temperature (OT) fault: If an OT fault is detected (T<sub>J</sub> > 153°C), FAULT is pulled low. If a fault latch occurs, then FAULT is pulled low. The latch can be released by cycling the power on VIN or ON. #### **Damaged Intelli-Fuse MOSFET Detection** Damaged Intelli-Fuse power MOSFET detection includes MOSFET drain-to-source, gate-to-drain. and gate-to-source short detection. These conditions are described below. #### Drain-to-Source Short Detection during Start-Up Once V<sub>CC</sub> on the Intelli-Fuse exceeds its undervoltage lockout (UVLO) rising threshold, and V<sub>ON</sub> exceeds its rising threshold, then the Intelli-Fuse detects the drain-to-source short after the insertion delay ends. In this instance, the Intelli-Fuse treats any V<sub>OUT</sub> above 90% of V<sub>IN</sub> during start-up as a short on the MOSFET. FAULT remains low while the Intelli-Fuse detects that V<sub>OUT</sub> has exceeded 90% of V<sub>IN</sub> during start up. Once the short is removed and the Intelli-Fuse detects that V<sub>OUT</sub> has dropped below 70% of V<sub>IN</sub>. FAULT is pulled high, and the MP5048A starts up and resumes normal operation. #### Gate-to-Drain Short Detection during Start-Up During start-up, the Intelli-Fuse detects a power MOSFET gate-to-drain short by monitoring its drain-to-gate voltage (VDG) and VGS. If VGS exceeds a fault threshold voltage, or if V<sub>DG</sub> drops below the fault threshold, then FAULT is pulled low until the short is removed. #### Gate-to-Source Short Detection during Start-Up FAULT is pulled low for gate-to-source short detection during the MOSFET turn-on period (if V<sub>OUT</sub> is below 90% of V<sub>IN</sub> after the maximum internal 270ms soft-start time). To turn the Intelli-Fuse on again, remove the short and cycle the power on VIN or ON. #### Gate-to-Source or Gate-to-Drain Short **Detection during Normal Operation** If V<sub>OUT</sub> exceeds 90% of V<sub>IN</sub> while the part is operating normally, then the Intelli-Fuse detects the power MOSFET gate-to-to-source or gatedrain short by checking if the difference between the internal charge pump voltage (V<sub>CP</sub>) and V<sub>GATE</sub> is below 2V after 270ms (if no other fault has occurred). If this occurs, then FAULT is pulled low. To turn the Intelli-Fuse on again, remove the short and cycle the power on VIN or ON. #### **FAULT Reset** To restart the part after a fault has occurred, pull the ON pin low and then high. Once the fault is removed, the MP5048A begins the start-up sequence. #### V<sub>IN</sub> Over-Voltage Protection (OVP) V<sub>IN</sub> over-voltage protection (OVP) has a fixed limit of 64V. If this level is reached, then the power MOSFET turns off. If the device is set to latch mode, then the fault can be released by cycling the power on VIN or ON. If the device is set to auto-retry mode, then the power MOSFET does not turn on until V<sub>IN</sub> drops below 62V. #### **Under-Voltage Lockout (UVLO) Protection** The UVLO threshold can be configured via a resistor divider connected between the input and the ON pin. The network can be adjusted by setting the start-up voltage via the VIN pin. #### **Current-Sense Output (CS)** The CS pin provides a current proportional to $I_{OUT}$ (the current through the powered device). The current-sense gain is 144 $\mu$ A/A once the power MOSFET is fully on. There is a resistor (Rcs) connected to CS that forms an external voltage. The CS current ( $I_{CS}$ ) can be estimated with Equation (3): $$I_{CS} = I_{OUT} \times 144 \mu A/A \tag{3}$$ The CS reference voltage (V<sub>cs</sub>) can be calculated with Equation (4): $$V_{CS} = I_{CS} \times R_{CS}$$ (4) If $V_{CS}$ reaches the CLREF $I_{LIMIT}$ threshold, then the internal circuit regulates $V_{GATE}$ to keep the current in the power MOSFET constant. #### **Current-Monitoring Output (IMON)** The current monitor gain is $144\mu A/A$ . There is a resistor ( $R_{IMON}$ ) connected between the IMON and GND pins. The IMON voltage ( $V_{IMON}$ ) should be between 0V and 2V to keep IMON's current ( $I_{IMON}$ ) linearly proportional to $I_{OUT}$ . $I_{IMON}$ can be calculated with Equation (5): $$I_{IMON} = I_{OUT} \times 144 \mu A/A \tag{5}$$ The IMON reference voltage (V<sub>IMON</sub>) can be estimated with Equation (6): $$V_{IMON} = I_{MON} \times R_{IMON}$$ (6) The MP5048A current-monitoring output can be used by the controller to accurately monitor the $I_{\text{OUT}}$ . Place a 100nF capacitor between the IMON and GND pins to smooth the indicator voltage. #### **Temperature-Sense Output (VTEMP)** The VTEMP pin reports the junction temperature $(T_J)$ when there is no thermal gradient on the IC. If $V_{CC}$ exceeds its UVLO threshold and the MP5048A is in active mode, then VTEMP has a voltage output proportional to $T_J$ . The VTEMP voltage ( $V_{TEMP}$ ) is 11.8mV/°C, which can be calculated with Equation (7): $$V_{TEMP} = (T_J \times 11.8 + 100) \text{mV}$$ (7) For example, if $T_J$ is 100°C, then $V_{TEMP}$ is about 1.3V. If $V_{TEMP}$ is 0V, then $T_J$ is about -8°C. The total temperature-sense range is between -8°C and +150°C. If $T_J$ drops below -8°C, then $V_{TEMP}$ remains at 0V. In multi-fuse operation, the VTEMP pins of each Intelli-Fuse can be connected to the temperature monitor pin of the controller (see Figure 15). Figure 15: Multi-Fuse Temperature-Sense Utilization during Parallel Operation #### **Current Balancing during Parallel Operation** Multiple MP5048A devices can be used in parallel for high-current applications. The current balance loop balances the start-up current per active channel. All IMON pins should be connected together for current balancing in parallel operation. The sensed currents from each active MP5048A's IMON are summed together and divided by the number of active channels. The resulting average $I_{LOAD}$ provides a measure of the total $I_{LOAD}$ . Current balancing is achieved by comparing the sensed current of each CS pin to the average current, which makes an appropriate adjustment to the power MOSFET $V_{GATE}$ of each Intelli-Fuse during start-up. The equivalent average IMON resistor ( $R_{IMON}$ ) can be calculated with Equation (8): $$R_{IMON AVG} = R_{CS} / N$$ (8) Where N is the number of active MP5048A devices (see Figure 16 on page 23). Figure 16: IMON and CS Connections in Multi-Phase Application The start-up current balance is essential to achieving the thermal advantage of parallel operation. With good current balancing, the power loss is dissipated across multiple devices equally over a greater area. #### MP5048A and MP5920 Controller Operation The MP5048A can be combined with the MP5920 to provide PMBus telemetry, power sequencing, and black box capabilities (see Figure 17). Using the internal 3V LDO, the MP5920 can be powered directly by the MP5048A, which allows for power sequencing when only 48V is available. The 3V LDO can be used as a bootstrap source to start up the MP5920; however, it cannot be used for continuous operation. It is expected that a 3.3V source starts up the MP5920 after initial start-up. The 3V LDO can be connected to the main system 3.3V supply via a diode. This disables the current being drawn from the internal 3V LDO, and instead uses the system's 3.3V to power the MP5920. Figure 17: MP5048A and MP5920 Operation #### APPLICATION INFORMATION #### **PCB Layout Guidelines** Efficient PCB layout is critical for stable operation. A 4-layer layout is strongly recommended for improved thermal performance. For the best results, refer to Figure 18 and follow the guidelines below: - 1. Place the MP5048A close to the board's input connector to minimize trace inductance. - Place a small input capacitor (e.g. 100nF) close to the MP5048A's VIN and GND pins to reduce transients on the input supply line. (Transients can occur if I<sub>LOAD</sub> is shut off.) - 3. Place a 2.2µF capacitor as close to VCC as possible. - Keep the high-current path between the board's input and load close to and in parallel to the return path to reduce loop inductance. - 5. Connect the analog signal ground (AGND) plane to the PCB's power ground (PGND) planes at a single point. - If the MP5048A is controlled by a hot-swap device, connect the reference ground of all of the signal pins to the reference ground of the controller. Figure 18: Recommended PCB Layout VIN TVS Diode: 5.0SMDJ51A VOUT Diode: B380-13-F ### **PACKAGE INFORMATION** #### **QFN-30 (5mmx5mm)** **TOP VIEW** **BOTTOM VIEW** #### **SIDE VIEW** RECOMMENDED LAND PATTERN #### **NOTE:** - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 3) REFERENCEIS MO-220. - 4) DRAWING IS NOT TO SCALE. ## **CARRIER INFORMATION** | Part Number | Package | Quantity/ | Quantity/ | Quantity/ | Reel | Carrier | Carrier | |-------------|---------------------|-----------|-----------|-----------|----------|------------|------------| | | Description | Reel | Tube | Tray | Diameter | Tape Width | Tape Pitch | | MP5048AGU-Z | QFN-30<br>(5mmx5mm) | 5000 | N/A | N/A | 13in | 12mm | 8mm | ### **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 9/8/2022 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications. 9/8/2022 # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: Monolithic Power Systems (MPS): MP5048AGU-P MP5048AGU-Z