

Primary-Side, CC/CV, Flyback Regulator with High-Voltage Current Source and Programmable Cable Compensation

## **DESCRIPTION**

The MP024-10 is a low-cost, offline, primary-side, flyback regulator with a simple, external circuit. It provides accurate constant voltage (CV) and constant current (CC) regulation without an optocoupler or secondary feedback circuit and has an integrated 700V MOSFET and high-voltage start-up current source.

The MP024-10 operates in discontinuous conduction mode (DCM) using variable off-time control. Its power-saving technologies limit the no-load power consumption to less than 30mW.

Full protection features include VCC undervoltage lockout (VCC UVLO), overload protection (OLP), over-temperature protection (OTP), open-loop protection (OCkP), sensingshort protection (SSP), and over-voltage protection (OVP).

The variable switching frequency method provides natural spectrum shaping to smooth the EMI signature, making the MP024-10 suitable for offline, low-power battery chargers and adapters.

The MP024-10 is available in a SOIC8-7B package.

#### Maximum Output Power (1) (4)

|             | 230Vac    | : ±15%  | 85Vac~265Vac |         |  |
|-------------|-----------|---------|--------------|---------|--|
|             | Open      | Adapter | Open         | Adapter |  |
|             | Frame (2) | (3)     | Frame (2)    | (3)     |  |
| Pouт<br>(W) | 13        | 10      | 10           | 7.5     |  |

#### NOTES:

- 1) The maximum output power is limited by thermal shutdown.
- 2) Maximum continuous power in an open frame design at  $50^{\circ}\text{C}$  ambient temperature.
- 3) Maximum continuous power in a non-ventilated enclosed adapter measured at 50°C ambient temperature.
- 4) Single output,  $V_{OUT} = 5V$ .

## **FEATURES**

- Primary-Side Control without Optocoupler or Secondary Feedback Circuit
- Precise Constant Current and Constant Voltage Control (CC/CV)
- Variable Off-Time Peak-Current Control
- 700V/4.5Ω Integrated MOSFET
- 700V High-Voltage Current Source
- 30mW No-Load Power Consumption
- Programmable Cable Compensation
- Multiple Protections: OVP, OCkP, SSP, OLP, OTP, and VCC UVLO
- Low Cost and Simple External Circuit
- Available in a SOIC8-7B Package

# **APPLICATIONS**

- Cell Phone Chargers
- Adapters for Handheld Electronics
- Standby and Auxiliary Power Supplies

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.



# **TYPICAL APPLICATION**





# **ORDERING INFORMATION**

| Part Number* | Package  | Top Marking |
|--------------|----------|-------------|
| MP024GS-10   | SOIC8-7B | See Below   |

<sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MP024GS-10–Z)

## **TOP MARKING**

MP 024-10 LLLLLLLL MP SYWW

MP024-10: First five digits of the part number

LLLLLLL: Lot number MPS: MPS prefix Y: Year code WW: Week code

# **PACKAGE REFERENCE**



© 2017 MPS. All Rights Reserved.



| ABSOLUTE MAXIMUM RATINGS (                                | 5) |
|-----------------------------------------------------------|----|
| DRAIN to SOURCE, GND0.3V to 700                           | )\ |
| VCC to GND0.3V to 28                                      | 3∖ |
| CP, SS, SOURCE to GND0.3V to 7                            | ′∖ |
| FB to GND0.7V to 7                                        | ′∖ |
| Continuous power dissipation $(T_A = +25^{\circ}C)^{(6)}$ | )  |
| 1.66                                                      |    |
| Junction temperature150°                                  | ,C |
| Lead temperature260°                                      | C  |
| Storage temperature60°C to +150°                          | ,C |
| ESD capability human body model2.0k                       | ⟨\ |
| ESD capability machine model200                           | )\ |
| Recommended Operating Conditions (7)                      | )  |
| Junction temperature (T <sub>J</sub> )40°C to +125°       | ,C |
| Ambient temperature (T <sub>A</sub> )40°C to +110°        |    |
| Operating VCC range 10V to 25                             |    |

#### NOTES:

- 5) Exceeding these ratings may damage the device.
- 6) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 8) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

VCC = 15V,  $T_J$  = -40°C~125°C, min and max values are guaranteed by characterization, typical values are tested under 25°C, unless otherwise noted.

| Parameter                                  | Symbol                  | Condition                                                   | Min  | Тур  | Max  | Units     |
|--------------------------------------------|-------------------------|-------------------------------------------------------------|------|------|------|-----------|
| Supply Voltage Management (VCC)            |                         |                                                             |      |      |      |           |
| VCC on threshold                           | V <sub>CCH</sub>        |                                                             | 18.8 | 19.4 | 20.0 | V         |
| VCC off threshold                          | Vccl                    |                                                             | 8.2  | 8.7  | 9.2  | V         |
| Operating current                          | 1                       | $f_S = f_{S-min}$                                           |      | 235  | 300  | μΑ        |
| Operating current                          | lop                     | $f_S = 40kHz$                                               |      | 0.55 | 0.85 | mA        |
| Internal MOSFET (DRAIN)                    |                         |                                                             |      |      |      |           |
| Breakdown voltage                          | V <sub>BRDSS</sub>      |                                                             | 700  |      |      | V         |
| On state resistance                        | R <sub>DSon</sub>       | VCC = 10V, I <sub>DS</sub> = 0.1A,<br>T <sub>J</sub> = 25°C |      | 4.5  | 6.5  | Ω         |
| High-voltage current source supply current | I <sub>HV</sub>         | $VCC = 18V, V_D = 80V,$<br>$T_J = 25$ °C                    | 1.8  | 2.2  | 2.6  | mA        |
| Leakage current                            | leak                    | V <sub>D</sub> = 400V, T <sub>J</sub> = 25°C                |      |      | 11   | μA        |
| Internal MOSFET (SOURCE)                   |                         |                                                             |      |      |      |           |
| Maximum on time                            | tonmax                  | Vsource = 0V                                                | 25   | 40   | 55   | μs        |
| Minimum switching frequency                | f <sub>S-min</sub>      |                                                             |      | 75   | 110  | Hz        |
| Current limit                              | V <sub>Limit-Max</sub>  | $f_S \ge f_{S-H}$                                           | 464  | 480  | 496  | mV        |
| Ourient mint                               | V <sub>Limit-Min</sub>  | f <sub>S</sub> ≤ f <sub>S-L</sub>                           | 220  | 250  | 280  | mV        |
| fs to start the current foldback           | f <sub>S-Н</sub>        |                                                             | 26   | 40   | 54   | kHz       |
| fs to end the current foldback             | f <sub>S-L</sub>        |                                                             |      | 20   |      | kHz       |
| Leading edge blanking                      | t <sub>LEB</sub>        |                                                             | 190  | 300  | 410  | ns        |
| Feedback Input (FB)                        |                         |                                                             |      |      |      |           |
|                                            |                         | $V_{FB} = 4V$ , $V_{CP} = 2V$                               |      | 12   |      | μA        |
| FB input current                           | I <sub>FB</sub>         | V <sub>FB</sub> = 4V, V <sub>CP</sub> = 1.5V                |      | 9    |      | μΑ        |
| niput current                              | IFB                     | $V_{FB} = 4V, V_{CP} = 0.8V$                                |      | 4.6  |      | μΑ        |
|                                            |                         | $V_{FB} = 4V, V_{CP} = 0.2V$                                |      | 1.2  |      | μA        |
| FB reference voltage                       | $V_{FB}$                |                                                             | 3.90 | 3.96 | 4.02 | V         |
| OLP threshold at sampled FB                | V <sub>FBolp</sub>      |                                                             |      | 1.4  |      | V         |
| OLP counter                                |                         |                                                             |      | 768  |      |           |
| FB sampling duration                       | t <sub>FB-SD</sub>      |                                                             | 180  | 260  | 360  | ns        |
|                                            |                         | $R_{SS} = 0\Omega$ , $V_{Limit} = 0.5V$                     | 2.60 | 3.62 | 4.9  | - µs      |
| FB maximum sampling time                   | t <sub>FBS-Max</sub>    | $R_{SS} = 1k\Omega$ , $V_{Limit} = 0.5V$                    | 1.85 | 2.72 | 3.65 |           |
| The maximum sampling lime                  |                         | $R_{SS} = 2k\Omega$ , $V_{Limit} = 0.5V$                    | 3.8  | 5.5  | 7.2  |           |
|                                            |                         | $Rss = 4k\Omega$ , $V_{Limit} = 0.5V$                       | 5.3  | 7.2  | 9.3  |           |
|                                            |                         | $R_{SS} = 0\Omega$ , $V_{Limit} = 0.25V$                    | 1.1  | 1.82 | 2.6  | _<br>- μs |
| FB minimum sampling time                   | tenove                  | $R_{SS} = 1k\Omega$ , $V_{Limit} = 0.25V$                   | 0.75 | 1.35 | 1.95 |           |
| To minimum sampling time                   | ne t <sub>FBS-Min</sub> | $R_{SS} = 2k\Omega$ , $V_{Limit} = 0.25V$                   | 1.85 | 2.72 | 3.65 |           |
|                                            |                         | $R_{SS} = 4k\Omega$ , $V_{Limit} = 0.25V$                   | 2.6  | 3.62 | 4.9  |           |



# **ELECTRICAL CHARACTERISTICS** (continued)

VCC = 15V, T<sub>J</sub> = -40°C~125°C, min and max values are guaranteed by characterization, typical values are tested under 25°C, unless otherwise noted.

| Parameter                                | Symbol              | Condition | Min  | Тур  | Max | Units |
|------------------------------------------|---------------------|-----------|------|------|-----|-------|
| ZCD threshold                            | V <sub>DCM</sub>    |           | 55   | 100  | 145 | mV    |
| FB open-circuit threshold                | V <sub>FBopen</sub> |           | -190 | -110 | -45 | mV    |
| OVP threshold at FB                      | V <sub>FBovp</sub>  |           | 5.7  | 5.96 | 6.3 | V     |
| FB OVP blanking time                     | tovp-b              |           | 1    | 1.35 | 1.7 | μs    |
| Output Cable Compensation (CP)           |                     |           |      |      |     |       |
| Supply voltage on CP                     | V <sub>CP-Max</sub> |           |      | 4    |     | V     |
| Thermal Shutdown                         |                     |           |      |      |     |       |
| Thermal shutdown threshold (9)           |                     |           |      | 140  |     | °C    |
| Thermal shutdown recovery hysteresis (9) |                     |           |      | 40   |     | °C    |

#### NOTE:

<sup>9)</sup> The parameters are guaranteed by characterization.



# **PIN FUNCTIONS**

| SOIC8-7B<br>Pin # | Name   | Description                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                 | FB     | <b>Feedback.</b> The FB voltage determines the operation mode (CV mode or CC mode).                                                                                                                                                                                                                                                                                                            |
| 2                 | GND    | Ground.                                                                                                                                                                                                                                                                                                                                                                                        |
| 4                 | DRAIN  | <b>Drain of the internal MOSFET.</b> DRAIN is integrated with an internal high-voltage current source, which charges up VCC for start-up.                                                                                                                                                                                                                                                      |
| 5                 | SOURCE | <b>Source of the internal MOSFET.</b> Connect a current sense resistor to detect the MOSFET current for peak-current-mode control in CV and CC mode.                                                                                                                                                                                                                                           |
| 6                 | SS     | Select sampling time by different external resistor configurations.                                                                                                                                                                                                                                                                                                                            |
| 7                 | СР     | Output cable compensation. Connect a $1\mu F$ ceramic capacitor to CP as a low-pass filter. The compensation voltage can be adjusted by the resistor divider. CP can also be used to select the secondary duty limitation by different external resistor configurations.                                                                                                                       |
| 8                 | VCC    | <b>Supply voltage.</b> When VCC is lower than a certain level, the internal high voltage current source is turned on to charge up VCC. When VCC is charged to a certain level by the internal high-voltage current source, the IC begins working. In addition to the bulk capacitor, a 0.1µF ceramic capacitor can be connected as close to VCC as possible to decouple the noise disturbance. |



# **TYPICAL CHARACTERISTICS**

#### VCC On Threshold vs. Temperature



# High-Voltage Current Source Supply Current @ $V_D = 80V$ vs. Temperature



### Breakdown Voltage vs. Temperature



## VCC Off Threshold vs. Temperature



# Leakage Current @ $V_D$ = 400V vs. Temperature



# Operating Current @ $F_{s\_min}$ vs. Temperature



© 2017 MPS. All Rights Reserved.



# **TYPICAL CHARACTERISTICS** (continued)

## **On-State Resistance vs. Temperature**



### FB Reference Voltage vs. Temperature



**ZCD Threshold vs. Temperature** 



# Operating Current @ f<sub>S</sub> = 40kHz vs. Temperature



### **Current Limit vs. Temperature**



FB Open-Circuit Threshold vs. Temperature



© 2017 MPS. All Rights Reserved.



# TYPICAL CHARACTERISTICS (continued)

Minimum Switching Frequency vs. Temperature



FB Minimum Sampling Time @  $R_{SS} = 0\Omega$  vs. Temperature



FB Maximum Sampling Time @  $R_{SS} = 0\Omega$  vs. Temperature





# TYPICAL PERFORMANCE CHARACTERISTICS

Performance waveforms are tested on the evaluation board in the Design Example section.  $V_{IN} = 230V_{AC}$ ,  $V_{OUT} = 5V$ ,  $I_{OUT} = 2A$ , unless otherwise noted.

## **No-Load Consumption**



#### **Conducted EMI**

 $V_{IN} = 115V_{AC}$ , L Line



## **Conducted EMI**

V<sub>IN</sub> = 230V<sub>AC</sub>, L Line



## Efficiency



#### **Conducted EMI**

 $V_{IN} = 115V_{AC}$ , N Line



#### **Conducted EMI**

 $V_{IN} = 230V_{AC}$ , N Line





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Performance waveforms are tested on the evaluation board in the Design Example section.  $V_{IN} = 230 V_{AC}$ ,  $V_{OUT} = 5 V$ ,  $I_{OUT} = 24$ , unless otherwise noted.





# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

Performance waveforms are tested on the evaluation board in the Design Example section.  $V_{IN} = 230 V_{AC}$ ,  $V_{OUT} = 5 V$ ,  $I_{OUT} = 2 A$ , unless otherwise noted.

## **Short-Circuit Recovery**



#### **Short-Circuit Power On**



© 2017 MPS. All Rights Reserved.



# **BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 



#### **OPERATION**

The MP024-10 is a primary-side flyback regulator that provides accurate constant voltage and constant current regulation without an optocoupler or secondary feedback circuit. The regulator is designed to operate with a minimal number of external components.

### Start-Up

Initially, the IC is self-supplied by the internal high-voltage current source, which is drawn from DRAIN. The internal high-voltage current source turns off for better efficiency once VCC reaches the VCC on threshold ( $V_{CCH}$ ). Afterward, the power supply is taken over by the auxiliary winding of the transformer. When VCC falls below the VCC off threshold ( $V_{CCL}$ ), the IC stops switching, and the internal high-voltage current source turns on again (see Figure 2).



Figure 2: VCC Under-Voltage Lockout

#### **Peak-Current Control on the Primary Side**

A current sense resistor ( $R_S$ ) is used to sense the primary current  $I_p(t)$  (see Figure 3). The current rises linearly at a rate shown in Equation (1):

$$\frac{dI_{p}(t)}{dt} = \frac{V_{in}}{L} \tag{1}$$



**Figure 3: Primary Current Waveform** 

When the current  $I_p(t)$  rises up to  $I_{pk}$ , the MOSFET turns off. Calculate  $I_{pk}$  with Equation (2):

$$I_{pk} = \frac{V_{IPK}}{R_{s}} \tag{2}$$

The energy stored in the inductor (L<sub>m</sub>) within each cycle can be calculated with Equation (3):

$$E = \frac{1}{2} L_{m} \times I_{pk}^{2} \tag{3}$$

The power transferred from the input to the output can be calculated with Equation (4):

$$P = \frac{1}{2}L_{m} \times I_{pk}^{2} \times f_{s}$$
 (4)

Where f<sub>s</sub> is the switching frequency.

In constant current operation, the reference for  $I_{pk}$  is fixed at  $V_{Limit-Max}$ . In constant voltage operation,  $I_{pk}$  is modulated by the switching frequency (see Figure 4).



Figure 4: Peak Current Modulation

The turn-on time is limited at t<sub>ONmax</sub> in case the current sensing resistor is shorted and the primary current runs away. If this maximum limitation is reached, IC protection is triggered.



## **Constant Voltage (CV) Operation**

In constant voltage (CV) mode, the MP024-10 detects the output voltage from FB and generates the switching frequency to regulate the output voltage.

To regulate the output voltage on the primary side, FB uses a resistor divider to sample the auxiliary winding voltage ( $V_{aux}$ ). The relationship between  $V_{aux}$  and the output voltage ( $V_o$ ) can be calculated with Equation (5):

$$V_{\text{aux}} = \frac{N_{\text{aux}}}{N_{\text{s}}} \times (V_{\text{O}} + V_{\text{D}})$$
 (5)

Where  $V_D$  is the forward drop voltage of the secondary diode.

During the conduction time of the secondary diode, the difference between the output voltage and the voltage on the secondary winding is not constant, since  $V_D$  varies with the current flowing through the diode. To compensate for the voltage drop difference, the sampling time decreases gradually from  $t_{\text{FBS-Max}}$  to  $t_{\text{FBS-Min}}$  as the current limitation folds back from  $V_{\text{Limit-Max}}$  to  $V_{\text{Limit-Min}}$  (see Figure 5).



Figure 5: Auxiliary Winding Voltage

The FB sampling time is able to be customized with different resistor values connected to SS (see Figure 6). See the Electrical Characteristics table on page 5 for all available choices for the sampling time. The entire customization process is completed before start-up and stored in a register, so it does not have any influence on the normal operation.



Figure 6: External Resistor for Sampling Time Customization

The sampling should be chosen almost at the end of the secondary diode conduction period for accurate CV regulation.

## **Constant Current (CC) Operation**

Figure 7 shows the secondary current waveforms.



Figure 7: Secondary Current Waveform

In constant current (CC) operation,  $I_{pk}$  is fixed, and the CC loop control function maintains a fixed ratio between the secondary diode on time ( $t_{ons}$ ) and the switching cycle. The fixed ratio limits the maximum duty of the secondary side diode on time as shown in Equation (6):

$$\frac{t_{ons}}{T} = D_{S-Max}$$
 (6)

The relationship between the output constantcurrent and the secondary peak current ( $I_{pks}$ ) is shown in Equation (7):

$$I_{\text{out}} = \frac{1}{2} I_{\text{pks}} \frac{t_{\text{ons}}}{t_{\text{ons}} + t_{\text{offs}}} = \frac{1}{2} I_{\text{pks}} D_{\text{S-Max}}$$
 (7)

When the secondary diode is turned on, the peak current on the secondary side can be calculated with Equation (8):

$$I_{pks} = \frac{N_p}{N_s} I_{pk} \tag{8}$$

The output current regulation is shown in Equation (9):

$$I_{\text{out}} = \frac{1}{2} \frac{N_p}{N_s} I_{PK} D_{S-Max}$$
 (9)

For different applications with different kinds of output voltages, D<sub>S-Max</sub> can be customized from CP. If CP is connected with a capacitor directly or shorted to GND, D<sub>S-Max</sub> remains at a default value of 0.4.



If CP is connected with a resistor, then there are several options for the CP and  $D_{S-Max}$  combination (see Figure 8).



Figure 8: External Configuration of CP

Table 1 shows all available choices for  $D_{\text{S-Max}}$ . The entire customization process is completed before start-up and latched in a register, so it does not have any influence on the normal operation.

Table 1: D<sub>S-Max</sub> vs. CP Configuration

| R <sub>CP</sub> /C <sub>CP</sub> | D <sub>S-Max</sub> |
|----------------------------------|--------------------|
| 0Ω/NC                            | 0.4                |
| 10kΩ/NC                          | 0.3                |
| 20kΩ/NC                          | 0.35               |
| 40kΩ/NC                          | 0.5                |
| NC/1µF                           | 0.4                |

To enable the overload protection (OLP) function in CC mode, the sampling on the FB voltage should be running, and the sampling time should be fixed at  $t_{\text{FBS-Max}}$ .

#### Leading-Edge Blanking

The MP024-10 uses a leading-edge blanking period when the MOSFET turns on. Leading-edge blanking is used to prevent a false termination of the switching pulse caused by the turn-on current spike. During this blanking period, the current sense comparator is disabled, and the MOSFET cannot be turned off.

# **Discontinuous Conduction Mode (DCM) Detection**

The MP024-10 is designed to operate in discontinuous conduction mode (DCM) in both CV and CC modes. To avoid operating in continuous conduction mode (CCM), the MP024-10 implements a zero-current detection function internally with a threshold of  $V_{\text{DCM}}$ . The IC does not begin the next cycle until ZCD is detected.

During normal operation, the blanking time for ZCD is synchronized with the FB sampling time (i.e.: ZCD always starts after the sampling phase is done). There is also a soft-start (SS)

function on the ZCD blanking time that prevents ZCD from being falsely triggered when the output capacitor is not charged up. During the start-up period, the blanking time for ZCD gradually shrinks from  $t_{B\_STP}$  (10µs) to the FB sampling time in three cycles.

# Protection Features (OVP, OCkP, SSP, and OLP)

The MP024-10 includes over-voltage protection (OVP), open-circuit protection (OCkP), sensing-short protection (SSP), and overload protection (OLP). If the voltage at FB exceeds V<sub>FBovp</sub>, OVP is triggered. If V<sub>FBopen</sub> cannot be monitored for each cycle, OCkP is triggered. If the maximum turn on time is reached, SSP is triggered. If the sampled FB voltage is lower than V<sub>FBolp</sub> for 128 consecutive cycles, OLP is triggered. The MP024-10 immediately shuts down the driving signals and enters hiccup mode when any of these protection features are triggered and resumes normal operation when the fault has been removed.

OLP is not enabled until the soft-start period of the ZCD blanking time is finished.

## **Over-Temperature Protection (OTP)**

When the junction temperature of the IC exceeds the thermal shutdown threshold, over-temperature protection (OTP) is triggered, and the IC stops switching. The MP024-10 resumes normal operation when the junction temperature drop exceeds the thermal shutdown hysteresis.

#### **Output Cable Compensation**

The MP024-10 has an internal output cable compensation circuit (see Figure 9). A switching signal ( $V_{Limit}$ \* $t_{ONS}$ ) is generated internally and is synchronized with the switching frequency. The duty on time of this signal is  $t_{ONS}$ , and the amplitude of this signal is proportional to the current limit threshold. The switching signal is output to CP through a  $1M\Omega$  resistor. A low-pass filter can be implemented by placing an external capacitor on CP, and a DC voltage ( $V_{CP}$ ) that is proportional to the output current can be derived on CP.

An internal current sinking into FB is proportional to  $V_{CP}$ , so the voltage drop on the upper resistor of the divider implements the output cable compensation function.





Figure 9: Output Cable Compensation

Determine the compensation voltage with Equation (10):

$$V_{FCP} = \frac{8 \times V_{Limit} \times D_{S}}{300 \times 10^{3}} \times 2 \times R_{UP} \times \frac{N_{S}}{N_{PAU}}$$
 (10)

Where  $V_{\text{FCP}}$  is the secondary-side compensation voltage drop,  $D_{\text{S}}$  is the secondary-diode duty cycle,  $R_{\text{UP}}$  is the upper resistor of the resistor divider,  $N_{\text{S}}$  is the number of turns for the secondary-side transformer windings,  $N_{\text{P\_AU}}$  is the number of transformer auxiliary winding turns, and  $V_{\text{Limit}}$  is the current limit.

For example, to calculate the maximum output cable compensation in CC condition, use  $D_S = D_{S-Max}$  (when CP function is used,  $D_{S-Max}$  is 0.4) and  $V_{Limit} = V_{Limit-Max}$  (typically 480mV) in the formula. The compensation voltage drops as  $V_{Limit}$  or  $D_S$  decrease along with the load current. The CP voltage is  $8*V_{Limit}*D_S$ .

Connect a 1 $\mu$ F capacitor to CP for cable compensation. Since CP is also used for  $D_{\text{S-Max}}$  customization, the cable compensation function is only available when CP is connected to the capacitors directly. If there is any non-zero resistor connected to CP, all of the internal blocks related to the cable compensation function are disabled and there is no current sinking into FB.



### APPLICATION INFORMATION

#### **Input Filter**

The input filter helps to maintain the bus voltage when the AC input voltage is low.

Figure 10 shows the typical input filter of an application with a low power range. The bulk capacitors (C1 and C2) filter the rectified AC input. Usually, C1 and C2 are set at  $2\mu F/W$  to  $3\mu F/W$  for a universal input condition. For  $230V_{AC}$  single-range applications, cut the capacitor values in half. The inductor (L) forms a pi  $(\pi)$  filter with C1 and C2 to restrain the differential mode EMI noise. The resistor (R) in parallel with L dampens the mid-frequency band EMI noise, if necessary. Normally, R is  $1k\Omega$  to  $10k\Omega$ .

Figure 11 shows the typical DC bus voltage waveform after the rectifier.



Figure 10: Input Filter



Figure 11: DC Input Voltage Waveform

A low DC input voltage causes insufficient output current due to the maximum on-duty limitation of the secondary side. To prevent this, calculate the minimum input DC voltage with Equation (11):

$$V_{DC(min)} \ge \frac{N_p}{N_s} (V_O + V_D) \frac{D_{S-Max}}{1 - D_{S-Max}}$$
 (11)

If  $V_{\text{DC(min)}}$  cannot satisfy this expression, use larger input capacitors to increase  $V_{\text{DC(min)}}$ .

### **Output Capacitor**

Low or very low ESR output capacitors are recommended to meet the output voltage ripple requirements. Low ESR capacitors improve the output voltage regulation accuracy at high or low temperatures and can provide better efficiency than high ESR output capacitors.

## **Output Diode Or Synchronous Rectifier**

Schottky diodes are recommended for their fast switching speed and low forward voltage drop for better high or low temperature CV regulation and efficiency.

If lower average efficiency (3% to 4%) is acceptable, replace the output diode with a fast or ultra-fast diode to reduce cost. Re-adjust the resistor divider values for an accurate output voltage since the forward voltage drop is higher than the Schottky diode.

If the circuit has a high efficiency requirement, it is recommended to use a synchronous rectifier (SR) instead. The MP6906 is a suitable SR controller where the output voltage is low and there is no need for a secondary auxiliary winding (see Figure 12). The MP6906 is available in a SOT23-6 package, which only requires few extra PCB dimensions and external components.



Figure 12: Synchronous Rectifier

## Leakage Inductance

The transformer's leakage inductance decreases system efficiency and affects either the output current or voltage constant precision. The transformer structure can be optimized to minimize the leakage inductance. The leakage inductance should be less than 5% of the primary inductance.



#### RCD Snubber

The transformer's leakage inductance causes MOSFET drain voltage spikes and excessive ringing on the drain voltage waveform, which affects the output voltage sampling after the primary MOSFET turns off.

The RCD snubber circuit limits the drain voltage spike (see Figure 13).



Figure 13: RCD Snubber

Select an appropriate  $R_{SN}$  and  $C_{SN}$  value to meet voltage spike requirements and improve system operation.

The power dissipated in the snubber circuit can be approximated with Equation (12):

$$P_{SN} = \frac{1}{2} L_{K} I_{PK}^{2} \frac{V_{SN}}{V_{SN} - N_{PS} V_{O}} f_{S}$$
 (12)

Where  $L_K$  is the leakage inductance,  $V_{SN}$  is the clamp voltage, and  $N_{PS}$  is the turn ratio of the primary-to-secondary side.

Since  $R_{SN}$  consumes the majority of the power, calculate  $R_{SN}$  with Equation (13):

$$R_{SN} = \frac{V_{SN}^2}{P_{SN}} \tag{13}$$

The maximum ripple of the snubber capacitor voltage is then calculated with Equation (14):

$$\Delta V_{SN} = \frac{V_{SN}}{C_{SN}R_{SN}f_S} \tag{14}$$

Generally, a 15% ripple is reasonable.

Select a time constant ( $t = R_{SN} \cdot C_{SN}$ ) below 0.1ms for better CV sampling. Calculate  $C_{SN}$  using Equation (14).

The RCD resistor is a trade-off between the power loss and the acceptable clamp voltage in practical applications.

The damping resistor in series with the RCD has a relatively large value to prevent any excessive voltage ringing that can affect the CV sampling and increase the output ripple. Use a damping resistor value in the range of  $100\Omega$  to  $500\Omega$  to restrain the drain voltage ringing.

#### **Resistor Divider**

For better application performance, select the resistor divider's total value with in the range of  $10k\Omega$  to  $100k\Omega$ . Smaller resistors will draw larger current from the auxiliary winding, which increases the no-load consumption, and larger resistors may pick up noise from adjacent components.

If there is oscillation or noise disturbing the FB sampling, an R-C filter can be inserted between the resistor divider and FB to achieve a stable voltage. The  $C_{FB}$  value is recommended to be several pF, and  $R_{FB}$  is recommended to be between  $1k\Omega$  and  $2k\Omega$ .  $R_{FB}$  can also limit substrate injection current effects (see Figure 14).



Figure 14: Feedback Resistor Divider Circuit

For accurate CV regulation, the accuracy of these feedback resistors should be at least 1%.

#### **Dummy Load**

When the system operates without any load, the output voltage rises above the normal operation because of the minimum switching frequency limitation. Use a dummy load for good load regulation. The dummy load is a trade-off between efficiency and load regulation. For example, a large dummy load can deteriorate efficiency and no-load consumption. For most applications, a dummy load of several mW is reasonable.



### **Maximum Switching Frequency**

The maximum switching frequency should be limited by the sampling point. The relationship between  $R_{SS}$  and the sampling time point is shown in the Electrical Characteristics table on page 5. The secondary on time must be longer than the maximum  $T_{FBS-Max}$ . Calculate  $T_{S\_ON}$  with Equation (15):

$$T_{S_{-}ON} = I_{PK} \frac{N_{S} \cdot L_{M}}{N_{P} \cdot (V_{O} + V_{D})} > t_{FBS_{-}Max} + t_{FB_{-}SD}$$
 (15)

Where  $T_{FBS-Max}$  is the FB maximum sampling time, and  $t_{FB}$  so is the FB sampling duration.

Combine Equation (14) and the relationship of  $R_{CP}$  and  $D_{S-Max}$  shown in Table 1 to fix the maximum switching frequency.

## **PCB Layout Guidelines**

Efficient PCB layout is critical for stable operation, good EMI, and good thermal performance. For best results, refer to Figure 15 and follow the guidelines below.

- Minimize the loop area formed by the input capacitor, the transformer's primary winding, the MOSFET drain and source of the MP024-10, and the sensing resistor to reduce EMI noise.
- 2. Minimize the voltage jumping area, such as the MOSFET drain, the anode of the secondary diode, etc. for better EMI.
- 3. Minimize the clamp circuit loop to reduce EMI.
- Minimize the secondary loop area of the output diode and output filter to reduce EMI noise.
- 5. Provide sufficient copper areas at the cathode terminal of the output diode to act as a heat sink.
- 6. Place the AC input away from the switching nodes to minimize any noise coupling that may bypass the input filter.
- 7. Place the bypass capacitor as close to the IC as possible.
- 8. Place the feedback resistors next to FB and minimize the feedback sampling loop to minimize noise coupling.

9. Use a single-point connection at the negative terminal of the input filter capacitor for the IC GND and bias winding return.



**Top Layer** 



Bottom Layer Figure 15: Recommended Layout

#### **Design Example**

Table 2 shows a design example following the application guidelines.

**Table 2: Design Example** 

| VIN  | 85Vac~265Vac, 47Hz/63Hz |
|------|-------------------------|
| Vouт | 5V                      |
| Іоит | 2A                      |

Figure 16 shows the detailed application schematic. For more device applications, please refer to the related evaluation board datasheets.



# **TYPICAL APPLICATION CIRCUIT**



Figure 16: Universal Input, 5V/2A Output



# **FLOW CHART**



Figure 17: Flow Chart



# SIGNAL TIMING SEQUENCE WAVEFORM



Figure 18: Start-Up Sequence



Figure 19: Protection Sequence

© 2017 MPS. All Rights Reserved.



## **PACKAGE INFORMATION**

#### SOIC8-7B





**RECOMMENDED LAND PATTERN** 



**FRONT VIEW** 



**SIDE VIEW** 



**DETAIL "A"** 

## NOTE:

- 1) CONTROL DIMENSION IS IN INCHES DIMENSION IN BRACKET IS IN MILLIMETERS
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH PROTRUSIONS, OR GATE BURRS.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- 4) LEAD COPLANARITY(BOTTOM OF LEADS AFTER FORMING SHALL BE0.004" INCHES MAX.
- 5) JEDEC REFERENCE IS MS-012.
- 6) DRAWING IS NOT TO SCALE

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

 $\frac{\text{Monolithic Power Systems (MPS)}}{\text{MP024GS-10-P}}:$