

# **PM8320**

# **TEMUX 84E3**

# HIGH DENSITY T1/E1 FRAMER WITH INTEGRATED VT/TU & DS3/E3 MAPPERS AND M13 MULTIPLEXER

# **Data Sheet**

Released

Issue No. 4: December, 2003



## **Legal Information**

## Copyright

Copyright 2003 PMC-Sierra, Inc. All rights reserved.

The information in this document is proprietary and confidential to PMC-Sierra, Inc., and for its customers' internal use. In any event, no part of this document may be reproduced or redistributed in any form without the express written consent of PMC-Sierra, Inc.

PMC-2030446 (R4)

#### **Disclaimer**

None of the information contained in this document constitutes an express or implied warranty by PMC-Sierra, Inc. as to the sufficiency, fitness or suitability for a particular purpose of any such information or the fitness, or suitability for a particular purpose, merchantability, performance, compatibility with other parts or systems, of any of the products of PMC-Sierra, Inc., or any portion thereof, referred to in this document. PMC-Sierra, Inc. expressly disclaims all representations and warranties of any kind regarding the contents or use of the information, including, but not limited to, express and implied warranties of accuracy, completeness, merchantability, fitness for a particular use, or non-infringement.

In no event will PMC-Sierra, Inc. be liable for any direct, indirect, special, incidental or consequential damages, including, but not limited to, lost profits, lost business or lost data resulting from any use of or reliance upon the information, whether or not PMC-Sierra, Inc. has been advised of the possibility of such damage.

#### **Trademarks**

For a complete list of PMC-Sierra's trademarks, see our web site at <<u>http://www.pmc-sierra.com/legal/</u>.

Other product and company names mentioned herein may be the trademarks of their respective owners.

#### **Patents**

#### Granted

The technology discussed in this document is protected by one or more of the following patent grants:

The technology discussed in this document may be protected by one or more patent grants:

U.S. Patent Nos. 5,640,398, and 6,584,521. Canadian patent 2,161,921.

Other relevant patent grants may also exist.



# **Contacting PMC-Sierra**

PMC-Sierra 8555 Baxter Place Burnaby, BC Canada V5A 4V7

Tel: +1 (604) 415-6000 Fax: +1 (604) 415-6200

Document Information: <a href="mailto:document@pmc-sierra.com">document@pmc-sierra.com</a>
Corporate Information: <a href="mailto:info@pmc-sierra.com">info@pmc-sierra.com</a>
Technical Support: <a href="mailto:apps@pmc-sierra.com">apps@pmc-sierra.com</a>
Web Site: <a href="mailto:http://www.pmc-sierra.com">http://www.pmc-sierra.com</a>



# **Revision History**

| Issue No. | Issue Date | Details of Change                                                                      |
|-----------|------------|----------------------------------------------------------------------------------------|
| 1         | March 2003 | Draft.                                                                                 |
| 2         | March 2003 | Initial Release.                                                                       |
| 3         | July 2003  | Updated for Preliminary Release:                                                       |
|           |            | Updated JAT 52, D3E3MD, D3E3MA sections.                                               |
|           |            | Added TU3 operation to VTPP and RTOP functional description.                           |
|           |            | Updated operations section to include DS3/E3 jitter attenuation section                |
|           |            | Removed JTAG description and referenced application Note.                              |
|           |            | Removed Errata items.                                                                  |
|           |            | Updated Timing characteristics.                                                        |
|           |            | Updated Microprocessor Interface Register Map.                                         |
| 4         | December   | Updated Table 15.                                                                      |
|           | 2003       | Updated Patents Section.                                                               |
|           |            | Updated THPP_U section to indicate that is should not be enabled in AU-3 mode.         |
|           |            | Updated LDAIS pin description to state that when it is used the VTPP must be bypassed. |
|           |            | Updated section 12.15 Telecombus line loopback.                                        |
|           |            | Updated LATPL pin description.                                                         |
|           |            | Updated TVT Constraints Table.                                                         |
|           |            | Updated DS3/E3 Interface timing.                                                       |
|           |            | Updated JTAG ID Code for Rev B.                                                        |



# **Table of Contents**

| Leg | gal Info | rmation                                                 |          | 2  |
|-----|----------|---------------------------------------------------------|----------|----|
|     | Copyr    | ight                                                    |          | 2  |
|     | Discla   | imer                                                    |          | 2  |
|     | Trade    | marks                                                   | <u></u>  | 2  |
|     | Paten    | ts 2                                                    |          |    |
| Со  | ntacting | g PMC-Sierra                                            | <u> </u> | 3  |
|     |          | History                                                 |          |    |
| Tal | ole of C | ontents                                                 |          | 5  |
|     |          | gisters                                                 |          |    |
| Lis | t of Fig | ures                                                    |          | 9  |
| Lis | t of Tab | les                                                     |          | 12 |
| 1   | Featu    | res                                                     |          | 15 |
| 2   | Applic   | ations                                                  |          | 26 |
| 3   | Refere   | ences                                                   |          | 27 |
| 4   |          | ation Example                                           |          |    |
| 5   | Block    | Diagram                                                 |          | 34 |
|     | 5.1      | Top Level Block Diagram                                 |          | 34 |
|     | 5.2      | M13 Multiplexer Mode Block Diagram                      |          | 35 |
|     | 5.3      | VT/TU Mapper Only Mode Block Diagram                    |          | 35 |
|     | 5.4      | DS3/E3 Framer Only Block Diagram                        |          | 36 |
|     | 5.5      | T1/E1 FDL Extraction/Insertion and Alarm/Error Response |          | 36 |
| 6   | Descr    | iption                                                  |          | 40 |
| 7   | Pin Di   | agram                                                   |          | 44 |
| 8   | Pin De   | escription                                              |          | 45 |
| 9   | Functi   | onal Description                                        |          | 72 |
|     | 9.1      | Transparent Virtual Tributaries                         |          | 72 |
|     | 9.2      | Transmultiplexing                                       |          | 72 |
|     | 9.3      | T1 Framing                                              |          | 73 |
|     | 9.4      | E1 Framing                                              |          | 75 |
|     | 9.5      | T1/E1 Performance Monitoring                            |          | 81 |
|     | 9.6      | T1/E1 HDLC Receiver                                     |          | 81 |
|     | 9.7      | T1/E1 Elastic Store (ELST)                              |          | 82 |
|     | 9.8      | T1/E1 Signaling Extraction                              |          | 82 |
|     | 9.9      | T1/E1 Receive Per-Channel Control                       |          | 83 |





|    | 9.10    | T1 Transmitter                                                      | 83  |
|----|---------|---------------------------------------------------------------------|-----|
|    | 9.11    | E1 Transmitter                                                      | 85  |
|    | 9.12    | T1/E1 HDLC Transmitters                                             | 85  |
|    | 9.13    | T1/E1 Receive and Transmit Digital Jitter Attenuators               | 86  |
|    | 9.14    | T1/E1 Pseudo Random Binary Sequence Generation and Detection (PRBS) | 90  |
|    | 9.15    | DS3/E3 Framing, Performance Monitoring and Multiplexing             | 91  |
|    | 9.16    | Tributary Payload Processor (VTPP)                                  | 106 |
|    | 9.17    | Receive Tributary Path Overhead Processor (RTOP)                    | 108 |
|    | 9.18    | Receive Tributary Trace Buffer (RTTB)                               | 109 |
|    | 9.19    | Receive Tributary Bit Asynchronous Demapper (RTDM)                  | 110 |
|    | 9.20    | DS3/E3 Mapper Drop Side (D3E3MD)                                    |     |
|    | 9.21    | DS3/E3 Jitter Attenuator (JAT)                                      | 117 |
|    | 9.22    | Transmit Tributary Path Overhead Processor (TTOP)                   | 118 |
|    | 9.23    | Transmit Remote Alarm Processor (TRAP)                              | 119 |
|    | 9.24    | Transmit Tributary Bit Asynchronous Mapper (TTMP)                   | 120 |
|    | 9.25    | DS3/E3 Mapper ADD Side (D3E3MA)                                     | 121 |
|    | 9.26    | Transmit Trail Trace Processor (TTTP_U)                             | 124 |
|    | 9.27    | Transmit High Order Path Processor (THPP_U)                         | 125 |
|    | 9.28    | SONET/SDH Alarm Reporting Controller (SARC_U)                       | 126 |
|    | 9.29    | Egress H-MVIP System Interface                                      | 126 |
|    | 9.30    | Ingress System H-MVIP Interface                                     | 128 |
|    | 9.31    | Extract Scaleable Bandwidth Interconnect (EXSBI)                    | 129 |
|    | 9.32    | Insert Scaleable Bandwidth Interconnect (INSBI)                     | 130 |
|    | 9.33    | Flexible Bandwidth Ports                                            | 131 |
|    | 9.34    | JTAG Test Access Port                                               | 132 |
|    | 9.35    | Microprocessor Interface                                            | 132 |
| 10 | Norma   | l Mode Register Description                                         | 149 |
| 11 | Test Fe | eatures Description                                                 | 150 |
|    | 11.1    | JTAG Test Port                                                      | 152 |
| 12 | Operat  | tion                                                                | 160 |
|    | 12.1    | Tributary Indexing                                                  | 160 |
|    | 12.2    | Clock and Frame Synchronization Constraints                         | 162 |
|    | 12.3    | SLC®96                                                              | 165 |
|    | 12.4    | DS3 Frame Format                                                    | 166 |
|    | 12.5    | Servicing Interrupts                                                | 168 |
|    | 12.6    | Using the Performance Monitoring Features                           | 169 |





|    | 12.7     | Using the Internal DS3 or E3 HDLC Transmitter                | . 173 |
|----|----------|--------------------------------------------------------------|-------|
|    | 12.8     | Using the Internal DS3 or E3 Data Link Receiver              | . 176 |
|    | 12.9     | Using the Internal T1/E1 Data Link Receiver                  |       |
|    | 12.10    | Using the Internal T1/E1 Data Link Transmitter               | . 181 |
|    |          | Using the Time-Sliced T1/E1 Transceivers                     |       |
|    | 12.12    | T1 Automatic Performance Report Format                       | . 183 |
|    | 12.13    | T1/E1 Framer Loopback Modes                                  | . 184 |
|    | 12.14    | DS3 and E3 Loopback Modes                                    | . 186 |
|    | 12.15    | Telecom Bus Mapper/Demapper Loopback Modes                   | . 189 |
|    | 12.16    | SBI Bus Data Formats                                         | . 190 |
|    | 12.17    | H-MVIP Data Format                                           | . 207 |
|    | 12.18    | DS3 and Full Featured T1/E1 Pattern Generation and Detection | . 210 |
|    | 12.19    | Automatic Generation of FERF in the DS3 TRAN                 | . 214 |
|    | 12.20    | DS3/E3 Jitter Attenuation Configuration                      | . 215 |
|    | 12.21    | Using the SLVCLK Input                                       | . 215 |
|    |          | JTAG Support                                                 |       |
| 13 | Function | onal Timing                                                  | . 217 |
|    | 13.1     | DS3 Line Side Interface Timing                               | . 217 |
|    | 13.2     | DS3 and E3 System Side Interface Timing                      | . 220 |
|    | 13.3     | Telecom DROP Bus Interface Timing                            | . 224 |
|    | 13.4     | Telecom ADD Bus Interface Timing                             | . 227 |
|    | 13.5     | SONET/SDH Serial Alarm Port Timing                           | . 231 |
|    | 13.6     | SBI DROP Bus Interface Timing                                | . 232 |
|    | 13.7     | SBI ADD Bus Interface Timing                                 | . 233 |
|    | 13.8     | Egress H-MVIP Link Timing                                    | . 234 |
|    | 13.9     | Ingress H-MVIP Link Timing                                   | . 235 |
|    | 13.10    | Egress Flexible Bandwidth Timing                             | . 236 |
|    | 13.11    | Ingress Flexible Bandwidth Timing                            | . 237 |
| 14 | Absolu   | ite Maximum Ratings                                          | . 238 |
| 15 | D.C. C   | haracteristics                                               | 239   |
| 16 | Microp   | rocessor Interface Timing Characteristics                    | . 241 |
| 17 | TEMU     | X 84E3 Timing Characteristics                                | . 245 |
| 18 | Orderi   | ng and Thermal Information                                   | . 266 |
| 19 | Mecha    | nical Information                                            | . 267 |





# **List of Registers**



# **List of Figures**

| Figure 1  | Any-Service-Any-Port Application             | 31  |
|-----------|----------------------------------------------|-----|
|           | High Density Frame Relay Application         |     |
| Figure 3  | Fractional DS3 Application                   | 32  |
| Figure 4  | TEMUX 84E3 Block Diagram                     | 34  |
| Figure 5  | M13 Multiplexer Block Diagram                | 35  |
| Figure 6  | VT/TU Mapper Block Diagram                   | 35  |
| Figure 7  | DS3/E3 Framer Only Mode Block Diagram        | 36  |
| Figure 8  | High Density Framer Mode T1/E1 Block Diagram | 37  |
| Figure 9  | Mapper/Multiplexer Mode T1/E1 Block Diagram  | 38  |
| Figure 10 | Transmux Mode T1/E1 Block Diagram            | 39  |
| Figure 11 | Pin Diagram                                  | 44  |
| Figure 12 | CRC Multiframe Alignment Algorithm           | 78  |
| Figure 13 | Jitter Tolerance T1 Modes                    | 87  |
| Figure 14 | Jitter Tolerance E1 Modes                    | 88  |
| Figure 15 | Jitter Transfer T1 Modes                     | 89  |
| Figure 16 | Jitter Transfer E1 Modes                     | 90  |
| Figure 17 | DS3/E3 Configuration Options                 | 93  |
| Figure 18 | Demapping Structure                          | 112 |
| Figure 19 | Typical D3E3MD Jitter Transfer Function      | 116 |
| Figure 20 | Typical JAT Jitter Transfer Function         | 118 |
| Figure 21 | Mapping Structure                            | 122 |
| Figure 22 | AU3 and TUG3 to STS-1 Mapping                | 123 |
| Figure 23 | Typical D3E3MA Jitter Transfer               | 124 |
| Figure 24 | Egress Clock Slave: H-MVIP                   | 127 |
| Figure 25 | Ingress Clock Slave: H-MVIP                  | 128 |
| Figure 26 | Insert SBI                                   | 130 |
| Figure 27 | DS3 Frame Structure                          | 167 |
| Figure 28 | FER Count vs. BER (E1 mode)                  | 170 |
| Figure 29 | CRCE Count vs. BER (E1 mode)                 | 171 |
| Figure 30 | FER Count vs. BER (T1 ESF mode)              | 171 |
| Figure 31 | CRCE Count vs. BER (T1 ESF mode)             | 172 |
| Figure 32 | CRCE Count vs. BER (T1 SF mode)              | 172 |
| Figure 33 | Typical Data Frame                           | 178 |
| Figure 34 | Example Multi-Packet Operational Sequence    | 178 |





| Figure 35 | T1/E1 Line Loopback                                         | 185 |
|-----------|-------------------------------------------------------------|-----|
| Figure 36 | T1/E1 Diagnostic Digital Loopback                           | 186 |
| Figure 37 | DS3/E3 Diagnostic Loopback Diagram                          | 187 |
| Figure 38 | DS3 and E3 Line Loopback Diagram                            | 188 |
| Figure 39 | DS2 Loopback Diagram                                        | 188 |
| Figure 40 | Telecom Diagnostic Loopback Diagram                         | 189 |
| Figure 41 | Telecom Line Loopback Diagram                               | 190 |
| Figure 42 | PRGD Pattern Generator                                      | 211 |
| Figure 43 | Receive Bipolar DS3 Stream                                  | 217 |
| Figure 44 | Receive Unipolar DS3 Stream                                 | 217 |
|           | Receive Bipolar E3 Stream                                   |     |
| Figure 46 | Receive Unipolar E3 Stream                                  | 218 |
| Figure 47 | Transmit Bipolar DS3 Stream                                 | 218 |
| Figure 48 | Transmit Unipolar DS3 Stream                                | 219 |
| •         | Transmit Bipolar E3 Stream                                  |     |
| Figure 50 | Transmit Unipolar E3 Stream                                 | 220 |
| Figure 51 | Framer Mode DS3 Transmit Input Stream                       | 220 |
| Figure 52 | Framer Mode DS3 Transmit Input Stream With TGAPCLK          | 220 |
| Figure 53 | Framer Mode DS3 Receive Output Stream                       | 221 |
| Figure 54 | Framer Mode DS3 Receive Output Stream with RGAPCLK          | 221 |
| Figure 55 | Framer Mode G.751 E3 Transmit Input Stream                  | 222 |
| Figure 56 | Framer Mode G.751 E3 Transmit Input Stream With TGAPCLK     | 222 |
| Figure 57 | Framer Mode G.751 E3 Receive Output Stream                  | 222 |
| Figure 58 | Framer Mode G.751 E3 Receive Output Stream with RGAPCLK     | 222 |
| Figure 59 | Framer Mode G.832 E3 Transmit Input Stream                  | 223 |
| Figure 60 | Framer Mode G.832 E3 Transmit Input Stream With TGAPCLK     | 223 |
| Figure 61 | Framer Mode G.832 E3 Receive Output Stream                  | 224 |
| Figure 62 | Framer Mode G.832 E3 Receive Output Stream with RGAPCLK     | 224 |
| Figure 63 | 19.44 MHz Telecom DROP Bus Timing - STS-1 SPEs / AU3 VCs    | 225 |
|           | 19.44 MHz Telecom DROP Bus Timing - Locked STS-1 SPEs / AU3 | 225 |
|           | 19.44 MHz Telecom DROP Bus Timing - AU4 VC                  |     |
|           | 77.76 MHz Telecom DROP Bus Timing                           |     |
| Figure 67 | ·                                                           |     |
| •         |                                                             | 228 |
| Figure 68 | 19.44 MHz Telecom ADD Bus Timing - Locked AU4 VC Case       | 229 |
| Figure 69 | 77.76 Telecom ADD Bus Timing                                | 229 |





| Figure 70 | Remote Serial Alarm Port Timing                               | 232 |
|-----------|---------------------------------------------------------------|-----|
| Figure 71 | SBI DROP Bus T1/E1 Functional Timing                          | 232 |
| Figure 72 | SBI DROP Bus DS3/E3 Functional Timing                         | 233 |
| Figure 73 | SBI ADD Bus Justification Request Functional Timing           | 233 |
| Figure 74 | Egress 8.192 Mbit/s H-MVIP Link Timing                        |     |
| Figure 75 | Ingress 8.192 Mbit/s H-MVIP Link Timing                       | 235 |
| Figure 76 | Egress Flexible Bandwidth Port Functional Timing – SBI Slave  | 236 |
| Figure 77 | Egress Flexible Bandwidth Port Functional Timing – SBI Master | 237 |
| Figure 78 | Ingress Flexible Bandwidth Port Functional Timing             | 237 |
| Figure 79 | Microprocessor Interface Read Timing                          | 242 |
| Figure 80 | Microprocessor Interface Write Timing                         |     |
| Figure 81 | RSTB Timing                                                   |     |
| Figure 82 | DS3/E3 Transmit Interface Timing                              | 246 |
| Figure 83 | DS3/E3 Receive Interface Timing                               | 249 |
| Figure 84 | Line Side Telecom BUS Input Timing                            | 252 |
| Figure 85 | Telecom BUS Output Timing                                     | 253 |
| Figure 86 | Telecom BUS Tristate Output Timing                            | 253 |
| Figure 87 | SBI ADD BUS Timing                                            | 255 |
| Figure 88 | SBI DROP BUS Timing                                           | 257 |
| Figure 89 | SBI DROP BUS Collision Avoidance Timing                       | 257 |
| Figure 90 | Egress Flexible Bandwidth Port Timing                         | 258 |
| Figure 91 | Ingress Flexible Bandwidth Port Timing                        | 259 |
| Figure 92 | H-MVIP Egress Data & Frame Pulse Timing                       | 260 |
| Figure 93 | H-MVIP Ingress Data Timing                                    | 261 |
| Figure 94 | XCLK Input Timing                                             | 262 |
| Figure 95 | Transmit Line Interface Timing                                | 262 |
| Figure 96 | Remote Serial Alarm Port Timing                               | 263 |
| Figure 97 | JTAG Port Interface Timing                                    | 265 |
| Figure 98 | 324 Pin PBGA 23x23mm Body                                     | 267 |



# **List of Tables**

| Table 1  | E1 framer Framing States                                    | 78  |
|----------|-------------------------------------------------------------|-----|
|          | Path Signal Label Mismatch State                            |     |
|          | Asynchronous T1 Tributary Mapping                           |     |
| Table 4  | Asynchronous E1 Tributary Mapping                           | 111 |
| Table 5  | DS3 to VC-3 mapping                                         | 113 |
| Table 6  | E3 to VC-3 mapping                                          | 114 |
| Table 7  | DS3 AIS Signal                                              | 115 |
| Table 8  | Egress Mixed Frame Support                                  | 121 |
|          | THPP Path Overhead Byte Source Priority                     |     |
| Table 10 | g , i                                                       |     |
| Table 11 | Instruction Register                                        | 152 |
| Table 12 | Identification Register                                     | 152 |
| Table 13 | Boundary Scan Register                                      | 153 |
| Table 14 | Indexing for 1.544 Mbit/s Tributaries                       | 160 |
| Table 15 | Indexing for 2.048 Mbit/s Tributaries                       | 161 |
| Table 16 | 77.76 SBI and Telecom Bus Alignment Options                 | 163 |
| Table 17 | TVT Constraints for 77.76MHz                                | 164 |
| Table 18 | 19.44 MHz SBI to 77.76 MHz Telecom to Bus Alignment Options | 164 |
| Table 19 | 77.76 MHz SBI to 19.44 MHz Telecom to Bus Alignment Options | 165 |
| Table 20 | PMON Counter Saturation Limits (E1 mode)                    | 169 |
| Table 21 | PMON Counter Saturation Limits (T1 mode)                    | 169 |
| Table 22 | Performance Report Message Structure and Contents           | 183 |
| Table 23 | Performance Report Message Structure Notes                  | 183 |
| Table 24 | Performance Report Message Contents                         | 183 |
| Table 25 | Structure for Carrying Multiplexed Links                    | 192 |
| Table 26 | T1/TVT1.5 Tributary Column Numbering                        | 192 |
| Table 27 | E1/TVT2 Tributary Column Numbering                          | 193 |
| Table 28 | SBI T1/E1 Link Rate Information                             | 195 |
| Table 29 | SBI T1/E1 Clock Rate Encoding                               | 195 |
| Table 30 | DS3 Link Rate Information                                   | 195 |
| Table 31 | DS3 Clock Rate Encoding                                     | 195 |
| Table 32 | T1 Framing Format                                           | 197 |
| Table 33 | T1 Channel Associated Signaling Bits                        | 198 |
| Table 34 | E1 Framing Format                                           | 199 |





| Table 35 | E1 Channel Associated Signaling Bits                            | 200 |
|----------|-----------------------------------------------------------------|-----|
| Table 36 | DS3 Framing Format                                              | 201 |
| Table 37 | DS3 Block Format                                                | 202 |
| Table 38 | DS3 Multi-frame Stuffing Format                                 | 202 |
|          | E3 Framing Format                                               |     |
| Table 40 | E3 Frame Stuffing Format                                        | 204 |
| Table 41 | Transparent VT1.5/TU11 Format                                   |     |
| Table 42 | Transparent VT2/TU12 Format                                     | 206 |
| Table 43 | Data and CAS T1 H-MVIP Format                                   | 207 |
|          | Data and CAS E1 H-MVIP Format                                   |     |
| Table 45 | CCS and TS0 H-MVIP Format                                       | 209 |
| Table 46 | Pseudo Random Pattern Generation (PS bit = 0)                   | 213 |
| Table 47 | Repetitive Pattern Generation (PS bit = 1)                      | 214 |
| Table 48 | Absolute Maximum Ratings                                        | 238 |
| Table 49 | D.C. Characteristics                                            | 239 |
| Table 50 | Microprocessor Interface Read Access                            | 241 |
| Table 51 | Microprocessor Interface Write Access                           | 243 |
| Table 52 | RSTB Timing                                                     | 245 |
| Table 53 | DS3/E3 Transmit Interface Timing                                | 245 |
| Table 54 | DS3/E3 Receive Interface Timing                                 | 249 |
| Table 55 | Line Side Telecom Bus Input Timing – 19.44 MHz (Figure 84)      | 251 |
| Table 56 | Line Side Telecom Bus Input Timing - 77.76 MHz (                | 251 |
| Table 57 | Telecom Bus Output Timing - 19.44 MHz (Figure 85 and Figure 86) | 252 |
| Table 58 | Telecom Bus Output Timing – 77.76 MHz (Figure 85 and Figure 86) | 252 |
| Table 59 | SBI ADD BUS Timing – 19.44 MHz (Figure 87)                      | 254 |
| Table 60 | SBI ADD BUS Timing – 77.76 MHz (Figure 87)                      | 255 |
| Table 61 | SBI DROP BUS Timing - 19.44 MHz (Figure 88 and Figure 89)       | 255 |
| Table 62 | SBI DROP BUS Timing - 77.76 MHz (Figure 88 to Figure 89)        | 256 |
| Table 63 | Egress Flexible Bandwidth Port Timing (Figure 90)               | 258 |
| Table 64 | Ingress Flexible Bandwidth Port Timing (Figure 91)              | 259 |
| Table 65 | H-MVIP Egress Timing (Figure 92)                                | 259 |
| Table 66 | H-MVIP Ingress Timing (Figure 93)                               | 260 |
| Table 67 | XCLK Input (Figure 94)                                          | 262 |
| Table 68 | Transmit Line Interface Timing (Figure 95)                      | 262 |
| Table 69 | Remote Serial Alarm Port Timing                                 | 263 |
| Table 70 | JTAG Port Interface                                             | 264 |







#### 1 Features

- Integrates 84 T1/E1 framers, three SONET/SDH VT1.5/VT2/TU11/TU12 bit asynchronous mappers, three full featured M13 multiplexers with DS3 framers, three E3 framers, and three SONET/SDH DS3 & E3 mappers in a single monolithic device for terminating DS3 multiplexed T1 streams, SONET/SDH mapped T1 streams or SONET/SDH mapped E1 streams.
- Each SPE/DS3/E3 independently programmable to allow the following modes of operation:
- Seven T1 modes of operation:
  - Up to 84 T1 streams mapped as bit asynchronous VT1.5 virtual tributaries into three STS-1 SPEs or TU-11 tributary units into three STM-1/VC3 or TUG3 from a STM-1/VC4.
  - Three STS-1, AU3 or TUG3 Bit Asynchronous VT1.5 or TU-11 Mappers with ingress or egress per tributary link monitoring.
  - o Up to 84 T1 streams M13 multiplexed into three serial DS3 streams.
  - Up to 84 T1 streams M13 multiplexed into three DS3s, the DS3s are asynchronously mapped into three STS-1/STM-0 SPEs.
  - o DS3 M13 Multiplexer with ingress or egress per link monitoring.
  - Up to 84 DS3 multiplexed T1 streams are mapped as bit asynchronous VT1.5 virtual tributaries or TU-11 tributary units, providing a transmultiplexing ("transmux") function between DS3 and SONET/SDH.
  - Up to 63 T1 streams mapped as bit asynchronous TU-12 tributary units into three STM-1/VC3 or TUG3 from a STM-1/VC4.
- Three E1 modes of operation:
  - Up to 63 E1 streams mapped as bit asynchronous VT2 virtual tributaries into three STS-1 SPE or TU-12 tributary units into a STM-1/VC3 or TUG3 from a STM-1/VC4.
  - o Three STS-1, AU3 or TUG3 Bit Asynchronous VT2 or TU-12 Mappers with ingress or egress per tributary link monitoring.
  - O Up to 63 E1 streams multiplexed into three DS3s following the ITU-T G.747 recommendation.
- Two unchannelized DS3 modes of operation:
  - Standalone unchannelized DS3 framer mode for access to the entire DS3 payload.
  - Up to three DS3 streams are mapped bit asynchronously into VC-3s. The VC-3s are aligned within AU-3s or TU-3s.
- Two unchannelized E3 modes of operation:
  - o Standalone unchannelized E3 framer mode (ITU-T Rec. G751 or G.832) for access to the entire E3 payload.
  - O Up to three E3 streams are mapped bit asynchronously into VC-3s. The VC-3s are aligned within AU-3s or TU-3s.
- Up to 84 VT1.5/TU11 or 63 VT2/TU12 tributaries can be passed between the line SONET/SDH bus and the SBI bus as transparent virtual tributaries with pointer processing.



- Supports 8 Mbit/s H-MVIP on the system interface for all T1 or E1 links, a separate 8 Mbit/s H-MVIP system interface for all T1 or E1 CAS channels and a separate 8 Mbit/s H-MVIP system interface for all T1 or E1 CCS and V5.1/V5.2 channels.
- Supports a byte serial Scaleable Bandwidth Interconnect (SBI) bus interface for high density system side device interconnection of up to 84 T1 streams, 63 E1 streams, 3 DS3 streams or 3 E3 streams. This interface also supports transparent virtual tributaries when used with the SONET/SDH mapper.
- Supports insertion and extraction of arbitrary rate (eg. fractional DS3) data streams to and from the SBI bus interface.
- Provides jitter attenuation in the T1 or E1 receive and transmit directions.
- Provides three independent de-jittered T1 or E1 recovered clocks for system timing and redundancy.
- Provides per link diagnostic and line loopbacks.
- Provides an on-board programmable binary sequence generator and detector for error testing at DS3 and E3 rates. Includes support for patterns recommended in ITU-T 0.151.
- Also provides PRBS generators and detectors on each tributary for error testing at DS1, E1 and NxDS0 rates as recommended in ITU-T 0.151 and 0.152.
- Supports the M23 and C-bit parity DS3 formats.
- When configured to operate as a DS3 or E3 Framer, gapped transmit and receive clocks can
  be optionally generated for interface to link layer devices which only need access to
  payload data bits.
- DS3 or E3 Transmit clock source can be selected from either an external oscillator or from the receive side clock (loop-timed).
- Provides a SONET/SDH Add/Drop bus interface with integrated VT1.5, TU-11, VT2 and TU-12 mapper for T1 and E1 streams. Also provides a DS3 or E3 mapper.
- Provides a generic 8-bit microprocessor bus interface for configuration, control and status monitoring. Provides a standard 5 signal P1149.1 JTAG test port for boundary scan board test purposes.
- Low power 1.8V/3.3V CMOS technology. All pins are 5V tolerant.
- 324-pin fine pitch PBGA package (23mm x 23mm). Supports industrial temperature range (-40°C to 85°C) operation.

#### Each one of 84 T1 receiver sections:

- Frames to DS1 signals in SF, SLC®96 and ESF formats.
- Frames to TTC JT-G.704 multiframe formatted J1 signals. Supports the alternate CRC-6 calculation for Japanese applications.
- Provides Red, Yellow, and AIS alarm integration.
- Supports RAI-CI and AIS-CI alarm detection and generation.
- Provides ESF bit-oriented code detection and an HDLC/LAPD interface for terminating the ESF facility data link.



- Provides Inband Loopback Code generation and detection.
- Indicates signaling state change, and two superframes of signaling debounce on a per-DS0 basis.
- Provides an HDLC interface with 127 bytes of buffering for terminating the facility data link
- Provides performance monitoring counters sufficiently large as to allow performance monitor counter polling at a minimum rate of once per second. Optionally, updates the performance monitoring counters and interrupts the microprocessor once per second, timed to the receive line.
- Provides an optional elastic store which may be used to time the ingress streams to a common clock and frame alignment in support of a H-MVIP interface.
- Provides DS1 robbed bit signaling extraction and insertion, with optional data inversion, programmable idle code substitution, digital milliwatt code substitution, bit fixing, and two superframes of signaling debounce on a per-channel basis.
- A pseudo-random sequence user selectable from  $2^7 1$ ,  $2^{11} 1$ ,  $2^{15} 1$  or  $2^{20} 1$ , may be detected in the T1 stream in either the ingress or egress directions. The detector counts pattern errors using a 16-bit non-saturating PRBS error counter. The pseudo-random sequence can be the entire T1 or any combination of DS0s within a framed T1.
- Line side interface is either from the DS3 interface via the M13 multiplex or from the SONET/SDH Drop bus via the VT1.5, TU-11, VT2 or TU-12 demapper.
- System side interface is either H-MVIP or SBI bus.
- Frames in the presence of and detects the "Japanese Yellow" alarm.
- Supports the alternate CRC-6 calculation for Japanese applications.
- Provides external access for up to three de-jittered recovered T1 clocks.

#### Each one of 63 E1 receiver sections:

- Frames to ITU-T G.704 basic and CRC-4 multiframe formatted E1 signals. The framing procedures are consistent ITU-T G.706 specifications.
- Provides an HDLC interface with 127 bytes of buffering for terminating the national use bit data link.
- Extracts 4-bit codewords from the E1 national use bits as specified in ETS 300 233.
- V5.2 link indication signal detection.
- Provides performance monitoring counters sufficiently large as to allow performance monitor counter polling at a minimum rate of once per second. Optionally, updates the performance monitoring counters and interrupts the microprocessor once per second, timed to the receive line.
- Provides a two-frame elastic store buffer for backplane rate adaptation that performs controlled slips and indicates slip occurrence and direction.



- Frames to the E1 signaling multiframe alignment when enabled and extracts channel associated signaling. Alternatively, a common channel signaling data link may be extracted from timeslot 16.
- Can be programmed to generate an interrupt on change of signaling state.
- Provides trunk conditioning which forces programmable trouble code substitution and signaling conditioning on all channels or on selected channels.
- A pseudo-random sequence user selectable from  $2^7 1$ ,  $2^{11} 1$ ,  $2^{15} 1$  or  $2^{20} 1$ , may be detected in the E1 stream in either the ingress or egress directions. The detector counts pattern errors using a 16-bit non-saturating PRBS error counter. The pseudo-random sequence can be the entire E1 or any combination of timeslots within the framed E1.
- Line side interface is from the SONET/SDH Drop bus via the VT2 or TU-12 demapper.
- System side interface is either H-MVIP or SBI bus.
- Provides external access for up to three de-jittered recovered E1 clocks.

#### Each one of 84 T1 transmitter sections:

- May be timed to its associated receive clock (loop timing) or may derive its timing from the data rate received at the system interface or a common transmit clock; the transmit line clock may be synthesized from an N\*8 kHz reference.
- Provides minimum ones density through Bell (bit 7), GTE or "jammed bit 8" zero code suppression on a per-DS0 basis. Provides a 128 byte buffer to allow insertion of the facility data link using the host interface.
- Supports transmission of the alarm indication signal (AIS) or the Yellow alarm signal in SF, SLCÒ96 and ESF formats.
- Provides transparency for the F-bit to support SLCO96 data link insertion.
- Autonomously transmits an ESF Performance Report Message each second.
- Provides a digital phase locked loop for generation of a low jitter transmit clock.
- Provides a FIFO buffer for jitter attenuation and rate conversion in the transmitter.
- Supports the alternate ESF CRC-6 calculation for Japanese applications.
- A pseudo-random sequence user selectable from  $2^7 1$ ,  $2^{11} 1$ ,  $2^{15} 1$  or  $2^{20} 1$ , may be inserted into the T1 stream in either the ingress or egress directions. The pseudo-random sequence can be inserted into the entire T1 or any combination of DS0s within the framed
- Line side interface is through either DS3 Interface via the M13 multiplex or the SONET/SDH Add bus via the VT1.5, TU-11, VT2 or TU-12 mapper.
- System side interface is either H-MVIP or SBI bus.

#### Each one of 63 E1 Transmitter Sections:

- Provides a FIFO buffer for jitter attenuation and rate conversion in the transmit path.
- Transmits G.704 basic and CRC-4 multiframe formatted E1.
- Supports unframed mode and framing bit, CRC, or data link by-pass.



- Provides signaling insertion, programmable idle code substitution, digital milliwatt code substitution, and data inversion on a per channel basis.
- Provides trunk conditioning which forces programmable trouble code substitution and signaling conditioning on all channels or on selected channels.
- Provides a digital phase locked loop for generation of a low jitter transmit clock.
- A pseudo-random sequence user selectable from  $2^7 1$ ,  $2^{11} 1$ ,  $2^{15} 1$  or  $2^{20} 1$ , may be inserted into the E1 stream in either the ingress or egress directions. The pseudo-random sequence can be inserted into the entire E1 or any combination of timeslots within the framed E1.
- Optionally inserts a datalink in the E1 national use bits.
- Supports 4-bit codeword insertion in the E1 national use bits as specified in ETS 300 233
- Supports transmission of the alarm indication signal (AIS) and the remote alarm indication (RAI) signal.
- Line side interface is through the SONET/SDH Add bus via the VT2 or TU-12 mapper.
- System side interface is either H-MVIP or SBI bus.

#### Six full featured T1/E1 Pattern Generators and Detectors:

- Each generator and detector pair may be associated with any one of the 84 T1s or 63 E1s.
- Any sub-set of DS0s within a tributary may be selected.
- Provides programmable pseudo-random test sequence generation (up to 232-1 bit length sequences conforming to ITU-T O.151 standards) or any repeating pattern up to 32 bits. Diagnostic abilities include single bit error insertion or error insertion at bit error rates ranging from 10<sup>-1</sup> to 10<sup>-7</sup>.

#### **Each one of three SONET/SDH Tributary Path Processing Sections:**

- Interfaces with a byte wide Telecom Add/Drop bus, interfacing directly with the PM5362 TUPP-PLUS and PM5342 SPECTRA-155 at 19.44 MHz.
- Seamlessly interfaces with 77.76 MHz Drop and 77.76 MHz Add buses.
- Compensates for pleisiochronous relationships between incoming and outgoing higher level (STS-1, AU4, AU3) synchronous payload envelope frame rates through processing of the lower level tributary pointers.
- Optionally frames to the H4 byte in the path overhead to determine tributary multi-frame boundaries and generates change of loss-of-frame status interrupts.
- Detects loss of pointer (LOP) and re-acquisition for each tributary and optionally generates interrupts.
- Detects tributary path alarm indication signal (AIS) and return to normal state for each tributary and optionally generates interrupts
- Detects tributary elastic store underflow and overflow and optionally generates interrupts.



- Provides individual tributary path signal label register that hold the expected label and detects tributary path signal label mismatch alarms (PSLM) and return to matched state for each tributary and optionally generates interrupts.
- Detects tributary path signal label unstable alarms (PSLU) and return to stable state for each tributary and optionally generates interrupts.
- Detects assertion and removal of tributary extended remote defect indications (RDI) for each tributary and optionally generates interrupts.
- Calculates and compares the tributary path BIP-2 error detection code for each tributary and configurable to accumulate the BIP-2 errors on block or bit basis in internal registers.
- Allows insertion of all-zeros or all-ones tributary idle code with unequipped indication and valid pointer into any tributary under software control.
- Allows software to force the AIS insertion on a per tributary basis.
- Inserts valid H4 byte and all-zeros fixed stuff bytes. Remaining path overhead bytes (J1, B3, C2, G1, F2, Z3, Z4, Z5) are set to all-zeros.
- Inserts valid pointers and all-zeros transport overhead bytes on the outgoing Telecom Add bus, with valid control signals.
- Support in-band error reporting by updating the FEBE and RDI bits in the V5 byte with the status of the incoming stream and remote alarm pins.
- Calculates and inserts the tributary path BIP-2 error detection code for each tributary.
- Supports TU-3s in the following manner:
  - Inserts 3 independent 64-byte or 16-byte VC-3 path trace (J1) messages in the egress path using an internal register bank.
  - Terminates the VC-3 trail trace identifier (J1) and compares it with a programmed 16 or 64 byte message. An interrupt may be raised upon a trail trace mismatch or unstable declaration. This function is mutually exclusive to VC-11/VC-12 monitoring.
  - Detects and accumulates VC-3 path BIP-8 errors in the ingress direction. This function is mutually exclusive to VC-11/VC-12 monitoring.
  - Declares VC-3 path signal label mismatch and unstable. This function is mutually exclusive to VC-11/VC-12 monitoring.
  - Monitors the TU-3 payload pointer for loss of pointer.
  - Optionally calculates and inserts VC-3 path BIP-8 (B3) error detection codes for the egress stream.
  - Optionally inserts the VC-3 path REI count into the path status byte (G1) based on bit or block BIP-8 errors detected in the receive path. This is only available for a VC-3 aligned within a TU-3.
  - Provides user configurable transmit VC-3 path RDI and VC-3 path enhanced RDI insertion following detection of various received alarms (PAIS, LOP, PLM, PLU, UNEQ, PTIM, PTIU). This is only available for a VC-3 aligned within a TU-3.
  - Optionally, an arbitary fixed value may be inserted into all VC-3 path overhead bytes except B3 via microprocessor accessible registers.



#### **Each one of three SONET/SDH VT/TU Mapper Sections:**

- Inserts up to 28 bit asynchronous mapped VT1.5 virtual tributaries into an STS-1 SPE from T1 streams.
- Inserts up to 28 bit asynchronous mapped TU-11 tributary units into a STM-1/VC4 TUG3 or STM-1/VC3 from T1 streams.
- Inserts up to 21 bit asynchronous mapped VT2 virtual tributaries into an STS-1 SPE from E1 streams.
- Inserts up to 21 bit asynchronous mapped TU-12 tributary units into an STM-1/VC4 TUG3 or STM-1/VC3 from E1 or T1 streams.
- Processes the tributary trace message (J2) of the tributaries carried in each STS-1/TUG-3 synchronous payload envelope.
- Bit asynchronous mapping assigns stuff control bits for all streams independently using an all digital control loop. Stuff control bits are dithered to produce fractional mapping jitter at the receiving desynchronizer.
- Sets all fixed stuff bits for asynchronous mappings to zeros or ones per microprocessor control
- Extracts up to 28 bit asynchronous mapped VT1.5 virtual tributaries from an STS-1 SPE into T1 streams via an optional elastic store.
- Extracts up to 28 bit asynchronous mapped TU-11 tributary units from an STM-1/VC4 TUG3 or STM-1/VC3 into T1 streams via an optional elastic store.
- Extracts up to 21 bit asynchronous mapped VT2 virtual tributaries from an STS-1 SPE into E1 streams via an optional elastic store.
- Extracts up to 21 bit asynchronous mapped TU-12 tributary units from an STM-1/VC4 TUG3 or STM-1/VC3 into E1 or T1 streams via an optional elastic store.
- Demapper ignores all transport overhead bytes, path overhead bytes and stuff (R) bits.
- Performs majority vote C-bit decoding to detect stuff requests.

#### Each one of three SONET/SDH DS3/E3 Mapper Sections:

- Configurable to map/demap a serial data stream at either DS3 (44 736 kb/s) rate or E3 (34 368 kb/s rate). All mappers/demappers must be configured to the same rate.
- Maps DS3 or E3 data into a STS-1/STM-0 SPE using either AU-3 or TUG-3 mapping.
- Sets all fixed stuff (R) bits to zeros or ones per microprocessor control.
- Extracts DS3/E3 data from a STS-1/STM-0 SPE and outputs nominal rate E3 (34 368 kb/s or DS3 (44 736 kb/s) serial data streams.
- Capable of demapping DS3/E3 data in one of four SDH mapping modes: DS3 over AU3, E3 over AU3, DS3 over TUG3, and E3 over TUG3.
- Capable of demapping DS3 data in one SONET mapping mode: DS3 over STS-1 SPE.
- Capable of generating smooth DS3/E3 clock and data that is compliant with ITU and ANSI demapping jitter specifications.



- Demapper ignores all transport overhead bytes, path overhead bytes and stuff (R) bits.
- Performs majority vote C-bit decoding to detect stuff requests.

#### Each one of three DS3 Receiver Sections:

- Frames to a DS3 signal with a maximum average reframe time of less than 1.5 ms (as required by TR-TSY-000009 Section 4.1.2 and TR-TSY-000191 Section 5.2).
- Decodes a B3ZS-encoded signal and indicates line code violations. The definition of line code violation is software selectable.
- Provides indication of M-frame boundaries from which M-subframe boundaries and overhead bit positions in the DS3 stream can be determined by external processing.
- Detects the DS3 alarm indication signal (AIS) and idle signal. Detection algorithms operate correctly in the presence of a 10<sup>-3</sup> bit error rate. Extracts valid X-bits and indicates far end receive failure (FERF).
- Extracts valid X-bits and indicates far end receive failure (FERF).
- Accumulates up to 65,535 line code violation (LCV) events per second, 65,535 P-bit parity error events per second, 1023 F-bit or M-bit (framing bit) events per second, 65,535 excessive zero (EXZ) events per second, and when enabled for C-bit parity mode operation, up to 16.383 C-bit parity error events per second, and 16.383 far end block error (FEBE) events per second.
- Detects and validates bit-oriented codes in the C-bit parity far end alarm and control channel.
- Terminates the C-bit parity path maintenance data link with an integral HDLC receiver having a 128-byte deep FIFO buffer with programmable interrupt threshold. Supports polled or interrupt-driven operation. Selectable none, one or two address match detection on first byte of received packet.
- Programmable pseudo-random test-sequence detection—(up to 2<sup>32</sup> -1 bit length patterns conforming to ITU-T 0.151 standards) and analysis features.

#### Each one of three DS3 Transmit Sections:

- Provides the overhead bit insertion for a DS3 stream.
- Provides a bit serial clock and data interface, and allows the M-frame boundary and/or the overhead bit positions to be located via an external interface.
- Provides B3ZS encoding.
- Generates a B3ZS encoded 100... repeating pattern to aid in pulse mask testing.
- Inserts far end receive failure (FERF), the DS3 alarm indication signal (AIS) and the idle signal when enabled by internal register bits.
- Provides optional automatic insertion of far end receive failure (FERF) on detection of loss of signal (LOS), out of frame (OOF), alarm indication signal (AIS) or red alarm condition.
- Provides diagnostic features to allow the generation of line code violation error events, parity error events, framing bit error events, and when enabled for the C-bit parity application, C-bit parity error events, and far end block error (FEBE) events.



- Supports insertion of bit-oriented codes in the C-bit parity far end alarm and control channel.
- Optionally inserts the C-bit parity path maintenance data link with an integral HDLC transmitter. Supports polled and interrupt-driven operation.
- Provides programmable pseudo-random test sequence generation (up to 2<sup>32</sup>-1 bit length sequences conforming to ITU-T O.151 standards) or any repeating pattern up to 32 bits. The test pattern must be framed. Diagnostic abilities include single bit error insertion or error insertion at bit error rates ranging from 10<sup>-1</sup> to 10<sup>-7</sup>.

#### **M23 Multiplexer Section:**

- Multiplexes 7 DS2 bit streams into a single M23 format DS3 bit stream.
- Performs required bit stuffing/destuffing including generation and interpretation of C-bits.
- Includes required FIFO buffers for rate adaptation in the multiplex path.
- Allows insertion and detection of per DS2 payload loopback requests encoded in the C-bits to be activated under microprocessor control.
- Internally generates a DS2 clock for use in integrated M13 or C-bit parity multiplex applications. Alternatively accepts external DS2 clock reference.
- Allows per DS2 alarm indication signal (AIS) to be activated or cleared for either direction under microprocessor control.
- Allows DS2 alarm indication signal (AIS) to be activated or cleared in the demultiplex direction automatically upon loss of DS3 frame alignment or signal.
- Supports C-bit parity DS3 format.

#### **DS2 Framer Section:**

- Frames to a DS2 (ANSI T1.107 section 8) signal with a maximum average reframe time of less than 7 ms (as required by TR-TSY-000009 Section 4.1.2 and TR-TSY-000191 Section 5.2).
- Detects the DS2 alarm indication signal (AIS) in 9.9 ms in the presence of a 10-3 bit error rate.
- Extracts the DS2 X-bit remote alarm indication (RAI) bit and indicates far end receive failure (FERF).
- Accumulates up to 255 DS2 M-bit or F-bit error events per second.

#### **DS2 Transmitter Section:**

- Generates the required X, F, and M bits into the transmitted DS2 bit stream. Allows inversion of inserted F or M bits for diagnostic purposes.
- Provides for transmission of far end receive failure (FERF) and alarm indication signal (AIS) under microprocessor control.
- Provides optional automatic insertion of far end receive failure (FERF) on detection of out of frame (OOF), alarm indication signal (AIS) or red alarm condition.



#### **M12 Multiplexer Section:**

- Multiplexes four DS1 or three 2048 kbit/s (according to ITU-T Rec. G.747) bit streams into a single M12 format DS2 bit stream.
- Performs required bit stuffing including generation and interpretation of C-bits.
- Includes required FIFO buffers for rate adaptation in the multiplex path.
- Performs required inversion of second and fourth multiplexed DS1 streams as required by ANSI T1.107 Section 7.2.
- Allows insertion and detection of per DS1 payload loopback requests encoded in the C-bits to be activated under microprocessor control.
- Allows per tributary alarm indication signal (AIS) to be activated or cleared for either direction under microprocessor control.
- Allows automatic tributary AIS to be activated upon DS2 out of frame.

#### Each one of three E3 Framer Sections:

- Frames to G.751 and G.832 E3 unchannelized data streams.
- For G.832, terminates the Trail Trace and either the Network Requirement or the General Purpose data link.

#### Each one of three E3 Transmit Sections:

- Provides frame insertion for the G.751 or G.832 E3 applications, alarm insertion, and diagnostic features.
- For G.832, the Trail Trace is inserted, and an integral HDLC transmitter is provided to insert either the Network Requirement or the General Purpose data link.

#### **Synchronous System Interfaces:**

- Provides twenty one 8 Mbit/s H-MVIP data interfaces for synchronous access to all the DS0s of all 84 T1 links or all timeslots of all 63 E1s. T1 DS0s are bundled from four T1 links in sequential order, 1-4, 5-8, 9-12, ..., 81-84. E1 timeslots are bundled from 4 E1 links in sequential order, 1-4, 5-8, 9-12, ..., 57-60 and 61-63.
- Provides twenty one 8 Mbit/s H-MVIP interfaces for synchronous access to all channel associated signaling (CAS) bits for all T1 DS0s or E1 timeslots. The CAS bits occupy one nibble of every byte on the H-MVIP interfaces and are repeated over the entire T1 or E1 multi-frame.
- Provides three 8 Mbit/s H-MVIP interfaces for common channel signaling (CCS) channels as well as V5.1 and V5.2 channels. In T1 mode DS0 24 is available through this interface. In E1 mode timeslots 15, 16 and 31 are available through this interface. Optionally, timeslot 0 may be presented instead of timeslot 15.
- All links accessed via the H-MVIP interface will be synchronously timed to the common H-MVIP clock and frame alignment signals, CMV8MCLK, CMVFP, CMVFPC.



- H-MVIP access for Channel Associated Signaling is available with the Scaleable Bandwidth Interconnect bus as an optional replacement for CAS access over the SBI bus as well as with the H-MVIP data interface. Common Channel Signaling H-MVIP access is available with the SBI bus, serial PCM and H-MVIP data interfaces.
- Alarm status, T1 F-bit and inband signaling control is available using otherwise unused bit positions.
- Compatible with H-MVIP PCM backplanes supporting 8.192 Mbit/s.

#### Scaleable Bandwidth Interconnect (SBI) Bus:

- Provides a high density byte serial interconnect for all framed and unframed TEMUX 84E3 links. Utilizes an Add/Drop configuration to asynchronously mutliplex up to 84 T1s, 63 E1s or 3 DS3s, with multiple payload or link layer processors.
- Operates at either 19.44 MHz or 77.76 MHz.
- External devices can access unframed DS3, framed unchannelized DS3, unframed E3, framed unchannelized E3, unframed (clear channel) T1s, framed T1s, unframed (clear channel) E1s, framed E1s, arbitrary rate clear channel data stream (eg. fractional DS3), transparent virtual tributaries or transparent tributary units over this interface.
- Framed and unframed T1 access can be selected on a per T1 basis. Framed and unframed E1 access can be selected on a per E1 basis.
- Up to three arbitrary rate data streams inserted into and extracted from the SBI via bit serial ports.
- Synchronous access for T1 DS0 channels or E1 timeslots is supported in a locked format mode. Selectable on a per tributary basis.
- Transparent VT/TU access can be selected only when tributaries are mapped into SONET/SDH.
- Transparent VT1.5s and TU-11s can be selected on a per tributary basis in combination with framed and unframed T1s. Transparent VT2s and TU-12s can be selected on a per tributary basis in combination with framed and unframed E1s.
- Channel associated signaling bits for channelized T1 and E1 are explicitly identified across the bus.
- Transmit timing is mastered either by the TEMUX 84E3 or a layer 2 device connecting to the SBI bus. Timing mastership is selectable on a per tributary basis, where a tributary is either an individual T1, E1, E3 or a DS3.



# 2 Applications

- High density T1 interfaces for multiplexers, multi-service switches, routers and digital modems.
- High density E1 interfaces for multiplexers, multi-service switches, routers and digital modems.
- Frame Relay switches and access devices (FRADS)
- SONET/SDH Add Drop Multiplexers
- SONET/SDH Terminal Multiplexers
- M23 Based M13 Multiplexer
- C-Bit Parity Based M13 Multiplexer
- Channelized and Unchannelized DS3 Frame Relay Interfaces
- Optical Access Equipment
- Digital Cross Connects



#### 3 References

- 1. American National Standard for Telecommunications Digital Hierarchy Synchronous DS3 Format Specifications, ANSI T1.103-1993
- 2. American National Standard for Telecommunications ANSI T1.105 "Synchronous Optical Network (SONET) - Basic Description Including Multiplex Structure, Rates, and Formats," October 27, 1995.
- 3. American National Standard for Telecommunications ANSI T1.105.02 "Synchronous Optical Network (SONET) – Payload Mappings," October 27, 1995.
- 4. American National Standard for Telecommunications Digital Hierarchy Formats Specification, ANSI T1.107-1995
- 5. American National Standard for Telecommunications Digital Hierarchy Layer 1 In-Service Digital Transmission Performance Monitoring, ANSI T1.231-1997
- 6. American National Standard for Telecommunications Carrier to Customer Installation -DS-1 Metallic Interface Specification, ANSI T1.403-1999
- 7. American National Standard for Telecommunications Customer Installation-to-Network -DS3 Metallic Interface Specification, ANSI T1.404-1994
- 8. American National Standard for Telecommunications Integrated Services Digital Network (ISDN) Primary Rate- Customer Installation Metallic Interfaces Layer 1 Specification, ANSI T1.408-1990
- 9. Bell Communications Research, TR-TSY 000009 Asynchronous Digital Multiplexes Requirements and Objectives, Issue 1, May 1986
- 10. Bell Communications Research DS-1 Rate Digital Service Monitoring Unit Functional Specification, TA-TSY-000147, Issue 1, October, 1987
- 11. Bell Communications Research Alarm Indication Signal Requirements and Objectives, TR-TSY-000191 Issue 1, May 1986
- 12. Bell Communications Research Wideband and Broadband Digital Cross-Connect Systems Generic Criteria, TR NWT 000233, Issue 3, November 1993
- 13. Bell Communications Research Digital Interface Between The SLCO96 Digital Loop Carrier System And A Local Digital Switch, TR TSY 000008, Issue 2, August 1987
- 14. Bellcore GR-253-CORE "SONET Transport Systems: Common Criteria," Issue 2, Revision 1, December 1997.
- 15. Bell Communications Research Integrated Digital Loop Carrier Generic Requirements, Objectives, and Interface, TR-NWT-000303, Issue 2, December, 1992



- 16. Bell Communications Research Transport Systems Generic Requirements (TSGR): Common Requirement, TR-TSY-000499, Issue 5, December, 1993
- 17. Bell Communications Research OTGR: Network Maintenance Transport Surveillance Generic Digital Transmission Surveillance, TR TSY 000820, Section 5.1, Issue 1, June 1990
- 18. AT&T Requirements For Interfacing Digital Terminal Equipment To Services Employing The Extended Superframe Format, TR 54016, September, 1989.
- 19. AT&T Accunet T1.5 Service Description and Interface Specification, TR 62411, December, 1990
- 20. ITU Study Group XVIII Report R 105, Geneva, 9-19 June 1992
- 21. ETSI ETS 300 011 ISDN Primary Rate User-Network Interface Specification and Test Principles, 1992.
- 22. ETSI ETS 300 233 Access Digital Section for ISDN Primary Rates, May 1994
- 23. ETSI ETS 300 324-1 Signaling Protocols and Switching (SPS); V interfaces at the Digital Local Exchange (LE) V5.1 Interface for the Support of Access Network (AN) Part 1: V5.1 Interface Specification, February, 1994.
- 24. ETSI ETS 300 347-1 Signaling Protocols and Switching (SPS); V Interfaces at the Digital Local Exchange (LE) V5.2 Interface for the Support of Access Network (AN) Part 1: V5.2 Interface Specification, September 1994.
- 25. ETSI ETS 300 417-1-1 "Transmission and Multiplexing (TM); Generic Functional Requirements for Synchronous Digital Hierarchy (SDH) equipment; Part 1-1: Generic processes and performance," January, 1996.
- 26. ETSI, Generic Functional Requirements for Synchronous Digital Hierarchy (SDH) Equipment, Jan 1996
- 27. ITU-T Recommendation G.704 Synchronous Frame Structures Used at Primary Hierarchical Levels, July 1995.
- 28. ITU-T Recommendation G.706 Frame Alignment and CRC Procedures Relating to G.704 Frame Structures, 1991.
- 29. ITU-T Recommendation G.732 Characteristics of Primary PCM Multiplex Equipment Operating at 2048 kbit/s, 1993.
- 30. ITU-T Recommendation G.707 Network Node Interface for the Synchronous Digital Hierarchy, 1996
- 31. ITU-T Recommendation G.747 Second Order Digital Multiplex Equipment Operating at 6312 kbit/s and Multiplexing Three Tributaries at 2048 kbit/s, 1988.



- 32. ITU-T Recommendation G.751 General aspects of digital transmission systems terminal equipments; Digital multiplex equipments operating at the third order bit rate of 34 368 kbit/s and the fourth order bit rate of 139 264 kbit/s and using positive justification, 1993.
- 33. ITU-T Recommendation G.775, Loss of Signal (LOS) and Alarm Indication Signal (AIS) Defect Detection and Clearance Criteria, 11/94
- 34. ITU-T Recommendation G.783 Characteristics of Synchronous Digital Hierarchy (SDH) Equipment Functional Blocks, April, 1997.
- 35. ITU-T Recommendation G.823, The Control of Jitter and Wander within Digital Networks which are Based on the 2048 kbit/s Hierarchy, 03/94.
- 36. ITU-T Recommendation G.964, V-Interfaces at the Digital Local Ex-hange (LE) V5.1 Interface (Based on 2048 kbit/s) for the Support of Access Network (AN), June 1994.
- 37. ITU-T Recommendation G.965, V-Interfaces at the Digital Local Ex-hange (LE) V5.2 Interface (Based on 2048 kbit/s) for the Support of Access Network (AN), March 1995.
- 38. ITU-T Recommendation I.431 Primary Rate User-Network Interface Layer 1 Specification, 1993.
- 39. ITU-T Recommendation O.151 Error Performance Measuring Equipment Operating at the Primary Rate and Above, October 1992
- 40. ITU-T Recommendation O.152 Error Performance Measuring Equipment for Bit Rates of 64 kbit/s and N x 64 kbit/s, October 1992
- 41. ITU-T Recommendation O.153 Basic Parameters for the Measurement of Error Performance at Bit Rates below the Primary Rate, October 1992.
- 42. ITU-T Recommendation Q.921 ISDN User-Network Interface Data Link Layer Specification, March 1993
- 43. International Organization for Standardization, ISO 3309:1984 High-Level Data Link Control procedures - Frame Structure.
- 44. TTC Standard JT-G704 Frame Structures on Primary and Secondary Hierarchical Digital Interfaces, 1995.
- 45. TTC Standard JT-G706 Frame Synchronization and CRC Procedure
- 46. TTC Standard JT-I431 ISDN Primary Rate User-Network Interface Layer 1 -Specification, 1995.
- 47. Nippon Telegraph and Telephone Corporation Technical Reference for High-Speed Digital Leased Circuit Services, Third Edition, 1990.
- 48. GO-MVIP, Multi-Vendor Integration Protocol, MVIP-90, Release 1.1, 1994.
- 49. GO-MVIP H-MVIP, Standard, Release 1.1a, 1997.



50. PMC-2021518, "JTAG Test Features Description", Issue 1, November 2002.



## 4 Application Example

Figure 1 Any-Service-Any-Port Application



Figure 1 illustrates how frame relay (FREEDM84A1024), circuit emulation (AAL1gator32) and ATM inverse multiplexing (IMA84) may all be supported on the same port with a common SBI bus as the enabling technology.

Figure 2 High Density Frame Relay Application



Figure 2 shows a high density frame relay application.



Figure 3 Fractional DS3 Application



To support evolving fractional DS3 applications, flow-controlled ports provide access to SBI bus bandwidth. Several non-standard schemes have been devised to use a portion of the DS3 payload. Given that these protocols are subject to change, they are best supported by external programmable logic. Figure 3 illustrates one implementation. Other implementations and applications are possible.

In the ingress direction, the framed DS3 is presented to an FPGA, whose responsibility it is to identify the utilitized bits of the payload. Valid bits are indicated to the Ingress Flexible Bandwidth Port via an enable signal, IFBWEN. The bits are collected into bytes by the TEMUX 84E3 and inserted into the payload of the SBI Drop bus.





In the egress direction, an FPGA formats the payload of a DS3, while the TEMUX 84E3 inserts the DS3 frame overhead. The FPGA contains a data buffer. Based on the DS3 frame alignment dictated by the TMFPO signal, the FPGA inserts bits from the data buffer into the DS3 payload according to the protocol supported. To ensure the data buffer is replenished, the FPGA asserts the EFBWDREQ signal to initiate the transfer of a bit. The Egress Flexible Bandwidth Port responds by asserting EFWBEN coincident with EFWBDAT presenting valid data. The SBI Add bus participates by modulating its SAJUST\_REQ output to match the SBI data rate to that required to keep internal FIFOs centered.



## 5 Block Diagram

## 5.1 Top Level Block Diagram

Figure 4 shows the complete TEMUX 84E3. T1 links can be multiplexed into the DS3s or can be mapped into the telecom bus as SONET VT1.5 virtual tributaries or as SDH TU-11 or TU-12 tributary units. E1 links can be mapped into the telecom bus as SONET VT2 virtual tributaries or as SDH TU-12 tributary units. System side access to the T1s and E1s is available as Synchronous H-MVIP interfaces or the SBI bus. DS3/E3 line side access is via the clock and data interface for line interface units (LIUs) or DS3/E3 mapped into the SONET/SDH telecom bus. Unchannelized DS3/E3 system side access is available through the SBI bus or the system side serial interface.

Please see Figure 10 for Transmux Mode.

Figure 4 TEMUX 84E3 Block Diagram





## 5.2 M13 Multiplexer Mode Block Diagram

Figure 5 shows the TEMUX 84E3, configured as a M13 multiplexer, connected to a synchronous H-MVIP system side bus. In this example the TEMUX 84E3 provides synchronous access to the fully channelized T1s (access to all DS0s) multiplexed into the DS3. There is also synchronous H-MVIP access to all channel associated signaling channels (CAS). Additional H-MVIP interfaces can be used to provide synchronous access to the common channel signaling channels (CCS), although this same information is available within the data H-MVIP signals.

Figure 5 M13 Multiplexer Block Diagram



## 5.3 VT/TU Mapper Only Mode Block Diagram

Figure 6 shows the TEMUX 84E3 configured as a VT or TU mapper. In this mode the TEMUX 84E3 bypasses the T1 and E1 framers and provides access for up to 84 independent unframed 1.544 Mbit/s streams or 63 independent unframed 2.048 Mbit/s streams. The 1.544 Mbit/s and 2.048 Mbit/s streams can be accessed on the system side via the SBI bus. The T1 or E1 framers can be used to monitor the passing traffic in either the ingress or egress direction. The M13 Multiplexer mode operates in much the same way as the VT and TU mapper shown in Figure 6.

Figure 6 VT/TU Mapper Block Diagram





## 5.4 DS3/E3 Framer Only Block Diagram

Figure 7 shows the TEMUX 84E3 configured as a DS3 or E3 framer. In this mode the TEMUX 84E3 provides access up to three full DS3/E3 unchannelized payloads. The payload access (right side of diagram) has two clock and data interfacing modes, one utilizing a gapped clock to mask out the DS3/E3 overhead bits and the second utilizing an ungapped clock with overhead indications on a separate overhead signal. The SBI bus can also be used to provide access to the unchannelized DS3/E3.

Figure 7 DS3/E3 Framer Only Mode Block Diagram



3X

## 5.5 T1/E1 FDL Extraction/Insertion and Alarm/Error Response

Figure 8 shows the positioning and interaction of the TXFRMR and RXFRMR when the TEMUX 84E3 is configured for High Density Framer mode. The TXFRMR can insert HDLC PRM messages via software with the THDL. It can also insert PRM messages automatically based upon the information gathered by the RXFRMR. The RXFRMR collects the T1/E1 received PMON data and optionally sends this information to the TXFRMR. The RXFRMR also sends the received HDLC stream to the RDHL for PRM processing. Figure 8 also shows the RXFRMR sending response indications to the TXFRMR informing it when to insert the T1 Yellow alarm, E1 FEBEs (E bits) and the E1 RAI Alarm (A bit) towards the line side.



Figure 8 High Density Framer Mode T1/E1 Block Diagram



Figure 9 shows the T1/E1 PMON and FDL extraction block diagram when the TEMUX 84E3 is configured for Mapper/Multiplexer mode. In this mode the T1/E1 data is carried clear channel bi-directionally between the line side and the system side. There is the ability to collect T1/E1 PMON, via the RXFRMR and extract the FDL, via the RHDL in either direction, but only one direction at a time. The TXPMON bit of the RJAT Indirect Channel Data Register selects chooses the direction of the PMON and FDL extraction.

The TXFRMR is not available in this mode, thus FDL HDLC insertion is not possible, nor is the insertion of T1 Yellow, E1 FEBEs or E1 RAI.

Proprietary and Confidential to PMC-Sierra, Inc., and for its customers' internal use. Document No.: PMC-2030446, Issue 4

Figure 9 Mapper/Multiplexer Mode T1/E1 Block Diagram



Figure 10 below shows the T1/E1 PMON and FDL extraction block diagram when the TEMUX 84E3 is configured for Transmux mode. In this mode the T1/E1 data is carried clear channel bi-directionally between the DS3 M13 Mulitplexers and the T1/E1 Mappers. There is the ability to collect T1/E1 PMON, via the RXFRMR and extract the FDL, via the RHDL in either direction, but only one direction at a time. The TXPMON bit of the RJAT Indirect Channel Data Register selects chooses the direction of the PMON and FDL extraction.

The TXFRMR is not available in this mode, thus FDL HDLC insertion is not possible, nor is the insertion of T1 Yellow, E1 FEBEs or E1 RAI.

For more information on Transmux see section 9.2.

Proprietary and Confidential to PMC-Sierra, Inc., and for its customers' internal use. Document No.: PMC-2030446, Issue 4



Figure 10 Transmux Mode T1/E1 Block Diagram





# 6 Description

The PM8320 High Density T1/E1 Framer with Integrated VT/TU Mappers (including DS3 & E3 mapping) and M13 Multiplexers (TEMUX 84E3) is a feature-rich device for use in any applications requiring high density link termination over T1 and E1 (G.747) channelized DS3 or T1 and E1 channelized SONET/SDH facilities.

The TEMUX 84E3 supports asynchronous multiplexing and demultiplexing of 84 DS1s or 63 E1s into three DS3 signals as specified by ANSI T1.107, Bell Communications Research TR-TSY-000009 and ITU-T Rec. G.747. It supports bit asynchronous mapping and demapping of 84 T1s or 63 E1s into SONET/SDH as specified by ANSI T1.105, Bell Communications Research GR-253-CORE and ITU-T Recommendation G.707. The TEMUX 84E3 also supports mapping of 63 T1s into SDH via TU-12s. Up to 84 Transparent VT1.5s and TU-11s or 63 Transparent VT2s and TU-12s can be transferred between the SONET/SDH interface and the SBI bus interface.

This device can also be configured as a DS3 or E3 framer, providing external access to the full DS3 or E3 payload, or a VT/TU mapper, providing access to unframed 1.544 Mbit/s and 2.048 Mbit/s links.

The TEMUX 84E3 can be used as a SONET/SDH VT/TU mapper or M13 multiplexer with performance monitoring in either the ingress or egress direction for up to 84 T1s or 63 E1s. In this configuration the T1 and E1 transmit framers are disabled and either the ingress or egress T1 or E1 signals are routed to the T1 or E1 framers for performance monitoring purposes, which include error event accumulation, alarm monitoring and HDLC termination.

Each of the T1 and E1 framers and transmitters is independently software configurable, allowing timing master and feature selection without changes to external wiring. T1 and E1 tributaries may be mixed at a VC-3/TUG-3/DS3 granularity.

In the ingress direction, each of the 84 T1 links is either demultiplexed from a channelized DS3 or extracted from SONET VT1.5, TU-11 or TU-12 mapped bus. Each T1 framer can be configured to frame to the common DS1 signal formats (SF, SLC®96, ESF and Japanese variants) or to be bypassed (unframed mode). Each T1 framer detects the presence of Yellow and AIS patterns and also integrates Yellow, Red, and AIS alarms.

T1 performance monitoring with accumulation of CRC-6 errors, framing bit errors, out-of-frame events, and changes of frame alignment is provided. The TEMUX 84E3 also detects the presence of ESF bit oriented codes, and detects and terminates HDLC messages on the ESF data link. The HDLC messages are terminated in a 127 byte FIFO. An elastic store that optionally supports slip buffering and adaptation to backplane timing is provided, as is a signaling extractor that supports signaling debounce, signaling freezing and interrupt on signaling state change on a per-DS0 basis. The TEMUX 84E3 also supports inband loopback code generation and detection, idle code substitution, digital milliwatt code insertion, data link extraction, trunk conditioning, data sign and magnitude inversion, and pattern generation and detection on a per-DS0 basis.



In the egress direction, framing is generated for 84 T1s into either a DS3 multiplex or a SONET/SDH mapped add bus. Each T1 transmitter frames to SF or ESF DS1 formats, or framing can be optionally disabled. The TEMUX 84E3 supports signaling insertion, idle code substitution, data insertion, data inversion and zero-code suppression on a per-DS0 basis. Line loopback is supported on a per-DS1 basis. PRBS generation and detection is supported on a framed and unframed T1 basis.

In the ingress direction, each of the 63 E1 links is either demultiplexed from a DS3 according to ITU-T Rec. G.747 or extracted from SONET/SDH VT2 or TU-12 mapped bus. Each E1 framer detects and indicates the presence of remote alarm and AIS patterns and also integrates Red and AIS alarms.

The E1 framers support detection of various alarm conditions such as loss of frame, loss of signaling multiframe and loss of CRC multiframe. The E1 framers also support reception of remote alarm signal, remote multiframe alarm signal, alarm indication signal, and time slot 16 alarm indication signal.

E1 performance monitoring with accumulation of CRC-4 errors, far end block errors and framing bit errors is provided. The TEMUX 84E3 provides a receive HDLC controller for the detection and termination of messages on the national use bits. Detection of the 4-bit Sa-bit codewords defined in ITU-T G.704 and ETSI 300-233 is supported. V5.2 link ID signal detection is also supported. An interrupt may be generated on any change of state of the Sa codewords. An elastic store for slip buffering and rate adaptation to backplane timing is provided, as is a signaling extractor that supports signaling debounce, signaling freezing, idle code substitution, digital milliwatt tone substitution, data inversion, and signaling bit fixing on a per-channel basis. Receive side data and signaling trunk conditioning is also provided.

In the egress direction, framing is generated for 63 E1s into either a DS3 multiplex according to ITU-T Rec. G.747 or a SONET/SDH mapped add bus. Each E1 transmitter generates framing for a basic G.704 E1 signal. The signaling multiframe alignment structure and the CRC multiframe structure may be optionally inserted. Framing can be optionally disabled. Transmission of the 4-bit Sa codewords defined in ITU-T G.704 and ETSI 300-233 is supported. PRBS generation or detection is supported on a framed and unframed E1 basis.

The TEMUX 84E3 can generate a low jitter transmit clock from a variety of clock references, and also provides jitter attenuation in the receive path. Three jitter attenuated recovered T1/E1 clocks can be routed outside the TEMUX 84E3 for network timing applications.

In synchronous backplane systems, 8 Mbit/s H-MVIP interfaces are provided for access to 2016 DS0 channels, channel associated signaling (CAS) for all 2016 DS0 channels and common channel signaling (CCS) for all 84 T1s or 63 E1s (or combination thereof). The CCS signaling H-MVIP interface is independent of the DS0 channel and CAS H-MVIP access. The use of any of the H-MVIP interfaces requires that common clocks and frame pulse be used along with T1 slip buffers.



A Scaleable Bandwidth Interconnect (SBI) high density byte serial system interface provides higher levels of integration and dense interconnect. The SBI bus interconnects up to 84 T1s or 63 E1 both synchronously or asynchronously. The SBI allows transmit timing to be mastered by either the TEMUX 84E3 or link layer device connected to the SBI bus. In addition to framed T1s and E1s the TEMUX 84E3 can transport unframed T1 or E1 links and framed or unframed DS3 or E3 links over the SBI bus.

When configured as a DS3 multiplexer/demultiplexer or DS3 framer, the TEMUX-84 accepts and outputs either digital B3ZS-encoded bipolar or unipolar signals compatible with M23 and C-bit parity applications.

In the DS3 receive direction, the TEMUX 84E3 frames to DS3 signals with a maximum average reframe time of 1.5 ms in the presence of 10<sup>-3</sup> bit error rate and detects line code violations, loss of signal, framing bit errors, parity errors, C-bit parity errors, far end block errors, AIS, far end receive failure and idle code. The DS3 framer is an off-line framer, indicating both out of frame (OOF) and change of frame alignment (COFA) events. The error events (C-BIT, FEBE, etc.) are still indicated while the framer is OOF, based on the previous frame alignment. When in C-bit parity mode, the Path Maintenance Data Link and the Far End Alarm and Control (FEAC) channels are extracted. HDLC receivers are provided for Path Maintenance Data Link support. In addition, valid bit-oriented codes in the FEAC channels are detected and are available through the microprocessor port.

Error event accumulation is also provided by the TEMUX 84E3. Framing bit errors, line code violations, excessive zeros occurrences, parity errors, C-bit parity errors, and far end block errors are accumulated. Error accumulation continues even while the off-line framers are indicating OOF. The counters are intended to be polled once per second, and are sized so as not to saturate at a 10<sup>-3</sup> bit error rate. Transfer of count values to holding registers is initiated through the microprocessor interface.

In the DS3 transmit direction, the TEMUX 84E3 inserts DS3 framing, X and P bits. When enabled for C-bit parity operation, bit-oriented code transmitters and HDLC transmitters are provided for insertion of the FEAC channels and the Path Maintenance Data Links into the appropriate overhead bits. Alarm Indication Signals, Far End Receive Failure and idle signal can be inserted using either internal registers or can be configured for automatic insertion upon received errors. When M23 operation is selected, the C-bit Parity ID bit (the first C-bit of the first M sub-frame) is forced to toggle so that downstream equipment will not confuse an M23-formatted stream with stuck-at-1 C-bits for C-bit Parity application. Transmit timing is from an external reference or from the receive direction clock.

The TEMUX 84E3 also supports diagnostic options which allow it to insert, when appropriate for the transmit framing format, parity or path parity errors, F-bit framing errors, M-bit framing errors, invalid X or P-bits, line code violations, all-zeros, AIS, Remote Alarm Indications, and Remote End Alarms. A Pseudo Random Binary Sequence (PRBS) can be inserted into a DS3 payload and checked in the receive DS3 payload for bit errors. A fixed 100100... pattern is available for insertion directly into the B3ZS encoder for proper pulse mask shape verification.

The TEMUX 84E3 may be used as an E3 framer for the transport of framed but unchannelized E3 data streams complying to the ITU-T Recommendations G.751 or G.832. The line interface may be configured as either unipolar or HDB3-encoded.



When configured in DS3 multiplexer mode, seven 6312 kbit/s data streams are demultiplexed and multiplexed into and out of each DS3 signal. Bit stuffing and rate adaptation is performed. The C-bits are set appropriately, with the option of inserting DS2 loopback requests. Interrupts can be generated upon detection of loopback requests in the received DS3. AIS may be inserted in the any of the 6312 kbit/s tributaries in both the multiplex and demultiplex directions. C-bit parity is supported by sourcing a 6.3062723 MHz clock, which corresponds to a stuffing ratio of 100%.

Framing to the demultiplexed 6312 kbit/s data streams supports DS2 (ANSI TI.107) frame formats. The maximum average reframe time is 7ms for DS2. Far end receive failure is detected and M-bit and F-bit errors are accumulated. The DS2 framer is an off-line framer, indicating both OOF and COFA events. Error events (FERF, MERR, FERR, PERR, RAI, framing word errors) are still indicated while the DS2 framer is indicating OOF, based on the previous alignment.

Each of the seven 6312 kbit/s multiplexers per DS3 may be independently configured to multiplex and demultiplex four 1544 kbit/s DS1s or three 2048 kbit/s according to ITU-T Rec. G.747 into and out of a DS2 formatted signal. Tributary frequency deviations are accommodated using internal FIFOs and bit stuffing. The C-bits are set appropriately, with the option of inserting DS1 loopback requests. Interrupts can be generated upon detection of loopback requests in the received DS2. AIS may be inserted in any of the low speed tributaries in both multiplex and demultiplex directions.

When configured as a DS3 or E3 framer the unchannelized payload of the DS3 and E3 links are available to an external device.

The SONET/SDH line side interface provides STS-1 SPE synchronous payload envelope processing and generation, TUG3 tributary unit group processing and generation within a VC4 virtual container and VC3 virtual container processing and generation. The payload processor aligns and monitors the performance of SONET virtual tributaries (VTs) or SDH tributary units (TUs). Maintenance functions per tributary include detection of loss of pointer, AIS alarm, tributary path signal label mismatch and tributary path signal label unstable alarms. Optionally interrupts can be generated due to the assertion and removal of any of the above alarms. Counts are accumulated for tributary path BIP-2 errors on a block or bit basis and for FEBE indications. The synchronous payload envelope generator generates all tributary pointers and calculates and inserts tributary path BIP-2. The generator also inserts FEBE and RDI in the V5 byte. Software can force AIS insertion on a per tributary basis.

A SONET/SDH mapper maps and demaps up to 84 T1s, 63 E1s, three DS3s or three E3s into three STS-1 SPEs, TUG3s or VC3s through three elastic stores. DS3 and E3 mapping cannot be mixed. The fixed stuff (R) bits are all set to zeros or ones under microprocessor control. The bit asynchronous demapper performs majority vote C-bit decoding to detect stuff requests for T1, E1, DS3 and E3 asynchronous mappings. The VT1.5/VT2/TU-11/TU-12 mapper uses an elastic store and a jitter attenuator capability to minimize jitter introduced via bit stuffing.

The TEMUX 84E3 is configured, controlled and monitored via a generic 8-bit microprocessor bus through which all internal registers are accessed. All sources of interrupts can be masked and acknowledged through the microprocessor interface.



# 7 Pin Diagram

The TEMUX 84E3 is packaged in a 324-pin PBGA package having a body size of 23mm by 23mm and a ball pitch of 1.0 mm. The center 36 balls are not used as signal I/Os and are thermal balls. Pin names and locations are defined in the Pin Description Table. Mechanical information for this package is in Section 19.

Figure 11 Pin Diagram





# 8 Pin Description

| Pin Name                                     | Туре      | Pin<br>No.      | Function                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------------------------------|-----------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DS3 and E3 Line Side                         | Interface | )               | .95°                                                                                                                                                                                                                                                                                                                                                                                                      |
| RCLK[3]<br>RCLK[2]<br>RCLK[1]                | Input     | P1<br>T1<br>Y1  | Receive Input Clocks (RCLK[3:1]). RCLK[3:1] provide the receive direction timing for the three DS3s or E3s. RCLK[3:1] are nominally 44.736 MHz or 34.368 MHz, 50% duty cycle clock inputs. The RCLK input frequency must always remain within +/-20 ppm such that the generated demultiplexed DS1 AIS frequency remains within +/- 32 ppm in channelized DS3 applications.                                |
| RPOS/RDAT[3]<br>RPOS/RDAT[2]<br>RPOS/RDAT[1] | Input     | P2<br>U1<br>V3  | <b>Positive Input Pulse (RPOS[3:1]).</b> RPOS[3:1] represent the positive pulses received on the B3ZS-encoded DS3s or HDB3-encoded E3s when dual rail input format is selected.                                                                                                                                                                                                                           |
|                                              |           |                 | Receive Data Input (RDAT[3:1]). RDAT[3:1] represent the NRZ (unipolar) DS3 or E3 input data streams when single rail input format is selected.                                                                                                                                                                                                                                                            |
|                                              |           |                 | RPOS[3:1] and RDAT[3:1] are sampled on the rising edge of the associated RCLK by default and may be enabled to be sampled on the falling edge of the associated RCLK by setting the RFALL bit in the DS3/E3 Master Receive Line Options register.                                                                                                                                                         |
| RNEG/RLCV[3]<br>RNEG/RLCV[2]<br>RNEG/RLCV[1] | Input     | P3<br>T3<br>W2  | <b>Negative Input Pulse (RNEG[3:1]).</b> RNEG[3:1] represent the negative pulses received on the B3ZS-encoded DS3s or HDB3-encoded E3s when dual rail input format is selected.                                                                                                                                                                                                                           |
|                                              |           | O               | Line code violation (RLCV[3:1]). RLCV[3:1] represent receive line code violations when single rail input format is selected.                                                                                                                                                                                                                                                                              |
|                                              |           |                 | RNEG[3:1] and RLCV[3:1] are sampled on the rising edge of the associated RCLK by default and may be enabled to be sampled on the falling edge of RCLK by setting the RFALL bit in the DS3/E3 Master Receive Line Options register.                                                                                                                                                                        |
| TCLK[3]<br>TCLK[2]<br>TCLK[1]                | Output    | R3<br>V1<br>W3  | <b>Transmit Clock (TCLK[3:1]).</b> TCLK[3:1] provide timing for circuitry downstream of the DS3 and E3 transmitters of the TEMUX 84E3. TCLK[3:1] are nominally 44.736 MHz or 34.368 MHz, 50% duty cycle clocks.                                                                                                                                                                                           |
| TPOS/TDAT[3]<br>TPOS/TDAT[2]<br>TPOS/TDAT[1] | Output    | R2<br>U2<br>AA1 | <b>Transmit Positive Pulse (TPOS[3:1]).</b> TPOS[3:1] represent the positive pulses transmitted on the B3ZS-encoded DS3 or HDB3-encoded E3 lines when dual-rail output format is selected.                                                                                                                                                                                                                |
|                                              |           |                 | <b>Transmit Data Output (TDAT[3:1]).</b> TDAT[3:1] represent the NRZ (unipolar) DS3 output data streams when single rail output format is selected.                                                                                                                                                                                                                                                       |
|                                              |           |                 | TPOS[3:1] and TDAT[3:1] are updated on the falling edge of the associated TCLK by default but may be enabled to be updated on the rising edge of the associated TCLK by setting the TRISE bit in the DS3/E3 Master Transmit Line Options register. TPOS[3:1] and TDAT[3:1] are updated on TICLK[3:1] rather than TCLK[3:1] when the TICLK bit in the DS3/E3 Master Transmit Line Options register is set. |



| Pin Name                                                      | Type       | Pin<br>No.      | Function                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------------------------------------------------|------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TNEG/TMFP[3]<br>TNEG/TMFP[2]<br>TNEG/TMFP[1]                  | Output     | U4<br>W1<br>AB1 | Transmit Negative Pulse (TNEG[3:1]). TNEG[3:1] represent the negative pulses transmitted on the B3ZS-encoded DS3 or HDB3-encoded E3 lines when dual-rail output format is selected.                                                                                                                                                                                                                       |
|                                                               |            |                 | <b>Transmit Multiframe Pulse (TMFP[3:1]).</b> These signals mark the transmit frame alignment when configured for single rail operation. TMFP[3:1] indicate the position of overhead bits in the transmit transmission system stream, TDAT[3:1]. TMFP[3:1] are high during the first bit (X1) of the multiframe or E3 frame.                                                                              |
|                                                               |            |                 | TNEG[3:1] and TMFP[3:1] are updated on the falling edge of the associated TCLK by default but may be enabled to be updated on the rising edge of the associated TCLK by setting the TRISE bit in the DS3/E3 Master Transmit Line Options register. TNEG[3:1] and TMFP[3:1] are updated on TICLK[3:1] rather than TCLK[3:1] when the TICLK bit in the DS3/E3 Master Transmit Line Options register is set. |
| TICLK[3]<br>TICLK[2]<br>TICLK[1]                              | Input      | T4<br>V4<br>Y2  | <b>Transmit input clock (TICLK[3:1]).</b> TICLK[3:1] provides the transmit direction timing for the three DS3s or E3s. TICLK[3:1] are nominally 44.736 MHz or 34.368 MHz, 50% duty cycle clocks.                                                                                                                                                                                                          |
| DS3 and E3 System S                                           | ide Interf | ace             |                                                                                                                                                                                                                                                                                                                                                                                                           |
| RGAPCLK/RSCLK<br>[3]<br>RGAPCLK/RSCLK<br>[2]<br>RGAPCLK/RSCLK | Output     | H4<br>L3<br>N3  | Framer Recovered Gapped Clock (RGAPCLK[3:1]). RGAPCLK[3:1] are valid when the TEMUX 84E3 is configured as DS3 or E3 framers by setting the OPMODE_SPEx[2:0] bits in the SPE Configuration registers and the RXGAPEN bit in the DS3 and E3 Master Unchannelized Interface Options register.                                                                                                                |
| [1]                                                           |            |                 | RGAPCLK[x] is the recovered clock and timing reference for RDATO[x]. RGAPCLK[3:1] are held either high or low during bit positions which correspond to overhead.                                                                                                                                                                                                                                          |
| Q                                                             |            |                 | Framer Recovered Clock (RSCLK[3:1]). RSCLK[3:1] are valid when the TEMUX 84E3 is configured as DS3 or E3 framers by setting the OPMODE_SPEx[2:0] bits in the SPE Configuration registers. When a DS3 or E3 is demapped from SONET/SDH, RSCLK is generated from the incoming TelecomBus stream                                                                                                             |
| Ó                                                             |            |                 | RSCLK[3:1] are the recovered clocks and timing references for RDATO[3:1], RFPO/RMFPO[3:1], and ROVRHD[3:1].                                                                                                                                                                                                                                                                                               |
| RDATO[3]<br>RDATO[2]<br>RDATO[1]                              | Output     | H2<br>K4<br>N2  | Framer Receive Data (RDATO[3:1]). RDATO[3:1] are valid when the TEMUX 84E3 is configured as DS3 or E3 framers by setting the OPMODE_SPEx[2:0] bits in the SPE Configuration registers. RDATO[3:1] are the received data aligned to RFPO/RMFPO[3:1] and ROVRHD[3:1].                                                                                                                                       |
| Coli                                                          |            |                 | RDATO[3:1] are updated on either the falling or rising edge of the associated RGAPCLK or RSCLK, depending on the value of the RSCLKR bit in the DS3 and E3 Master Unchannelized Interface Options register. By default, RDATO[3:1] will be updated on the falling edge of the associated RGAPCLK[3:1] or RSCLK[3:1].                                                                                      |



| Pin Name                                            | Туре   | Pin<br>No.     | Function                                                                                                                                                                                                                                                                                                |
|-----------------------------------------------------|--------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RFPO/RMFPO[3] Out<br>RFPO/RMFPO[2]<br>RFPO/RMFPO[1] | Output | H1<br>K2<br>M2 | Framer Receive Frame Pulse/Multi-frame Pulse (RFPO/RMFPO[3:1]). RFPO/RMFPO[3:1] are valid when the TEMUX 84E3 is configured to be in framer only mode by setting the OPMODE_SPEx[2:0] bits in the SPE Configuration registers.                                                                          |
|                                                     |        |                | RFPO[3:1] are aligned to RDATO[3:1] and indicate the position of the first bit in each DS3 M-subframe and the first bit in each G.751 E3 or G.832 E3 frame.                                                                                                                                             |
|                                                     |        |                | RMFPO[3:1] are aligned to RDATO[3:1] and indicate the position of the first bit in each DS3 M-frame and the first bit in each G.751 or G.832 E3 frame. This is selected by setting the RXMFPO bit in the DS3 and E3 Master Unchannelized Interface Options Registers.                                   |
|                                                     |        |                | RFPO/RMFPO[3:1] are updated on either the falling or rising edge of the associated RSCLK depending on the setting of the RSCLKR bit in the DS3 and E3 Master Unchannelized Interface Options register.                                                                                                  |
| ROVRHD[3]<br>ROVRHD[2]<br>ROVRHD[1]                 | Output | H3<br>K1<br>N1 | Framer Receive Overhead (ROVRHD[3:1]). ROVRHD[3:1] are valid when the TEMUX 84E3 is configured as DS3 or E3 framers by setting the OPMODE_SPEx[2:0] bits in the SPE Configuration registers.                                                                                                            |
|                                                     |        |                | ROVRHD[3:1] will be high whenever the data on RDATO[3:1] corresponds to an overhead bit position. ROVRHD[3:1] is updated on the either the falling or rising edge of the associated RSCLK depending on the setting of the RSCLKR bit in the DS3 and E3 Master Unchannelized Interface Options register. |



| Pin Name                                                                            | Туре   | Pin<br>No.     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------------------------------------------------------------------|--------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TFPO/TMFPO/<br>TGAPCLK[3]<br>TFPO/TMFPO/<br>TGAPCLK[2]<br>TFPO/TMFPO/<br>TGAPCLK[1] | Output | F4<br>J4<br>M3 | Framer Transmit Frame Pulse/Multi-frame Pulse Reference (TFPO/TMFPO[3:1]). TFPO/TMFPO[3:1] are valid when the TEMUX 84E3 is configured as DS3 framers by setting the OPMODE_SPEx[2:0] bits in the SPE Configuration registers and setting the TXGAPEN bit to 0 in the DS3 and E3 Master Unchannelized Interface Options register.                                                                                                                                                                                                                                                                                                                             |
|                                                                                     |        |                | In DS3 mode, TFPO[3:1] pulse high for 1 out of every 85 clock cycles, giving a reference M-subframe indication. In E3 mode, TFPO[3:1] pulse high to mark the first bit of the frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                     |        |                | In DS3 mode, TMFPO[3:1] pulse high for 1 out of every 4760 clock cycles, giving a reference M-frame indication. TMFPO[3:1] behaves the same as TFPO[3:1] for E3 applications. This is selected by setting the TXMFPO bit in the DS3 and E3 Master Unchannelized Interface Options Registers.                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                     |        |                | TFPO/TMFPO[3:1] will be updated on the falling edge of TICLK when the associated TDATIFALL register bit is a logic 0 and on the rising edge when TDATIFALL is a logic 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                     |        |                | Framer Gapped Transmit Clock (TGAPCLK[3:1]). TGAPCLK[3:1] are valid when the TEMUX 84E3 is configured as DS3 framers by setting the OPMODE_SPEX[2:0] bits in the SPE Configuration registers and setting the TXGAPEN bit to 1 in the DS3 and E3 Master Unchannelized Interface Options register.                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                     |        | 1000           | TGAPCLK[3:1] are derived from the transmit reference clocks TICLK[3:1] or from the receive clock if loop-timed. The overhead bit (gapped) positions are generated internal to the device. TGAPCLK[3:1] are held high during the overhead bit positions. This clock is useful for interfacing to devices which source payload data only.                                                                                                                                                                                                                                                                                                                       |
|                                                                                     |        |                | In DS3 mode, TGAPCLK is gapped for one bit every 85 TICLK cycles. In E3 G.832 mode, TGAPCLK is gapped for the first two bytes of the frame. In E3 G.751 mode, TGAPCLK is gapped during the frame alignment signal, remote alarm indication bit, the national use bit and optionally during the justification bits (bits 5 to 8 of Set IV and bits 1 to 4 of Sets II, III and IV) as determined by the PYLD&JUST bit of the E3 Data Link Control register.                                                                                                                                                                                                     |
| 100                                                                                 |        |                | TGAPCLK[3:1] are used to sample the associated TDATI[3:1] inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| TDATI[3]<br>TDATI[2]<br>TDATI[1]                                                    | Input  | G2<br>J3<br>L2 | Framer Transmit Data (TDATI[3:1]). TDATI[3:1] contain the serial data to be transmitted when the TEMUX 84E3 is configured as DS3 framers by setting the OPMODE_SPEx[2:0] bits in the SPE Configuration registers. TDATI[3:1] are sampled on the rising edge of the associated TICLK if the TXGAPEN bit in the DS3 and E3 Master Unchannelized Interface Options register is logic 0. If TXGAPEN is logic 1, then TDATI[3:1] are sampled on the rising edge of TGAPCLK. TDATI[3:1] can be configured to be sampled on the falling edge of the associated TICLK by setting the TDATIFALL bit in the DS3 and E3 Master Unchannelized Interface Options register. |



| Pin Name                                        | Туре      | Pin<br>No.     | Function                                                                                                                                                                                                                                                                                            |
|-------------------------------------------------|-----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TFPI/TMFPI[3]<br>TFPI/TMFPI[2]<br>TFPI/TMFPI[1] | Input     | G1<br>J1<br>M1 | Framer Transmit Frame Pulse/Multiframe Pulse (TFPI/TMFPI[3:1]). TFPI/TMFPI[3:1] are valid when the TEMUX 84E3 is configured as DS3 or E3 framers by setting the OPMODE_SPEx[2:0] bits in the SPE Configuration registers.                                                                           |
|                                                 |           |                | TFPI[3:1] indicate the position of all overhead bits in each DS3 M-subframe or the first bit in each G.751 E3 or G.832 E3 frame. TFPI[3:1] are not required to pulse at every overhead bit.                                                                                                         |
|                                                 |           |                | TMFPI[3:1] indicate the position of the first bit in each 4760-bit DS3 M-frame or the first bit in each E3 frame. TMFPI[3:1] are not required to pulse at every multiframe boundary. This is selected by setting the TXMFPI bit in the DS3 and E3 Master Unchannelized Interface Options Registers. |
|                                                 |           |                | TFPI/TMFPI[3:1] are sampled on the rising edge of the associated TICLK. TFPI/TMFPI[3:1] can be configured to be sampled on the falling edge of the associated TICLK by setting the TDATIFALL bit to 1 in the DS3 and E3 Master Unchannelized Interface Options register.                            |
| H-MVIP System Side                              | Interface | s              |                                                                                                                                                                                                                                                                                                     |
| CMV8MCLK                                        | Input     | T22            | Common 8M H-MVIP Clock (CMV8MCLK). The common 8.192 Mbit/s H-MVIP data provides the data clock for receive and transmit links configured for operation in 8.192 Mbit/s H-MVIP mode.                                                                                                                 |
|                                                 |           | Ö              | CMV8MCLK is used to sample data on MVID[1:21], MVED[1:21], CASID[1:21], CASED[1:21], CCSID[1:3], CCSED[1:3] and TS0ID. CMV8MCLK is nominally a 50% duty cycle clock with a frequency of 16.384 MHz.                                                                                                 |
|                                                 |           |                | The H-MVIP interfaces are enabled via the SYSOPT[1:0] bits in the Global Configuration register. If the TEMUX 84E3 is not configured for H-MVIP operation, this clock may be tied high or low.                                                                                                      |
| CMVFPC                                          | Input     | R20            | Common H-MVIP Frame Pulse Clock (CMVFPC). The common 8.192 Mbit/s H-MVIP frame pulse clock provides the frame pulse clock for receive and transmit links configured for operation in 8.192 Mbit/s H-MVIP mode.                                                                                      |
| A SALL OF                                       |           |                | CMVFPC is used to sample CMVFPB. CMVFPC is nominally a 50% duty cycle clock with a frequency of 4.096 MHz. The falling edge of CMVFPC must be aligned with the falling edge of CMV8MCLK with no more than ±10ns skew.                                                                               |
|                                                 |           |                | The H-MVIP interfaces are enabled via the SYSOPT[1:0] bits in the Global Configuration registers. If the TEMUX 84E3 is not configured for H-MVIP operation, this clock may be tied high or low.                                                                                                     |



| Pin Name                                                                                                        | Тур                                       | e Pir<br>No                                        |                                                                                                                                                                         | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CMVFPB                                                                                                          | Inpi                                      | ut R22                                             | 2                                                                                                                                                                       | Common H-MVIP Frame Pulse (CMVFPB). The active low common frame pulse for 8.192 Mbit/s H-MVIP signals references the beginning of each frame for links operating in 8.192 Mbit/s H-MVIP mode.                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                 |                                           |                                                    | register is a logic 1, the C<br>pulse. Mulitframe alignm<br>or the E1 TS0 is being ca<br>direction and alignment to<br>support any combination<br>CMVFPB must pulse low | If the CMMFP bit of the Master H-MVIP Interface Configuration register is a logic 1, the CMVFPB is becomes a multiframe pulse. Mulitframe alignment is only relevant when the T1 F-bit or the E1 TS0 is being carried transparently in the egress direction and alignment to CAS signaling is required. To support any combination of SF, SLC®96, ESF and E1, the CMVFPB must pulse low at a multiple of 48 frames at the beginning of the frame.                                                                                        |
|                                                                                                                 |                                           |                                                    |                                                                                                                                                                         | The H-MVIP interfaces are enabled via the SYSOPT[1:0] bits in the Global Configuration register. If the TEMUX 84E3 is not configured for H-MVIP operation, this frame pulse may be tied high or low.                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                 |                                           |                                                    |                                                                                                                                                                         | The CMVFPB frame pulse occurs at multiples of 125us and is sampled on the falling edge of CMVFPC.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| MVID[1]<br>MVID[2]<br>MVID[3]<br>MVID[4]                                                                        | Out                                       | A3<br>A2<br>C5                                     |                                                                                                                                                                         | H-MVIP Ingress Data (MVID[1:21]). MVID[x] carries the recovered T1 or E1 channels which have passed through the elastic store. Each MVID[x] signal carries the channels of four complete T1s or E1s.                                                                                                                                                                                                                                                                                                                                     |
| MVID[5]<br>MVID[6]<br>MVID[7]<br>MVID[8]<br>MVID[9]<br>MVID[10]<br>MVID[11]<br>MVID[11]<br>MVID[12]<br>MVID[13] |                                           | A4<br>B5<br>C6<br>A5<br>B6<br>C7<br>D6<br>A6<br>A7 |                                                                                                                                                                         | MVID[x] is aligned to the common H-MVIP 16.384 Mbit/s clock CMV8MCLK, frame pulse clock, CMVFPC, and frame pulse, CMVFPB. MVID[x] is updated on every second rising or falling edge of the common H-MVIP 16.384Mb /s clock, CMV8MCLK, as fixed by the common H-MVIP frame pulse clock, CMVFPC. The updating edge of CMV8MCLK is selected via the CMVIDE bit in the Master and H-MVIP Interface Configuration register. T1 and E1 links may be mixed on a TUG-3/DS3 granularity. Each of MVID[1:7], MVID[8:14] and MVID[15:21] carries 28 |
| MVID[14]<br>MVID[15]<br>MVID[16]<br>MVID[17]<br>MVID[18]<br>MVID[19]<br>MVID[20]<br>MVID[21]                    | N. S. | C8<br>B8<br>A8<br>D7<br>C9<br>B9<br>A9<br>D9       |                                                                                                                                                                         | T1s or 21 E1s independent of the other two groups of seven. For E1 mode, MVID[7], MVID[14] and MVID[21] are unused.                                                                                                                                                                                                                                                                                                                                                                                                                      |



| Туре   | Pin<br>No.                                                                                                                                      | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Output | B18<br>A19<br>A20<br>B19<br>B20<br>A21<br>B21<br>D20<br>B22<br>C21<br>D21<br>E20<br>E21<br>C20<br>E22<br>F21<br>E19<br>G20<br>F22<br>G21<br>G22 | Channel Associated Signaling Ingress Data (CASID[1:21]). Each CASID[x] signal carries CAS for four complete T1s or E1s. CASID[x] carries the corresponding CAS values of the channel carried in MVID[x]. It also carries the framer and alarm statuses.  CASID[x] is aligned to the common H-MVIP 16.384 Mbit/s clock, CMV8MCLK, frame pulse clock, CMVFPC, and frame pulse, CMVFPB. CASID[x] is updated on every second rising or falling edge of CMV8MCLK as fixed by the common H-MVIP frame pulse clock, CMVFPC. The updating edge of CMV8MCLK is selected via the CMVIDE bit in the Master H-MVIP Interface Configuration register.  T1 and E1 links may be mixed on a TUG-3/DS3 granularity. Each of CASID[1:7], CASID[8:14] and CASID[15:21] carries 28 T1s or 21 E1s independent of the other two groups of seven. For E1 mode, CASID[7], CASID[14] and CASID[21] are unused. |
| Output | C16<br>D18<br>B17                                                                                                                               | Common Channel Signaling Ingress Data (CCSID[1:3]). In T1 mode, CCSID[1] carries the 84 common channel signaling channels extracted from each of the 84 T1s. In E1 mode, CCSID[1:3] carries up to 3 timeslots (15,16, 31) from each of the 63 E1s. CCSID is formatted according to the H-MVIP standard.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | 3034                                                                                                                                            | CCSID[x] is aligned to the common H-MVIP 16.384 Mbit/s clock, CMV8MCLK, frame pulse clock, CMVFPC, and frame pulse, CMVFPB. CCSID is updated on every second rising or falling edge of CMV8MCLK as fixed by the common H-MVIP frame pulse clock, CMVFPC. The updating edge of CMV8MCLK is selected via the CMVIDE bit in the Master H-MVIP Interface Configuration register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Output | D17                                                                                                                                             | E1 Timeslot 0 Ingress Data (TS0ID). In E1 mode, TS0ID carries the first timeslot of each frame.  TS0ID is aligned to the common H-MVIP 16.384 Mbit/s clock, CMV8MCLK, frame pulse clock, CMVFPC, and frame pulse, CMVFPB. TS0ID is updated on every second rising or falling edge of CMV8MCLK as fixed by the common H-MVIP frame pulse clock, CMVFPC. The updating edge of CMV8MCLK is selected via the CMVIDE bit in the Master H-MVIP Interface                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|        | Output                                                                                                                                          | No. Output B18 A19 A20 B19 B20 A21 B21 D20 B22 C21 D21 E20 E21 C20 E22 F21 E19 G20 F22 G21 G22 Output C16 D18 B17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



| Pin Name                                                                                                                                                                                                                                        | Туре  | Pin<br>No.                                                                                                                                      | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MVED[1] MVED[2] MVED[3] MVED[4] MVED[5] MVED[6] MVED[6] MVED[7] MVED[8] MVED[9] MVED[10] MVED[11] MVED[12] MVED[13] MVED[14] MVED[15] MVED[16] MVED[16] MVED[17] MVED[18] MVED[19] MVED[19] MVED[19] MVED[20] MVED[21]                          | Input | B10<br>A10<br>D10<br>B11<br>A11<br>D12<br>B12<br>C12<br>D13<br>B13<br>C13<br>D14<br>A14<br>B14<br>C14<br>A15<br>B16<br>A16<br>C15<br>B16<br>A17 | H-MVIP Egress Data (MVED[1:21]). The egress data streams to be transmitted are input on these pins. Each MVED[x] signal carries the channels of four complete T1s or E1s formatted according to the H-MVIP standard.  MVED[x] is aligned to the common H-MVIP 16.384 Mbit/s clock, CMV8MCLK, frame pulse clock, CMVFPC, and frame pulse, CMVFPB. MVID[x] is sampled on every second rising or falling edge of CMV8MCLK as fixed by the common H-MVIP frame pulse clock, CMVFPC. The sampling edge of CMV8MCLK is selected via the CMVEDE bit in the Master Common Ingress Serial and H-MVIP Interface Configuration register.  MVED[3] is a Schmitt triggered input.  T1 and E1 links may be mixed on a TUG-3/DS3 granularity. Each of MVED[1:7], MVED[8:14] and MVED[15:21] carries 28 T1s or 21 E1s independent of the other two groups of seven. For E1 mode, MVED[7], MVED[14] and MVED[21] are unused.                                                               |
| CASED[1] CASED[2] CASED[3] CASED[4] CASED[5] CASED[6] CASED[6] CASED[7] CASED[8] CASED[9] CASED[10] CASED[11] CASED[12] CASED[13] CASED[14] CASED[15] CASED[16] CASED[17] CASED[17] CASED[18] CASED[19] CASED[19] CASED[19] CASED[20] CASED[21] | Input | H19<br>J20<br>J21<br>J22<br>J19<br>K20<br>K22<br>K19<br>L20<br>L22<br>M21<br>M20<br>N19<br>N22<br>N20<br>P19<br>P22<br>P21<br>P20<br>R19        | Channel Associated Signaling Egress Data (CASED[1:21]). Each CASED[x] signal carries CAS for four complete T1s or E1s formatted according to the H-MVIP standard. CASED[x] carries the corresponding CAS values of the channel data carried in MVED[x]. CASED[x] may also present inband information for the control of signaling insertion.  CASED[x] is aligned to the common H-MVIP 16.384 Mbit/s clock, CMV8MCLK, frame pulse clock, CMVFPC, and frame pulse, CMVFPB. CASED[x] is sampled on every second rising or falling edge of CMV8MCLK as fixed by the common H-MVIP frame pulse clock, CMVFPC. The sampling edge of CMV8MCLK is selected via the CMVEDE bit in the Master H-MVIP Interface Configuration register.  T1 and E1 links may be mixed on a TUG-3/DS3 granularity. Each of CASED[1:7], MVED[8:14] and CASED[15:21] carries 28 T1s or 21 E1s independent of the other two groups of seven. For E1 mode, CASED[7], CASED[14] and CASED[21] are unused. |
| CCSED[1],<br>CCSED[2],<br>CCSED[3]                                                                                                                                                                                                              | Input | H20<br>H21<br>H22                                                                                                                               | Common Channel Signaling Egress Data (CCSED[1:3]). In T1 mode CCSED[1] carries the common channel signaling channels to be transmitted in each of the T1s. In E1 mode CCSED carries up to 3 timeslots (15,16, 31) to be transmitted in each of the E1s. CCSED is formatted according to the H-MVIP standard.  CCSED is aligned to the common H-MVIP 16.384 Mbit/s clock, CMV8MCLK, frame pulse clock, CMVFPC, and frame pulse, CMVFPB. CCSED is sampled on every second rising or falling edge of CMV8MCLK as fixed by the common H-MVIP frame pulse clock, CMVFPC. The sampling edge of CMV8MCLK is selected via the CMVEDE bit in the Master H-MVIP Interface Configuration register.                                                                                                                                                                                                                                                                                   |



| Pin Name                                    | Туре  | Pin<br>No.        | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------------------------------|-------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Flexible Bandwidth Pe                       | orts  | •                 | A T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Port #1 is associated associated with SBI S |       | SPE #1            | . Port #2 is associated with SBI SPE #2. Port #3 is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| IFBWCLK[3]<br>IFBWCLK[2]<br>IFBWCLK[1]      | Input | N22<br>K19<br>H19 | The Ingress Flexible Bandwidth Clocks (IFBWCLK[3:1]). The IFBWCLK[3:1] clocks provide the timing for an arbitrary bandwidth payload to be inserted into the System Drop Bus (SDDATA[7:0]). Each clock is associated with one SPE and is only used when the associated SPE is configured to carry a fractional payload by the OPMODE_SPEx[2:0] bits of the SPE Configuration registers.                                                                                                                                                                                        |
|                                             |       |                   | IFBWCLK[3:1] may have a maximum frequency of 51.84 MHz and may be gapped if required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                             |       |                   | Each IFBWCLK samples the associated IFBWDAT[3:1] and IFBWEN[3:1] inputs on the rising edge.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| IFBWDAT[3]<br>IFBWDAT[2]<br>IFBWDAT[1]      | Input | N20<br>L20<br>J20 | The Ingress Flexible Bandwidth Data (IFBWDAT[3:1]). These inputs present bit serial data for insertion into the System Drop Bus (SDDATA[7:0]). Only bits for which the associated IFBWEN input is sampled high are accepted. Each data input is associated with one SPE and is only used when the associated SPE is configured to carry a fractional payload by the OPMODE_SPEx[2:0] bits of the SPE Configuration registers. The bit ordering is big-endian, i.e. data presented on SDDATA[7] is received earlier in time than data presented in the same byte on SDDATA[0]. |
|                                             |       | ó                 | IFBWDAT[3:1] are sampled on the rising edge of the associated IFBWCLK input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| IFBWEN[3]<br>IFBWEN[2]<br>IFBWEN[1]         | Input | P19<br>L22<br>J21 | The Ingress Flexible Bandwidth Enables (IFBWEN[3:1]). A logic high on any of these inputs indicates a valid bit on the associated IFBWDAT input. The IFBWEN[3:1] inputs are constrained such that the maximum data rate of each of IFBWDAT[3:1] is less than 48.96 Mbit/s.                                                                                                                                                                                                                                                                                                    |
|                                             |       |                   | IFBWEN[3:1] are sampled on the rising edge of the associated IFBWCLK input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| EFBWCLK[3]<br>EFBWCLK[2]<br>EFBWCLK[1]      | Input | P22<br>M22<br>J22 | The Egress Flexible Bandwidth Clocks (EFBWCLK[3:1]). The EFBWCLK[3:1] clocks provide the timing for an arbitrary bandwidth payload extracted from the System Add Bus (SADATA[7:0]). Each clock is associated with one SPE and is only used when the associated SPE is configured to carry a fractional payload by the OPMODE_SPEx[2:0] bits of the SPE Configuration registers.                                                                                                                                                                                               |
|                                             |       |                   | EFBWCLK[3:1] may have a maximum frequency of 51.84 MHz and may be gapped if required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| COLL                                        |       |                   | Each EFBWCLK samples the associated EBWDREQ on the rising edge and updates the associated EFBWDAT] and EFBWEN on the falling edge.                                                                                                                                                                                                                                                                                                                                                                                                                                            |



| Pin Name                                  | Туре     | Pin<br>No.        | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------------------|----------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EFBWDREQ[3]<br>EFBWDREQ[2]<br>EFBWDREQ[1] | Input    | P21<br>M21<br>J19 | The Egress Flexible Bandwidth Data Requests (EFBWREQ[3:1]). The data request input must be asserted high for a EFBWCLK cycle for each bit of data required. In response to sampling EFWBDREQ[3:1] high, the associated EFBWDAT output will either present an available bit a cycle later with an accompanying assertion of the associated EFBWEN or ignore the request if no data is ready. In many applications (eg. frame relay and ATM), every request will be acknowledged with data. In applications where the source data is fixed, it is permissible to hold EFBWDREQ[3:1] high, in which case EFBWEN identifies valid bytes. |
|                                           |          |                   | EFBWDREQ[3:1] are sampled on the rising edge of the associated EFBWCLK input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| EFBWDAT[3]<br>EFBWDAT[2]<br>EFBWDAT[1]    | Output   | F21<br>B22<br>A19 | The Egress Flexible Bandwidth Data (EFBWDAT[3:1]). These outputs present bit serial data extracted from the System Add Bus (SADATA[7:0]). Only bits for which the associated EFBWEN output is simultaneously high are valid. Each data input is associated with one SPE and is only used when the associated SPE is configured to carry a fractional payload by the OPMODE_SPEx[2:0] bits of the SPE Configuration registers. The bit ordering is big-endian, i.e. data received on SADATA[7] is transmitted earlier in time than data received in the same byte on SADATA[0].                                                       |
|                                           |          |                   | EFBWDAT[3:1] are updated on the falling edge of the associated EFBWCLK input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| EFBWEN[3]<br>EFBWEN[2]<br>EFBWEN[1]       | Output   | E22<br>D20<br>B18 | The Egress Flexible Bandwidth Enables (EFBWEN[3:1]). A logic high on any of these outputs indicates a valid bit on the associated EFBWDAT output. The EFBWEN[3:1] will only be asserted, with a one cycle latency, in response to a sampled logic high on the associated EFBWDREQ, and then only if data is available for presenting on the associated EFBWDAT.                                                                                                                                                                                                                                                                      |
|                                           |          |                   | EFBWEN[3:1] are updated on the falling edge of the associated EFBWCLK input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Recovered T1 and E                        | 1 Clocks | 1                 | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RECVCLK1                                  | Output   | F2                | Recovered Clock 1 (RECVCLK1). This clock output is a recovered and de-jittered clock from any one of the 84 T1 framers or 63 E1 framers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RECVCLK2                                  | Output   | E4                | Recovered Clock 2 (RECVCLK2). This clock output is a recovered and de-jittered clock from any one of the 84 T1 framers or 63 E1 framers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RECVCLK3                                  | Output   | G3                | Recovered Clock 3 (RECVCLK3). This clock output is a recovered and de-jittered clock from any one of the 84 T1 framers or 63 E1 framers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| XCLK_T1                                   | Input    | E2                | T1 Crystal Clock Input (XCLK_T1). This input clocks the digital phase locked loop that performs jitter attenuation on the T1 recovered clocks which drive the RECVCLK1/2/3 outputs. XCLK_T1 is nominally a 37.056 MHz ± 32ppm, 50% duty cycle clock.                                                                                                                                                                                                                                                                                                                                                                                 |
|                                           |          |                   | This input may be tied to ground in applications that do not use the RECVCLK1/2/3 outputs as s1.544 MHz clocks.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



| Pin Name         | Туре        | Pin<br>No.                                                                                                                                                                                                                                                                                                                                                                                          | Function                                                                                                                                                                                                                                                                          |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XCLK_E1          | Input       | F3                                                                                                                                                                                                                                                                                                                                                                                                  | E1 Crystal Clock Input (XCLK_E1). This input clocks the digital phase locked loop that performs jitter attenuation on the E1 recovered clocks which drive the RECVCLK1/2/3 outputs. XCLK_E1 is nominally a 49.152 MHz ± 32ppm, 50% duty cycle clock when configured for E1 modes. |
|                  |             |                                                                                                                                                                                                                                                                                                                                                                                                     | This input may be tied to ground in applications that do not use the RECVCLK1/2/3 outputs as 2.048 MHz clocks.                                                                                                                                                                    |
| Telecom Line Sid | e Interface |                                                                                                                                                                                                                                                                                                                                                                                                     | Op.                                                                                                                                                                                                                                                                               |
| LREFCLK Input    | Y4          | Line Reference Clock (LREFCLK). This signal provides reference timing for the SONET telecom bus interface. On the incoming byte interface of the telecom bus, LDC1J1V1, LDDATA[7:0], LDDP, LDPL, LDTPL, LDV5, LDAIS and LAC1 are sampled on the rising edge or LREFCLK. In the outgoing byte interface, LADATA[7:0], LADP, LAPL, LAC1J1V1 and LAOE/LATPL are updated on the rising edge of LREFCLK. |                                                                                                                                                                                                                                                                                   |
|                  |             |                                                                                                                                                                                                                                                                                                                                                                                                     | This clock may be held low if the Telecom Bus interface is unused.                                                                                                                                                                                                                |
|                  |             |                                                                                                                                                                                                                                                                                                                                                                                                     | This clock is nominally a 19.44 MHz +/-20ppm or 77.76 MHz +/-20ppm clock with a 50% duty cycle. This clock must be phase locked to SREFCLK and can be external connected to SREFCLK.                                                                                              |
| L77              | Input       | AA4                                                                                                                                                                                                                                                                                                                                                                                                 | The Line 77.76 MHz select input determines the expected frequency of LREFCLK. If L77 is low, LREFCLK is expected to be 19.44 MHz. If L77 is high, LREFCLK is expected to be 77.76 MHz and data is driven and sampled every fourth cycle. L77 is a Schmitt triggered input.        |
|                  |             |                                                                                                                                                                                                                                                                                                                                                                                                     | L77 is expected to be held static.                                                                                                                                                                                                                                                |
| LAC1             | Input       | W10                                                                                                                                                                                                                                                                                                                                                                                                 | <b>Line Add C1 Frame Pulse (LAC1).</b> The Add bus timing signal identifies the frame and multiframe boundaries on the Add Data bus LADATA[7:0].                                                                                                                                  |
|                  |             |                                                                                                                                                                                                                                                                                                                                                                                                     | LAC1 is set high to mark the first C1 byte of the first transport envelope frame of the 4 frame multiframe on the LADATA[7:0] bus. LAC1 need not be presented on every occurrence of the multiframe.                                                                              |
|                  | . ~         |                                                                                                                                                                                                                                                                                                                                                                                                     | LAC1 is sampled on the rising edge of LREFCLK.                                                                                                                                                                                                                                    |



| Pin Name | Туре   | Pin<br>No. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|--------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LAC1J1V1 | Output | AA11       | Line Add Bus Composite Timing Signal (LAC1J1V1). The Add bus composite timing signal identifies the frame, payload and tributary multiframe boundaries on the Line Add Data bus LADATA[7:0]. LAC1J1V1 pulses high with the Line Add Payload Active signal LAPL set low to mark the first STS-1 (STM-0/AU3) identification byte or equivalently the STM identification byte C1. Optionally the LAC1J1V1 signal pulses high with LAPL set high to mark the path trace byte J1. Optionally the LAC1J1V1 signal pulses high on the byte after J1 to indicate tributary multiframe boundaries. For AU3 mapping, all high order J1 pulses are followed by a V1 pulse. For AU4 mapping, the high order J1 pulse is followed by a V1 pulse for the first TUG-3 only. |
|          |        |            | In a system with multiple TEMUX 84E3s sharing the same Line Add bus only one device should have LAC1J1V1 connected. All devices must be configured via the TXPTR[9:0] bits in the SONET/SDH Transmit Pointer Configuration and TTMP Telecom Interface Configuration registers for the same J1 location. All devices must be configured with the TU3PTR0 bit set to the same value.                                                                                                                                                                                                                                                                                                                                                                           |
|          |        |            | When L77 high, LAC1J1V1 is only valid (i.e. identifies the first C1, J1 and V1 of the concatenated STM-4 data stream) if the LSTM[1:0] bits in the Master Bus Configuration register (0x0006) are set to "00".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |        |            | LAC1J1V1 is updated on the rising edge of LREFCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



| Pin Name   | Type               | Pin<br>No. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------|--------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LAOE/LATPL | Tristate<br>Output | AB11       | The LATPLSEL bit of the SONET/SDH Master Egress VTPP Configuration register determines the function of this tristate output. When LATPLSEL is logic 1, the signal is LATPL. When LATPLSEL is logic 0, the signal is LAOE.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|            |                    |            | Line Add Bus Output Enable (LAOE). The Add Bus output enable signal is asserted high whenever the Line Add Bus is being driven which is co-coincident with the Line Add bus outputs coming out of tri-state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|            |                    |            | This pin is intended to control an external multiplexer when multiple TEMUX 84E3s are driving the Telecom Add bus during their individual tributaries. This same function is accomplished with the Add bus tristate drivers but increased tolerance to tributary configuration problems is possible with an external mux. For T1/E1 tributaries, this output is controlled via the LAOE bit in the TTMP Tributary Control registers. When the egress VTPP is bypassed LAOE will be low during the transport overhead. When the egress VTPP is not bypassed, LAOE will be invalid during the transport overhead. By default, for DS3/E3 tributaries , LAOE is high. Optionally, when a DS3/E3 is being mapped to AU-4, LAOE may be used to mark the TU3 payload bytes and the overhead column bytes that contain the TU3 pointer.  Line Add Bus Tributary Payload Active (LATPL). The |
|            |                    |            | tributary payload active signal marks the bytes carrying the tributary payload. LATPL is high during each tributary payload byte on the LADATA[7:0] bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            | Ĉ.                 | 0000       | For T1/E1 tributaries, LATPL will be low during transport overhead, path overhead, V1 bytes and V2 bytes. To indicate pointer adjustments, LATPL will be asserted appropriately during the V3 byte and following byte for the tributary. When LADDOE =1 or LSTM1EN=1 (L77=1), LATPL is low for fixed stuff columns.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|            |                    |            | For DS3/E3 tributaries, LATPL will be low during transport overhead and high order path overhead. For DS3/E3 mapped to AU3, LATPL will be low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|            | 25                 |            | By default, for T1/E1 tributaries, LATPL is only asserted during the SONET/SDH tributaries assigned to this device as determined by the LAOE bit in the TTMP Tributary Control registers and during the J1 and V1 byte positions. When LADDOE=0 or LSTM1EN=0(L77=1), LATPL is not asserted during fixed stuff columns or the POH (except J1 if LAJ1En=1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|            |                    |            | As options, LATPL can be driven during transport overhead, for all bytes of an STM-1 when configured for 77.76MHz operation or all the time.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|            |                    |            | LAOE/LATPL is updated on the rising edge of LREFCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



| Pin Name                                                                                | Type               | Pin<br>No. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------------------------------------------------------------------------------|--------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LADATA[0]<br>LADATA[1]<br>LADATA[2]<br>LADATA[3]<br>LADATA[4]<br>LADATA[5]<br>LADATA[6] | Tristate           | V12        | Line Add Bus Data (LADATA[7:0]). The add bus data contains the SONET transmit payload data in byte serial format. The phase relation of the SPE (VC) to the transport frame is determined by the Add Bus composite timing signal LAC1J1V1 and is software programmable to any valid pointer offset. LADATA[7] is the most significant bit (corresponding to bit 1 of each serial word, the first bit to be transmitted).                                                                                                                               |
| LADATA[7]                                                                               |                    | W11        | For VT1.5/VT2/TU11/TU12 mapped tributaries passing through the EVTPP block, the transport overhead bytes will be filled with non-deterministic data. For bit-asynchronously mapped VT1.5/VT2/TU11/TU12 tributaries, if the EVTPP is bypassed, all transport overhead bytes will be zero except for A1, A2, H1, and H2 which will all contain valid values. For DS3 mapped SPEs, all transport overhead bytes will be zero.                                                                                                                             |
|                                                                                         |                    |            | By default for T1/E1 tributaries, LADATA[7:0] is only asserted during the SONET/SDH tributaries assigned to this device as determined by the LAOE bit in the TTMP Tributary Control registers and during the J1 (when LAJ1EN bit is logic 1) and V1 (when LAV1EN bit is logic 1) byte positions; otherwise, it is high impedance.                                                                                                                                                                                                                      |
|                                                                                         |                    |            | By default, for DS3/E3 tributaries, LADATA is always driven. Optionally, LADATA may be driven only during TU3 payload bytes and the overhead column bytes that contain the TU3 pointer.                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                         |                    |            | As options, LADATA[7:0] can be driven during transport overhead, for all bytes of an STM-1 when configured for 77.76MHz operation or all the time.                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                         |                    | 0          | LADATA[7:0] is updated on the rising edge of LREFCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| LADP                                                                                    | Output<br>Tristate | AB14       | Line Add Bus Data Parity (LADP). The Add Bus data parity signal carries the parity of the outgoing signals. The parity calculation encompasses the LADATA[7:0] bus and optionally the LAC1J1V1 and LAPL signals. LAC1J1V1 and LAPL can be included in the parity calculation by setting the INCLAC1J1V1 and INCLAPL register bits in the SONET/SDH Master Egress Configuration register high, respectively. Odd parity is selected by setting the LAOP register bit in the same register high and even parity is selected by setting the LAOP bit low. |
|                                                                                         |                    |            | By default for T1/E1 tributaries, LADP is only asserted during the SONET/SDH tributaries assigned to this device as determined by the LAOE bit in the TTMP Tributary Control registers and during the J1 (when LAJ1EN bit is logic 1) and V1 (when LAV1EN bit is logic 1) byte positions; otherwise, it is high impedance.                                                                                                                                                                                                                             |
|                                                                                         |                    |            | By default, for DS3/E3 tributaries, LADP is always driven. Optionally, LADP may be driven only during TU3 payload bytes and the overhead column bytes that contain the TU3 pointer.                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                         |                    |            | As options, LADP can be driven during transport overhead, for all bytes of an STM-1 when configured for 77.76MHz operation or all the time.                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                         |                    |            | LADP is updated on the rising edge of LREFCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



| Pin Name                                                                                             | Туре               | Pin<br>No.                                        | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------------------------------------------------------------------------------------------|--------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LAPL                                                                                                 | Output<br>Tristate | AA14                                              | Line Add Bus Payload Active (LAPL). The Add Bus payload active signal identifies the payload bytes on LADATA[7:0]. LAPL is set high during path overhead and payload bytes and low during transport overhead bytes.                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                      |                    |                                                   | By default for T1/E1 tributaries, LAPL is only asserted during the SONET/SDH tributaries assigned to this device as determined by the LAOE bit in the TTMP Tributary Control registers and during the J1 (when LAJ1EN bit is logic 1) and V1 (when LAV1EN bit is logic 1) byte positions; otherwise, it is high impedance.                                                                                                                                                                                                                                                                                                |
|                                                                                                      |                    |                                                   | By default, for DS3/E3 tributaries, LAPL is always driven. Optionally, LAPL may be driven only during TU3 payload bytes and the overhead column bytes that contain the TU3 pointer.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                      |                    |                                                   | As options, LAPL can be driven during transport overhead, for all bytes of an STM-1 when configured for 77.76MHz operation or all the time.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                      |                    |                                                   | LAPL is updated on the rising edge of LREFCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| LAV5                                                                                                 | Output<br>Tristate | W15                                               | Line Add Bus V5 Byte (LAV5). The outgoing tributary V5 byte signal marks the various tributary V5 bytes. LAV5 marks each tributary V5 byte on the LADATA[7:0] bus when high.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                      |                    | 2000                                              | By default T1/E1 tributaries, LAV5 is only asserted during the SONET/SDH tributaries assigned to this device as determined by the LAOE bit in the TTMP Tributary Control registers and during the J1 (when LAJ1EN bit is logic 1) and V1 (when LAV1EN bit is logic 1) byte positions; otherwise, it is high impedance. As options, LAV5 can be driven during transport overhead, for all bytes of an STM-1 when configured for 77.76MHz operation or all the time.                                                                                                                                                        |
|                                                                                                      | 3                  |                                                   | LAV5 is invalid during the transport overhead when the egress VTPP is not bypassed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                      |                    |                                                   | For DS3/E3 tributaries LAV5 is not valid.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                      |                    |                                                   | LAV5 is updated on the rising edge of LREFCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| LDDATA[0]<br>LDDATA[1]<br>LDDATA[2]<br>LDDATA[3]<br>LDDATA[4]<br>LDDATA[5]<br>LDDATA[6]<br>LDDATA[7] | Input              | W5<br>AA6<br>AB5<br>Y3<br>Y6<br>AA5<br>AB4<br>AB3 | Line Drop Bus Data (LDDATA[7:0]). The drop bus data contains the SONET/SDH receive payload data in byte serial format. LDDATA[7] is the most significant bit, corresponding to bit 1 of each serial word, the bit transmitted first.  LDDATA[7:0] is sampled on the rising edge of LREFCLK.                                                                                                                                                                                                                                                                                                                               |
| LDDP                                                                                                 | Input              | Y7                                                | Line Drop Bus Data Parity (LDDP). The incoming data parity signal carries the parity of the incoming signals. The parity calculation encompasses the LDDATA[7:0] bus and optionally the LDC1J1V1 and LDPL signals. LDC1J1V1 and LDPL can be included in the parity calculation by setting the INCLDC1J1V1 and INCLDPL bits in the SONET/SDH Master Ingress Configuration register high, respectively. Odd parity is selected by setting the LDOP bit in the Master SONET/SDH Ingress Configuration register high and even parity is selected by setting the LDOP bit low.  LDDP is sampled on the rising edge of LREFCLK. |



| Pin Name | Туре  | Pin<br>No. | Function                                                                                                                                                                                                                                                                                                                                                                                              |
|----------|-------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDC1J1V1 | Input | AB6        | Line Drop C1/J1 Frame Pulse (LDC1J1V1). The input C1/J1 frame pulse identifies the transport envelope and synchronous payload envelope frame boundaries on the incoming SONET stream.                                                                                                                                                                                                                 |
|          |       |            | LDC1J1V1 is set high while LDPL is low to mark the first C1 byte of the transport envelope frame on the LDDATA[7:0] bus. LDC1J1V1 is set high while LDPL is high to mark each J1 byte of the synchronous payload envelope(s) on the LDDATA[7:0] bus. LDC1J1V1 must be present at every occurrence of the first C1 and all J1 bytes.                                                                   |
|          |       |            | Optionally LDC1J1V1 indicates multiframe alignment when high during the first byte after J1 of each envelope. For AU3 mapping, all high order J1 pulses are followed by a V1 pulse. For AU4 mapping, the high order J1 pulse is followed by a V1 pulse for the first TUG-3 only. LDC1J1V1 is sampled on the rising edge of LREFCLK.                                                                   |
| LDPL     | Input | AB7        | <b>Line Drop Bus Payload Active (LDPL).</b> The payload active signal identifies the bytes on LDDATA[7:0] that carry payload bytes.                                                                                                                                                                                                                                                                   |
|          |       |            | LDPL is set high during path overhead and payload bytes and low during transport overhead bytes. LDPL is set high during the H3 byte to indicate a negative pointer justification and low during the byte following H3 to indicate a positive pointer justification event.                                                                                                                            |
|          |       |            | LDPL is sampled on the rising edge of LREFCLK.                                                                                                                                                                                                                                                                                                                                                        |
| LDV5     | Input | W6         | Line Drop Bus V5 Byte (LDV5). The incoming tributary V5 byte signal marks the various tributary V5 bytes. LDV5 marks each tributary V5 byte on the LDDATA[7:0] bus when high. Optionally, for TU-3s LDV5 may be used to mark the low order J1. The LDV5 input is only used if the Ingress VTPP is bypassed (i.e. the IVTPPBYP bit of the SONET/SDH Master Ingress Configuration register is logic 1.) |
|          |       |            | LDV5 is sampled on the rising edge of LREFCLK.                                                                                                                                                                                                                                                                                                                                                        |
| LDTPL    | Input | Y8         | Line Drop Bus Tributary Payload Active (LDTPL). The tributary payload active signal marks the bytes carrying the tributary payload which have been identified by an external payload processor. When this signal is available, the internal pointer processor can be bypassed. LDTPL is only respected for asynchronously mapped tributaries.                                                         |
|          |       |            | LDTPL is high during each tributary payload byte on the LDDATA[7:0] bus. In floating mode, LDTPL contains valid data only for bytes in the VC3 or VC4 virtual containers, or the STS-1 SPE. It should be ignored for bytes in the transport overhead. In locked mode, LDTPL is low for transport overhead.                                                                                            |
| G        |       |            | LDTPL is sampled on the rising edge of LREFCLK.                                                                                                                                                                                                                                                                                                                                                       |
| LDAIS    | Input | AA8        | Line Drop Bus Tributary Path Alarm Indication Signal (LDAIS). The active high tributary path alarm indication signal identifies tributaries on the incoming data stream LDDATA[7:0] that are in AIS state. When the internal pointer processor is used, LDAIS must not be used and must be held low. LDAIS is invalid when LDTPL is low.                                                              |
|          |       | 1          | LDAIS is sampled on the rising edge of LREFCLK.                                                                                                                                                                                                                                                                                                                                                       |



| Pin Name  | Туре  | Pin<br>No. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------|-------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RADEASTCK | Input | W7         | Remote Alarm Port East Clock (RADEASTCK). The remote serial alarm port east clock provides timing for the east remote serial alarm port. It is nominally a 9.72 MHz clock, but can range from 1.344 MHz to 10 MHz.                                                                                                                                                                                                                                                                                                                                                                       |
|           |       |            | Inputs RADEASTFP and RADEAST are sampled on the rising edge of RADEASTCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RADEASTFP | Input | Y9         | Remote Alarm Port East Frame Pulse (RADEASTFP). The remote serial alarm port east frame pulse is used to locate the alarm bits of the individual tributaries in the east remote serial alarm port. RADEASTFP is set high to mark the first BIP-2 error bit of tributary TU #1 in TUG2 #1 of TUG3 #1 carried in RADEAST. RADEASTFP must be set high to mark every occurrence of this bit. TEMUX 84E3 will not flywheel on RADEASTFP in order to accommodate a variety of RADEASTCK frequencies.                                                                                           |
|           |       |            | RADEASTFP is sampled on the rising edge of RADEASTCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RADEAST   | Input | AA9        | Remote Alarm Port Data East (RADEAST). The remote serial alarm port east carries the tributary path BIP-2 error count, RDI status, and extended RDI status in the east remote serial alarm port. The first BIP-2 error bit of tributary TU #1 in TUG2 #1 of TUG3 #1 on RADEAST is marked by a high level on RADEASTFP. The status carried on RADEAST is software selectable to be reported by the RDI, extended RDI and REI alarms and is selectable to be associated with any tributary on the outgoing data stream LADATA[7:0].                                                        |
|           |       |            | RADEAST is sampled on the rising edge of RADEASTCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| RADWESTCK | Input | W9         | Remote Alarm Port West Clock (RADWESTCK). The remote serial alarm port west clock provides timing for the west remote serial alarm port. It is nominally a 9.72 MHz clock, but can range from 1.344 MHz to 10 MHz.                                                                                                                                                                                                                                                                                                                                                                       |
|           |       |            | Inputs RADWESTFP and RADWEST are sampled on the rising edge of RADWESTCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RADWESTFP | Input | Y10        | Remote Alarm Port West Frame Pulse (RADWESTFP). The remote serial alarm port west frame pulse is used to locate the alarm bits of the individual tributaries in the west remote serial alarm port. RADWESTFP is set high to mark the first BIP-2 error bit of tributary TU #1 in TUG2 #1 of TUG3 #1 carried in RADWEST. RADWESTFP must be set high to mark every occurrence of this bit. TEMUX 84E3 will not flywheel on RADWESTFP in order to accommodate a variety of RADWESTCK frequencies.                                                                                           |
|           |       |            | RADWESTFP is sampled on the rising edge of RADWESTCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RADWEST   | Input | AA10       | Remote Alarm Port Data West (RADWEST). The remote serial alarm port west carries the tributary path BIP-2 error count, RDI status, and extended RDI status in the west remote serial alarm port. The first BIP-2 error bit of tributary TU #1 in TUG2 #1 of TUG3 #1 on RADWEST is marked by a high level on RADWESTFP. The status carried on RADWEST is software selectable to be reported by the RDI, extended RDI and REI alarms and is selectable to be associated with any tributary on the outgoing data stream LADATA[7:0].  RADWESTFP is sampled on the rising edge of RADWESTCK. |



| Pin Name            | Туре     | Pin<br>No. | Function                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------|----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK52M Ir           | Input    | AB10       | <b>52 MHz Clock Reference (CLK52M).</b> The clock reference is used to generate a DS3/E3 clock when demapping a DS3/E3 from the SONET stream and may also be used instead of SLVCLK to generate a gapped DS3/E3 clock when receiving a DS3/E3 from the SBI bus interface in slave mode. This clock has four nominal values: 44.928 MHz, 51.84MHz, 137.472 MHz, 178.944 MHz |
|                     |          |            | 44.928MHz may be used for receiving a DS3 from SBI bus in slave mode. In this case demapped DS3 from SONET stream will not be jitter compliant and the FASTCLKFREQ register bit must be set appropriately.                                                                                                                                                                 |
|                     |          |            | 51.84MHz may be used for receiving E3 or DS3 from the SBI bus in slave mode. In this case DS3 or E3 demapping is not available and the FASTCLKFREQ register bit must be set appropriately.                                                                                                                                                                                 |
|                     |          |            | 137.472 MHz +/- 50 ppm provides jitter compliant E3 demapping.                                                                                                                                                                                                                                                                                                             |
|                     |          |            | 178.944 MHz +/- 50 ppm provides jitter compliant DS3 demapping.                                                                                                                                                                                                                                                                                                            |
|                     |          |            | 41                                                                                                                                                                                                                                                                                                                                                                         |
| Scaleable Bandwidth | Intercon | nect In    | terface                                                                                                                                                                                                                                                                                                                                                                    |
| CTCLK               | Input    | F19        | Common Transmit Clock (CTCLK). This input signal is used as a reference transmit tributary clock which can be used in egress Clock Master modes. CTCLK must be multiple of 8 kHz. The transmit clock is derived by the jitter attenuator PLL using CTCLK as a reference.                                                                                                   |
|                     |          |            | The TEMUX may be configured to ignore the CTCLK input and lock to the data or one of the recovered Ingress clocks instead, RECVCLK1, RECVCLK2 and RECVCLK3. The receive tributary clock is automatically substituted for CTCLK if line loopback or looptiming is enabled.                                                                                                  |
| SREFCLK             | Input    | C10        | System Reference Clock (SREFCLK). This system reference clock is a nominal 19.44 MHz +/-20ppm or 77.76 MHz +/-20ppm 50% duty cycle clock. This clock is common to both the add and drop sides of the SBI bus.                                                                                                                                                              |
|                     |          |            | SREFCLK must be active for all applications, except DS3/E3 framer only mode when the system interface is serial clock and data. When the SYSOPT register bits are binary 01 (H-MVIP interface), SREFCLK is required to be 19.44 MHz.                                                                                                                                       |
|                     |          |            | This clock must be phase locked to LREFCLK and can be external connected to LREFCLK. When passing transparent virtual tributaries between the telecom bus and the SBI bus, SREFCLK must be the same frequency as LREFCLK (i.e. S77 = L77).                                                                                                                                 |
| C                   |          |            | When operating in serial DS3 mode, the SREFCLK can be +/-50 ppm.                                                                                                                                                                                                                                                                                                           |



| Pin Name | Туре  | Pin<br>No. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------|-------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| S77      | Input | D10        | The SBI 77.76 MHz select input determines the expected frequency of SREFCLK. If S77 is low, SREFCLK is expected to be 19.44 MHz. If S77 is high, SREFCLK is expected to be 77.76 MHz and data is driven and sampled every fourth cycle. S77 is a Schmitt triggered input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |       |            | This signal is a don't care when the SYSOPT register bits are binary 01 (H-MVIP interface). In this mode, SREFCLK is required to be 19.44 MHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          |       |            | S77 is expected to be held static.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SDC1FP   | I/O   | В3         | SBI Drop C1 Frame Pulse (SDC1FP). The SDC1FP C1 frame pulse synchronizes devices interfacing to the Insert SBI bus. The frame pulse indicates SBI bus multiframe alignment which occurs every $500~\mu S$ , therefore this signal is pulsed every $9720~SREFCLK$ cycles (38880 cycles if S77 is high). This signal does not need to occur every SBI multiframe and is also used to indicate T1 and E1 multiframe alignment in synchronous SBI mode by pulsing at multiples of every 12 SBI multiframes (48 T1/E1 frames). In synchronous locked mode, as selected by the SYNCSBI context bit programmed through the RX-SBI-ELST Indirect Channel Data register, SDC1FP pulses every 116640 SREFCLK cycles (466560 cycles if S77 is high). If the SYNCSBI bit is logic 1 for at least one tributary, SDC1FP must indicate T1 and E1 multiframe alignment. |
|          |       | 70         | The TEMUX 84E3 can be configured to generate this frame pulse. Only one device on the SBI bus should generate this signal. By default this signal is not enabled to generate the frame pulse.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          | 4     | O          | If a SDC1FP pulse is received at an unexpected cycle, the Drop bus with become high-impedance until two consecutive valid SDC1FP pulses occur.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          |       |            | The system frame pulse is a single SREFCLK cycle long and is updated on the rising edge of SREFCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Q S      |       |            | This signal must be held low if the SBI bus is not being used, unless configured for Transmux mode with either SREFCLK or LREFCLK operating at 77.76MHz. In Transmux mode with either SREFCLK or LREFCLK operating at 77.76MHz, SDC1FP must be supplied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SAC1FP   | Input | B11        | SBI Add C1 Frame Pulse (SAC1FP). The Extract C1 frame pulse synchronizes devices interfacing to the Extract SBI bus. The frame pulse indicates SBI bus multiframe alignment which occurs every 500 $\mu$ S, therefore this signal is pulsed every 9720 SREFCLK cycles (38880 cycles if S77 is high). This signal does not need to occur every SBI multiframe. SAC1FP is sampled on the rising edge of SREFCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| O        |       |            | This signal must be held low if the SBI bus is not being used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



| Pin Name                                                                                             | Туре  | Pin<br>No.                                    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------------------------------------------------------------|-------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SADATA[0]<br>SADATA[1]<br>SADATA[2]<br>SADATA[3]<br>SADATA[4]<br>SADATA[5]<br>SADATA[6]<br>SADATA[7] | Input | A11<br>D12<br>B12<br>C12<br>D13<br>B13<br>C13 | System Add Bus Data (SADATA[7:0]). The System add data bus is a time division multiplexed bus which carries the E1, T1 and DS3 tributary data is byte serial format over the SBI bus structure. This device only monitors the add data bus during the timeslots assigned to this device.  SADATA[7:0] is sampled on the rising edge of SREFCLK.                                                                                                                                                                                                   |
| SADP                                                                                                 | Input | A14                                           | System Add Bus Data Parity (SADP). The system add bus signal carries the even or odd parity for the add bus signals SADATA[7:0], SAPL and SAV5. The TEMUX 84E3 monitors the add bus parity during all cycles when S77 is low and during the entire selected STM-1 when S77 is high.                                                                                                                                                                                                                                                               |
|                                                                                                      |       |                                               | SADP is sampled on the rising edge of SREFCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SAPL                                                                                                 | Input | B14                                           | System Add Bus Payload Active (SAPL). The add bus payload active signal indicates valid data within the SBI bus structure. This signal must be high during all octets making up a tributary. This signal goes high during the V3 or H3 octet of a tributary to indicate negative timing adjustments between the tributary rate and the fixed SBI bus structure. This signal goes low during the octet after the V3 or H3 octet of a tributary to indicate positive timing adjustments between the tributary rate and the fixed SBI bus structure. |
|                                                                                                      |       |                                               | In the flexible bandwidth configuration, SAPL may only be asserted in response to a logic high on the SAJUST_REQ. SAPL shall be high an equal or less number of cycles than SAJUST_REQ. (Some applications require an exact one-to-one correspondence.)                                                                                                                                                                                                                                                                                           |
|                                                                                                      |       |                                               | The TEMUX 84E3 only monitors the add bus payload active signal during the tributary timeslots assigned to this device.                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                      | 0     |                                               | SAPL is sampled on the rising edge of SREFCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SAV5                                                                                                 | Input | C14                                           | System Add Bus Payload Indicator (SAV5). The add bus payload indicator locates the position of the floating payloads for each tributary within the SBI bus structure. Timing differences between the tributary timing and the synchronous SBI bus are indicated by adjustments of this payload indicator relative to the fixed SBI bus structure.                                                                                                                                                                                                 |
| E                                                                                                    |       |                                               | All timing adjustments indicated by this signal must be accompanied by appropriate adjustments in the SAPL signal.                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Z. G.                                                                                                |       |                                               | The TEMUX 84E3 only monitors the add bus payload indicator signal during the tributary timeslots assigned to this device.                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                      |       |                                               | SAV5 is sampled on the rising edge of SREFCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



| Pin Name                                                                   | Туре               | Pin<br>No.                       | Function                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------------------------------------|--------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SAJUST_REQ                                                                 | Output<br>Tristate | A2                               | System Add Bus Justification Request (SAJUST_REQ). The justification request signals the Link Layer device to speed up, slow down or maintain the rate which it is sending data to the TEMUX 84E3. This is only used when the TEMUX 84E3 is the timing master for the tributary transmit direction.                        |
|                                                                            |                    |                                  | This active high signal indicates negative timing adjustments when asserted high during the V3 or H3 octet of the tributary. In response to this the Link Layer device sends an extra byte in the V3 or H3 octet of the next SBI bus multi-frame.                                                                          |
|                                                                            |                    |                                  | Positive timing adjustments are requested by asserting justification request high during the octet following the V3 or H3 octet. The Link Layer device responds to this request by not sending an octet during the V3 or H3 octet of the next multi-frame.                                                                 |
|                                                                            |                    |                                  | SAJUST_REQ has a different significance in the flexible bandwidth mode. In this mode, SAJUST_REQ is high for one SREFCLK cycle for each byte that can be accepted. A valid byte on SADATA[7:0] with an accompanying SAPL assertion is expected in response.                                                                |
|                                                                            |                    |                                  | The TEMUX 84E3 only drives the justification request signal during the tributary timeslots assigned to this device. When operating in 19.44 MHz mode (i.e. S77 low), SAJUST_REQ is aligned by the SAC1FP input. When operating in 77.76 MHz mode (i.e. S77 high), SAJUST_REQ's alignment is relative to the SDC1FP signal. |
|                                                                            |                    |                                  | SAJUST_REQ is updated on the rising edge of SREFCLK.                                                                                                                                                                                                                                                                       |
| SDDATA[0]<br>SDDATA[1]<br>SDDATA[2]<br>SDDATA[3]<br>SDDATA[4]<br>SDDATA[5] | Output<br>Tristate | C5<br>A4<br>B5<br>C6<br>A5<br>B6 | System Drop Bus Data (SDDATA[7:0]). The System drop data bus is a time division multiplexed bus which carries the E1, T1 and DS3 tributary data is byte serial format over the SBI bus structure. This device only drives the data bus during the timeslots assigned to this device.                                       |
| SDDATA[5]<br>SDDATA[6]<br>SDDATA[7]                                        |                    | C7<br>D6                         | SDDATA[7:0] is updated on the rising edge of SREFCLK.                                                                                                                                                                                                                                                                      |
| SDDP                                                                       | Output<br>Tristate | A6                               | System Drop Bus Data Parity (SDDP). The system drop bus signal carries the even or odd parity for the drop bus signals SDDATA[7:0], SDPL and SDV5. Whenever the TEMUX 84E3 drives the data bus, the parity is valid.                                                                                                       |
|                                                                            |                    |                                  | SDDP is updated on the rising edge of SREFCLK.                                                                                                                                                                                                                                                                             |



| Pin Name               | Туре               | Pin<br>No. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------------------|--------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | Output<br>Tristate | A7         | System Drop Bus Payload Active (SDPL). The payload active signal indicates valid data within the SBI bus structure. This signal is asserted during all octets making up a tributary. This signal goes high during the V3 or H3 octet of a tributary to accommodate negative timing adjustments between the tributary rate and the fixed SBI bus structure. This signal goes low during the octet after the V3 or H3 octet of a tributary to accommodate positive timing adjustments between the tributary rate and the fixed SBI bus structure. |
|                        |                    |            | In the flexible bandwidth configuration, SDPL is asserted for each byte as it becomes available. Therefore, SDPL may be high or low arbitrarily during any SREFCLK cycle.                                                                                                                                                                                                                                                                                                                                                                       |
|                        |                    |            | The TEMUX 84E3 only drives the payload active signal during the tributary timeslots assigned to this device.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                        |                    |            | SDPL is updated on the rising edge of SREFCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SDV5                   | Output<br>Tristate | C8         | System Drop Bus Payload Indicator (SDV5). The payload indicator locates the position of the floating payloads for each tributary within the SBI bus structure. Timing differences between the tributary timing and the synchronous SBI bus are indicated by adjustments of this payload indicator relative to the fixed SBI bus structure.                                                                                                                                                                                                      |
|                        |                    |            | All timing adjustments indicated by this signal are accompanied by appropriate adjustments in the SDPL signal.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                        |                    |            | The TEMUX 84E3 only drives the payload Indicator signal during the tributary timeslots assigned to this device.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                        |                    |            | SDV5 is updated on the rising edge of SREFCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SBIACT                 | Output             | A3         | SBI Output Active (SBIACT). The SBI Output Active indicator is high whenever the TEMUX 84E3 is driving the SBI drop bus signals. This signal is used by other TEMUX 84E3s or other SBI devices to detect SBI configuration problems by detecting other devices driving the SBI bus during the same tributary as the device listening to this signal.                                                                                                                                                                                            |
|                        |                    |            | This output is updated on the rising edge or SREFCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SBIDET[0]<br>SBIDET[1] | Input              | A15<br>B15 | SBI Bus Activity Detection (SBIDET[1:0]). The SBI bus activity detect input detects tributary collisions between devices sharing the same SBI bus. Each SBI device driving the bus also drives an SBI active signal (SBIACT). This pair of activity detection inputs monitors the active signals from two other SBI devices. When unused this signal should be connected to ground.                                                                                                                                                             |
|                        |                    |            | These inputs only have effect when the SBI bus is configured for 19.44MHz (i.e. S77 is low).                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| COLE                   |                    |            | A collision is detected when either of SBIDET[1:0] signals are active concurrently with this device driving SBIACT. When collisions occur the SBI drivers are disabled and an interrupt is generated to signal the collision.                                                                                                                                                                                                                                                                                                                   |



| Pin Name                                                                                | Туре         | Pin<br>No.                                                                       | Function                                                                                                                                                                                                                                                                                                         |
|-----------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SLVCLK                                                                                  | Input        | A10                                                                              | SBI Slave Mode Clock. This clock may be used instead of CLK52M to generate a gapped DS3/E3 clock when receiving a DS3/E3 from the SBI bus interface in slave mode. It has two nominal values and the FASTCLKFREQ bit must be set appropriately: 44.928MHz and 51.84MHz.  51.84MHz must be used for receiving E3. |
| Microprocessor Ir                                                                       | nterface     |                                                                                  | Ch.                                                                                                                                                                                                                                                                                                              |
| INTB                                                                                    | Output<br>OD | T21                                                                              | Active low Open-Drain Interrupt (INTB). This signal goes low when an unmasked interrupt event is detected on any of the internal interrupt sources. Note that INTB will remain low until all active, unmasked interrupt sources are acknowledged at their source.                                                |
| CSB                                                                                     | Input        | AA15                                                                             | Active Low Chip Select (CSB). This signal is low during TEMUX 84E3 register accesses.                                                                                                                                                                                                                            |
|                                                                                         |              |                                                                                  | The CSB input has an integral pull up resistor.                                                                                                                                                                                                                                                                  |
| RDB                                                                                     | Input        | W17                                                                              | Active Low Read Enable (RDB). This signal is low during TEMUX 84E3 register read accesses. The TEMUX 84E3 drives the D[7:0] bus with the contents of the addressed register while RDB and CSB are low.                                                                                                           |
| WRB                                                                                     | Input        | AB16                                                                             | Active Low Write Strobe (WRB). This signal is low during a TEMUX 84E3 register write access. The D[7:0] bus contents are clocked into the addressed register on the rising WRB edge while CSB is low.                                                                                                            |
| D[0]<br>D[1]<br>D[2]<br>D[3]<br>D[4]<br>D[5]<br>D[6]<br>D[7]                            | I/O          | U22<br>T20<br>V19<br>U21<br>U20<br>W22<br>Y22<br>Y21                             | <b>Bidirectional Data Bus (D[7:0]).</b> This bus provides TEMUX 84E3 register read and write accesses.                                                                                                                                                                                                           |
| A[0]<br>A[1]                                                                            | Input        | AB22<br>AA21                                                                     | Address Bus (A[12:0]). This bus selects specific registers during TEMUX 84E3 register accesses.                                                                                                                                                                                                                  |
| A[2]<br>A[3]<br>A[4]<br>A[5]<br>A[6]<br>A[7]<br>A[8]<br>A[9]<br>A[10]<br>A[11]<br>A[12] |              | Y19<br>AA20<br>AA19<br>AB20<br>AA18<br>W19<br>AB18<br>AA17<br>W18<br>Y16<br>AA16 | Signal A[12] selects between normal mode and test mode register access. A[12] has an integral pull down resistor. Tie A[12] directly to ground unless access to bit HIZIO in test register 0x1000 is required.                                                                                                   |
| RSTB                                                                                    | Input        | W20                                                                              | Active Low Reset (RSTB). This signal provides an asynchronous TEMUX 84E3 reset. RSTB is a Schmitt triggered input with an integral pull up resistor.                                                                                                                                                             |
| ALE                                                                                     | Input        | AA22                                                                             | Address Latch Enable (ALE). This signal is active high and latches the address bus A[12:0] when low. When ALE is high, the internal address latches are transparent. It allows the TEMUX 84E3 to interface to a multiplexed address/data bus. The ALE input has an integral pull up resistor.                    |



| Pin Name                                                                                                                                                                                                                                                                  | Туре   | Pin<br>No.                                                                                                                 | Function                                                                                                                                                                                                                                                                |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Interface                                                                                                                                                                                                                                                            | 1      |                                                                                                                            | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                   |
| тск                                                                                                                                                                                                                                                                       | Input  | B1                                                                                                                         | <b>Test Clock (TCK).</b> This signal provides timing for test operations that can be carried out using the IEEE P1149.1 test access port.                                                                                                                               |
| TMS                                                                                                                                                                                                                                                                       | Input  | D2                                                                                                                         | <b>Test Mode Select (TMS).</b> This signal controls the test operations that can be carried out using the IEEE P1149.1 test access port. TMS is sampled on the rising edge of TCK. TMS has an integral pull up resistor.                                                |
| TDI                                                                                                                                                                                                                                                                       | Input  | E3                                                                                                                         | <b>Test Data Input (TDI).</b> This signal carries test data into the TEMUX 84E3 via the IEEE P1149.1 test access port. TDI is sampled on the rising edge of TCK. TDI has an integral pull up resistor.                                                                  |
| TDO                                                                                                                                                                                                                                                                       | Output | D1                                                                                                                         | Test Data Output (TDO). This signal carries test data out of the TEMUX 84E3 via the IEEE P1149.1 test access port. TDO is updated on the falling edge of TCK. TDO is a tri-state output which is inactive except when scanning of data is in progress.                  |
| TRSTB                                                                                                                                                                                                                                                                     | Input  | C1                                                                                                                         | Active low Test Reset (TRSTB). This signal provides an asynchronous TEMUX 84E3 test access port reset via the IEEE P1149.1 test access port. TRSTB is a Schmitt triggered input with an integral pull up resistor. TRSTB must be asserted during the power up sequence. |
|                                                                                                                                                                                                                                                                           |        |                                                                                                                            | Note that if not used, TRSTB must be connected to the RSTB input.                                                                                                                                                                                                       |
| Power and Ground Pi                                                                                                                                                                                                                                                       | ns     |                                                                                                                            | 7                                                                                                                                                                                                                                                                       |
| VDD3.3[19]<br>VDD3.3[18]<br>VDD3.3[17]<br>VDD3.3[16]<br>VDD3.3[15]<br>VDD3.3[14]<br>VDD3.3[12]<br>VDD3.3[11]<br>VDD3.3[10]<br>VDD3.3[9]<br>VDD3.3[8]<br>VDD3.3[8]<br>VDD3.3[6]<br>VDD3.3[6]<br>VDD3.3[5]<br>VDD3.3[4]<br>VDD3.3[3]<br>VDD3.3[3]<br>VDD3.3[2]<br>VDD3.3[1] | Power  | A18<br>A22<br>AB17<br>D11<br>D16<br>D4<br>E1<br>F20<br>L1<br>L19<br>R21<br>R4<br>V2<br>W16<br>W4<br>W8<br>Y18<br>Y20<br>Y5 | Power (VDD3.3[19:1]). The VDD3.3[19:1] pins should be connected to a well decoupled +3.3V DC power supply.                                                                                                                                                              |



| Pin Name                                                                                                                                                           | Туре  | Pin<br>No.                                                                  | Function                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| VDD1.8[19]<br>VDD1.8[18]<br>VDD1.8[17]<br>VDD1.8[16]<br>VDD1.8[15]<br>VDD1.8[14]<br>VDD1.8[13]<br>VDD1.8[12]<br>VDD1.8[11]<br>VDD1.8[10]<br>VDD1.8[9]<br>VDD1.8[8] | Power | C2<br>D3<br>J2<br>R1<br>U3<br>AB2<br>AB9<br>Y12<br>Y15<br>AB19<br>N4<br>V20 | Power (VDD1.8[19:1]). The VDD1.8[19:1] pins should be connected to a well-decoupled +1.8V DC power supply. |
| VDD1.8[7]<br>VDD1.8[6]<br>VDD1.8[5]<br>VDD1.8[4]<br>VDD1.8[3]<br>VDD1.8[2]<br>VDD1.8[1]                                                                            |       | U19<br>N21<br>K21<br>C22<br>C18<br>A13<br>B7                                |                                                                                                            |



| Pin Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Туре   | Pin<br>No.                                                             | Function                                                              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------|-----------------------------------------------------------------------|
| VSS[69] VSS[68] VSS[67] VSS[66] VSS[65] VSS[65] VSS[63] VSS[63] VSS[62] VSS[61] VSS[60] VSS[59] VSS[59] VSS[58] VSS[57] VSS[56] VSS[55] VSS[55] VSS[51] VSS[52] VSS[51] VSS[49] VSS[49] VSS[48] VSS[47] VSS[46] VSS[41] VSS[41] VSS[41] VSS[41] VSS[42] VSS[43] VSS[41] | Ground | C4 12 23 AA AB B4 17 9 D5 B5 B6 B1 | Ground (VSS3.3[69:1]). The VSS[69:1] pins should be connected to GND. |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |                                                                        |                                                                       |



| Pin Name                                                                                                                                     | Туре | Pin<br>No.                                                                                  | Function                                                                                             |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--|--|
| VSS[14]<br>VSS[13]<br>VSS[12]<br>VSS[11]<br>VSS[9]<br>VSS[9]<br>VSS[8]<br>VSS[7]<br>VSS[6]<br>VSS[6]<br>VSS[4]<br>VSS[3]<br>VSS[2]<br>VSS[1] |      | N9<br>P10<br>P11<br>P12<br>P13<br>P14<br>P9<br>T2<br>V21<br>V22<br>W21<br>V11<br>Y14<br>Y17 |                                                                                                      |  |  |
| Unconnected                                                                                                                                  |      |                                                                                             |                                                                                                      |  |  |
| Unconnected                                                                                                                                  |      | A1<br>B2<br>L4<br>P4<br>T19                                                                 | These balls have no internal connections. They may be left floating or tied to a static logic level. |  |  |

## **Notes on Pin Descriptions:**

- All TEMUX 84E3 inputs and bi-directionals present minimum capacitive loading and operate at TTL logic levels.
- 2. All TEMUX 84E3 outputs and bi-directionals have at least 2 mA drive capability. The bidirectional data bus outputs, D[7:0], have 4 mA drive capability. The outputs TCLK[3:1], TPOS/TDAT[3:1], TNEG/TMFP[3:1], RGAPCLK/RSCLK[3:1], RDATO[3:1], RFPO/RMFPO[3:1], ROVRHD[3:1], TFPO/TMFPO/TGAPCLK[3:1], SBIACT, RECVCLK1, RECVCLK2, RECVCLK3, CASID[21:1], CCSID, MVID[21:1], and INTB have 4 mA drive capability. The SBI outputs and telecom bus outputs, SDDATA[7:0], SDDP, SDPL, SDV5, SAJUST\_REQ, LAV5, LAC1J1V1, LADATA[7:0], LADP, LAOE/LATPL and LAPL have 8mA drive capability. The bidirectional SBI signal SDC1FP has 8mA drive capability.
- 3. Inputs CSB, RSTB, ALE, TMS, TDI and TRSTB have internal pull-up resistors.
- 4. Input A[12] has an internal pull-down resistor.
- 5. All unused inputs should be connected to GROUND.
- 6. Power to the VDD3.3 pins should be applied *before* power to the VDD1.8 pins is applied. Similarly, power to the VDD1.8 pins should be removed *before* power to the VDD3.3 pins is removed.



## **Functional Description** 9

The TEMUX 84E3 supports a total throughput of 155.52Mbit/s (including overhead) in both transmit (a.k.a. egress) and receive (a.k.a. ingress) directions. The bandwidth is divided into three approximately equal data streams, referred to as SPEs, each independently configured relative to the others. Configurations include, but are not limited to:

- 1. 28 1.544Mbit/s or 21 2.048Mbit/s tributaries multiplexed into a DS3 or mapped directly into a SONET/SDH structure. The tributaries may be framed T1s, framed E1s, transparent virtual tributaries (TVTs) or clear channel. Optionally, DS3 or E3 may be mapped into a SONET/SDH structure.
- 2. A single 44.736Mbit/s or 34.386Mbit/s stream. It may be a DS3, E3 or clear channel. Both data streams may be mapped into a SONET/SDH structure.

#### 9.1 **Transparent Virtual Tributaries**

Transparent virtual tributaries (TVTs) are supported when performing VT1.5/TU11 or VT2/TU12 mapping into the Telecom Bus and the SBI Bus is being used. Conceptually, a TVT is passed straight from the Telecom Bus to the SBI Bus (and visa versa) with no knowledge of the mapping protocol or T1/E1 framing.

On the SBI Add Bus there are two methods of indicating transmit pointers. If the ETVTPTRDIS or EPTRBYP bit is logic 1, the SAV5 input must indicate the location of the V5 byte and the V1/V2 bytes need not be valid at the SBI Add Bus. If both ETVTPTRDIS and EPTRBYP bit are logic 0, the V1/V2 bytes at the SBI Add Bus must contain a pointer to the V5 byte. The Egress VTPPs accommodate the arbitrary alignment of the SBI and Telecom Add buses by encoding a new V1/V2 value and generating a LAV5 output pulse to match. The H1/H2 value is not encoded. The Telecom bus may be formatted as AU3s or as an AU4; the VTPPs will translate the AU3s to the AU4 format of the SBI bus.

A TVT presented by the Telecom Drop bus must contain a valid V1/V2 pointer. The V1/V2 will be modified in the process of mapping the TVT into the SBI Drop Bus, which by definition has a SPE alignment equivalent to a pointer of 522 decimal. Tributary and path pointer justifications on the Telecom Drop Bus will result in corresponding rate justifications at the SBI Drop Bus as indicated by the SDPL signal. The SDV5 output will always indicate the V5 byte location.

The Clock and Frame Synchronization Constraints section indicates constraints on bus alignments imposed by TVT support.

## 9.2 **Transmultiplexing**

Transmultiplexing ("transmux") is the operating mode that enables 1.544 Mb/s and 2.048 Mb/s unstructured tributaries to be exchanged between the SONET/SDH Telecom Bus and the DS3 line interface. It is enabled on a per-SPE/DS3 basis by setting an SPE Configuration register's OPMODE SPEx[2:0] bits to 010 and it's LINEOPT SPEx[1:0] bits to 00. The system interface is unused in this mode.

Document No.: PMC-2030446, Issue 4



The TEMUX 84E3 will receive a channelized DS3 stream from the line side serial interface. It will frame up to the DS3 and de-multiplex the individual 1.544 Mb/s or 2.048 Mb/s tributaries. The tributaries are jitter attenuated, bit asynchronously mapped into VT1.5/TU11s or VT2/TU12s and presented on the Telecom Add bus.

In the reverse direction, VT1.5/TU11s or VT2/TU12s are bit asynchronously de-mapped from the Telecom Drop bus. The 1.544 Mb/s or 2.048 Mb/s tributaries are jitter attenuated and multiplexed into a DS3, which is presented on the line side serial interface.

The correspondence between the DS3 tributaries and the SONET/SDH VT/TUs is provided in the Tributary Indexing section.

Performance monitoring as documented in the T1/E1 Performance Monitoring section can be performed on the tributaries. In addition, HDLC channels and PRBS patterns may be monitored. With the exception of unframed PRBS reception, the performance monitoring assumes the tributaries are standard T1 or E1 data streams. On a per-tributary basis, the TXPMON context bit programmed through the RJAT Indirect Channel Data Register selects either the SONET/SDH mapper transmit or DS3 transmit tributary for performance monitoring.

The frame pulse constraints of Section 12.2 must be adhered to when the TEMUX 84E3 is operating in transmux mode with the TelecomBus operating at 77.76 MHz.

A specific register configuration sequence must be followed to enable transmux mode correctly. This sequence will be defined in the TEMUX 84E3 Programmers Guide.

# 9.3 T1 Framing

T1 framing can be performed on up to three sets of 28 tributaries. Each set of tributaries may be multiplexed into a DS3 or mapped into a SPE via VT1.5s/TU-11s.

The T1 framing function searches for the framing bit pattern in the standard Superframe (SF), SLC®96 or Extended Superframe (ESF) framing formats. When searching for frame each of the 193 (SF or SLC®96) or each of the 772 (ESF) framing bit candidates is simultaneously examined.

The time required to acquire frame alignment to an error-free ingress stream, containing randomly distributed channel data (i.e. each bit in the channel data has a 50% probability of being 1 or 0), is dependent upon the framing format. For SF format, the T1 framer will determine frame alignment within 4.4ms 99 times out of 100. For SLC®96 format, the T1 framer will determine frame alignment within 13ms. For ESF format, the T1 framer will determine frame alignment within 15 ms 99 times out of 100.

Once the T1 framer has found frame, the ingress data is continuously monitored for framing bit errors, bit error events (a framing bit error in SF or a CRC-6 error in ESF), and severely errored framing events. The performance data is accumulated for each tributary. The T1 framer also detects out-of-frame, based on a selectable ratio of framing bit errors. For ESF, out-of-frame declaration is based strictly on Frame Alignment Signal (F1-F6) bit errors; a new frame search is never initiated upon excessive CRC-6 errors.

The framing function can also be disabled to allow reception of unframed data.



#### 9.3.1 **Inband Code Detection**

The framer detects the presence of either of two programmable inband loopback activate and deactivate code sequences in either framed or unframed data streams (whether data stream is framed or unframed is not programmable). The loopback codes will be detected in the presence of a mean bit error rate of up to 10-2. When the inband code is framed, the framing bits overwrite the code bits, thus appearing to the receiver as a 2.6x10-3 BER (which is within the tolerable BER of 10-2).

Code indication is provided on the active high loopback activate (LBA) and loopback deactivate (LBD) status bits. Changes in these status bits result in the setting of corresponding interrupt status bits, LBAI and LBDI respectively, and can also be configured to result in the setting of a maskable interrupt indication.

The inband loopback activate condition consists of a repetition of the programmed activate code sequence in all bit positions for a minimum of 5.08 seconds (± 40 ms). The inband loopback deactivate condition consists of a repetition of the programmed deactivate code sequence in all bit positions for a minimum of 5.08 seconds (± 40 ms). Programmed codes can be from three to eight bits in length.

The code sequence detection and timing is compatible with the specifications defined in T1.403, TR-TSY-000312, and TR-TSY-000303.

#### 9.3.2 **T1 Bit Oriented Code Detection**

The presence of 63 of the possible 64 bit oriented codes transmitted in the T1 Facility Data Link channel in ESF framing format is detected, as defined in ANSI T1.403 and in TR-TSY-000194. The 64<sup>th</sup> code (111111) is similar to the HDLC flag sequence and is used to indicate no valid code received.

Bit oriented codes are received on the Facility Data Link channel as a 16-bit sequence consisting of 8 ones, a zero, 6 code bits, and a trailing zero (111111110xxxxxx0). The receiver declares a received code valid if it has been observed for two consecutive times. The code is declared removed if two code sequences containing code values different from the detected code are received two consecutive times.

Valid BOC are indicated through the BOCI status bit. The BOC bits are set to all ones (111111) if no valid code has been detected. An interrupt is generated to signal when a detected code has been validated or when a valid code goes away (i.e. the BOC bits go to all ones).

#### 9.3.3 **T1 Alarm Integration**

The presence of Yellow, Red, and AIS Carrier Fail Alarms (CFA) in SF, SLC®96 or ESF formats is detected and integrated in accordance with the specifications defined in ANSI T1.403 and TR-TSY-000191.



The presence of Yellow alarm is declared when the Yellow pattern has been received for 400 ms ( $\pm$  50 ms); the Yellow alarm is removed when the Yellow pattern has been absent for 400 ms ( $\pm$  50 ms). The presence of Red alarm is declared when an out-of-frame condition has been present for 2.55 sec ( $\pm$  40 ms); the Red alarm is removed when the out-of-frame condition has been absent for 16.6 sec ( $\pm$  500 ms). The presence of AIS alarm is declared when an out-of-frame condition and all-ones in the PCM data stream have been present for 2.55 sec ( $\pm$ 40 ms); the AIS alarm is removed when the AIS condition has been absent for 16.6 sec ( $\pm$ 500 ms).

CFA alarm detection algorithms operate in the presence of a  $10^{-3}$  bit error rate.

# **Customer Interface Alarms**

The RAI-CI (for ESF) and AIS-CI alarms defined in T1.403 are detected reliably.

By definition, RAI-CI is a repetitive pattern within the ESF data link with a period of 1.08 seconds. It consists of sequentially interleaving 0.99 seconds of 00000000 11111111 (right-to-left) with 90 ms of 00111110 111111111.

RAI-CI is declared when a bit oriented code of "00111110 111111111" is validated (i.e. two consecutive patterns) while RAI (a.k.a. Yellow alarm) is declared. RAI-CI is cleared upon deassertion of RAI or upon 28 consecutive 40ms intervals without validation of "00111110 11111111".

By definition, AIS-CI is a repetitive pattern of 1.26 seconds. It consists of 1.11 seconds of an unframed all ones pattern and 0.15 seconds of all ones modified by the AIS-CI signature. The AIS-CI signature is a repetitive pattern 6176 bits in length in which, if the first bit is numbered bit 0, bits 3088, 3474 and 5790 are logical zeros and all other bits in the pattern are logical ones. AIS-CI is an unframed pattern, so it is defined for all framing formats.

AIS-CI is declared between 1.40 and 2.56 seconds after initiation of the AIS-CI signal and is deasserted 16.6 seconds after it ceases.

# 9.4 E1 Framing

E1 framing can be performed on up to three sets of 21 tributaries. Each set of tributaries may be multiplexed into a DS3 according to the ITU-T Rec. G.747 standard or mapped into a SPE via VT2s/TU-12s.

The E1 framing function searches for basic frame alignment, CRC multiframe alignment, and channel associated signaling (CAS) multiframe alignment in the incoming recovered PCM stream.



Once basic (or FAS) frame alignment has been found, the incoming PCM data stream is continuously monitored for FAS/NFAS framing bit errors, which are accumulated in a framing bit error counter dedicated to each tributary. Once CRC multiframe alignment has been found, the PCM data stream is continuously monitored for CRC multiframe alignment pattern errors and CRC-4 errors, which are accumulated in a CRC error counter dedicated to each tributary. Once CAS multiframe alignment has been found, the PCM data is continuously monitored for CAS multiframe alignment pattern errors. The E1 framer also detects and indicates loss of basic frame, loss of CRC multiframe, and loss of CAS multiframe, based on user-selectable criteria. The reframe operation can be initiated by software, by excessive CRC errors, or when CRC multiframe alignment is not found within 400 ms.

The E1 framer extracts the contents of the International bits (from both the FAS frames and the NFAS frames), the National bits, and the Extra bits (from timeslot 16 of frame 0 of the CAS multiframe). Moreover, the framer also extracts submultiframe-aligned 4-bit codewords from each of the National bit positions Sa4 to Sa8, and stores them in microprocessor-accessible registers that are updated every CRC submultiframe.

The E1 framer identifies the raw bit values for the Remote (or distant frame) Alarm (bit 3 in timeslot 0 of NFAS frames) and the Remote Signaling Multiframe (or distant multiframe) Alarm (bit 6 of timeslot 16 of frame 0 of the CAS multiframe). Access is also provided to the "debounced" remote alarm and remote signaling multiframe alarm bits which are set when the corresponding signals have been a logic 1 for 4 (provided the RAIC bit is logic 1) and 3 consecutive occurrences, respectively, as per Recommendation O.162. Detection of AIS and timeslot 16 AIS are provided. AIS is also integrated, and an AIS Alarm is indicated if the AIS condition has persisted for at least 100 ms. The out of frame (OOF=1) condition is also integrated, indicating a Red Alarm if the OOF condition has persisted for at least 100 ms.

An interrupt may be generated to signal a change in the state of any status bits (INF, INSMF, INCMF, AIS or RED), and to signal when any event (RAI, RMAI, AISD, TS16AISD, COFA, FER, SMFER, CMFER, CRCE or FEBE) has occurred. Additionally, interrupts may be generated every frame, CRC submultiframe, CRC multiframe or signaling multiframe.

# **Basic Frame Alignment Procedure**

The E1 framer searches for basic frame alignment using the algorithm defined in ITU-T Recommendation G.706 sections 4.1.2 and 4.2.

The algorithm finds frame alignment by using the following sequence:

- 1. Search for the presence of the correct 7-bit FAS ('0011011');
- 2. Check that the FAS is absent in the following frame by verifying that bit 2 of the assumed non-frame alignment sequence (NFAS) TS 0 byte is a logic 1;
- Check that the correct 7-bit FAS is present in the assumed TS 0 byte of the next frame.

If either of the conditions in steps 2 or 3 are not met, a new search for frame alignment is initiated in the bit immediately following the second 7-bit FAS sequence check. This "hold-off" is done to ensure that new frame alignment searches are done in the next bit position, modulo 512. This facilitates the discovery of the correct frame alignment, even in the presence of fixed timeslot data imitating the FAS.



The algorithm provides robust framing operation even in the presence of random bit errors; the algorithm provides a 99.98% probability of finding frame alignment within 1 ms in the presence of 10-3 bit error rate and no mimic patterns.

Once frame alignment is found, the INF context bit is set to logic 1, a change of frame alignment is indicated (if it occurred), and the frame alignment signal is monitored for errors occurring in the 7-bit FAS pattern and in bit 2 of NFAS frames, and the debounced value of the Remote Alarm bit (bit 3 of NFAS frames) is reported. Loss of frame alignment is declared if 3 consecutive FASs have been received in error or, additionally, if bit 2 of NFAS frames has been in error for 3 consecutive occasions. In the presence of a random 10-3 bit error rate the frame loss criteria provides a mean time to falsely lose frame alignment of >12 minutes.

The E1 framer can be forced to initiate a basic frame search at any time when any of the following conditions are met:

- the software re-frame bit, REFR, in the T1/E1 Framer Indirect Channel Data registers is set to logic 1;
- the CRC Frame Find Block is unable to find CRC multiframe alignment; or
- the CRC Frame Find Block accumulates excessive CRC evaluation errors (≥ 915 CRC errors in 1 second) and is enabled to force a re-frame under that condition.

# **CRC Multiframe Alignment Procedure**

The E1 framer searches for CRC multiframe alignment by observing whether the International bits (bit 1 of TS 0) of NFAS frames follow the CRC multiframe alignment pattern. Multiframe alignment is declared if at least two valid CRC multiframe alignment signals are observed within 8 ms, with the time separating two alignment signals being a multiple of 2 ms

Once CRC multiframe alignment is found, the INCMF register bit is set to logic 1, and the E1 framer monitors the multiframe alignment signal (MFAS), indicating errors occurring in the 6bit MFAS pattern, errors occurring in the received CRC and the value of the FEBE bits (bit 1 of frames 13 and 15 of the multiframe). The E1 framer declares loss of CRC multiframe alignment if basic frame alignment is lost. However, once CRC multiframe alignment is found, it cannot be lost due to errors in the 6-bit MFAS pattern.

Under the CRC-to-non-CRC interworking algorithm, if the E1 framer can achieve basic frame alignment with respect to the incoming PCM data stream, but is unable to achieve CRC-4 multiframe alignment within the subsequent 400 ms, the distant end is assumed to be a non CRC-4 interface. The details of this algorithm are illustrated in the state diagram in Figure 12.



Figure 12 CRC Multiframe Alignment Algorithm



Table 1 E1 framer Framing States

| State      | Out of Frame | Out of Offline Frame |
|------------|--------------|----------------------|
| FAS_Find_1 | Yes          | No                   |
| NFAS_Find  | Yes          | No                   |
| FAS_Find_2 | Yes          | No                   |
| BFA        | No           | No                   |



| CRC to CRC Interworking     | No | No   |
|-----------------------------|----|------|
| FAS_Find_1_Par              | No | Yes  |
| NFAS_Find_Par               | No | Yes  |
| FAS_Find_2_Par              | No | Yes  |
| BFA_Par                     | No | No 6 |
| CRC to non-CRC Interworking | No | No   |

The states of the primary basic framer and the parallel/offline framer in the E1 framer block at each stage of the CRC multiframe alignment algorithm are shown in Table 1.

From an out of frame state, the E1 framer attempts to find basic frame alignment in accordance with the FAS/NFAS/FAS G.706 Basic Frame Alignment procedure outlined above. Upon achieving basic frame alignment, a 400 ms timer is started, as well as an 8 ms timer. If two CRC multiframe alignment signals separated by a multiple of 2 ms are observed before the 8 ms timer has expired, CRC multiframe alignment is declared.

If the 8 ms timer expires without achieving multiframe alignment, a new offline search for basic frame alignment is initiated. This search is performed in accordance with the Basic Frame Alignment procedure outlined above. However, this search does not immediately change the actual basic frame alignment of the system (i.e., PCM data continues to be processed in accordance with the first basic frame alignment found after an out of frame state while this frame alignment search occurs as a parallel operation).

When a new basic frame alignment is found by this offline search, the 8 ms timer is restarted. If two CRC multiframe alignment signals separated by a multiple of 2 ms are observed before the 8 ms timer has expired, CRC multiframe alignment is declared and the basic frame alignment is set accordingly (i.e., the basic frame alignment is set to correspond to the frame alignment found by the parallel offline search, which is also the basic frame alignment corresponding to the newly found CRC multiframe alignment).

Subsequent expirations of the 8 ms timer will likewise reinitiate a new search for basic frame alignment. If, however, the 400 ms timer expires at any time during this procedure, the E1 framer stops searching for CRC multiframe alignment and declares CRC-to-non-CRC interworking. In this mode, the E1 framer may be optionally set to either halt searching for CRC multiframe altogether, or may continue searching for CRC multiframe alignment using the established basic frame alignment. In either case, no further adjustments are made to the basic frame alignment, and no offline searches for basic frame alignment occur once CRC-to-non-CRC interworking is declared: it is assumed that the established basic frame alignment at this point is correct.

## **AIS Detection**

When an unframed all-ones receive data stream is received, an AIS defect is indicated by setting the AISD context bit to logic 1 when fewer than three zero bits are received in 512 consecutive bits or, optionally, in each of two consecutive periods of 512 bits. The AISD bit is reset to logic 0 when three or more zeros in 512 consecutive bits or in each of two consecutive periods of 512 bits. Finding frame alignment will also cause the AISD bit to be set to logic 0.



# **Signaling Frame Alignment**

Once the basic frame alignment has been found, the E1 framer searches for Channel Associated Signaling (CAS) multiframe alignment using the following G.732 compliant algorithm: signaling multiframe alignment is declared when at least one non-zero time slot 16 bit is observed to precede a time slot 16 containing the correct CAS alignment pattern, namely four zeros ("0000") in the first four bit positions of timeslot 16.

Once signaling multiframe alignment has been found, the E1 framer sets the INSMF context bit of the tributary to logic 1, and monitors the signaling multiframe alignment signal, indicating errors occurring in the 4-bit pattern, and indicating the debounced value of the Remote Signaling Multiframe Alarm bit (bit 6 of timeslot 16 of frame 0 of the multiframe).

This E1 framer also indicates the reception of TS 16 AIS when time slot 16 has been received with three or fewer zeros in each of two consecutive multiframe periods. The TS16AIS status is cleared when each of two consecutive signaling multiframe periods contain four or more zeros OR when the signaling multiframe signal is found.

The block declares loss of CAS multiframe alignment if two consecutive CAS multiframe alignment signals have been received in error, or additionally, if all the bits in time slot 16 are logic 0 for 1 or 2 (selectable) CAS multiframes. Loss of CAS multiframe alignment is also declared if basic frame alignment has been lost.

## **National Bit Extraction**

The E1 framer extracts and assembles the submultiframe-aligned National bit codewords Sa4[1:4], Sa5[1:4], Sa6[1:4], Sa7[1:4] and Sa8[1:4]. The corresponding register values are updated upon generation of the CRC submultiframe interrupt.

This E1 framer also detects the V5.2 link ID signal, which is detected when 2 out of 3 Sa7 bits are zeros. Upon reception of this Link ID signal, the V52LINKV context bit is set to logic 1. This bit is cleared to logic 0 when 2 out of 3 Sa7 bits are ones.

# **E1 Alarm Integration**

The OOF and the AIS defects are integrated, verifying that each condition has persisted for  $104 \text{ ms} (\pm 6 \text{ ms})$  before indicating the alarm condition. The alarm is removed when the condition has been absent for  $104 \text{ ms} (\pm 6 \text{ ms})$ .

The AIS alarm algorithm accumulates the occurrences of AISD (AIS detection). The E1 framer counts the occurrences of AISD over a 4 ms interval and indicates a valid AIS is present when 13 or more AISD indications (of a possible 16) have been received. Each interval with a valid AIS presence indication increments an interval counter which declares AIS Alarm when 25 valid intervals have been accumulated. An interval with no valid AIS presence indication decrements the interval counter. The AIS Alarm declaration is removed when the counter reaches 0. This algorithm provides a 99.8% probability of declaring an AIS Alarm within 104 ms in the presence of a  $10^{-3}$  mean bit error rate.



The Red alarm algorithm monitors occurrences of out of frame (OOF) over a 4 ms interval, indicating a valid OOF interval when one or more OOF indications occurred during the interval, and indicating a valid in frame (INF) interval when no OOF indication occurred for the entire interval. Each interval with a valid OOF indication increments an interval counter which declares Red Alarm when 25 valid intervals have been accumulated. An interval with valid INF indication decrements the interval counter; the Red Alarm declaration is removed when the counter reaches 0. This algorithm biases OOF occurrences, leading to declaration of Red alarm when intermittent loss of frame alignment occurs.

The E1 framer can also be disabled to allow reception of unframed data.

# 9.5 T1/E1 Performance Monitoring

CRC error events, Frame Synchronization bit error events, and Out Of Frame events, or optionally, Change of Frame Alignment (COFA) events are accumulated with saturating counters over consecutive intervals as defined by the period of the supplied transfer clock signal (typically 1 second). When the transfer clock signal is applied, the counter values are transferred into holding registers and resets the counters to begin accumulating events for the interval. The counters are reset in such a manner that error events occurring during the reset are not missed. If the holding registers are not read between successive transfer clocks, the OVR context bit is asserted to indicate data loss.

A bit error event (BEE) is defined as an F-bit error for SF and SLC®96 framing format or a CRC-6 error for ESF framing format. A framing bit error (FER) is defined as an  $F_s$  or  $F_t$  error for SF and SLC®96 and an  $F_e$  error for ESF framing format.

The transfer clock within the TEMUX 84E3 chip is generated precisely once per second (i.e. 19440000 SREFCLK cycles) if the AUTOUPDATE bit of the T1/E1 Framer Configuration and Status register is logic 1 or by writing to the Global PMON Update register with the FRMR bit set. Coincident with the counter transfer, a Performance Report Message (PRM) is transmitted for each T1 tributary for which the PRMEN context bit is logic 1.

# 9.6 T1/E1 HDLC Receiver

The HDLC Receiver is a microprocessor peripheral used to receive HDLC frames on the 4 kHz ESF facility data link or the E1 Sa-bit data link. A data link can also be extracted from any subset of bits within a single DS0.

The HDLC Receiver detects the change from flag characters to the first byte of data, removes stuffed zeros on the incoming data stream, receives packet data, and calculates the CRC-CCITT frame check sequence (FCS).

Received data is placed into a 127-byte FIFO buffer. An interrupt is generated when a programmable number of bytes are stored in the FIFO buffer. Other sources of interrupt are detection of the terminating flag sequence, abort sequence, or FIFO buffer overrun.



The RHDL Indirect Channel Data Registers contain bits that indicate the overrun or empty FIFO status, the interrupt status, and the occurrence end of message bytes written into the FIFO. The RHDL Indirect Channel Data Registers also indicates the abort, flag, and end of message status of the data just read from the FIFO. On end of message, the RHDL Indirect Channel Data Registers indicates the FCS status and if the packet contained a non-integer number of bytes.

#### 9.7 T1/E1 Elastic Store (ELST)

Frame slip buffers exist in both the ingress and egress directions.

In the ingress direction, the Elastic Store (ELST) synchronizes ingress frames to the common ingress H-MVIP clock and frame pulse (CMV8MCLK, CMVFP, CMVFPC) in H-MVIP modes. When using the SBI bus, the elastic store is required in locked or slave mode.

In the egress direction, the Elastic Store is required in H-VIP mode or in SBI slave or locked modes when the transmit data is loop timed or referenced to one of the recovered clocks (RECVCLK1, RECVCLK2, RECVCLK3).

The frame data is buffered in a two frame circular data buffer. Input data is written to the buffer using a write pointer and output data is read from the buffer using a read pointer. When the elastic store is being used, if the average frequency of the incoming data is greater than the average frequency of the backplane/transmit clock, the write pointer will catch up to the read pointer and the buffer will be filled. Under this condition a controlled slip will occur when the read pointer crosses the next frame boundary. The subsequent frame is deleted.

If the average frequency of the incoming data is less than the average frequency of the backplane/transmit clock, the read pointer will catch up to the write pointer and the buffer will be empty. Under this condition a controlled slip will occur when the read pointer crosses the next frame boundary. The previous frame is repeated.

A slip operation is always performed on a frame boundary.

When the ingress timing is recovered from the receive data, the ingress elastic store can be bypassed to eliminate the 2 frame delay.

To allow for the extraction of signaling information in the data channels, superframe identification is also passed through the ELST.

For payload conditioning, the ingress ELST may optionally insert a programmable idle code into all channels when the framer is out of frame synchronization. This code is set to all 1's when the ELST is reset.

#### 9.8 **T1/E1 Signaling Extraction**

Channel associated signaling (CAS) is extracted from an E1 signaling multi-frame or from ESF, SLC®96 and SF T1 formats.



In T1 mode, signaling bits are extracted from the received data streams for ESF, SLC®96 and SF framing formats. The signaling states are optionally debounced and serialized onto the CASID[x] H-MVIP outputs or CAS bits within the SBI Bus structure. Debouncing is performed on the entire signaling state. This CASID[x] output is channel aligned with the MVID[x] output, and the signaling bits are repeated for the entire superframe, allowing downstream logic to reinsert signaling into any frame, as determined by system timing. The signaling data stream contains the A,B,C,D bits in the lower 4 channel bit locations (bits 5, 6, 7 and 8) in ESF framing format. In SF and SLC®96 format, bits 5 and 6 contain the A and B bits from every second superfame. Bits 7 and 8 contain the A and B bits from the alternate superframes. The four bits are updated every 24 frames and are debounced collectively.

Three superframes for ESF and six superframes for SLC®96 and SF worth of signal are buffered to ensure that there is a greater than 95% probability that the signaling bits are frozen in the correct state for a 50% ones density out-of-frame condition, as specified in TR-TSY-000170 and BELL PUB 43801. With signaling debounce enabled, the per-channel signaling state must be in the same state for 2 ESF superframes or 4 SF/SLC®96 superframes before appearing on the serial output stream.

One superframe or signaling-multiframe of signal freezing is provided on the occurrence of slips. When a slip event occurs, output signaling for the entire superframe in which the slip occurred is frozen; the signaling is unfrozen when the next slip-free superframe occurs.

Control over timeslot signaling bit fixing and signaling debounce is provided on a per-timeslot basis.

An interrupt is provided to indicate a change of signaling state on a per channel basis.

# 9.9 T1/E1 Receive Per-Channel Control

Data and signaling trunk conditioning may be applied on the ingress stream on a per-channel basis. Also provided is per-channel control of data inversion and the detection and generation of pseudo-random patterns. These operations occur on the data after its passage through frame slip buffer, so that data and signaling conditioning may overwrite the trouble code.

# 9.10 T1 Transmitter

The T1 transmitter generates the 1.544 Mbit/s T1 data streams according to SF, SLC®96 or ESF frame formats.

The transmitter provides per-channel control of idle code substitution, data inversion (either all 8 bits, sign bit magnitude or magnitude only), and zero code suppression. Three types of zero code suppression (GTE, Bell and "jammed bit 8") are supported and selected on a per-channel basis to provide minimum ones density control. Context bits provide per-channel control of robbed bit signaling and selection of the signaling source. All channels can be forced into a trunk conditioning state by the Master Trunk Conditioning (MTRK) context bit. The transmitter may source pseudo-random bit sequences (PRBS) in a selected sub-set of channels, while simultaneously monitoring the data from the system interface for PRBS errors.



A data link is provided for ESF mode. The data link sources include bit oriented codes and HDLC messages. If the T1 FDL DIS context bit is logic 1, the data link is sourced from the Fbit position of the H-MVIP or SBI interface. Support is provided for the transmission of framed or unframed Inband Code sequences and transmission of AIS, Yellow, AIS-CI and RAI-CI (ESF only) alarm signals for all formats.

If the AUTOUPDATE bit of the T1/E1 Framer Configuration and Status register is logic 1, the T1 transmitter automatically sends an ANSI T1.403-formatted performance report on the T1 facility data link once per second.

The F-bit may be passed transparently from either the H-MVIP or SBI interface. To support alignment of the robbed bit signaling to the F-bits, the C8MVFPB input may be redefined as a superframe alignment pulse.

The transmitter can be disabled for framing via the FDIS context bit.

# 9.10.1 SLC®96

SLC®96 is partially supported. The F-bits must be sourced from the system interface. To pass the F-bits transparently, the FDIS context bit must be set. Also, a superframe alignment must be provided to ensure the robbed-bit signaling is inserted in the correct frames relative to the Fbits. To ensure the framing is not corrupted, the timing must be configured to avoid controlled frame slips.

When using the SBI interface, it is recommended the transmit frame slip buffer be bypassed and that the transmit clock be locked to the data stream (i.e. TJAT LOOPT and REFSEL context bits logic 0).

With an H-MVIP interface, the transmit elastic store cannot be bypassed, so the transmit clock must be locked to CTCLK which must be presented a clock that is locked to CMV8MCLK.

## 9.10.2 T1 Bit Oriented Code Generation

63 of the possible 64 bit oriented codes may be transmitted in the Facility Data Link (FDL) channel in ESF framing format, as defined in ANSI T1.403-1995. When transmission is disabled the FDL is set to all ones.

Bit oriented codes are transmitted on the T1 Facility Data Link as a 16-bit sequence consisting of 8 ones, a zero, 6 code bits, and a trailing zero (111111110xxxxxx0) which is repeated as long as the code is not 111111. When driving the T1 facility data link, the transmitted bit oriented codes have priority over any data transmitted except for ESF Yellow Alarm. The code to be transmitted is programmed by writing to the BOC code context bits where it is held until the latest code has been transmitted at least 10 times. If a second code is written before ten repetitions of the first have been transmitted, the second code will be transmitted immediately after the tenth transmission of the first code. If a third consecutive code is desired, its write must be delayed until the transmission of the second code has started, lest the third code overwrite the second.



# 9.11 E1 Transmitter

The E1 transmitter generates a 2048 kbit/s data streams according to ITU-T recommendations, providing individual enables for frame generation, CRC multiframe generation, and channel associated signaling (CAS) multiframe generation.

The E1 transmitter provides per-timeslot control of idle code substitution, data inversion, digital milliwatt substitution, selection of the signaling source and CAS data. All timeslots can be forced into a trunk conditioning state (idle code substitution and signaling substitution) by use of the master trunk conditioning (MTRK) context bit. The transmitter may source pseudorandom bit sequences (PRBS) in a selected sub-set of channels, while simultaneously monitoring the data from the system interface for PRBS errors.

Common Channel Signaling (CCS) is supported in time slots 15, 16 and 31. Support is provided for the transmission of AIS and TS16 AIS, and the transmission of remote alarm (RAI) and remote multiframe alarm signals.

The National Use bits (Sa-bits) can be sourced from the National Bits Codeword context bits as 4-bit codewords aligned to the submultiframe. Only one of the E1 National Bits - SaX (where X = 4-8) can be modified at a given time with a user-selectable 4-bit repeating code word. All remaining Sa-bits will have to be inserted from the system interface if they are to be modified. Setting the INDIS bit to the T1/E1 TXFRMR block enables this. Alternatively, the Sa-bits may individually carry data links sourced from the internal HDLC controller, or may be passed transparently from the MVED[x] inputs.

# 9.12 T1/E1 HDLC Transmitters

The HDLC transmitter provides a serial data link for the 4 kHz ESF facility data link or E1 Sabit data link. The data link may also be presented in any sub-set of bits within a selected DS0. The HDLC transmitter is used under microprocessor control to transmit HDLC data frames. It performs all of the data serialization, CRC generation, zero-bit stuffing, as well as flag, and abort sequence insertion. Upon completion of the message, a CRC-CCITT frame check sequence (FCS) may be appended, followed by flags. If the HDLC transmitter data FIFO underflows, an abort sequence is automatically transmitted.

When enabled, the HDLC transmitter continuously transmits the flag sequence (01111110) until data is ready to be transmitted.

The default procedure provides automatic transmission of data once a complete packet is written. All complete packets of data will be transmitted. After the last data byte of a packet, the CRC word (if CRC insertion has been enabled) and a flag, or just a flag (if CRC insertion has not been enabled) is transmitted. The HDLC transmitter then returns to the transmission of flag characters until the next packet is available for transmission. While working in this mode, the user must only be careful to avoid overfilling the FIFO; underruns cannot occur unless the packet is greater than 128 bytes long.



A second mechanism transmits data when the FIFO depth has reached a user configured upper threshold. The HDLC transmitter will continue to transmit data until the FIFO depth has fallen below the upper threshold and the transmission of the last packet with data above the upper threshold has completed. In this mode, the user must be careful to avoid overruns and underruns. An interrupt can be generated once the FIFO depth has fallen below a user configured lower threshold as an indicator for the user to write more data.

Interrupts can also be generated if the FIFO underflows while transmitting a packet, when the FIFO falls below a lower threshold, when the FIFO is full, or if the FIFO is overrun.

If there are more than five consecutive ones in the raw transmit data or in the CRC data, a zero is stuffed into the serial data output. This prevents the unintentional transmission of flag or abort sequences.

Abort characters can be continuously transmitted at any time by setting the ABT bit. During packet transmission, an underrun situation can occur if data is not written before the previous byte has been depleted. In this case, an abort sequence is transmitted, and the controlling processor is notified via the UDRI interrupt.

# 9.13 T1/E1 Receive and Transmit Digital Jitter Attenuators

The TEMUX 84E3 contains two separate jitter attenuators, one between the receive demultiplexed or demapped T1 or E1 link and the ingress interface and the other between the egress interface and the transmit T1 or E1 link to be multiplexed into DS3 or mapped into SONET/SDH. Each jitter attenuator receives jittered data and stores the stream in a FIFO timed to the associated clock. The jitter attenuated data emerges from the FIFO timed to the jitter attenuated clock. In the receive jitter attenuator, the jitter attenuated clock is referenced to the demultiplexed or demapped tributary receive clock. In the transmit jitter attenuator, the jitter attenuated transmit tributary clock feeding the M13 multiplexer or SONET/SDH mapper may be referenced to either the data stream, the CTCLK primary input, or the tributary receive clock.

The following describes the T1/E1 jitter attenuators in isolation. Other active functions such as SBI mapping, M13 multiplexing and SONET/SDH mapping may alter the jitter characteristics of the T1/E1 tributaries.

## **Jitter Characteristics**

The jitter attenuators provide excellent jitter tolerance and jitter attenuation while generating minimal residual jitter. In T1 mode, each jitter attenuator can accommodate up to 48 UIpp of input jitter at jitter frequencies above 4 Hz. For jitter frequencies below 4 Hz, more correctly called wander, the tolerance increases 20 dB per decade. In E1 mode each jitter attenuator can accommodate up to 48 UIpp of input jitter at jitter frequencies above 5 Hz. For jitter frequencies below 5 Hz, more correctly called wander, the tolerance increases 20 dB per decade. In most applications, each jitter attenuator will limit jitter tolerance at lower jitter frequencies only. The jitter attenuator meet the stringent low frequency jitter tolerance requirements of AT&T TR 62411 and ITU-T Recommendation G.823, and thus allow compliance with these standards and the other less stringent jitter tolerance standards cited in the references.



The jitter attenuators exhibit negligible jitter gain for jitter frequencies below 3.4 Hz, and attenuate jitter at frequencies above 3.4 Hz by 20 dB per decade in T1 mode. They exhibit negligible jitter gain for jitter frequencies below 5 Hz, and attenuates jitter at frequencies above 5 Hz by 20 dB per decade in E1 mode. In most applications the jitter attenuators will determine jitter attenuation for higher jitter frequencies only. Wander, below 10 Hz for example, will essentially be passed unattenuated through the jitter attenuators. Jitter, above 10 Hz for example, will be attenuated as specified, however, outgoing jitter may be dominated by the waiting time jitter introduced by the multiplexing into DS3 or mapping into SBI or SONET/SDH. The jitter attenuator allows the implied T1 jitter attenuation requirements for a TE or NT1 given in ANSI Standard T1.408, and the implied jitter attenuation requirements for a type II customer interface given in ANSI T1.403 to be met. The jitter attenuator meets the E1 jitter attenuation requirements of the ITU-T Recommendations G.737, G.738, G.739 and G.742.

## **Jitter Tolerance**

Jitter tolerance is the maximum input phase jitter at a given jitter frequency that a device can accept without exceeding its linear operating range, or corrupting data. For T1 modes the jitter attenuator input jitter tolerance is 48 Unit Intervals peak-to-peak (UIpp) with a worst case frequency offset of 278 Hz. For E1 modes the input jitter tolerance is 48 Unit Intervals peak-to-peak (UIpp) with a worst case frequency offset of 369 Hz.

Figure 13 Jitter Tolerance T1 Modes





Figure 14 Jitter Tolerance E1 Modes



# **Jitter Transfer**

The output jitter in T1 mode for jitter frequencies from 0 to 3.4 Hz is no more than 0.1 dB greater than the input jitter, excluding the residual jitter. Jitter frequencies above 3.4 Hz are attenuated at a level of 20 dB per decade, as shown in Figure 15.



Figure 15 Jitter Transfer T1 Modes



The output jitter in E1 mode for jitter frequencies from 0 to 5.0 Hz is no more than 0.1 dB greater than the input jitter, excluding the residual jitter. Jitter frequencies above 2.5 Hz are attenuated at a level of 20 dB per decade, as shown in Figure 16.

Figure 16 Jitter Transfer E1 Modes



# **Frequency Range**

The guaranteed linear operating range for the jittered input clock is  $1.544 \text{ MHz} \pm 200 \text{ Hz}$  with worst case jitter (48 UIpp) and maximum SREFCLK frequency offset ( $\pm$  50 ppm). The tracking range is  $1.544 \text{ MHz} \pm 997 \text{ Hz}$  with no jitter or SREFCLK frequency offset.

The guaranteed linear operating range for the jittered input clock is  $2.048 \text{ MHz} \pm 266 \text{ Hz}$  with worst case jitter (48 UIpp) and maximum SREFCLK frequency offset ( $\pm$  50 ppm). The tracking range is  $2.048 \text{ MHz} \pm 999 \text{ Hz}$  with no jitter or SREFCLK frequency offset.

# 9.14 T1/E1 Pseudo Random Binary Sequence Generation and Detection (PRBS)

The Pseudo Random Binary Sequence Generator/Detector (PRBS) is a software selectable PRBS generator and checker for 2<sup>7</sup>-1, 2<sup>11</sup>-1, 2<sup>15</sup>-1 or 2<sup>20</sup>-1 PRBS polynomials for use in the T1 and E1 links. PRBS patterns may be generated and monitored in both the transmit or receive directions for all T1 and E1 links simultaneously. The generator is capable of inserting single bit errors under microprocessor control.



The following pseudo random bit sequences are supported:

| Sequence<br>Length         | Polynomial                                                        |
|----------------------------|-------------------------------------------------------------------|
| 2 <sup>11</sup> – 1        | $x^{11} + x^9 + 1$                                                |
| 2 <sup>15</sup> – 1        | $x^{15} + x^{14} + 1$                                             |
| 2 <sup>20</sup> – 1 (QRSS) | x <sup>20</sup> + x <sup>17</sup> + 1 with zero suppression       |
| $2^{20} - 1$               | $x^{20} + x^3 + 1$                                                |
| 2 <sup>7</sup> – 1         | x <sup>7</sup> + x <sup>3</sup> + 1 with XOR in the feedback path |
| 2 <sup>7</sup> – 1         | $x^7 + x^3 + 1$ with XNOR in the feedback path                    |

The detector auto-synchronizes to the expected PRBS pattern and accumulates the total number of bit errors in a 16-bit counter. The error count accumulates over the interval defined by writes to the Global PMON Update register. When a transfer is triggered, the holding register is updated, and the counter reset to begin accumulating for the next interval. The counter is reset in such a way that no events are missed. The data is then available until the next transfer.

In addition to the basic PRBS generators and receivers associated with each T1/E1 link, six full-featured pattern generator/detector pairs are available for association with any software selectable link. Any subset of bits within a frame (except the T1 F-bit) may be programmed to carry either a pseudo-random or fixed pattern.

The six generators can be programmed to generate any pseudo-random pattern with length up to 2<sup>32</sup>-1 bits or any user programmable bit pattern from 1 to 32 bits in length. It also can generate the four DDS codes specified by Bellcore GR-819-CORE. In addition, the pattern generator can insert single bit errors or a bit error rate between 10<sup>-1</sup> to 10<sup>-7</sup>.

The six receivers can be programmed to check for the generated pseudo random pattern. The receivers can perform an auto synchronization to the expected pattern and accumulates the total number of bits received and the total number of bit errors in two 32-bit counters. If a repetitive pattern is selected, the receiver will synchronize to any bit sequence that repeats with the programmed periodicity. A bit error accumulates when a bit disagrees with the original bit sequence synchronized to. The counters accumulate either over intervals defined by writes to the Pattern Detector registers or upon writes to the Global PMON Update Register. When a transfer is triggered, the holding registers are updated, and the counters reset to begin accumulating for the next interval. The counters are reset in such a way that no events are missed. The data is then available in the holding registers until the next transfer.

# 9.15 DS3/E3 Framing, Performance Monitoring and Multiplexing

There are three identical instances of the DS3/E3 subsystem provided. It is important to note the subsystems are activated simply by providing appropriate clocks; this is independent of the settings of the SYSOPT[1:0] and OPMODE\_SPEx[2:0] register bits. From this observation, the following TEMUX 84E3 abilities arise:

The TPOS/TDAT and TNEG/TMFP present data simply if a DS3/E3 transmit clock (TCLK) is present. This is independent of whether mapping of a DS3 into SONET/SDH is selected by LINEOPT\_SPEx[1:0] register bits. The source of the clock is dependent on the SBICLKMODE, LOOPT and TICLK register bits.



- 2. When T1/E1 Mapper/Multiplexer mode is selected via the OPMODE\_SPEx[2:0] register bits, the DS3 multiplexing in the transmit direction occurs independent of the state of the LINEOPT\_SPEx register bits. The same cannot be said of the receive direction; the demultiplexed T1/E1s are not presented on the system interface if LINEOPT\_SPEx[1] is logic 1.
- 3. The RDATO, RFPO/RMFPO and ROVRHD outputs present data simply if a receive DS3/E3 clock is present. The receive clock (RGAPCLK/RSCLK) will be associated with a demapped DS3 if the LINEOPT\_SPEx[1:0] register bits are binary 01 or the transmit DS3/E3 if a diagnostic loopback is selected. Otherwise, it is derived from the RCLK input.
- 4. The DS3/E3 performance monitoring capability only requires a DS3/E3 line rate clock to actively maintain alarm statuses and accumulate statistics.

Source and destination of the DS3/E3 clocks and data are dependent on configuration. Figure 17 is a simplified block diagram that illustrates the effect of the configuration of microprocessor accessible register bits. To preserve clarity, the registers that affect clock polarity or data format have been omitted.

Figure 17 DS3/E3 Configuration Options



# 9.15.1 DS3 Framer (DS3-FRMR)

Three instances of the DS3 Framer are independently programmed. From each framer the data is presented on RDATO[x], mapped into the SBI bus or demultiplexed to 28 DS1s or 21 E1s (ITU-T Rec. G.747).

The DS3 Framer (DS3-FRMR) Block integrates circuitry required for decoding a B3ZS-encoded signal and framing to the resulting DS3 bit stream. The DS3-FRMR is directly compatible with the M23 and C-bit parity DS3 applications.



The DS3-FRMR decodes a B3ZS-encoded signal and provides indications of line code violations. The B3ZS decoding algorithm and the LCV definition can be independently chosen through software. A loss of signal (LOS) defect is also detected for B3ZS encoded streams. LOS is declared when inputs RPOS and RNEG contain zeros for 175 consecutive RCLK cycles. LOS is removed when the ones density on RPOS and/or RNEG is greater than 33% for 175  $\pm 1$  RCLK cycles.

The framing algorithm examines five F-bit candidates simultaneously. When at least one discrepancy has occurred in each candidate, the algorithm examines the next set of five candidates. When a single F-bit candidate remains in a set, the first bit in the supposed M-subframe is examined for the M-frame alignment signal (i.e., the M-bits, M1, M2, and M3 are following the 010 pattern). Framing is declared, and out-of-frame is removed, if the M-bits are correct for three consecutive M-frames while no discrepancies have occurred in the F-bits. During the examination of the M-bits, the X-bits and P-bits are ignored. The algorithm gives a maximum average reframe time of 1.5 ms.

While the DS3-FRMR is synchronized to the DS3 M-frame, the F-bit and M-bit positions in the DS3 stream are examined. An out-of-frame defect is detected when 3 F-bit errors out of 8 or 16 consecutive F-bits are observed (as selected by the M3O8 bit in the DS3 FRMR Configuration Register), or when one or more M-bit errors are detected in 3 out of 4 consecutive M-frames. The M-bit error criteria for OOF can be disabled by the MBDIS bit in the DS3 Framer Configuration register. The 3 out of 8 consecutive F-bits out-of-frame ratio provides more robust operation, in the presence of a high bit error rate, than the 3 out of 16 consecutive F-bits ratio. Either out-of-frame criteria allows an out-of-frame defect to be detected quickly when the M-subframe alignment patterns or, optionally, when the M-frame alignment pattern is lost.

Also while in-frame, line code violations, M-bit or F-bit framing bit errors, and P-bit parity errors are indicated. When C-bit parity mode is enabled, both C-bit parity errors and far end block errors are indicated. These error indications, as well as the line code violation and excessive zeros indication, are accumulated over 1 second intervals with the Performance Monitor (DS3-PMON). Note that the framer is an off-line framer, indicating both OOF and COFA events. Even if an OOF is indicated, the framer will continue indicating performance monitoring information based on the previous frame alignment.



Three DS3 maintenance signals (a RED alarm condition, the alarm indication signal, and the idle signal) are detected by the DS3-FRMR. The maintenance detection algorithm employs a simple integrator with a 1:1 slope that is based on the occurrence of "valid" M-frame intervals. For the RED alarm, an M-frame is said to be a "valid" interval if it contains a RED defect, defined as an occurrence of an OOF or LOS event during that M-frame. For AIS and IDLE, an M-frame interval is "valid" if it contains AIS or IDLE, defined as the occurrence of less than 15 discrepancies in the expected signal pattern (1010... for AIS, 1100... for IDLE) while valid frame alignment is maintained. This discrepancy threshold ensures the detection algorithms operate in the presence of a 10<sup>-3</sup> bit error rate. For AIS, the expected pattern may be selected to be: the framed "1010" signal; the framed arbitrary DS3 signal and the C-bits all zero; the framed "1010" signal and the C-bits all zero; the framed all-ones signal (with overhead bits ignored); or the unframed all-ones signal (with overhead bits equal to ones). Each "valid" M-frame causes an associated integration counter to increment; "invalid" M-frames cause a decrement. With the "slow" detection option, RED, AIS, or IDLE are declared when the respective counter saturates at 127, which results in a detection time of 13.5 ms. With the "fast" detection option, RED, AIS, or IDLE are declared when the respective counter saturates at 21, which results in a detection time of 2.23 ms (i.e., 1.5 times the maximum average reframe time). RED, AIS, or IDLE are removed when the respective counter decrements to 0. DS3 Loss of Frame detection is provided as recommended by ITU-T G.783 with programmable integration periods of 1ms, 2ms, or 3ms. While integrating up to assert LOF, the counter will integrate up when the framer asserts an Out of Frame condition and integrates down when the framer de-asserts the Out of Frame condition. Once an LOF is asserted, the framer must not assert OOF for the entire integration period before LOF is deasserted.

Valid X-bits are extracted by the DS3-FRMR to provide indication of far end receive failure (FERF). A FERF defect is detected if the extracted X-bits are equal and are logic 0 (X1=X2=0); the defect is removed if the extracted X-bits are equal and are logic 1 (X1=X2=1). If the X-bits are not equal, the FERF status remains in its previous state. The extracted FERF status is buffered for 2 M-frames before being reported within the DS3 FRMR Status register. This buffer ensures a better than 99.99% chance of freezing the FERF status on a correct value during the occurrence of an out of frame.

When the C-bit parity application is enabled, both the far end alarm and control (FEAC) channel and the path maintenance data link are extracted. Codes in the FEAC channel are detected by the Bit Oriented Code Detector (RBOC). HDLC messages in the Path Maintenance Data Link are received by the Data Link Receiver (RDLC).

The DS3-FRMR can be enabled to automatically assert the RAI indication in the outgoing transmit stream upon detection of any combination of LOS, OOF or RED, or AIS. The DS3-FRMR can also be enabled to automatically insert C-bit Parity FEBE upon detection of receive C-bit parity error.

The DS3-FRMR may be configured to generate interrupts on error events or status changes. All sources of interrupts can be masked or acknowledged via internal registers. Internal registers are also used to configure the DS3-FRMR. Access to these registers is via a generic microprocessor bus.



## 9.15.2 DS3 Bit Oriented Code Detection

The presence of 63 of the possible 64 bit oriented codes transmitted in the T1 Facility Data Link channel in ESF framing format is detected, as defined in ANSI T1.403 and in TR-TSY-000194 or in the DS3 C-bit parity far-end alarm and control (FEAC) channel. The 64<sup>th</sup> code (111111) is similar to the HDLC flag sequence and is used to indicate no valid code received.

Bit oriented codes are received on the Facility Data Link channel or FEAC channel as a 16-bit sequence consisting of 8 ones, a zero, 6 code bits, and a trailing zero (111111110xxxxxx0). BOCs are validated when repeated at least 10 times. The receiver can be enabled to declare a received code valid if it has been observed for 8 out of 10 times or for 4 out of 5 times, as specified by the AVC context bit. The code is declared removed if two code sequences containing code values different from the detected code are received in a moving window of ten code periods.

Valid BOC are indicated through the RBOC Interrupt Status register. The BOC bits are set to all ones (11111) if no valid code has been detected. An interrupt is generated to signal when a detected code has been validated, or optionally, when a valid code goes away (i.e. the BOC bits go to all ones).

# 9.15.3 DS3/E3 HDLC Receiver (RDLC)

The RDLC is a microprocessor peripheral used to receive HDLC frames on the DS3 C-bit parity Path Maintenance Data Link, E3 G.832 Network Operator byte, E3 G.832 General Purpose Communications Channel or E3 G.751 National Use bit.

The RDLC detects the change from flag characters to the first byte of data, removes stuffed zeros on the incoming data stream, receives packet data, and calculates the CRC-CCITT frame check sequence (FCS).

In the address matching mode, only those packets whose first data byte matches one of two programmable bytes or the universal address (all ones) are stored in the FIFO. The two least significant bits of the address comparison can be masked for LAPD SAPI matching.

Received data is placed into a 128-byte FIFO buffer. An interrupt is generated when a programmable number of bytes are stored in the FIFO buffer. Other sources of interrupt are detection of the terminating flag sequence, abort sequence, or FIFO buffer overrun.

The Status Register contains bits which indicate the overrun or empty FIFO status, the interrupt status, and the occurrence of first flag or end of message bytes written into the FIFO. The Status Register also indicates the abort, flag, and end of message status of the data just read from the FIFO. On end of message, the Status Register indicates the FCS status and if the packet contained a non-integer number of bytes.

# 9.15.4 DS3/E3 Performance Monitor Accumulator (DS3/E3-PMON)

The Performance Monitor (PMON) Block interfaces directly with the DS3 Framer (DS3-FRMR) and E3 Framer. Saturating counters are used to accumulate:

- line code violation (LCV) events
- parity error (PERR) events



- path parity error (CPERR) events
- far end block error (FEBE) events
- excess zeros (EXZS)
- framing bit error (FERR) events

Due to the off-line nature of the DS3 and E3 Framers, PMON continues to accumulate performance metrics even while the framer has declared OOF.

When an accumulation interval is signaled by a write to the PMON register address space or to the Global PMON Update register, the PMON transfers the current counter values into microprocessor accessible holding registers and resets the counters to begin accumulating error events for the next interval. The counters are reset in such a manner that error events occurring during the reset period are not missed.

When counter data is transferred into the holding registers, an interrupt is generated, providing the interrupt is enabled. If the holding registers have not been read since the last interrupt, an overrun status bit is set. In addition, a register is provided to indicate changes in the PMON counters since the last accumulation interval.

Whenever counter data is transferred into the holding registers, an interrupt is generated, providing the interrupt is enabled. If the holding registers have not been read since the last interrupt, an overrun status bit is set.

# 9.15.5 DS3 Transmitter (DS3-TRAN)

Three DS3 transmitters are instantiated. Each may be programmed to provide framing for unchannelized data from TDATI[x] or the SBI bus, or framing for multiplexed T1s or E1s (ITU-T Rec. G.747).

The DS3 Transmitter (DS3-TRAN) Block integrates circuitry required to insert the overhead bits into a DS3 bit stream and produce a B3ZS-encoded signal. The DS3-TRAN is directly compatible with the M23 and C-bit parity DS3 formats.

Status signals such as far end receive failure (FERF), the alarm indication signal, and the idle signal can be inserted when their transmission is enabled by internal register bits. FERF can also be automatically inserted on detection of any combination of LOS, OOF or RED, or AIS by the DS3-FRMR.

A valid pair of P-bits is automatically calculated and inserted by the DS3-TRAN. When C-bit parity mode is selected, the path parity bits, and far end block error (FEBE) indications are automatically inserted.

When enabled for C-bit parity operation, the FEAC channel is sourced by the bit-oriented code transmitter. The path maintenance data link messages are sourced by the TDPR data link transmitter.

The DS3-TRAN supports diagnostic modes in which it inserts parity or path parity errors, F-bit framing errors, M-bit framing errors, invalid X or P-bits, line code violations, or all-zeros.



# **DS3 Bit Oriented Code Generation**

63 of the possible 64 bit oriented codes may be transmitted in the DS3 C-bit parity Far-End Alarm and Control (FEAC) channel. The 64<sup>th</sup> code (111111) is similar to the HDLC Flag sequence and is used to disable transmission of any bit oriented codes. When transmission is disabled the FEAC channel is set to all ones.

Bit oriented codes are transmitted on the DS3 Far-End Alarm and Control channel as a 16-bit sequence consisting of 8 ones, a zero, 6 code bits, and a trailing zero (111111110xxxxxx0) which is repeated as long as the code is not 111111. The code to be transmitted is programmed by writing to the XBOC code registers when it is held until the latest code has been transmitted at least 10 times. An interrupt or polling mechanism is used to determine when the most recent code written the XBOC register is being transmitted and a new code can be accepted.

# 9.15.6 DS3 Transmitter Timing Sources

DS3 transmitter timing has three possible sources:

- 1. TICLK[3:1] input pins. If the system interface is SBI, then TEMUX 84E3 is the SBI bus clock master, and uses the SAJUST REQ output signal to issue timing justification requests to the link-layer device. If the system interface is serial clock and data, TEMUX 84E3 derives TGAPCLK[3:1] from TICLK[3:1].)
- 2. Integral DS3 clock synthesizer, which generates a gapped DS3 clock from the SLVCLK or CLK52M input pin, in response to SBI bus timing justification requests from the link-layer device. TEMUX 84E3 is the SBI bus clock slave in this mode, and the SBI bus must be the system side option. External jitter attenuation is recommended when using this DS3 timing option.
- 3. Recovered DS3 clock from the RCLK[3:1] input pins. If the system interface is SBI, then TEMUX 84E3 is the SBI bus clock master, as in case 1 above. If the system interface is serial clock and data, TEMUX 84E3 derives TGAPCLK[3:1] from the recovered DS3 clock.)

In each case, the DS3 transmitter drives the selected DS3 clock source onto the TCLK output pins of the DS3/E3 line side interface.

# 9.15.7 DS3/E3 HDLC Transmitters

The HDLC transmitter provides a serial data link for the DS3 C-bit parity path maintenance data link, E3 G.832 Network Operator byte, E3 G.832 General Purpose Communications Channel or E3 G.751 National Use bit. The HDLC transmitter is used under microprocessor control to transmit HDLC data frames. It performs all of the data serialization, CRC generation, zero-bit stuffing, as well as flag, and abort sequence insertion. Upon completion of the message, a CRC-CCITT frame check sequence (FCS) may be appended, followed by flags. If the HDLC transmitter data FIFO underflows, an abort sequence is automatically transmitted.

When enabled, the HDLC transmitter continuously transmits the flag sequence (01111110) until data is ready to be transmitted.



The default procedure provides automatic transmission of data once a complete packet is written. All complete packets of data will be transmitted. After the last data byte of a packet, the CRC word (if CRC insertion has been enabled) and a flag, or just a flag (if CRC insertion has not been enabled) is transmitted. The HDLC transmitter then returns to the transmission of flag characters until the next packet is available for transmission. While working in this mode, the user must only be careful to avoid overfilling the FIFO; underruns cannot occur unless the packet is greater than 128 bytes long. The HDLC transmitter will force transmission if the FIFO is filled up regardless of whether or not the packet has been completely written into the FIFO.

A second mechanism transmits data when the FIFO depth has reached a user configured upper threshold. The HDLC transmitter will continue to transmit data until the FIFO depth has fallen below the upper threshold and the transmission of the last packet with data above the upper threshold has completed. In this mode, the user must be careful to avoid overruns and underruns. An interrupt can be generated once the FIFO depth has fallen below a user configured lower threshold as an indicator for the user to write more data.

Interrupts can also be generated if the FIFO underflows while transmitting a packet, when the FIFO falls below a lower threshold, when the FIFO is full, or if the FIFO is overrun. The TDPR only processes one packet at a time; therefore, if a packet is sent to the TDPR before the previous packet is complete, the lower threshold must not be used as the only indicator to write more data, because small packets may be less than the lower threshold limit. A combination of the lower threshold limit AND the FIFO full flags must be used to indicate when to write more data to the TDPR.

If there are more than five consecutive ones in the raw transmit data or in the CRC data, a zero is stuffed into the serial data output. This prevents the unintentional transmission of flag or abort sequences.

Abort characters can be continuously transmitted at any time by setting the ABT bit. During packet transmission, an underrun situation can occur if data is not written before the previous byte has been depleted. In this case, an abort sequence is transmitted, and the controlling processor is notified via the UDRI interrupt.

# 9.15.8 DS3/E3 Pseudo Random Pattern Generation and Detection (PRGD)

The Pseudo Random Pattern Generator/Detector (PRGD) block is a software programmable test pattern generator, receiver, and analyzer for the DS3/E3 payload. Patterns may be generated in the transmit direction, and detected in the receive direction. The patterns consume the entire payload; the overhead bits are ignored. Unframed patterns are not supported. Two types of ITU-T O.151 compliant test patterns are provided: pseudo-random and repetitive.

The PRGD can be programmed to generate any pseudo-random pattern with length up to 2<sup>32</sup>-1 bits or any user programmable bit pattern from 1 to 32 bits in length. In addition, the PRGD can insert single bit errors or a bit error rate between 10<sup>-1</sup> to 10<sup>-7</sup>.



The PRGD can be programmed to check for the generated pseudo random pattern. The PRGD can perform an auto synchronization to the expected pattern and accumulates the total number of bits received and the total number of bit errors in two 32-bit counters. If a repetitive pattern is selected, the receiver will synchronize to any bit sequence that repeats with the programmed periodicity. A bit error accumulates when a bit disagrees with the original bit sequence synchronized to. The counters accumulate either over intervals defined by writes to the Pattern Detector registers or upon writes to the Global PMON Update Register. When a transfer is triggered, the holding registers are updated, and the counters reset to begin accumulating for the next interval. The counters are reset in such a way that no events are missed. The data is then available in the holding registers until the next transfer.

# 9.15.9 M23 Multiplexer (MX23)

The M23 Multiplexer (MX23) integrates circuitry required to asynchronously multiplex and demultiplex seven DS2 streams into, and out of, an M23 or C-bit Parity formatted DS3 serial stream.

When multiplexing seven DS2 streams into an M23 formatted DS3 stream, the MX23 function performs rate adaptation to the DS3 by integral FIFO buffers. The C-bits are also generated and inserted. Software control is provided to transmit DS2 AIS and DS2 payload loopback requests. The loopback request is coded by inverting one of the three C-bits (the default option is compatible with ANSI T1.107a Section 8.2.1 and TR-TSY-000009 Section 3.7). The MX23 also supports generation of a C-bit Parity formatted DS3 stream by providing an internally generated DS2 rate clock corresponding to a 100% stuffing ratio. Integrated M13 applications are supported by providing an internally generated DS2 rate clock corresponding to a 39.1% stuffing ratio.

When demultiplexing seven DS2 streams from an M23 formatted DS3, the MX23 performs bit destuffing via interpretation of the C-bits. The MX23 also detects and indicates DS2 payload loopback requests encoded in the C-bits. As per ANSI T1.107a Section 8.2.1 and TR-TSY-000009 Section 3.7, the loopback command is identified as C3 being the inverse of C1 and C2. Because TR-TSY-000233 Section 5.3.14.1 recommends compatibility with non-compliant existing equipment, the two other loopback command possibilities are also supported. As per TR-TSY-000009 Section 3.7, the loopback request must be present for five successive M-frames before declaration of detection. Removal of the loopback request is declared when it has been absent for five successive M-frames.

DS2 payload loopback can be activated or deactivated under software control. During payload loopback the DS2 stream being looped back still continues unaffected in the demultiplex direction to the DS2 Framer. All seven demultiplexed DS2 streams can also be replaced with AIS on an individual basis under register control or they can be configured to be replaced automatically on detection of out of frame, loss of signal, RED alarm or alarm indication signal.

# 9.15.10DS2 Framer (DS2 FRMR)

The DS2 Framer (DS2-FRMR) integrates circuitry required for framing to a DS2 bit stream and is directly compatible with the M12 DS2 application.



The DS2 FRMR frames to a DS2 signal with a maximum average reframe time of less than 7 ms. Both the F-bits and M-bits must be correct for a significant period of time before frame alignment is declared. Once in frame, the DS2 FRMR provides indications of the M-frame and M-subframe boundaries, and identifies the overhead bit positions in the incoming DS2 signal.

Depending on configuration, declaration of DS2 out-of-frame occurs when 2 out of 4 or 2 out of 5 consecutive F-bits are in error (These two ratios are recommended in TR-TSY-000009 Section 4.1.2) or when one or more M-bit errors are detected in 3 out of 4 consecutive M-frames. The M-bit error criteria for OOF can be disabled via the MBDIS bit in the DS2 Framer configuration register. Note that the DS2 framer is an off-line framer, indicating both OOF and COFA. Error events continue to be indicated even when the FRMR is indicating OOF, based on the previous frame alignment.

The RED alarm and alarm indication signal are detected by the DS2 FRMR in 9.9 ms for DS2 format. The framer employs a simple integration algorithm (with a 1:1 slope) that is based on the occurrence of "valid" DS2 M-frame intervals. For the RED alarm, a DS2 M-frame is said to be a "valid" interval if it contains a RED defect, defined as the occurrence of an OOF event during that M-frame. For AIS, a DS2 M-frame is said to be a "valid" interval if it contains AIS, defined as the occurrence of less than 9 zeros while the framer is out of frame during that Mframe. The discrepancy threshold ensures the detection algorithm operates in the presence of bit error rates of up to 10-3. Each "valid" DS2 M-frame causes an integration counter to increment; "non-valid" DS2 M-frame intervals cause a decrement. RED or AIS is declared if the associated integrator count saturates at 53, resulting in a detection time of 9.9 ms. RED or AIS declaration is deasserted when the associated count decrements to 0.

The DS2 X-bit is extracted by the DS2 FRMR to provide an indication of far end receive failure. The FERF status is set to the current X/RAI state only if the two successive X/RAI bits were in the same state. The extracted FERF status is buffered for 6 DS2 M-frames before being reported within the DS2 FRMR Status register. This buffer ensures a virtually 100% probability of freezing the FERF status in a valid state during an out of frame occurrence. When an OOF occurs, the FERF value is held at the state contained in the last buffer location corresponding to the previous sixth M-frame. This location is not updated until the OOF condition is deasserted. Meanwhile, the last four of the remaining five buffer locations are loaded with the frozen FERF state while the first buffer location corresponding to the current M-frame is continually updated every M-frame based on the above FERF definition. Once correct frame alignment has been found and OOF is deasserted, the first buffer location will contain a valid FERF status and the remaining five buffer locations are enabled to be updated every M-frame.

DS2 M-bit and F-bit framing errors are indicated. These error indications are accumulated for performance monitoring purposes in internal, microprocessor readable counters. The performance monitoring accumulators continue to count error indications even while the framer is indicating OOF.

The DS2 FRMR may be configured to generate interrupts on error events or status changes. All sources of interrupts can be masked or acknowledged via internal registers. Internal registers are also used to configure the DS2 FRMR.



# 9.15.11M12 Multiplexer (MX12)

The M12 Multiplexer (MX12) integrates circuitry required to asynchronously multiplex and demultiplex four DS1 streams into, and out of, an M12 formatted DS2 serial stream as defined in ANSI T1.107 Section 7. The M12 multiplexer also supports the ITU-T Rec. G.747 standard for the multiplexing of three 2048 kbit/s streams into a 6312 kbit/s stream.

When multiplexing four DS1 streams into an M12 formatted DS2 stream, the MX12 function performs logical inversion on the second and fourth tributary streams. Rate adaptation to the DS2 is performed by integral FIFO buffers, controlled by timing circuitry. The FIFO buffers accommodate in excess of 5.0 UIpp of sinusoidal jitter on the DS1 clocks for all jitter frequencies. X. F. M. and C bits are also generated and inserted by the timing circuitry. Software control is provided to transmit Far End Receive Failure (FERF) indications, DS2 AIS, and DS1 payload loopback requests. The loopback request is coded by inverting one of the three C-bits (the default option is compatible with ANSI T1.107a Section 8.2.1 and TR-TSY-000009 Section 3.7). Two diagnostic options are provided to invert the transmitted F or M bits.

When demultiplexing four DS1 streams from an M12 formatted DS2, the MX12 performs bit destuffing via interpretation of the C-bits. The MX12 also detects and indicates DS1 payload loopback requests encoded in the C-bits. As per ANSI T1.107 Section 7.2.1.1 and TR-TSY-000009 Section 3.7, the loopback command is identified as C3 being the inverse of C1 and C2. Because TR-TSY-000233 Section 5.3.14.1 recommends compatibility with non-compliant existing equipment, the two other loopback command possibilities are also supported. As per TR-TSY-000009 Section 3.7, the loopback request must be present for five successive Mframes before declaration of detection. Removal of the loopback request is declared when it has been absent for five successive M-frames.

DS1 payload loopback can be activated or deactivated under software control. During payload loopback the DS1 stream being looped back still continues unaffected in the demultiplex direction. The second and fourth demultiplexed DS1 streams are logically inverted. All four demultiplexed DS1 streams can be replaced with AIS on an individual basis or can be configured for automatic replacement with AIS on detection of out of frame or RED alarm conditions.

Similar functionality is supplied for supporting ITU-T Recommendation G.747. Software control is provided to transmit Remote Alarm Indication (RAI), 6312 kbit/s AIS, and the reserved bit. A diagnostic option is provided to invert the transmitted frame alignment signal and parity bit.

When demultiplexing three 2048 kbit/s streams from a G.747 formatted 6312 kbit/s stream, bit destuffing is performed via interpretation of the C-bits. Tributary payload loopback can be activated or deactivated under software control. Although no remote loopback request has been defined for G.747, inversion of the one of the C-bits, as selected by the Loopback Code Select Register, triggers a loopback request detection indication in anticipation of Recommendation G.747 refinement. All three demultiplexed 2048 kbit/s streams can be replaced with AIS on an individual basis.



# 9.15.12E3 Framer

Three instances of the E3 Framer are independently programmed to frame to 34368 kbit/s frame formats. From each, the unchanelized framed data is presented on RDATO[x] or mapped into the SBI bus.

The E3-FRMR searches for frame alignment in the incoming serial stream based on either the G.751 or G.832 formats. For the G.751 format, the E3-FRMR expects to see the selected framing pattern error-free for three consecutive frames before declaring frame alignment. For the G.832 format, the E3-FRMR expects to see the selected framing pattern error-free for two consecutive frames before declaring frame alignment. Once the frame alignment is established, the incoming data is continuously monitored for framing bit errors and byte interleaved parity errors (in G.832 format).

While in-frame, the E3-FRMR also extracts various overhead bytes and processes them according to the framing format selected:

# In G.832 E3 format, the E3-FRMR extracts:

- the Trail Trace bytes;
- the FERF bit and indicates an alarm when the FERF bit is a logic 1 for 3 or 5 consecutive frames. The FERF indication is removed when the FERF bit is a logic 0 for 3 or 5 consecutive frames;
- the FEBE bit for accumulation in PMON:
- the Payload Type bits and buffers them so that they can be read by the microprocessor;
- the Timing Marker bit and asserts the Timing Marker indication when the value of the extracted bit has been in the same state for 3 or 5 consecutive frames;
- the Network Operator byte for processing by the HDLC receiver when the RNETOP bit in the E3 Data Link Control register is logic 1;
- the General Purpose Communication Channel byte for processing by the HDLC receiver when the RNETOP bit in the E3 Data Link Control register is logic 0.

# In G.751 E3 mode, the E3-FRMR Extracts:

- the Remote Alarm Indication bit (bit 11 of the frame) and indicates a Remote Alarm when the RAI bit is a logic 1 for 3 or 5 consecutive frames. Similarly, the Remote Alarm is removed when the RAI bit is logic 0 for 3 or 5 consecutive frames;
- the National Use reserved bit (bit 12 of the frame) for further processing in the HDLC receiver when the RNETOP bit in the E3 Data Link Control register is logic 0. Optionally, an interrupt can be generated when the National Use bit changes state.

The E3-FRMR declares out of frame alignment if the framing pattern is in error for four consecutive frames. The E3-FRMR is an "off-line" framer, where all frame alignment indications, all overhead bit indications, and all overhead bit processing continue based on the previous alignment. Once the framer has determined the new frame alignment, the out-of-frame indication is removed and a COFA indication is declared if the new alignment differs from the previous alignment.



The E3-FRMR detects the presence of AIS in the incoming data stream when less than 8 zeros in a frame are detected while the framer is OOF in G.832 mode, or when less than 5 zeros in a frame are detected while OOF in G.751 mode. This algorithm provides a probability of detecting AIS within a single frame in the presence of a 10<sup>-3</sup> BER as 92.9% in G.832 and 98.0% in G.751. After five frames, the probability of detection rises to >99.999% for both formats.

Loss of signal is LOS is declared when no marks have been received for 32 consecutive bit periods. Loss of signal is de-asserted after 32 bit periods during which there is no sequence of four consecutive zeros.

E3 Loss of Frame detection is provided as recommended by ITU-T G.783 with programmable integration periods of 1ms, 2ms, or 3ms. While integrating up to assert LOF, the counter will integrate up when the framer asserts an Out of Frame condition and integrates down when the framer de-asserts the Out of Frame condition. Once an LOF is asserted, the framer must not assert OOF for the entire integration period before LOF is de-asserted.

The E3-FRMR can also be enabled to automatically assert the RAI/FERF indication in the outgoing transmit stream upon detection of any combination of LOS, OOF or AIS. The E3-FRMR can also be enabled to automatically insert G.832 FEBE upon detection of receive BIP-8 errors.

## 9.15.13E3 Transmitter

Three E3 transmitters provide framing insertion for 34368 kbit/s unchannelized data from TDATI[3:1] or the SBI bus.

The E3 Transmitter (E3-TRAN) Block integrates circuitry required to insert the overhead bits into an E3 bit stream and produce an HDB3-encoded signal. The E3-TRAN is directly compatible with the G.751 and G.832 framing formats.

The E3-TRAN generates the frame alignment signal and inserts it into the incoming serial stream based on either the G.751 or G.832 formats. All overhead and status bits in each frame format can be individually controlled by register bits. While in certain framing format modes, the E3-TRAN generates various overhead bytes according to the following:

# In G.832 E3 format, the E3-TRAN:

- inserts the BIP-8 byte calculated over the preceding frame:
- inserts the Trail Trace bytes;
- inserts the FERF bit via a register bit or, optionally, when the E3-FRMR declares OOF, or when the loss of cell delineation (LCD) defect is declared;
- inserts the FEBE bit, which is set to logic 1 when one or more BIP-8 errors are detected by the receive framer. If there are no BIP-8 errors indicated by the E3-FRMR, the E3-TRAN sets the FEBE bit to logic 0;
- inserts the Payload Type bits based on the register value set by the microprocessor;
- inserts the Tributary Unit multiframe indicator bits either via the TOH overhead stream or by register bit values set by the microprocessor;



- inserts the Timing Marker bit via a register bit:
- inserts the Network Operator (NR) byte from the TDPR block when the TNETOP bit in the E3 Data Link Control register is logic 1; otherwise, the NR byte is set to all ones. All 8 bits of the Network Operator byte are available for use as a datalink;
- inserts the General Purpose Communication Channel (GC) byte from the TDPR block when the TNETOP bit in the E3 Data Link Control register is logic 0; otherwise, the byte is set to all ones.

# In G.751 E3 mode, the E3-TRAN:

- inserts the Remote Alarm Indication bit (bit 11 of the frame) either via a register bit or, optionally, when the E3-FRMR declares OOF:
- inserts the National Use reserved bit (bit 12 of the frame) either as a fixed value through a register bit or from the HDLC transmitter as configured by the TNETOP bit in the E3 Data Link Control register and the NATUSE bit in the E3 TRAN Configuration register;
- optionally identifies the tributary justification bits and stuff opportunity bits as either overhead or payload for payload mappings that take advantage of the full bandwidth.

Further, the E3-TRAN can provide insertion of bit errors in the framing pattern or in the parity bits, and insertion of single line code violations for diagnostic purposes.

# **E3 Transmitter Timing Sources**

E3 transmitter timing has two possible sources:

- 1. TICLK[3:1] input pins. If the system interface is SBI, then TEMUX 84E3 is the SBI bus clock master, and uses the SAJUST REQ output signal to issue timing justification requests to the link-layer device. If the system interface is serial clock and data, TEMUX 84E3 derives TGAPCLK[3:1] from TICLK[3:1].)
- 2. Recovered E3 clock from the RCLK[3:1] input pins. If the system interface is SBI, then TEMUX 84E3 is the SBI bus clock master, as in case 1 above. If the system interface is serial clock and data, TEMUX 84E3 derives TGAPCLK[3:1] from the recovered E3 clock.)

In each case, the E3 transmitter drives the selected E3 clock source onto the TCLK output pins of the DS3/E3 line side interface.



# 9.15.14E3 Trail Trace Buffer

The Trail Trace Buffer (TTB) extracts and sources the trail trace message carried in the TR byte of the G.832 E3 stream. The message is used by the OS (operating system) to prevent delivery of traffic from the wrong source and is 16 bytes in length. The 16-byte message is framed by the PTI Multiframe Alignment Signal (TMFAS = 'b10000000 00000000). One bit of the TMFAS is placed in the most significant bit of each message byte. In the receive direction, the extracted message is stored in the internal RAM for review by an external microprocessor. By default, the byte of a 16-byte message with its most significant bit set high will be written to the first location in the RAM. The extracted trail trace message is checked for consistency between consecutive multiframes. A message received unchanged three or five times (programmable) is accepted for comparison with the copy previously written into the internal RAM by the external microprocessor. Alarms are raised to indicate reception of unstable and mismatched messages. In the transmit direction, the trail trace message is sourced from the internal RAM for insertion into the TR byte by the E3-TRAN.

The Payload Type label carried in the MA byte of the G.832 E3 stream is also extracted. The label is used to ensure that the adaptation function at the trail termination sink is compatible with the adaptation function at the trail termination source. The Payload Type label is check for consistency between consecutive multiframes. A Payload Type label received unchanged for five frames is accepted for comparison with the copy previously written into the TTB by the external microprocessor. Alarms are raised to indicate reception of unstable and mismatched Payload Type label bits.

# 9.16 Tributary Payload Processor (VTPP)

Each one of three tributary payload processors (VTPP) processes the virtual tributaries within an STS-1, AU3, or TUG3. The VTPP can be configured to process either VT1.5s or VT2s within an STS-1 or either TU11s or TU12s within an AU3 or TUG3. The number of tributaries managed by each VTPP ranges from 21 (when configured to process all VT2s or equivalently all TU12s) to 28 (when configured to process all VT1.5s or equivalently all TU11s). Alternatively the VTPP can process a single TU3 mapped into a TUG3.

The Tributary payload processor is used in both the ingress and egress data paths unless TU3 processing is enabled in which case only the ingress VTPP is used. In the egress direction the pointer interpreter section of the VTPP can be bypassed on a per tributary basis to allow for pointer generator in the absence of valid pointers which is necessary when mapping floating transparent virtual tributaries from the SBI bus.



# 9.16.1 Incoming Multiframe Detector

The multiframe alignment sequence in the path overhead H4 byte is monitored for the bit patterns of 00, 01, 10, 11 in the two least significant bits. If an unexpected value is detected, the primary multiframe will be kept, and a second multiframe process will, in parallel, check for a phase shift. The primary process will enter out of multiframe state (OOM). A new multiframe alignment is chosen, and OOM state is exited when four consecutive correct multiframe patterns are detected. Loss of multiframe (LOM) is declared after residing in the OOM state at the ninth H4 byte without re-alignment. In counting to nine, the out of sequence H4 byte that triggered the transition to the OOM state is counted as the first. A new multiframe alignment is chosen, and LOM state is exited when four consecutive correct multiframe patterns are detected. Changes in multiframe alignments are detected and reported.

# 9.16.2 Pointer Interpreter

The pointer interpreter is a time-sliced state machine that can process up to 28 independent tributaries. The state vector is saved in RAM as directed by the incoming timing generator. The pointer interpreter processes the incoming tributary pointers such that all bytes within the tributary synchronous payload envelope can be identified and written into the unique payload first-in first-out buffer for the tributary in question. A marker that tags the V5 byte (or the J1 byte in TU3 mode) is passed through the payload buffer. The incoming timing generator directs the pointer interpreter to the correct payload buffer for the tributary being processed.

The pointer interpreter processes the incoming pointers (V1/V2 or H1/H2 in TU3 mode) as specified in the references. The pointer value is used to determine the location of the tributary path overhead byte (V5 or J1 in TU3 mode) in the incoming TUG3 or STS-1 (AU3) stream.

# 9.16.3 Payload Buffer

The payload buffer is a bank of FIFO buffers. It is synchronous in operation and is based on a time-sliced RAM. The three 19.44 MHz clock cycles in each 6.48 MHz period are shared between the read and write operations. The pointer interpreter writes tributary payload data and the V5 tag into the payload buffer. A 16 byte FIFO buffer is provided for each of the (up to 28) tributaries. When configured to process a single TU3, a single 16 byte FIFO buffer is provided. Address information is also passed through the payload buffer to allow FIFO fill status to be determined by the pointer generator.

## 9.16.4 Pointer Generator

The pointer generator block generates the tributary pointers (V1/V2 or H1/H2 in TU3 mode) as specified in the references. The pointer value is used to determine the location of the tributary path overhead byte (V5) on the outgoing stream.

The pointer generator does not encode an H1/H2 value. The H1 and H2 byte contents are only valid on the Telecom Add bus when the Egress VTPP is bypassed.



The pointer generator is a time-sliced state machine that can process up to 28 independent tributaries. The state vector is saved in RAM at the address associated with the current tributary. The pointer generator fills the outgoing tributary synchronous payload envelopes with bytes read from the associated FIFO in the payload buffer for the current tributary. The pointer generator creates pointers in the V1-V3 bytes (or H1-H2 bytes for TU3s) of the outgoing data stream. The marker that tags the V5 byte (or J1 byte of a TU3) that is passed through the payload buffer is used to align the pointer. The outgoing timing generator directs the pointer generator to the FIFO in the payload buffer that is associated with the tributary being processed. The pointer generator monitors the fill levels of the payload buffers and inserts outgoing pointer justifications as necessary to avoid FIFO spillage. Normally, the pointer generator has a FIFO dead band of two bytes. The dead band can be collapse to one so that any incoming pointer justifications will be reflected by a corresponding outgoing justification with no attenuation. Signals are output by the pointer generator that identify outgoing V5 bytes (or J1 bytes of a TU3) and the tributary synchronous payload envelopes. On a per tributary basis, tributary path AIS and tributary idle (unequipped) can be inserted as controlled by microprocessor accessible registers. The idle code is selectable globally for the entire VC3 or TUG3 to be all-zeros or allones. It is also possible to force an inverted new data flag on individual tributaries for the purpose of diagnosing downstream pointer processors. Tributary path AIS is automatically inserted into outgoing tributaries if the pointer interpreter detects tributary path AIS on the corresponding incoming tributary.

# 9.17 Receive Tributary Path Overhead Processor (RTOP)

Each one of three tributary path overhead processors (RTOP) monitors the outgoing stream of the tributary payload processor (VTPP) and processes the tributaries within an STS-1, AU3, or TUG3. The RTOP can be configured to process all the VT1.5s or VT2s that can be carried in an STS-1 or all the TU11s, TU12s or TU3s that can be carried in an AU3 or TUG3. The number of tributaries managed by each RTOP ranges from 1 (when configured to process a TU3) to 21 (when configured to process all VT2s or all TU12s) to 28 (when configured to process all VT1.5s or all TU11s).

The RTOP provides tributary performance monitoring of incoming tributaries. Bit interleaved parity of the incoming tributaries is computed and compared with the BIP-2 (BIP-8 for TU3) code encoded in the V5 (B3 for TU3) byte of the tributary. Errors between the computed and received values are accumulated. RTOP also accumulates far end block error codes. Incoming path signal label is debounced and compared with the provisioned value. Path signal label unstable, path signal label mismatch and change of path signal label event are identified.

## 9.17.1 Error Monitor

The error monitor block contains a set of 12-bit counters that are used to accumulate tributary path BIP-2 (BIP-8 for TU3) errors, and a set of counters to accumulate far end block errors (FEBE). The contents of the counters may be transferred to a holding RAM, and the counters reset under microprocessor control.

Tributary path BIP-2 (BIP-8 for TU3) errors are detected by comparing the tributary path BIP-2 (BIP-8) bits in the V5 (B3) byte extracted from the current multiframe, to the BIP-2 (BIP-8) value computed for the previous multiframe. BIP-2 errors may be accumulated on a block or nibble basis as controlled by software configurable registers. Far end block errors (FEBEs) are detected by extracting the FEBE bit from the tributary path overhead byte (V5 or G1 for TU3).



Tributary path remote defect indication (RDI) is detected in the tributary path overhead byte (V5 or G1 for TU3).

The tributary path signal label (PSL) found in the tributary path overhead byte (V5 or C2 for TU3) is processed. An incoming PSL is accepted when it is received unchanged for five consecutive multiframes. The accepted PSL is compared with the associated provisioned value. The PSL match/mismatch state is determined by the following:

Table 2 Path Signal Label Mismatch State

| Expected PSL   | Accepted PSL | PSLM State |
|----------------|--------------|------------|
| 000            | 000          | MATCH      |
| 000            | 001          | MISMATCH   |
| 000            | XXX ≠ 000    | MISMATCH   |
| 001            | 000          | MISMATCH   |
| 001            | 001          | MATCH      |
| 001            | XXX ≠ 001    | MATCH      |
| XXX ≠ 000, 001 | 000          | MISMATCH   |
| XXX ≠ 000, 001 | 001          | MATCH      |
| XXX ≠ 000, 001 | XXX          | MATCH      |
| XXX ≠ 000, 001 | YYY          | MISMATCH   |

Each time an incoming PSL differs from the one in the previous multiframe, the PSL unstable counter is incremented. Thus, a single bit error in the PSL in a sequence of constant PSL values will cause the counter to increment twice, once on the errored PSL and again on the first error-free PSL. The incoming PSL is considered unstable when the counter reaches five. The counter is cleared when the same PSL is received for five consecutive multiframes.

# 9.18 Receive Tributary Trace Buffer (RTTB)

When configured for SONET compatible operation, each one of three receive tributary trace buffers (RTTB) processes the tributary trace message of all the tributaries in an STS-1 stream. Each of the seven tributary groups (VT groups) may be independently configured to accept any of the four tributary types (VT1.5, VT2, VT3, and VT6). The RTTB extracts tributary trace message from each tributary and stores it in one of a set of internal buffers. The RTTB may be configured for SDH compatible operation. The incoming stream may carry an AU3 of an STM1 stream or a TUG3 in an AU4 of an STM1 stream.

The tributary trace message of each tributary is extracted form the J2 (J1 in TU3 mode) byte. It is written to the internal buffer corresponding to the tributary. The internal buffer may behave as a simple circular buffer, or optionally, be synchronized to the framing pattern embedded in the message. For a 16-byte trail trace identifier, the first byte is identified by a logic one in the most significant bit. For a 64-byte tributary trace message, the last two bytes are set to the ASCII characters for carriage-return (CR) and linefeed (LF).



An extracted message is declared the accepted message, if it is received unchanged for 3 multiframes. The accepted message is compared with the locally provisioned expected message. A tributary trace identifier mismatch alarm (TIM) is asserted when the accepted and expected messages differ. Conversely, TIM is negated when the messages are identical. An interrupt is optionally generated upon a change in the TIM state. Messages of all-zeros bytes cannot become accepted and, therefore, have no effect on the TIM state.

The RTTB also monitors for tributary trace unstable conditions. Each time a tributary trace message that is received differs from the previous message, the unstable counter is incremented by one. The tributary trace unstable alarm (TIU) is asserted when the unstable counter reaches eight. The unstable counter is cleared and the unstable alarm negated when the extracted message remains unchanged for enough multiframes to meet the acceptance criteria. An interrupt is optionally generated upon a change in the TIU state.

# 9.19 Receive Tributary Bit Asynchronous Demapper (RTDM)

Each one of three Receive Tributary Demappers (RTDM) demaps up to 28 T1 or 21 E1 bit asynchronous mapped signals from an STS-1 SPE, TUG3 within a STM-1/VC4 or STM-1 VC3 payload. The bit asynchronous T1 mapping consists of 104 octets every 500  $\mu$ s (2 KHz) and is shown in Table 3. The bit asynchronous E1 mapping consists of 140 octets every 500us and is shown in Table 4.

Table 3 Asynchronous T1 Tributary Mapping

| V5                                                               |
|------------------------------------------------------------------|
| RRRRRIR                                                          |
| 24 bytes - 8I                                                    |
| J2                                                               |
| C <sub>1</sub> C <sub>2</sub> OOOOIR                             |
| 24 bytes - 8I                                                    |
| Z6                                                               |
| C <sub>1</sub> C <sub>2</sub> OOOOIR                             |
| 24 bytes - 8I                                                    |
| Z7                                                               |
| C <sub>1</sub> C <sub>2</sub> RRRS <sub>1</sub> S <sub>2</sub> R |
| 24 bytes - 8I                                                    |

R: Fixed Stuff bit - set to logic '0' or '1'

C: Stuff Control bit - set to logic '1' for stuff indication

S: Stuff Opportunity bit - when stuff control bit is '0', stuff opportunity is I bit

O: Overhead

I: T1 payload information



Table 4 Asynchronous E1 Tributary Mapping

| V5                                   |
|--------------------------------------|
| R                                    |
| 32 bytes - 8I                        |
| R                                    |
| J2                                   |
| C <sub>1</sub> C <sub>2</sub> OOOORR |
| 32 bytes – 8I                        |
| R                                    |
| Z6                                   |
| C <sub>1</sub> C <sub>2</sub> OOOORR |
| 32 bytes – 8I                        |
| R                                    |
| <b>Z</b> 7                           |
| C₁C₂RRRRRS₁                          |
| S <sub>2</sub>                       |
| 31 bytes – 8I                        |
| R                                    |

R: Fixed Stuff bit - set to logic '0' or '1'

C: Stuff Control bit - set to logic '1' for stuff indication

S: Stuff Opportunity bit - when stuff control bit is '0', stuff opportunity is I bit

O: Overhead

I: E1 payload information

The RTDM buffers the tributary synchronous payload envelope bytes of the incoming tributaries in individual FIFOs to accommodate tributary pointer justifications.

The RTDM performs majority voting on the tributary stuff control (C1, C2) bits. If the majority of each set of the stuff control bits indicate a stuff operation, then the associated stuff opportunity bit (S1, S2) will not carry T1 or E1 payload. Conversely, if the majority of the stuff control bits indicate a data operation, the appropriate stuff opportunity bit(s) will carry T1 or E1 payload.

The RTDM, in cooperation with the T1/E1 jitter attenuator, attenuates jitter introduced by pointer justification events. The T1/E1 jitter attenuator may be bypassed, in which case an external device may use the SBI Link Rate Octet generated by RTDM to determine the clock phase. When a pointer justification is detected, the RTDM issues evenly spaced 1/12 UI T1 adjustments or 1/9 UI E1 adjustments encoded in the SBI Link Rate Octet.



The RTDM optionally acts as a time switch. When time switching is enabled, the association of timeslots on the system interface (SBI or H-MVIP) to incoming tributaries is software configurable. There are two pages in the time switch configuration RAM. One page is software selectable to be the active page and the other the stand-by page. The configuration in the active page is used to switch incoming tributaries. The stand-by page can be programmed to the next switch configuration. Change of page selection is effected immediately. The one constraint on switch configuration is that the all the remapped tributaries in an SPE must be of the same type (T1 or E1).

#### 9.20 DS3/E3 Mapper Drop Side (D3E3MD)

Each one of three DS3/E3 Mapper DROP Side (D3E3MD) blocks is capable of demapping DS3 / E3 payloads from SONET SPEs mapped as AU3s or TUG3s. The demapped DS3/E3 is presented to the DS3/E3 framer and subsequently presented on RDAT[x]. Optionally, it is mapped into the SBI bus or the DS3 may be demultiplexed into 28 DS1s or 21 E1s.

The DS3/E3 Mappers support the mapping of DS3/E3s into an AU4 via TUG-3s or into an AU3 via VC3-s. For bit asynchronous E1/T1s to coexist with mapped DS3s/E3s the ITU3 register bits in the Ingress Demapping Configuration Register must be set appropriately. The desired demapping mode of the incoming SPE is selected via the D3E3MD AU3TUG3B normal mode register bit. Thus, four possible demapping modes of operation are possible: (1) AU3 -> DS3, (2) AU3 -> E3, (3) TUG3 -> DS3, and TUG3 -> E3. The decomposition of the incoming SONET frame into DS3 / E3 data is depicted in Figure 18.

Figure 18 Demapping Structure



The locations of specific payload bytes within the incoming STS-1 frame, as well as negative and positive pointer justifications, are calculated. Positive and negative SPE and TU3 pointer justification events are registered as interrupts which are visible as normal mode register bits.

The D3E3MD decomposes the incoming STS-1 data stream into a VC3 structure. If the D3E3MD is in AU3 mode, the VC3 is demapped from the STS-1 payload by removing 2 fixed stuff columns. If the D3E3MD is in TUG3 mode, the VC3 is extracted from the STS-1 payload by removing 1 VC4 POH column, and a column that consists of H1, H2, H3, and fixed stuff bytes (see Figure 22).

Document No.: PMC-2030446, Issue 4



In DS3 or E3 mode, the D3E3MD demaps the incoming DS3 or E3 payload from a VC-3. The DS3 or E3 payload is always demapped from a VC-3, regardless of whether the SPE has been mapped according to AU3 or TUG3 specifications.

The DS3 contained within the VC-3 consists of 9 rows and 85 byte-wide columns. Each row may be regarded as a sub-frame. A sub-frame consists of 1 row containing 621 information bits, 5 stuff control bits, 1 stuff opportunity bit, and 2 overhead communication channel bits (the overhead communication channel is not supported by TEMUX 84E3). Fixed stuff bytes are used to fill the remaining bytes.

A 3 out of 5 majority vote is used to determine if the incoming stuff control bits contain data or stuff bits. If 3 out of the 5 stuff control bits in a row are set to 1, the stuff opportunity bit for that row is a stuff bit. If 3 out of 5 stuff control bits in a row are set to 0, the stuff opportunity bit for that row contains data. This format is used to adapt the DS3 rate of 44.736 Mbps to that of the STS-1 SPE rate. The format of the incoming DS3 over VC-3 mapping is shown in Table 5.

Table 5 DS3 to VC-3 mapping

| J1  | 2 x 8R | RRCIIIII | 25 x 8I | 2 x 8R | CCRRRR<br>RR | 26 x 8I | 2 x 8R | CCRR<br>OORS | 26 x 8I |
|-----|--------|----------|---------|--------|--------------|---------|--------|--------------|---------|
|     | 2 x 8R | RRCIIIII | 25 x 8I | 2 x 8R | CCRRRR<br>RR | 26 x 8I | 2 x 8R | CCRR<br>OORS | 26 x 8I |
|     | 2 x 8R | RRCIIIII | 25 x 8I | 2 x 8R | CCRRRR<br>RR | 26 x 8I | 2 x 8R | CCRR<br>OORS | 26 x 8I |
| STS | 2 x 8R | RRCIIIII | 25 x 8I | 2 x 8R | CCRRRR<br>RR | 26 x 8I | 2 x 8R | CCRR<br>OORS | 26 x 8I |
| РОН | 2 x 8R | RRCIIIII | 25 x 8I | 2 x 8R | CCRRRR<br>RR | 26 x 8I | 2 x 8R | CCRR<br>OORS | 26 x 8I |
|     | 2 x 8R | RRCIIIII | 25 x 8I | 2 x 8R | CCRRRR<br>RR | 26 x 8I | 2 x 8R | CCRR<br>OORS | 26 x 8I |
|     | 2 x 8R | RRCIIIII | 25 x 8I | 2 x 8R | CCRRRR<br>RR | 26 x 8I | 2 x 8R | CCRR<br>OORS | 26 x 8I |
|     | 2 x 8R | RRCIIIII | 25 x 8I | 2 x 8R | CCRRRR<br>RR | 26 x 8I | 2 x 8R | CCRR<br>OORS | 26 x 8I |
|     | 2 x 8R | RRCIIIII | 25 x 8I | 2 x 8R | CCRRRR<br>RR | 26 x 8I | 2 x 8R | CCRR<br>OORS | 26 x 8I |

R: Fixed Stuff bit - set to logic '0' or '1'

C: Stuff Control bit - set to logic '1' for stuff indication

S: Stuff Opportunity bit - when stuff control bit is '0', stuff opportunity is I bit

O: Overhead communication channel (not supported)

I: DS3 payload information



The E3 over VC-3 data consists of 9 rows and 85 byte-wide columns. The 9 rows may be considered as 3 subframes within the VC-3. Each sub-frame consists of 3 rows containing 1431 information bits, 2 sets of 5 stuff control bits (C1, C2), and 2 stuff opportunity bits (S1, S2). Fixed stuff bytes are used to fill the remaining bits. Each set of 5 stuff control bits is associated with a stuff opportunity bit. A 3 out of 5 majority vote is used to determine if the stuff opportunity bits in the sub-frame are data or stuff bits. If 3 out of 5 C1 bits are set to 0, the S1 stuff opportunity bit is a data bit. If 3 out of 5 C1 bits set to 1, the S1 bit is a stuff bit. The same majority vote principle applies to the C2, S2 bits. This format is used to adapt the E3 rate of 34.368 Mbps to that of the STS-1 SPE rate. The format of the incoming E3 over VC-3 mapping is shown in Table 6.

Table 6 E3 to VC-3 mapping



i : Payload information bit

R : Fixed Stuff bit C : Stuff Control bit

S : Stuff Opportunity bit

= RRRRRRR

B = S<sub>2</sub>iiiiiii

When SONET defects are detected or the AISGEN normal mode register bit is set high, the extracted DS3 / E3 payload is overwritten by an Alarm Indication Signal (AIS) and the outgoing clock is held constant at 44.736 MHz in DS3 mode and 34.368 MHz in E3 mode.

In E3 mode, the output data stream is overwritten with a continuous stream of 1's. In DS3 mode, the AIS pattern consists of repeating 4760 bit M frames, as shown in Table 7. Each M frame consists of seven 680 bit M-subframes. The M-subframes are partitioned into 8 blocks of 1 overhead bit (X, P, M, F, or C) and 84 data bits (D). The DS3 AIS pattern is shown in Table 7. The order of transmission is left to right, top to bottom.



### Table 7 DS3 AIS Signal

| -                          |     |                |     |                |     |                | M-Sub<br>680 | ofran<br>bits  | ne  |    |     |                |     | . 1            | 8 P |
|----------------------------|-----|----------------|-----|----------------|-----|----------------|--------------|----------------|-----|----|-----|----------------|-----|----------------|-----|
| $X_1$                      | 84D | F <sub>1</sub> | 84D | C <sub>1</sub> | 84D | F <sub>2</sub> | 84D          | C <sub>2</sub> | 84D | F₃ | 84D | C <sub>3</sub> | 84D | F <sub>4</sub> | 84D |
| X <sub>2</sub>             | 84D | F <sub>1</sub> | 84D | C <sub>1</sub> | 84D | F <sub>2</sub> | 84D          | C <sub>2</sub> | 84D | F₃ | 84D | C <sub>3</sub> | 84D | F <sub>4</sub> | 84D |
| $P_{\scriptscriptstyle 1}$ | 84D | F <sub>1</sub> | 84D | C <sub>1</sub> | 84D | F <sub>2</sub> | 84D          | C <sub>2</sub> | 84D | F₃ | 84D | C <sub>3</sub> | 84D | F <sub>4</sub> | 84D |
| $P_2$                      | 84D | F <sub>1</sub> | 84D | C <sub>1</sub> | 84D | F <sub>2</sub> | 84D          | C <sub>2</sub> | 84D | F₃ | 84D | C <sub>3</sub> | 84D | F <sub>4</sub> | 84D |
| M <sub>1</sub>             | 84D | F <sub>1</sub> | 84D | C <sub>1</sub> | 84D | F <sub>2</sub> | 84D          |                | 84D | F₃ | 84D | C <sub>3</sub> | 84D | F <sub>4</sub> | 84D |
| $M_2$                      | 84D | F <sub>1</sub> | 84D | C <sub>1</sub> | 84D | F <sub>2</sub> | 84D          | C <sub>2</sub> | 84D | F₃ | 84D | C <sub>3</sub> | 84D | F <sub>4</sub> | 84D |
| $M_3$                      | 84D | F <sub>1</sub> | 84D | C <sub>1</sub> | 84D | F <sub>2</sub> | 84D          | C <sub>2</sub> | 84D | F₃ | 84D | C <sub>3</sub> | 84D | F <sub>4</sub> | 84D |

The DS3 AIS signal bits are set as follows:

- The M-Frame alignments (M1 M2 M3) =  $(0 \ 1 \ 0)$ .
- The M-Subframe alignment bits (F1 F2 F3 F4) =  $(1\ 0\ 0\ 1)$ .
- The Overhead bits (C1 C2 C3) = (0 0 0).
- The Overhead bits (X1 X2) = (1 1).
- The P bits (P1 P2) = (0 0).
- The 84 D bits are set with the repeating pattern 1010...

### 9.20.1 FIFO

DS3 / E3 Data bits extracted from the STS-1 SPE are assembled into bytes and written into a 54 byte FIFO. The depth of the FIFO has been chosen to account for the DPLL loop bandwidth, worst case maximum consecutive pointer justifications in the same direction, ppm offsets between the read and write clocks, and payload gaps. In addition, with a 1Hz loop bandwidth the D3E3MD can also tolerate periodic pointer justifications in the same direction that are spaced 7.5 ms apart, as per the GR-253 2000 DS3 specifications.

The FIFO is used to monitor the phase error and aids in regulating the outgoing clock frequency. When an overflow or an underflow occur, the FIFO control block generates interrupt signals (FOVRI and FUDRI, respectively). A normal mode register bit is provided so that the FIFO may be reset by software (FIFORST).



### 9.20.2 Digital PLL

A Digital Phase Locked Loop (DPLL) is used to generate the output DS3/E3 clock. The DPLL consists of a phase detector, a phase modulator, and a clock generator. The default loop bandwidth of the DPLL has been selected to be approximately 1 Hz. A normal mode register bit (LOOPBW) exists which increases the loop bandwidth of the DPLL to approximately 64 Hz, if faster lock is required, at the expense of increased jitter. A second normal mode register bit LOOPBW2 reduces the default loop bandwidth from 1 Hz to 0.6 Hz, if greater jitter attenuation than that of the default loop bandwidth is desired. The PLLRST normal mode register bit provides an asynchronous reset for the DPLL circuits, if it is desired to reset the PLL without resetting the other logic in the D3E3MD.

#### 9.20.3 Transfer Function

-35

-40

Jitter transfer is defined as the ratio of jitter on the output signal (serial DS3/E3) to the jitter applied to the input signal (DS3/E3 mapped into SONET). Requirements for jitter transfer are given in terms of a jitter transfer mask, which represents the maximum acceptable jitter gain (in dB) for a specified range of jitter frequencies.

Typical transfer function of the D3E3MD is depicted below.

Figure 19 Typical D3E3MD Jitter Transfer Function





Frequency (Hz)

Demapper 0.1Hz — Demapper 0.2Hz

100.00



The D3E3MD may be configured to generate interrupts on error events or status changes. All sources of interrupts can be masked or acknowledged via internal registers. Internal registers are also used to configure the D3E3MD. Access to these registers is via a generic microprocessor bus.

### 9.21 DS3/E3 Jitter Attenuator (JAT)

The JAT receives serial data and clock from an external source, measures the phase difference between the DS3/E3 reference clock and the external received clock implementing a digital PLL that performs the jitter attenuating function.

### 9.21.1 Digital PLL

The digital PLL is composed of three sections: delay line, phase detector and control state machine.

To initialize the JAT, it takes a maximum 768 DS3/E3 reference clock (CLK52M) cycles. When the initialization is complete, the state machine will set the RUN signal high indicating the outgoing data stream is reasonably stable.

This PLL performs the jitter attenuation of the incoming phase with a bandwidth set by the normal mode registers. The PLL supports a glitchless software reset function. Maximum reset time is 1536 (CLK52M) cycles.

#### 9.21.2 FIFO

The FIFO acts as an elastic storage element, which receives data at a rate determined by the incoming clock and transmits this data at a rate determined by the outgoing clock. The FIFO is comprised of two banks of 128 registers, a write and read address pointer, overflow and underflow monitors, and optional centering circuitry.

When the internal PLL is providing the outgoing clock, the FIFO can be used as an elastic store to bridge between data burst and smooth data environments. The FIFO has a self-centering circuit, which sets up the read pointer operating range to be at least 8 UI away from the end of the 128 bit registers.

The self-centering circuit is active for 224 incoming clock cycles after an overrun event, an underrun event, or after the CENT option is enabled. While this circuit is active, if a fast incoming clock causes the read pointer to come within 8 UI of overflowing, the pointer is inhibited from incrementing. Conversely, if a fast outgoing clock causes the read pointer to come within 8 UI of underflowing, the pointer is inhibited from decrementing. After this circuit is disengaged, the read pointers can wander closer than 8 UI the end of the registers during peak phase shifts without corrupting data.

The FIFO peak fill and empty levels are measured periodically and the PLL is pushed in the direction such that the FIFO average fill level moves more centered in the FIFO. The rate that the FIFO peaks levels are measured is less than the PLL loop bandwidth to prevent jitter variations from affecting the control loop.



When an attempt is made to read data from the FIFO when the FIFO is already empty, the UNDRI register bit will be set. Similarly, when an attempt is made to write data to the FIFO when the FIFO is already full, the OVERI register will be set.

### 9.21.3 Transfer Function

Jitter transfer is defined as the ratio of jitter on the output signal to the jitter applied to the input signal. A typical transfer function of the JAT is depicted in Figure 20. Due to the programmability of the JAT loop bandwidth, only a selection of the jitter transfer functions are shown.



Figure 20 Typical JAT Jitter Transfer Function

The JAT may be configured to generate interrupts on error events or status changes. All sources of interrupts can be masked or acknowledged via internal registers. Internal registers are also used to configure the JAT. Access to these registers is via a generic microprocessor bus.

# 9.22 Transmit Tributary Path Overhead Processor (TTOP)

Each one of three Transmit Tributary Path Overhead Processors (TTOP) generates the path overhead for up to 28 VT1.5/TU-11s or 21 VT2/TU-12s.



When configured for SONET compatible operation, the TTOP inserts the four tributary path overhead bytes (V5, J2, Z6, and Z7) to each tributary. The TTOP may also be configured for SDH compatible operation. The incoming STM-1 stream may carry three AU3s or an AU4 with three TUG3s.

The TTOP computes the BIP-2 code in the current tributary SPE and inserts the result into the BIP-2 bits of the V5 byte in the next tributary SPE. The tributary path signal label in the V5 byte of each tributary can be sourced from internal registers. The tributary far end block error bit in the V5 byte of each tributary is inserted based of the BIP error count detected at a companion RTOP block. The tributary extended remote defect indication and remote defect indication bits in the V5 or the Z7 byte of each tributary may be inserted based on the tributary alarm status of the companion RTOP TSB.

The TTOP inserts the tributary trail trace identifier (TTI) into the J2 byte. Each tributary is provided with a 64-byte buffer to store the identifier. To transmit a 16-byte message, one must write four identical copies to the buffer. One shadow buffer is available for temporary replacement of a selected transmitted TTI while the 64-byte identifier buffer is being updated. Data is retrieved sequentially from the active buffer at each J2 byte position. No CRC insertion is performed; any CRC must be written into the trail trace buffer. The shadow buffer can be programmed with new messages without timing constraints when inactive. An inactive 64-byte identifier buffer can also be programmed with new messages without timing constraints. Programming for TTI buffers is done one buffer at a time by first programming the shadow buffer, switching to the shadow buffer for the desired tributary, updating the desired tributary identifier buffer and finally switching back from the shadow buffer to the tributary buffer. Switching between the shadow buffer and normal buffer is synchronized to the start of each identifier on a per-tributary basis.

# 9.23 Transmit Remote Alarm Processor (TRAP)

When configured for SONET compatible operation, each one of three TRAP SONET/SDH Transmit Remote Alarm Processors processes remote alarm indications of tributaries in an STS-3 stream. The virtual tributaries within an STS-1 stream may be configured to accept either VT1.5 or VT2 tributary types. The TRAP may also be configured for SDH compatible operation. The incoming STM-1 stream may carry three AU3s or an AU4 with three TUG3s.

Two methods of encoding tributary remote alarms are supported, as selected on a per-tributary basis by the ERDI bits of the TRAP Control registers and TTOP Control registers. If the ERDI bits for a tributary are logic 0, RDI-V is transmitted by setting bit 8 of the V5 byte to logic 1. Bits 6 and 7 of the Z7 will be zeros. If the ERDI bits for a tributary are logic 1, extended RDI is effected. The triggers for ERDI-V are programmable, but the following is always true if ERDI is configured:

bit 8 of the V5 byte equals bit 5 of the Z7 byte

bit 7 of the Z7 byte is always the complement of bit 6 of the Z7 byte

bit 4 of V5 will be logic 0.



If the FORCEEN bit of the TRAP Control register is logic 1 then bit 8 of V5 (plus bit 5 of Z7 if ERDI) reflects the state of the RDI bit of the TRAP Control register and the ARDI bit of the TRAP Control register sets bit 6 of Z7 if ERDI. If FORCEEN is logic 0, the source for RDI-V and ERDI-V can be any one of the RADEAST input, the RADWEST input or Telecom Drop bus alarms.

The TRAP may be configured to insert tributary remote defect indications (RDI-V) extended RDI (ERDI-V) and tributary remote error indications (REI-V) based on alarms detected in tributaries received on the Telecom Drop bus, LDDATA[7:0]. The contents of the SONET/SDH Master Tributary Remote Defect Indication Control register determine which alarms affect the state of bit 8 of V5 and (if ERDI is set) bit 5 of Z7. The contents of the SONET/SDH Master Tributary Auxiliary Remote Defect Indication Control register determine which alarms affect the state of bit 6 of Z7 if ERDI is set.

Alternatively, the TRAP may also be configured to extract RDI-V, ERDI-V and REI-V from two independent serial remote alarm ports, RADEAST and RADWEST.

In all cases, the RDI-V and ERDI-V state will be sent for a minimum of 10 multiframes before changing, unless a higher priority alarm is required.

The TRAP provides selection between the Telecom Drop bus alarms and the two remote serial alarm ports for the source of remote alarm status on a per-tributary basis. By default, all three sources are disabled. Tributaries in any of the three sources of remote alarms can be mapped to arbitrary tributaries in the outgoing data stream. The mapping is configured through the TRAP Indirect Remote Alarm Page Address, TRAP Indirect Remote Alarm Tributary Address and TRAP Indirect Datapath Tributary Data registers. A valid TU designation written via the TRAP Indirect Datapath Tributary Data register is all that is required to enable the alarms for the outgoing tributary specified by the TRAP Indirect Remote Alarm Tributary Address register. Although it is possible to have any subset of the three sources enabled, it is usual to have only one of the three sources enabled for a particular tributary.

# 9.24 Transmit Tributary Bit Asynchronous Mapper (TTMP)

Each one of three Transmit Tributary Mapper blocks bit asynchronously maps up to 28 T1 or 21 E1 streams into an STS-1 SPE, TUG3 in a STM-1/VC4 or STM-1/VC3 payload. The TTMP compensates for any frequency differences between the incoming individual serial bit rates and the available STS-1 or STM-1/VC3 payload capacity. The asynchronous T1 mapping consists of 104 octets every 500  $\mu$ s (2 KHz). The asynchronous E1 mapping consists of 140 octets every 500  $\mu$ s (2 KHz). Refer to the RTDM block for a description of the asynchronous T1 and E1 mappings.

The tributary mapper is a time-sliced state machine which uses a payload buffer as an elastic store. The T1 or E1 streams are read from the payload buffer, and mapped into VT1.5 Payloads and VT2 Payloads using bit asynchronous mapping only.

The Tributary Mapper compensates for phase and frequency offsets using bit stuffing. A jitter-reducing control loop is used to monitor the Payload Buffer depth and reduce mapping jitter to 1.0 UI. To reduce mapping jitter even further, a dither technique is inserted between the control loop and the stuff bit generator resulting in an acceptable desynchronizer mapping jitter of about 0.3 UI.



The Tributary Mapper may optionally act as a time switch. When Time Switch Enable is active, the association of Tributary Mapper VT Payloads to logical FIFO data streams is software configurable. There are two pages in the time switch configuration RAM. One page is software selectable to be the active page and the other the stand-by page. The configuration in the active page is used to associate outgoing VT Payloads to logical FIFOs. The stand-by page can be programmed to the next switch configuration. Change of page selection is synchronized to incoming stream frame boundaries. When Time Switch Enable is inactive, the association of outgoing VT Payloads to logical FIFOs is fixed.

The TTMP outputs the STS-1, TUG3 in a STM-1/VC4 or STM-1/VC3 with the bit asynchronous mapped T1s or E1s onto an internal bus for further processing by the Transmit Tributary Payload Processor block.

# 9.25 DS3/E3 Mapper ADD Side (D3E3MA)

Each one of three DS3/E3 Mapper ADD Side (D3E3MA) blocks accepts either a DS3 or E3 serial stream and maps it into an STS-1 SPE via TUG-3 or AU-3 mapping.

For bit asynchronous E1/T1s to coexist with mapped DS3s or E3s the register settings shown in Table 8 must be followed.

| LINEOPT_SPEx<br>(where x = {1, 2, 3}) | OTUG3       | Muxing structure                      |
|---------------------------------------|-------------|---------------------------------------|
| "01"                                  | 0           | AU3:VC3 :C3                           |
| "01"                                  | 1           | AU4 :VC4 :TUG3 :TU3 :VC3 :C3          |
| "1X"                                  | 0           | AU3 :VC3 :TUG2 :TU1x :VC1x :C1x       |
| "1X"                                  | <u>\$ 1</u> | AU4 :VC4 :TUG3 :TUG2 :TU1x :VC1x :C1x |

**Table 8 Egress Mixed Frame Support** 

#### 9.25.1 FIFO

The Elastic Store FIFO is 32 bytes deep. The Elastic Store FIFO can be reset via normal mode register bit. Upon reset, overflow or underflow, the FIFO read and write pointers are set as far away from each other as possible. The Elastic Store FIFO also maintains FIFO centering through simple peak detection, or through a secondary centering method which maintains the FIFO fill level at an optimal operation position.

Both FIFO centering mechanisms can be enabled/disabled via normal mode register bit GAPCALCB and FIFOCTRB.

#### 9.25.2 AIS Generator

The AIS Generator creates the E3 and DS3 Alarm Indication Signal that is inserted into the bit stream to indicate failure conditions. The AIS Generator is controlled via normal mode register bits (DS3E3B, AISGEN) and upstream AIS generation signals. The AIS pattern is described in section 9.20.



During AIS mode, the stuff commands from the DPLL are ignored and nominal stuffing is applied by driving the respective outputs accordingly. Nominal Rate stuffing requires the insertion of an information bit into the stuff opportunity position 3 times per STS-1 frame.

### 9.25.3 Mapper

The Mapper block receives E3 or DS3 payload data from the FIFO, maps the data according to Figure 21 and outputs the data to the downstream block.

The D3E3MA supports a variety of mapping structures (AU3 or TUG3) and perform either DS3 or E3 mapping. These mapping modes can be set via the normal mode register bits DS3E3B and AU3TUG3B. Regardless of the incoming data source (AIS or FIFO) the D3E3MA first maps the DS3 or E3 stream to a common VC-3 structure. The VC-3 is then mapped to an STS-1/STM-0 SPE via AU3 or into 1/3 of a STS-3/STM-1 via TUG3. The overall mapping structure implemented is depicted in Figure 21.

Figure 21 Mapping Structure



In DS3 or E3 mode, the D3E3MA maps the incoming DS3 or E3 payload into a VC-3. The DS3 or E3 payload is always demapped from a VC-3, regardless of whether the SPE has been mapped according to AU3 or TUG3 specifications. The asynchronous DS3 to VC-3 mapping is shown in Table 5. The asynchronous E3 to VC-3 mapping is shown in Table 6.

Both the AU3 and TUG3 mapping modes are illustrated in Figure 22 AU3 and TUG3 to STS-1 Mapping.



Figure 22 AU3 and TUG3 to STS-1 Mapping

#### 9.25.4 DPLL

The Digital Phase Lock Loop (DPLL) tracks changes in frequency between the serial DS3/E3 clock and the SONET clock, and provides information to the mapper regarding stuff opportunities.

The DPLL has two modes for locking to the incoming signal: fast and normal. Under fast operation the loop bandwidth is increased causing the DPLL to lock more quickly to a change in frequency, but consequently the DPLL is less sensitive to small variations in frequency. The loop bandwidth can be selected via normal mode register bit LOOPBW.

### 9.25.5 Transfer Function

Jitter transfer is defined as the ratio of jitter on the output signal (DS3/E3 mapped into SONET) to the jitter applied to the input signal (serial DS3/E3). Requirements for jitter transfer are given in terms of a jitter transfer mask, which represents the maximum acceptable jitter gain (in dB) for a specified range of jitter frequencies.

Typical D3E3MA jitter transfer characteristics are show below.



Figure 23 Typical D3E3MA Jitter Transfer

The D3E3MA may be configured to generate interrupts on error events or status changes. All sources of interrupts can be masked or acknowledged via internal registers. Internal registers are also used to configure the D3E3MA. Access to these registers is via a generic microprocessor bus.

# 9.26 Transmit Trail Trace Processor (TTTP\_U)

The Transmit Trail Trace Processor (TTTP\_U) block generates the path trail trace messages to be transmitted in the J1 byte. Trail trace messages can be generated for both AU-3 and AU-4 modes. The TTTP\_U can generate a 16 or 64 byte trail trace message. The message is sourced from an internal RAM and must have been previously written by an external microprocessor. Optionally, the trail trace message can be reduced to a single continuous trail trace byte (selectable by the BYTEEN register bit). In this case, the byte located in the first location of the RAM is continuously transmitted as the trail trace message.

The trail trace message must include synchronization because the TTTP does not add synchronization. The synchronization mechanism is different for a 16 byte message and for a 64 byte message. When the message is 16 bytes, the synchronization is based on the MSB of the trail trace byte. Only one of the 16 bytes has its MSB set high. The byte with its MSB set high is considered the first byte of the message. When the message is 64 bytes, the synchronization is based on the CR/LF (CR = 0Dh, LF = 0Ah) characters of trail trace message. The byte following the CR/LF bytes is considered the first byte of the message.

To avoid generating an unstable/mismatch message, the TTTP forces the message to all zeros while the microprocessor updates the internal RAM.



# 9.27 Transmit High Order Path Processor (THPP\_U)

The Transmit High Order Path Processor (THPP\_U) block inserts the VC-3 path overhead bytes in the transmit data stream in AU-4 mode. The egress TU3 pointer value contained in the H1 and H2 bytes is passed through the THPP\_U and is determined by the TU3PTR0 bit in the TU3 Miscellaneous Control Register. It may be fixed at 0 or 595.

The THPP\_U inserts the trail trace generated by the TTTP\_U in the J1 byte. The THPP calculates the path BIP-8 error detection code on the transmit data stream. The path BIP-8 byte is calculated on all the payload bytes. The path BIP-8 byte is based on a bit interleaved parity calculation using even parity. The calculated BIP-8 error detection code is inserted in the B3 byte of the following frame. The SARC\_U block generates the remote alarm information inserted into the G1 byte. The remaining path overhead bytes are sourced from THPP registers. The priority for insertion of overhead bytes is outlined in the table below.

The path overhead bytes can optionally be passed through without any modifications. The THPP\_U should be disabled when in AU-3 mode or if all the TUG-3s contain TUG-2s. This can be done by setting the TDIS bit for each SPE to a logic '1'.

Table 9 THPP Path Overhead Byte Source Priority

| Byte | Highest<br>Priority            |                                                      | 800                                                       |                                 | Lowest<br>Priority |
|------|--------------------------------|------------------------------------------------------|-----------------------------------------------------------|---------------------------------|--------------------|
| J1   | J1 pass<br>through<br>(TDIS=1) | J1 byte set to<br>UNEQV<br>(UNEQ=1)                  | Path trace buffer (PTRACEDIS=0)                           | J1V<br>(REGJ1<br>EN=1)          | J1 pass<br>through |
| B3   | B3 pass<br>through<br>(TDIS=1) | Calculated B3<br>XOR B3MASK<br>(B3REGMAS<br>KEN = 1) |                                                           | Calculated B3<br>(UNEQ=1)       | Calculated B3      |
| C2   | C2 pass<br>through<br>(TDIS=1) | C2 byte set to<br>UNEQV<br>(UNEQ=1)                  |                                                           | C2V<br>(REGC2<br>EN=1)          | C2 pass<br>through |
| G1   | G1 pass<br>through<br>(TDIS=1) | G1 byte set to<br>UNEQV<br>(UNEQ=1)                  | PRDI[2:0] and<br>PREI[3:0] from<br>SARC_U<br>(G1INSDIS=0) | G1V (REGG1<br>EN=1)             | G1 pass<br>through |
| F2   | F2 pass<br>through<br>(TDIS=1) | F2 byte set to<br>UNEQV<br>(UNEQ=1)                  |                                                           | F2V<br>(REGF2<br>EN=1)          | F2 pass<br>through |
| H4   | H4 pass<br>through<br>(TDIS=1) | H4 byte set to<br>UNEQV<br>(UNEQ=1)                  | H4 pass through<br>XOR H4MASK.<br>(REGH4MASKEN=<br>1)     | H4MASK<br>(REGH4<br>EN=1)       | H4 pass<br>through |
| Z3   | Z3 pass<br>through<br>(TDIS=1) | Z3 byte set to<br>UNEQV<br>(UNEQ=1)                  |                                                           | Z3 ind. Reg.<br>(REGZ3<br>EN=1) | Z3 pass<br>through |
| Z4   | Z4 pass<br>through<br>(TDIS=1) | Z4 byte set to<br>UNEQV<br>(UNEQ=1)                  |                                                           | Z4 ind. Reg.<br>(REGZ4<br>EN=1) | Z4 pass<br>through |
| Z5   | Z5 pass<br>through<br>(TDIS=1) | Z5 byte set to<br>UNEQV<br>(UNEQ=1)                  |                                                           | Z5 ind. Reg.<br>(REGZ5<br>EN=1) | Z5 pass<br>through |
| SPE  | Byte is                        | Byte set to                                          |                                                           |                                 | Byte is            |



| Byte | Highest<br>Priority            |                                                       |        | Lowest<br>Priority |
|------|--------------------------------|-------------------------------------------------------|--------|--------------------|
| byte | passed<br>through<br>(TDIS=1)  | UNEQV<br>(UNEQ=1)                                     |        | passed<br>through  |
| H1   | H1 pass<br>through<br>(TDIS=1) | H1 =<br>"0110ss00b"<br>(UNEQ = 1<br>and HUNEQ =<br>1) |        | H1 pass<br>through |
| H2   | H2 pass<br>through<br>(TDIS=1) | H2 =<br>"00000000b"<br>(UNEQ = 1<br>and HUNEQ =<br>1) | 102 is | H2 pass<br>through |

# 9.28 SONET/SDH Alarm Reporting Controller (SARC\_U)

The SARC block receives all the path defects detected by the receive overhead processors and, according to user specific configuration, generates consequent action indications.

Receive path alarm insertion (RPAISINS) indication: RPAISINS is asserted when a AIS-P, LOP-P, PLU-P, PLM-P, UNEQ-P, TIU-P or TIM-P defect is detected in the receive data stream. SARC\_U configuration registers allow the user to remove any defect from the previous enumeration. In addition incoming alarms to the SARC\_U may have their value forced using SARC\_U Alarm Overide Registers (0x0710 to 0x0717).

Transmit path ERDI insertion (TPERDIINS[2:0]) indication: TPERDIINS[2:0] is updated when a PLU-P, PLM-P, TIU-P, TIM-P, UNEQ-P, LOP-P or a AIS-P defect is detected in the receive data stream. Configuration registers allow the user to remove any defect from the previous enumeration.

# 9.29 Egress H-MVIP System Interface

The Egress H-MVIP System Interface (Figure 24) provides system side H-MVIP access for up to 84 T1 or 63 E1 transmit streams. There are three separate interfaces for data, CAS signaling and CCS signaling. The H-MVIP signaling interfaces can be used in combination with the SBI interface in certain applications. Control of the system side interface is global to TEMUX 84E3 and is selected through the SYSOPT[1:0] bits in the Global Configuration register. The system interface options are H-MVIP, SBI bus and SBI bus with CAS or CCS H-MVIP.

Figure 24 Egress Clock Slave: H-MVIP



When Clock Slave: H-MVIP mode is enabled a 8.192 Mbit/s H-MVIP egress interface multiplexes up to 2016 channels from 84 T1s or 63 E1s, up to 2016 channel associated signaling (CAS) channels from 84 T1s or 63 E1s and common channel signaling from up to 84 T1s or 63 E1s. The H-MVIP interfaces use common clocks, CMV8MCLK and CMVFPC, and frame pulse, CMVFPB, for synchronization.

Twenty-one H-MVIP data signals, MVED[1:21], share pins with the SBI inputs to provide H-MVIP access for up to 2016 data channels. The H-MVIP mapping is fixed such that each group of four nearest neighbor T1 or E1 links make up the individual 8.192 Mbit/s H-MVIP signal. This mode is selected when the SYSOPT[1:0] bits in the Global Configuration register are set to H-MVIP.

The option exists to transmit at a rate locked to the CTCLK input, to a selected recovered clock or to be looped timed. Regardless of transmit timing source, the transmit elastic store can not be bypassed. To avoid controlled frame slips, the source of the transmit timing needs to be traceable to the source of the CMV8MCLK input.

A separate twenty-one signal H-MVIP interface is for access to the channel associated signaling for 2016 channels. The CAS H-MVIP interface is time division multiplexed exactly the same way as the data channels. The CAS H-MVIP is synchronized with the H-MVIP data channels when SYSOPT[1:0] is set to H-MVIP mode. Over a T1 or E1 multi-frame, the four CAS bits per channel are repeated with each data byte. Four stuff bits are used to pad each CAS nibble (ABCD bits) out to a full byte in parallel with each data byte. Optionally, the third and fourth bit of each byte may be used as inband control of whether CAS signalling is inserted or whether the timeslot is 64 kbit/s clear channel.

The CAS H-MVIP interface can be used in parallel with the SBI Add bus as an alternative method for accessing the CAS bits while data transfer occurs over the SBI bus. This is selected when the SYSOPT[1:0] bits in the Global Configuration register are set to "SBI Interface with CAS or CCS H-MVIP Interface".



A separate H-MVIP interface consisting of three signals is used to time division multiplex the common channel signaling (CCS) for all T1s and E1s and additionally the V5 channels in E1 mode. The CCS H-MVIP interface, CCSED[1:3], is not multiplexed with any other pins. CCSED[1:3] can be used in parallel with the Clock Slave:H-MVIP mode when SYSOPT[1:0] is set to "H-MVIP Interface" or in parallel with the SBI Add bus when SYSOPT[1:0] is set to "SBI Interface with CAS or CCS H-MVIP Interface". The TS16 CCS and V5 channels for E1 tributaries and channel 24 CCS for T1 tributaries can be enabled when the CCS16EN, CCS15EN, CCS31EN and/or CCSEN context bits are set to logic 1 through the T1/E1 Transmitter Indirect Channel Data Registers.

When accessing the CAS or CCS signaling via the H-MVIP interface in parallel with the SBI interface a transmit signaling elastic store is used to adapt any timing differences between the data interface and the CAS or CCS H-MVIP interface.

# 9.30 Ingress System H-MVIP Interface

The Ingress System Interface (Figure 25) provides H-MVIP access for up to 84 T1 or 63 E1 receive streams. When enabled for 8.192 Mbit/s H-MVIP there are three separate interfaces for data and signaling. The H-MVIP signaling interfaces can be used in combination with the SBI interface in certain applications. Control of the system side interface is global to TEMUX 84E3 and is selected through the SYSOPT[1:0] bits in the Global Configuration register at address 0x0002. The system interface options are H-MVIP, SBI bus and SBI bus with CAS or CCS H-MVIP. The ingress H-MVIP interface is always a clock slave.

**RECEIVER ELST** Elastic Store MVID[1:21 CASID[1:21] Ingress CCSID[1:3] System **RJAT** T1/E1 FRMR From DS3 Interface Digital Jitter Multiplexer or Framer: **CMVFP** Attenuator SONET/SDH Frame Alignment <u>CMVFP</u>C mapper Alarm Extraction CMV8MCLK Inputs Timed to CMV8MCLK

Figure 25 Ingress Clock Slave: H-MVIP

When Clock Slave: H-MVIP mode is enabled a 8.192 Mbit/s H-MVIP ingress interface multiplexes up to 2016 channels from 84 T1s or 63 E1s, up to 2016 channel associated signaling (CAS) channels from 84 T1s or 63 E1s and common channel signaling (CCS) from up to 84 T1s or 63 E1s. The H-MVIP interfaces use common clocks, CMV8MCLK and CMVFPC, and frame pulse, CMVFPB, for synchronization.

The three ingress H-MVIP interfaces operate independently except that using any one of these forces the T1 or E1 framer to operate in synchronous mode, meaning that elastic stores are used.



Twenty-one H-MVIP data signals, MVID[1:21] provide H-MVIP access for up to 2016 data channels. The H-MVIP mapping is fixed such that each group of four nearest neighbor T1 or E1 links make up the individual 8.192 Mbit/s H-MVIP signal. This mode is selected when the SYSOPT[1:0] bits in the Global Configuration register are set to H-MVIP.

A separate H-MVIP interface consisting of twenty-one pins is for access to the channel associated signaling for all of the 2016 data channels. The CAS is time division multiplexed exactly the same way as the data channels and is synchronized with the H-MVIP data channels. Over a T1 or E1 multi-frame, the four CAS bits per channel are repeated with each data byte.

The CAS H-MVIP interface can be used in parallel with the SBI Drop bus as an alternative method for accessing the CAS bits while data transfer occurs over the SBI bus. This is selected when the SYSOPT[1:0] bits in the Global Configuration register are set to "SBI Interface with CAS or CCS H-MVIP Interface".

A separate H-MVIP interface consisting of three signals is used to time division multiplex the common channel signaling (CCS) for all T1s and E1s and additionally the V5 channels in E1 mode. The CCS H-MVIP interface, CCSID[1:3], is not multiplexed with any other pins. The CCSID[1:3] outputs is always available provided CMV8MCLK, CMVFPB and CMVFPC are active. The TS0ID output provides the contents of E1 TS0.

When accessing the CAS or CCS signaling via the H-MVIP interface in parallel with the SBI interface a receive signaling elastic store is used to adapt any timing differences between the data interface and the CAS or CCS H-MVIP interface.

#### **Extract Scaleable Bandwidth Interconnect (EXSBI)** 9.31

The Extract Scaleable Bandwidth Interconnect block demaps up to 84 1.544 Mbit/s links, 63 2.048 Mbit/s links, three 44.736 Mbit/s links, three 34.386 Mbit/s links or an arbitrary bit rate from the SBI shared bus. The SBI bandwidth is evenly divided into three SPEs, each of which may carry a different payload type. The 1.544 Mbit/s links can be unframed or they can be T1 framed and channelized for insertion into the DS3 multiplex or SONET/SDH mapping. The 2.048 Mbit/s links can be unframed or they can be E1 framed and channelized for insertion into the SONET/SDH mapping or G.747 multiplexer. The 44.736 Mbit/s links and 34.368 Mbit/s links can also be unframed for mapping into SONET/SDH. The 44.736 Mbit/s links and 34.368 Mbit/s links can be DS3/E3 unchannelized when the TEMUX 84E3 is used as a DS3/E3 framer. Finally, an arbitrary bandwidth signal may be carried for presentation on the Flexible Bandwidth Port. The SBI Bus Data Formats section provides the details of the mapping formats.

All egress links extracted from the SBI bus can be timed from the source or from the TEMUX 84E3. When timing is from the source, the 1.544 Mbit/s, 2.048 Mbit/s, 34.368 Mbit/s or 44.736 Mbit/s internal clocks are slaved to the arrival rate of the data. For 34.368Mbit/s and 44.736 Mbit/s data streams there is also the option of using timing link rate adjustments provided from the source and carried with the links over the SBI bus. A T1/E1 tributary may be transmitted at a rate different from that of the SBI bus if the tributary is looped timed, locked to the CTCLK input or locked to a selected recovered clock. In this case, the frame slip buffer (ELST) must be used to adapt the data rate.

Document No.: PMC-2030446, Issue 4



The 34.368Mbit/s or 44.736 Mbit/s clock is synthesized from the 51.84MHz or 44.928 MHz reference clock, SLVCLK. Using either reference clock frequency, the 34.368Mbit/s or 44.736 Mbit/s rate is generated by gapping the reference clock in a fixed way. Alternatively, CLK52M can be used to provide a 44.928 MHz reference clock that will be gapped in the same manner. Timing adjustments are performed by adding or deleting four clocks over the 500  $\mu$ S period. As a result of this requirement SBI bus timing cannot be from the source when jitter compliant DS3/E3 mapping to and from SONET/SDH is required.

When the TEMUX 84E3 is the SBI egress clock master for a link, clocks are sourced from within the TEMUX 84E3. The data rate is set by the frequency of the CTCLK input, one of the three recovered clocks (RECVCLK1, RECVCLK2, or RECVCLK3) or the tributary receive clock if loop timed. Based on buffer fill levels, the EXSBI sends link rate adjustment commands to the link source indicating that it should send one additional or one fewer bytes of data during the next 500  $\mu S$  interval. Failure of the source to respond to these commands will ultimately result in overflows or underflows which can be configured to generate per link interrupts.

Channelized T1s extracted from the SBI bus optionally have the channel associated signaling (CAS) bits explicitly defined and carried in parallel with the DS0s.

### 9.32 Insert Scaleable Bandwidth Interconnect (INSBI)

The Insert Scaleable Bandwidth Interconnect block maps up to 84 1.544 Mbit/s links, 63 2.048 Mbit/s links, three 44.736 Mbit/s links, three 34.386 Mbit/s links or an arbitrary bit rate into the SBI shared bus. The SBI bandwidth is evenly divided into three SPEs, each of which may carry a different payload type. The 1.544 Mbit/s links can be unframed when sourced directly from the DS3 multiplexer or SONET/SDH mapper, or they can be T1 channelized when sourced by the T1 framers. The 2.048 Mbit/s links can be unframed when sourced directly from the SONET/SDH mapper or G.747 demultiplexer, or they can be E1 channelized when sourced by the E1 framers. The 44.736 Mbit/s links and 34.368 Mbit/s links can also be unframed when sourced directly from the DS3/E3 interfaces or from the DS3 mapper. The 44.736 Mbit/s links and 34.368 Mbit/s links can be unchannelized DS3/E3s when sourced from the DS3 or E3 framers. Finally, an arbitrary bandwidth signal that has been received Flexible Bandwidth Port may be output. The SBI Bus Data Formats section provides the details of the mapping formats.



Figure 26 Insert SBI



Links inserted into the SBI bus can be synchronous to the SBI bus (by setting SYNCH\_TRIB=1 in the INSBI Control RAM) or timed from the upstream data source via the SONET/SDH mapper, M13, or DS3/E3 framer. When SYNCH\_TRIB is logic 0, the INSBI makes link rate adjustments by adding or deleting an extra byte of data over a 500  $\mu$ S interval based on buffer fill levels. Timing adjustments are detected by the receiving SBI interface by explicit signals in the SBI bus structure. When SYNCH\_TRIB is logic 1, the tributary is "locked" in which no timing adjustments are allowed. The frame slip buffer (ELST) must be in the datapath in "locked" mode.

The INSBI always sends valid link rate information across the SBI Drop bus, which contains both ClkRate(1:0) and Phase(3:0) field information. this gives an external device receiving data from the INSBI three methods of creating a recovered link clock: the ClkRate field, the Phase field, or just the rate of data flow across the SBI drop bus. INSBI does not generate the Phase field for DS3/E3 tribs.

Channelized T1s inserted into the SBI bus optionally have the channel associated signaling (CAS) bits explicitly defined and carried in parallel with the DS0s or timeslots.

### 9.33 Flexible Bandwidth Ports

Three Flexible Bandwidth Ports are provided to supply arbitrary bandwidth signals to the SBI bus. Each port is associated with one SPE on the SBI bus and may carry up to the capacity of the SPE (48.96 Mbit/s).

In the ingress direction, data is presented as a three wire interface: a clock of up to 51.84 MHz, bit serial data and an enable. No flow control is provided, so the average data rate must be less than 48.96 Mbit/s.

In the egress direction, a simple handshake controls the data flow. For each cycle that the EFBWDREQ[n] input is high, a bit may be output on the EFBWDAT[n] output. The data is supplied from the SBI bus FIFO, which will be kept half full through the SAJUST\_REQ asserts as required.

### 9.33.1 Burst Lengths on Ingress Flexible Bandwidth Port

The SBI bus is capable of transporting flexible bandwidth data up to 48.96 Mbit/s. The SBI interface contains a FIFO for absorbing data bursts in excess of this rate, but there is a limit to the length of the bursts. The limitations are dependent on the IFBWCLK frequency:

- 1. IFBWCLK < 48.96 MHz: IFBWEN may be high indefinitely.
- 2. IFBWCLK > 51.5 MHz: IFBWEN may only be high for up to eight consecutive cycles. The DS3 demapper satisfies this constraint when configured to use a 51.84 MHz clock.
- 3. 48.96 MHz < IFBWCLK < 51.5MHz: The length of the burst is dependent on how much the IFBWCLK frequency exceeds 48.96 MHz, but 256 bits can be buffered before an overflow occurs.



### 9.34 JTAG Test Access Port

The JTAG Test Access Port block provides JTAG support for boundary scan. The standard JTAG EXTEST, SAMPLE, BYPASS, IDCODE and STCTEST instructions are supported. The TEMUX 84E3 identification code is 183200CD hexadecimal.

### 9.35 Microprocessor Interface

The Microprocessor Interface Block provides normal and test mode registers, the interrupt logic, and the logic required to connect to the Microprocessor Interface. The normal mode registers are required for normal operation, and test mode registers are used to enhance the testability of the TEMUX 84E3.

The Register Memory Map in Table 10 shows where the normal mode registers are accessed. The resulting register organization splits into sections: Master configuration registers, T1/E1 Framer registers, DS3 M13 multiplexing registers, SONET/SDH mapping registers and SBI registers.

On power up reset the TEMUX 84E3 defaults to 84 T1 framers multiplexed into the three M13 multiplexers using the DS3 M23 multiplex format. For proper operation some register configuration is necessary. System side access defaults to the SBI bus without any tributaries enabled which will leave the SBI Drop bus tristated. By default interrupts will not be enabled, automatic alarm generation is disabled, a dual rail DS3 LIU interface is expected and an external transmit reference clock is required.

Table 10 Register Memory Map

| Address | Register                              |
|---------|---------------------------------------|
| 0x0000  | Revision                              |
| 0x0001  | Global Reset                          |
| 0x0002  | Global Configuration                  |
| 0x0003  | SPE #1 Configuration                  |
| 0x0004  | SPE #2 Configuration                  |
| 0x0005  | SPE #3 Configuration                  |
| 0x0006  | Bus Configuration                     |
| 0x0007  | Global Performance Monitor Update     |
| 0x0008  | Reference Clock Select                |
| 0x0009  | Recovered Clock#1 Select              |
| 0x000A  | Recovered Clock#2 Select              |
| 0x000B  | Recovered Clock#3 Select              |
| 0x000C  | Master H-MVIP Interface Configuration |
| 0x000D  | Master Clock Monitor #1               |
| 0x0010  | Master Interrupt Source               |
| 0x0011  | Master Interrupt Source T1E1          |
| 0x0012  | Master Interrupt Source SDH #1        |
| 0x0013  | Master Interrupt Source SDH #2        |



| Address         | Register                                    |
|-----------------|---------------------------------------------|
| 0x0014          | Master Interrupt Source SDH #3              |
| 0x0015          | Master Interrupt Source SBI                 |
| 0x0016          | Master Interrupt Source DS3/E3 #1           |
| 0x0017          | Master Interrupt Source DS2 #1              |
| 0x0018          | Master Interrupt Source MX12 #1             |
| 0x0019          | Master Interrupt Source DS3/E3 #2           |
| 0x001A          | Master Interrupt Source DS2 #2              |
| 0x001B          | Master Interrupt Source MX12 #2             |
| 0x001C          | Master Interrupt Source DS3/E3 #3           |
| 0x001D          | Master Interrupt Source DS2 #3              |
| 0x001E          | Master Interrupt Source MX12 #3             |
| 0x0020          | Master SBIDET0 Collision Detect LSB         |
| 0x0021          | Master SBIDET0 Collision Detect MSB         |
| 0x0022          | Master SBIDET1 Collision Detect LSB         |
| 0x0023          | Master SBIDET1 Collision Detect MSB         |
| 0x0040          | T1/E1 Master Configuration                  |
| 0x0042          | T1/E1 PRGD #1 Tributary Select              |
| 0x0043          | T1/E1 PRGD #2 Tributary Select              |
| 0x0044          | T1/E1 PRGD #3 Tributary Select              |
| 0x0045          | T1/E1 PRGD #4 Tributary Select              |
| 0x0046          | T1/E1 PRGD #5 Tributary Select              |
| 0x0047          | T1/E1 PRGD #6 Tributary Select              |
| 0x0048          | RJAT Indirect Status                        |
| 0x0049          | RJAT Indirect Channel Address Register      |
| 0x004A          | RJAT Indirect Channel Data Register         |
| 0x004B          | RJAT Programmable Corner Frequency Register |
| 0x004C          | TJAT Indirect Status                        |
| 0x004D          | TJAT Indirect Channel Address Register      |
| 0x004E          | TJAT Indirect Channel Data Register         |
| 0x004F          | TJAT Programmable Corner Frequency Register |
| 0x0050          | RPCC-MVIP Indirect Status/Time-slot Address |
| 0x0051          | RPCC-MVIP Indirect Channel Address Register |
| 0x0052-0x0056   | RPCC-MVIP Indirect Channel Data Registers   |
| 0x0057          | RPCC-MVIP Configuration Bits                |
| 0x0058 - 0x0062 | RPCC-MVIP Interrupt Status                  |
| 0x0063          | RPCC-MVIP PRBS Error Insertion              |
| 0x0064          | RPCC-MVIP PRBS Error Insert Status          |
| 0x0068          | RPCC-SBI Indirect Status/Time-slot Address  |
| 0x0069          | RPCC-SBI Indirect Channel Address Register  |
| 0x006A-0x006E   | RPCC-SBI Indirect Channel Data Registers    |
| 0x006F          | RPCC-SBI Configuration Bits                 |



| Address         | Register                                      |
|-----------------|-----------------------------------------------|
| 0x0070 - 0x007A | RPCC-SBI Interrupt Status                     |
| 0x007B          | RPCC-SBI PRBS Error Insertion                 |
| 0x007C          | RPCC-SBI PRBS Error Insert Status             |
| 0x0083          | RX-MVIP-ELST Idle Code                        |
| 0x0084 - 0x008E | RX-MVIP-ELST Slip Status                      |
| 0x008F - 0x0099 | RX-MVIP-ELST Slip Direction                   |
| 0x009A          | RX-MVIP-ELST Slip Interrupt Enable            |
| 0x00A0          | RX-SBI-ELST Indirect Status                   |
| 0x00A1          | RX-SBI-ELST Indirect Channel Address Register |
| 0x00A2          | RX-SBI-ELST Indirect Channel Data Register    |
| 0x00A3          | RX-SBI-ELST Idle Code                         |
| 0x00A4 - 0x00AE | RX-SBI-ELST Slip Status                       |
| 0x00AF - 0x00B9 | RX-SBI-ELST Slip Direction                    |
| 0x00BA          | RX-SBI-ELST Slip Interrupt Enable             |
| 0x00C0          | TX-ELST Indirect Status                       |
| 0x00C1          | TX-ELST Indirect Channel Address Register     |
| 0x00C2          | TX-ELST Indirect Channel Data Register        |
| 0x00C4 - 0x00CE | TX-ELST Slip Status                           |
| 0x00CF - 0x00D9 | TX-ELST Slip Direction                        |
| 0x0DA           | TX-ELST Slip Interrupt Enable                 |
| 0x0100          | TPCC Indirect Status/Time-slot Address        |
| 0x0101          | TPCC Indirect Channel Address Register        |
| 0x0102-0x0106   | TPCC Indirect Channel Data Registers          |
| 0x0107          | TPCC Configuration                            |
| 0x0108 - 0x0112 | TPCC Interrupt Status                         |
| 0x0113          | TPCC PRBS Error Insertion                     |
| 0x0114          | TPCC PRBS Error Insert Status                 |
| 0x0118          | RHDL Indirect Status                          |
| 0x0119          | RHDL Indirect Channel Address Register        |
| 0x011A - 0x011D | RHDL Indirect Channel Data Registers          |
| 0x011E          | RHDL Interrupt Control                        |
| 0x011F - 0x0129 | RHDL Interrupt Status                         |
| 0x0130          | THDL Indirect Status                          |
| 0x0131          | THDL Indirect Channel Address Register        |
| 0x0132 - 0x0136 | THDL Indirect Channel Data Registers          |
| 0x0137 - 0x0141 | THDL Interrupt Status                         |
| 0x0150          | SIGX Indirect Status/Time-slot Address        |
| 0x0151          | SIGX Indirect Channel Address Register        |
| 0x0152 - 0x0156 | SIGX Indirect Channel Data Registers          |
| 0x0157          | SIGX Configuration                            |
| 0x0158 - 0x0162 | Change of Signaling Status                    |



| Address         | Register                                          |
|-----------------|---------------------------------------------------|
| 0x0163          | Change of Signaling Status Interrupt Enable       |
| 0x0168          | T1/E1 Transmitter Indirect Status                 |
| 0x0169          | T1/E1 Transmitter Indirect Channel Address        |
| 0x016A - 0x016F | T1/E1 Transmitter Indirect Channel Data Registers |
| 0x0170          | T1/E1 Framer Indirect Status                      |
| 0x0171          | T1/E1 Framer Indirect Channel Address Register    |
| 0x0172 - 0x0186 | T1/E1 Framer Indirect Channel Data Registers      |
| 0x0187          | T1/E1 Framer Configuration and Status             |
| 0x0188 - 0x0192 | T1/E1 Framer Interrupt Status                     |
| 0x01C0          | SBI Master Reset / Bus Signal Monitor             |
| 0x01C1          | SBI Master Configuration                          |
| 0x01C2          | SBI Bus Master Configuration                      |
| 0x01C4          | DLL Configuration (SBI Bus)                       |
| 0x01C6          | DLL Delay Tap Status (SBI Bus)                    |
| 0x01C7          | DLL Control Status (SBI Bus)                      |
| 0x01D0          | EXSBI Control                                     |
| 0x01D1          | EXSBI FIFO Underrun Interrupt Status              |
| 0x01D2          | EXSBI FIFO Overrun Interrupt Status               |
| 0x01D3          | EXSBI Tributary RAM Indirect Access Address       |
| 0x01D4          | EXSBI Tributary RAM Indirect Access Control       |
| 0x01D6          | EXSBI Tributary Control Indirect Access Data      |
| 0x01D7          | EXSBI SBI Parity Error Interrupt Status           |
| 0x01D8          | EXSBI MIN_DEPTH for T1 and E1 Register            |
| 0x01D9          | EXSBI MIN_DEPTH for DS3 and E3 Register           |
| 0x01DA          | EXSBI T1 Threshold Register                       |
| 0x01DB          | EXSBI E1 Threshold Register                       |
| 0x01DC          | EXSBI DS3 Threshold Register                      |
| 0x01DD          | EXSBI E3 Threshold Register                       |
| 0x01DE          | EXSBI Depth Check Interrupt Status                |
| 0x01DF          | Extract External ReSynch Interrupt Status         |
| 0x01E0          | INSBI Control                                     |
| 0x01E1          | INSBI FIFO Underrun Interrupt Status              |
| 0x01E2          | INSBI FIFO Overrun Interrupt Status               |
| 0x01E3          | INSBI Tributary Indirect Access Address           |
| 0x01E4          | INSBI Tributary Indirect Access Control           |
| 0x01E6          | INSBI Tributary Control Indirect Access Data      |
| 0x01E7          | INSBI MIN_DEPTH for T1 and E1 Register            |
| 0x01E9          | INSBI T1 Thresholds Register                      |
| 0x01EA          | INSBI E1 Thresholds Register                      |
| 0x01F1          | INSBI Depth Check Interrupt Status                |
| 0x01F2          | Insert External ReSynch Interrupt Status          |



| Address        | Register                                              |
|----------------|-------------------------------------------------------|
| 0x0200 - 0x2D5 | DS3/E3 Framer and M13 Multiplex #1                    |
| 0x0200         | DS3 and E3 Master Reset                               |
| 0x0201         | DS3 and E3 Master Data Source                         |
| 0x0202         | DS3 and E3 Master Unchannelized Interface Options     |
| 0x0203         | DS3/E3 Master Transmit Line Options                   |
| 0x0204         | DS3/E3 Master Receive Line Options                    |
| 0x0205         | DS3/E3 Master Alarm Enable                            |
| 0x0206         | DS2 Master Alarm Enable / DS3 Network Requirement Bit |
| 0x0207         | E3 Data Link Control                                  |
| 0x0208         | DS3 TRAN Configuration                                |
| 0x0209         | DS3 TRAN Diagnostic                                   |
| 0x020C         | DS3 FRMR Configuration                                |
| 0x020D         | DS3 FRMR Interrupt Enable (ACE=0)                     |
| 0x020D         | DS3 FRMR Additional Configuration (ACE=1)             |
| 0x020E         | DS3 FRMR Interrupt Status                             |
| 0x020F         | DS3 FRMR Status                                       |
| 0x0210         | DS3/E3 PMON Performance Meters                        |
| 0x0211         | DS3/E3 PMON Interrupt Enable/Status                   |
| 0x0214         | DS3/E3 PMON Line Code Violation Event Count LSB       |
| 0x0215         | DS3/E3 PMON Line Code Violation Event Count MSB       |
| 0x0216         | DS3/E3 PMON Framing Bit Error Event Count LSB         |
| 0x0217         | DS3/E3 PMON Framing Bit Error Event Count MSB         |
| 0x0218         | DS3 PMON Excessive Zeros LSB                          |
| 0x0219         | DS3 PMON Excessive Zeros MSB                          |
| 0x021A         | DS3/E3 PMON Parity Error Event Count LSB              |
| 0x021B         | DS3/E3 PMON Parity Error Event Count MSB              |
| 0x021C         | DS3 PMON Path Parity Error Event Count LSB            |
| 0x021D         | DS3 PMON Path Parity Error Event Count MSB            |
| 0x021E         | DS3/E3 PMON FEBE Event Count LSB                      |
| 0x021F         | DS3/E3 PMON FEBE Event Count MSB                      |
| 0x0220         | DS3/E3 TDPR Configuration                             |
| 0x0221         | DS3/E3 TDPR Upper Transmit Threshold                  |
| 0x0222         | DS3/E3 TDPR Lower Interrupt Threshold                 |
| 0x0223         | DS3/E3 TDPR Interrupt Enable                          |
| 0x0224         | DS3/E3 TDPR Interrupt Status/UDR Clear                |
| 0x0225         | DS3/E3 TDPR Transmit Data                             |
| 0x0228         | DS3/E3 RDLC Configuration                             |
| 0x0229         | DS3/E3 RDLC Interrupt Control                         |
| 0x022A         | DS3/E3 RDLC Status                                    |
| 0x022B         | DS3/E3 RDLC Data                                      |
| 0x022C         | DS3/E3 RDLC Primary Address Match                     |



| Address | Register                                    |
|---------|---------------------------------------------|
| 0x022D  | DS3/E3 RDLC Secondary Address Match         |
| 0x0230  | PRGD Control                                |
| 0x0231  | PRGD Interrupt Enable/Status                |
| 0x0232  | PRGD Length                                 |
| 0x0233  | PRGD Tap                                    |
| 0x0234  | PRGD Error Insertion                        |
| 0x0238  | PRGD Pattern Insertion #1                   |
| 0x0239  | PRGD Pattern Insertion #2                   |
| 0x023A  | PRGD Pattern Insertion #3                   |
| 0x023B  | PRGD Pattern Insertion #4                   |
| 0x023C  | PRGD Pattern Detector #1                    |
| 0x023D  | PRGD Pattern Detector #2                    |
| 0x023E  | PRGD Pattern Detector #3                    |
| 0x023F  | PRGD Pattern Detector #4                    |
| 0x0240  | MX23 Configuration                          |
| 0x0241  | MX23 Demux AIS Insert                       |
| 0x0242  | MX23 Mux AIS Insert                         |
| 0x0243  | MX23 Loopback Activate                      |
| 0x0244  | MX23 Loopback Request Insert                |
| 0x0245  | MX23 Loopback Request Detect                |
| 0x0246  | MX23 Loopback Request Interrupt             |
| 0x0248  | FEAC XBOC Control                           |
| 0x0249  | FEAC XBOC Code                              |
| 0x024A  | FEAC RBOC Configuration/Interrupt Enable    |
| 0x024B  | FEAC RBOC Interrupt Status                  |
| 0x0250  | DS2 FRMR #1 Configuration                   |
| 0x0251  | DS2 FRMR #1 Interrupt Enable                |
| 0x0252  | DS2 FRMR #1 Interrupt Status                |
| 0x0253  | DS2 FRMR #1 Status                          |
| 0x0254  | DS2 FRMR #1 Monitor Interrupt Enable/Status |
| 0x0255  | DS2 FRMR #1 FERR Count                      |
| 0x0256  | DS2 FRMR #1 PERR Count (LSB)                |
| 0x0257  | DS2 FRMR #1 PERR Count (MSB)                |
| 0x0258  | MX12 #1Configuration and Control            |
| 0x0259  | MX12 #1 Loopback Code Select                |
| 0x025A  | MX12 #1 Mux/Demux AIS Insert                |
| 0x025B  | MX12 #1 Loopback Activate                   |
| 0x025C  | MX12 #1 Loopback Interrupt                  |
| 0x0260  | DS2 FRMR #2 Registers                       |
| 0x0268  | MX12 #2 Registers                           |
| 0x0270  | DS2 FRMR #3 Registers                       |



| Address                                           | Register                                                     |
|---------------------------------------------------|--------------------------------------------------------------|
| 0x0278                                            | MX12 #3 Registers                                            |
| 0x0280                                            | DS2 FRMR #4 Registers                                        |
| 0x0288                                            | MX12 #4 Registers                                            |
| 0x0290                                            | DS2 FRMR #5 Registers                                        |
| 0x0298                                            | MX12 #5 Registers                                            |
| 0x02A0                                            | DS2 FRMR #6 Registers                                        |
| 0x02A8                                            | MX12 #6 Registers                                            |
| 0x02B0                                            | DS2 FRMR #7 Registers                                        |
| 0x02B8                                            | MX12 #7 Registers                                            |
| 0x02C0                                            | E3 FRMR Framing Options                                      |
| 0x02C1                                            | E3 FRMR Maintenance Options                                  |
| 0x02C2                                            | E3 FRMR Framing Interrupt Enable                             |
| 0x02C3                                            | E3 FRMR Framing Interrupt Indication and Status              |
| 0x02C4                                            | E3 FRMR Maintenance Event Interrupt Enable                   |
| 0x02C5                                            | E3 FRMR Maintenance Event Interrupt Indication               |
| 0x02C6                                            | E3 FRMR Maintenance Event Status                             |
| 0x02C8                                            | E3 TRAN Framing Options                                      |
| 0x02C9                                            | E3 TRAN Status and Diagnostic Options                        |
| 0x02CA                                            | E3 TRAN BIP-8 Error Mask                                     |
| 0x02CB                                            | E3 TRAN Maintenance and Adaptation Options                   |
| 0x02D0                                            | TTB Control                                                  |
| 0x02D1                                            | TTB Trail Trace Identifier Status                            |
| 0x02D2                                            | TTB Indirect Address                                         |
| 0x02D3                                            | TTB Indirect Data                                            |
| 0x02D4                                            | TTB Expected Payload Type Label                              |
| 0x02D5                                            | TTB Payload Type Label Control/Status                        |
| 0x0300 - 0x03D5                                   | DS3/E3 Framer and M13 Multiplex #2                           |
| 0x0400 - 0x04D5                                   | DS3/E3 Framer and M13 Multiplex #3                           |
| 0x0500, 0x0520, 0x0540,<br>0x0560, 0x0580, 0x05A0 | T1/E1 Pattern Generator and Detector Control                 |
| 0x0501, 0x0521, 0x0541,<br>0x0561, 0x0581, 0x05A1 | T1/E1 Pattern Generator and Detector Interrupt Enable/Status |
| 0x0502, 0x0522, 0x0542,<br>0x0562, 0x0582, 0x05A2 | T1/E1 Pattern Generator and Detector Length                  |
| 0x0503, 0x0523, 0x0543,<br>0x0563, 0x0583, 0x05A3 | T1/E1 Pattern Generator and Detector Tap                     |
| 0x0504, 0x0524, 0x0544,<br>0x0564, 0x0584, 0x05A4 | T1/E1 Pattern Generator and Detector Error Insertion         |
| 0x0508, 0x0528, 0x0548,<br>0x0568, 0x0588, 0x05A8 | T1/E1 Pattern Generator and Detector Pattern Insertion #1    |
| 0x0509, 0x0529, 0x0549,<br>0x0569, 0x0589, 0x05A9 | T1/E1 Pattern Generator and Detector Pattern Insertion #2    |



| Address                                              | Register                                                              |
|------------------------------------------------------|-----------------------------------------------------------------------|
| 0x050A, 0x052A,<br>0x054A, 0x056A,<br>0x058A, 0x05AA | T1/E1 Pattern Generator and Detector Pattern Insertion #3             |
| 0x050B, 0x052B,<br>0x054B, 0x056B,<br>0x058B, 0x05AB | T1/E1 Pattern Generator and Detector Pattern Insertion #4             |
| 0x050C, 0x052C,<br>0x054C, 0x056C,<br>0x058C, 0x05AC | T1/E1 Pattern Generator and Detector Pattern Detector #1              |
| 0x050D, 0x052D,<br>0x054D, 0x056D,<br>0x058D, 0x05AD | T1/E1 Pattern Generator and Detector Pattern Detector #2              |
| 0x050E, 0x052E,<br>0x054E, 0x056E,<br>0x058E, 0x05AE | T1/E1 Pattern Generator and Detector Pattern Detector #3              |
| 0x050F, 0x052F, 0x054F,<br>0x056F, 0x058F, 0x05AF    | T1/E1 Pattern Generator and Detector Pattern Detector #4              |
| 0x0510, 0x0530, 0x0550,<br>0x0570, 0x0590, 0x05B0    | Generator Controller Configuration                                    |
| 0x0511, 0x0531, 0x0551,<br>0x0571, 0x0591, 0x05B1    | Generator Controller μP Access Status                                 |
| 0x0512, 0x0532, 0x0552,<br>0x0572, 0x0592, 0x05B2    | Generator Controller Channel Indirect Address/Control                 |
| 0x0513, 0x0533, 0x0553,<br>0x0533, 0x0593, 0x05B3    | Generator Controller Channel Indirect Data Buffer                     |
| 0x0514, 0x0534, 0x0554,<br>0x0574, 0x0594, 0x05B4    | Receiver Controller Configuration                                     |
| 0x0515, 0x0535, 0x0555,<br>0x0575, 0x0595, 0x05B5    | Receiver Controller µP Access Status                                  |
| 0x0516, 0x0536, 0x0556,<br>0x0576, 0x0596, 0x05B6    | Receiver Controller Channel Indirect Address/Control                  |
| 0x0517, 0x0537, 0x0557,<br>0x0577, 0x0597, 0x05B7    | Receiver Controller Channel Indirect Data Buffer                      |
| 0x0700                                               | SONET/SDH Master Reset                                                |
| 0x0701                                               | SONET/SDH Master Ingress Configuration                                |
| 0x0702                                               | SONET/SDH Master Egress Configuration                                 |
| 0x0703                                               | SONET/SDH Master Ingress VTPP Configuration                           |
| 0x0704                                               | SONET/SDH Master Egress VTPP Configuration                            |
| 0x0705                                               | SONET/SDH Master RTOP Configuration                                   |
| 0x0706                                               | SONET/SDH Master Tributary Alarm AIS Control                          |
| 0x0707                                               | SONET/SDH Master Tributary Remote Defect Indication Control           |
| 0x0708                                               | SONET/SDH Master Tributary Auxiliary Remote Defect Indication Control |
| 0x0709                                               | SONET/SDH Master DS3/E3 Clock Generation Control                      |
| 0x070A                                               | SONET/SDH Master Loopback Control                                     |
| 0x070B                                               | SONET/SDH Telecom Bus Signal Monitor, Accumulation Trigger            |
| 0x070C                                               | SONET/SDH Transmit Pointer Configuration #1 (MSB)                     |



| Address                                                      | Register                                                            |
|--------------------------------------------------------------|---------------------------------------------------------------------|
| 0x070D                                                       | SONET/SDH Transmit Pointer Configuration #2 (LSB)                   |
| 0x070E                                                       | TU-3 Miscellaneous Control                                          |
| 0x070F                                                       | Ingress Demapping Configuration                                     |
| 0x0710                                                       | SARC_U Path AIS Override                                            |
| 0x0711                                                       | SARC_U Path LOP Override                                            |
| 0x0712                                                       | SARC_U Path PLU Override                                            |
| 0x0713                                                       | SARC_U Path PLM Override                                            |
| 0x0714                                                       | SARC_U Path UNEQ Override                                           |
| 0x0716                                                       | SARC_U Path TIU Override                                            |
| 0x0717                                                       | SARC_U Path TIM Override                                            |
| 0x073C                                                       | DLL Configuration (TelecomBus)                                      |
| 0x073E                                                       | DLL Delay Tap Status (TelecomBus)                                   |
| 0x073F                                                       | DLL Control Status (TelecomBus)                                     |
| 0x740 - 0x077F                                               | Ingress VTPP #1                                                     |
| 0x0740, 0x0742, 0x0744,<br>0x0746, 0x0748, 0x074A,<br>0x074C | VTPP Ingress, TU #1 in TUG2 #1 to TUG2 #7, Configuration and Status |
| 0x0741, 0x0743, 0x0745,<br>0x0747, 0x0749, 0x074B,<br>0x074D | VTPP Ingress, TU #1 in TUG2 #1 to TUG2 #7, Alarm Status             |
| 0x074E                                                       | VTPP Ingress, TU #1 in TUG2 #1 to TUG2 #7, LOP Interrupt            |
| 0x074F                                                       | VTPP Ingress, TU #1 in TUG2 #1 to TUG2 #7, AIS Interrupt            |
| 0x0750, 0x0752, 0x0754,<br>0x0756, 0x0758, 0x075A,<br>0x075C | VTPP Ingress, TU #2 in TUG2 #1 to TUG2 #7, Configuration and Status |
| 0x0751, 0x0753, 0x0755,<br>0x0757, 0x0759, 0x075B,<br>0x075D | VTPP Ingress, TU #2 in TUG2 #1 to TUG2 #7, Alarm Status             |
| 0x075E                                                       | VTPP Ingress, TU #2 in TUG2 #1 to TUG2 #7, LOP Interrupt            |
| 0x075F                                                       | VTPP Ingress, TU #2 in TUG2 #1 to TUG2 #7 AIS Interrupt             |
| 0x0760, 0x0762, 0x0764,<br>0x0766, 0x0768, 0x076A,<br>0x076C | VTPP Ingress, TU #3 in TUG2 #1 to TUG2 #7, Configuration and Status |
| 0x0761, 0x0763, 0x0765,<br>0x0767, 0x0769, 0x076B,<br>0x076D | VTPP Ingress, TU #3 in TUG2 #1 to TUG2 #7, Alarm Status             |
| 0x076E                                                       | VTPP Ingress, TU #3 in TUG2 #1 to TUG2 #7, LOP Interrupt            |
| 0x076F                                                       | VTPP Ingress, TU #3 in TUG2 #1 to TUG2 #7, AIS Interrupt            |
| 0x0770, 0x0772, 0x0774,<br>0x0776, 0x0778, 0x077A,<br>0x077C | VTPP Ingress, TU #4 in TUG2 #1 to TUG2 #7, Configuration and Status |
| 0x0771, 0x0773, 0x0775,<br>0x0777, 0x0779, 0x077B,<br>0x077D | VTPP Ingress, TU #4 in TUG2 #1 to TUG2 #7, Alarm Status             |
| 0x077E                                                       | VTPP Ingress, TU #4 in TUG2 #1 to TUG2 #7, LOP Interrupt            |
| 0x077F                                                       | VTPP Ingress, TU #4 in TUG2 #1 to TUG2 #7, AIS Interrupt            |



| Address                                                      | Register                                                           |
|--------------------------------------------------------------|--------------------------------------------------------------------|
| 0x780 - 0x07BF                                               | Ingress VTPP #2                                                    |
| 0x7C0 - 0x07FF                                               | Ingress VTPP #3                                                    |
| 0x0800 - 0x85E                                               | RTDM Tributary Control                                             |
| 0x0860                                                       | Reserved                                                           |
| 0x0861                                                       | RTDM FIFO Depth Control                                            |
| 0x0862                                                       | RTDM Time Switch Page Control                                      |
| 0x0863                                                       | RTDM Indirect Time Switch Tributary RAM Status and Control         |
| 0x0864                                                       | RTDM Indirect Time Switch Internal Link Address                    |
| 0x0865                                                       | RTDM Indirect Ingress Tributary Data                               |
| 0x0875                                                       | RTDM Indirect Address for Leakrate Table                           |
| 0x0876                                                       | RTDM Indirect Data for Leakrate Table                              |
| 0x0880                                                       | SARC Indirect Addresses (LSB)                                      |
| 0x0881                                                       | SARC Indirect Addresses (MSB)                                      |
| 0x0882                                                       | SARC Indirect Read/Write Data (LSB)                                |
| 0x0883                                                       | SARC Indirect Read/Write Data (MSB)                                |
| 0x088C                                                       | SARC Receive Path Configuration (LSB)                              |
| 0x088D                                                       | SARC Receive Path Configuration (MSB)                              |
| 0x08C0                                                       | THPP Indirect Addressing (LSB)                                     |
| 0x08C1                                                       | THPP Indirect Addressing (MSB)                                     |
| 0x08C2                                                       | THPP Indirect Data Register (LSB)                                  |
| 0x08C3                                                       | THPP Indirect Data Register (MSB)                                  |
| 0x08CA                                                       | THPP Master Payload Configuration (LSB)                            |
| 0x08CB                                                       | THPP Master Payload Configuration (MSB)                            |
| 0x08E0                                                       | TTTP Indirect Address (LSB)                                        |
| 0x08E1                                                       | TTTP Indirect Address (MSB)                                        |
| 0x08E2                                                       | TTTP Indirect Data                                                 |
| 0x0900 – 0x93F                                               | Egress VTPP #1                                                     |
| 0x0900, 0x0902, 0x0904,<br>0x0906, 0x0908, 0x090A,<br>0x090C | VTPP Egress, TU #1 in TUG2 #1 to TUG2 #7, Configuration and Status |
| 0x0901, 0x0903, 0x0905,<br>0x0907, 0x0909, 0x090B,<br>0x090D | VTPP Egress, TU #1 in TUG2 #1 to TUG2 #7, Alarm Status             |
| 0x090E                                                       | VTPP Egress, TU #1 in TUG2 #1 to TUG2 #7, LOP Interrupt            |
| 0x090F                                                       | VTPP Egress, TU #1 in TUG2 #1 to TUG2 #7, AIS Interrupt            |
| 0x0910, 0x0912, 0x0914,<br>0x0916, 0x0918, 0x091A,<br>0x091C | VTPP Egress, TU #2 in TUG2 #1 to TUG2 #7, Configuration and Status |
| 0x0911, 0x0913, 0x0915,<br>0x0917, 0x0919, 0x091B,<br>0x091D | VTPP Egress, TU #2 in TUG2 #1 to TUG2 #7, Alarm Status             |
| 0x091E                                                       | VTPP Egress, TU #2 in TUG2 #1 to TUG2 #7, LOP Interrupt            |
| 0x091F                                                       | VTPP Egress, TU #2 in TUG2 #1 to TUG2 #7 AIS Interrupt             |



| Address                                                      | Register                                                           |
|--------------------------------------------------------------|--------------------------------------------------------------------|
| 0x0920, 0x0922, 0x0924,<br>0x0926, 0x0928, 0x092A,<br>0x092C | VTPP Egress, TU #3 in TUG2 #1 to TUG2 #7, Configuration and Status |
| 0x0921, 0x0923, 0x0925,<br>0x0927, 0x0929, 0x092B,<br>0x092D | VTPP Egress, TU #3 in TUG2 #1 to TUG2 #7, Alarm Status             |
| 0x092E                                                       | VTPP Egress, TU #3 in TUG2 #1 to TUG2 #7, LOP Interrupt            |
| 0x092F                                                       | VTPP Egress, TU #3 in TUG2 #1 to TUG2 #7, AIS Interrupt            |
| 0x0930, 0x0932, 0x0934,<br>0x0936, 0x0938, 0x093A,<br>0x093C | VTPP Egress, TU #4 in TUG2 #1 to TUG2 #7, Configuration and Status |
| 0x0931, 0x0933, 0x0935,<br>0x0937, 0x0939, 0x093B,<br>0x093D | VTPP Egress, TU #4 in TUG2 #1 to TUG2 #7, Alarm Status             |
| 0x093E                                                       | VTPP Egress, TU #4 in TUG2 #1 to TUG2 #7, LOP Interrupt            |
| 0x093F                                                       | VTPP Egress, TU #4 in TUG2 #1 to TUG2 #7, AIS Interrupt            |
| 0x0940 - 0x97F                                               | Egress VTPP #2                                                     |
| 0x0980 - 0x9BF                                               | Egress VTPP #3                                                     |
| 0x09C0 - 0x9EF                                               | Reserved                                                           |
| 0x0A00 - 0x0AFD                                              | Receive Tributary Overhead Processor (RTOP) #1                     |
| 0x0A00, 0x0A08,<br>0x0A10, 0x0A18,<br>0x0A20, 0x0A28, 0x0A30 | RTOP, TU #1 in TUG2 #1 to TUG2 #7, Configuration                   |
| 0x0A01, 0x0A09,<br>0x0A11, 0x0A19,<br>0x0A21, 0x0A29, 0x0A31 | RTOP, TU #1 in TUG2 #1 to TUG2 #7, Configuration and Alarm Status  |
| 0x0A02, 0x0A0A,<br>0x0A12, 0x0A1A,<br>0x0A22, 0x0A2A, 0x0A32 | RTOP, TU #1 in TUG2 #1 to TUG2 #7, Expected Path Signal Label      |
| 0x0A03, 0x0A0B,<br>0x0A13, 0x0A1B,<br>0x0A23, 0x0A2B, 0x0A33 | RTOP, TU #1 in TUG2 #1 to TUG2 #7, Accepted Path Signal Label      |
| 0x0A04, 0x0A0C,<br>0x0A14, 0x0A1C,<br>0x0A24, 0x0A2C, 0x0A34 | RTOP, TU #1 in TUG2 #1 to TUG2 #7, BIP-2 Error Count LSB           |
| 0x0A05, 0x0A0D,<br>0x0A15, 0x0A1D,<br>0x0A25, 0x0A2D, 0x0A35 | RTOP, TU #1 in TUG2 #1 to TUG2 #7, BIP-2 Error Count MSB           |
| 0x0A06, 0x0A0E,<br>0x0A16, 0x0A1E,<br>0x0A26, 0x0A2E, 0x0A36 | RTOP, TU #1 in TUG2 #2 to TUG2 #7, FEBE Error Count LSB            |
| 0x0A07, 0x0A0F,<br>0x0A17, 0x0A1F,<br>0x0A27, 0x0A2F, 0x0A37 | RTOP, TU #1 in TUG2 #2 to TUG2 #7, FEBE Error Count MSB            |
| 0x0A38                                                       | RTOP, TU #1 in TUG2 #1 to TUG2 #7, COPSL Interrupt                 |
| 0x0A39                                                       | RTOP, TU #1 in TUG2 #1 to TUG2 #7, PSLM Interrupt                  |
| 0x0A3A                                                       | RTOP, TU #1 in TUG2 #1 to TUG2 #7, PSLU Interrupt                  |
|                                                              |                                                                    |



| Address                                                         | Register                                                                |
|-----------------------------------------------------------------|-------------------------------------------------------------------------|
| 0x0A3C                                                          | Reserved                                                                |
| 0x0A3D                                                          | RTOP, TU #1 in TUG2 #1 to TUG2 #7, Inband Error Reporting Configuration |
| 0x0A40, 0x0A48,<br>0x0A50, 0x0A58,<br>0x0A60, 0x0A68, 0x0A70    | RTOP, TU #2 in TUG2 #1 to TUG2 #7, Configuration                        |
| 0x0A41, 0x0A49,<br>0x0A51, 0x0A59,<br>0x0A61, 0x0A69, 0x0A71    | RTOP, TU #2 in TUG2 #1 to TUG2 #7, Configuration and Alarm Status       |
| 0x0A42, 0x0A4A,<br>0x0A52, 0x0A5A,<br>0x0A62, 0x0A6A, 0x0A72    | RTOP, TU #2 in TUG2 #1 to TUG2 #7, Expected Path Signal Label           |
| 0x0A43, 0x0A4B,<br>0x0A53, 0x0A5B,<br>0x0A63, 0x0A6B, 0x0A73    | RTOP, TU #2 in TUG2 #1 to TUG2 #7, Accepted Path Signal Label           |
| 0x0A44, 0x0A4C,<br>0x0A54, 0x0A5C,<br>0x0A64, 0x0A6C, 0x0A74    | RTOP, TU #2 in TUG2 #1 to TUG2 #7, BIP-2 Error Count LSB                |
| 0x0A45, 0x0A4D,<br>0x0A55, 0x0A5D,<br>0x0A65, 0x0A6D, 0x0A75    | RTOP, TU #2 in TUG2 #1 to TUG2 #7, BIP-2 Error Count MSB                |
| 0x0A46, 0x0A4E,<br>0x0A56, 0x0A5E,<br>0x0A66, 0x0A6E, 0x0A76    | RTOP, TU #2 in TUG2 #1 to TUG2 #7, FEBE Error Count LSB                 |
| 0x0A47, 0x0A4F,<br>0x0A57, 0x0A5F,<br>0x0A67, 0x0A6F, 0x0A77    | RTOP, TU #2 in TUG2 #1 to TUG2 #7, FEBE Error Count MSB                 |
| 0x0A78                                                          | RTOP, TU #2 in TUG2 #1 to TUG2 #7, COPSL Interrupt                      |
| 0x0A79                                                          | RTOP, TU #2 in TUG2 #1 to TUG2 #7, PSLM Interrupt                       |
| 0x0A7A                                                          | RTOP, TU #2 in TUG2 #1 to TUG2 #7, PSLU Interrupt                       |
| 0x0A7B                                                          | RTOP, TU #2 in TUG2 #1 to TUG2 #7, RDI Interrupt                        |
| 0x0A7C                                                          | Reserved                                                                |
| 0x0A7D                                                          | RTOP, TU #2 in TUG2 #1 to TUG2 #7, Inband Error Reporting Configuration |
| 0x0A80, 0x0A88,<br>0x0A90, 0x0A98,<br>0x0AA0, 0x0AA8,<br>0x0AB0 | RTOP, TU #3 in TUG2 #1 to TUG2 #7, Configuration                        |
| 0x0A81, 0x0A89,<br>0x0A91, 0x0A99,<br>0x0AA1, 0x0AA9,<br>0x0AB1 | RTOP, TU #3 in TUG2 #1 to TUG2 #7, Configuration and Alarm Status       |
| 0x0A82, 0x0A8A,<br>0x0A92, 0x0A9A,<br>0x0AA2, 0x0AAA,<br>0x0AB2 | RTOP, TU #3 in TUG2 #1 to TUG2 #7, Expected Path Signal Label           |
| 0x0A83, 0x0A8B,<br>0x0A93, 0x0A9B,<br>0x0AA3, 0x0AAB,<br>0x0AB3 | RTOP, TU #3 in TUG2 #1 to TUG2 #7, Accepted Path Signal Label           |



| Address                                                         | Register                                                                |
|-----------------------------------------------------------------|-------------------------------------------------------------------------|
| 0x0A84, 0x0A8C,<br>0x0A94, 0x0A9C,<br>0x0AA4, 0x0AAC,<br>0x0AB4 | RTOP, TU #3 in TUG2 #1 to TUG2 #7, BIP-2 Error Count LSB                |
| 0x0A85, 0x0A8D,<br>0x0A95, 0x0A9D,<br>0x0AA5, 0x0AAD,<br>0x0AB5 | RTOP, TU #3 in TUG2 #1 to TUG2 #7, BIP-2 Error Count MSB                |
| 0x0A86, 0x0A8E,<br>0x0A96, 0x0A9E,<br>0x0AA6, 0x0AAE,<br>0x0AB6 | TU #3 in TUG2 #1 to TUG2 #7, FEBE Error Count LSB                       |
| 0x0A87, 0x0A8F,<br>0x0A97, 0x0A9F,<br>0x0AA7, 0x0AAF,<br>0x0AB7 | RTOP, TU #3 in TUG2 #1 to TUG2 #7, FEBE Error Count MSB                 |
| 0x0AB8                                                          | RTOP, TU #3 in TUG2 #1 to TUG2 #7, COPSL Interrupt                      |
| 0x0AB9                                                          | RTOP, TU #3 in TUG2 #1 to TUG2 #7, PSLM Interrupt                       |
| 0x0ABA                                                          | RTOP, TU #3 in TUG2 #1 to TUG2 #7, PSLU Interrupt                       |
| 0x0ABB                                                          | RTOP, TU #3 in TUG2 #1 to TUG2 #7, RDI Interrupt                        |
| 0x0ABC                                                          | Reserved                                                                |
| 0x0ABD                                                          | RTOP, TU #3 in TUG2 #1 to TUG2 #7, Inband Error Reporting Configuration |
| 0x0AC0, 0x0AC8,<br>0x0AD0, 0x0AD8,<br>0x0AE0, 0x0AE8,<br>0x0AF0 | RTOP, TU #4 in TUG2 #1 to TUG2 #7, Configuration                        |
| 0x0AC1, 0x0AC9,<br>0x0AD1, 0x0AD9,<br>0x0AE1, 0x0AE9,<br>0x0AF1 | RTOP, TU #4 in TUG2 #1 to TUG2 #7, Configuration and Alarm Status       |
| 0x0AC2, 0x0ACA,<br>0x0AD2, 0x0ADA,<br>0x0AE2, 0x0AEA,<br>0x0AF2 | RTOP, TU #4 in TUG2 #1 to TUG2 #7, Expected Path Signal Label           |
| 0x0AC3, 0x0ACB,<br>0x0AD3, 0x0ADB,<br>0x0AE3, 0x0AEB,<br>0x0AF3 | RTOP, TU #4 in TUG2 #1 to TUG2 #7, Path Signal Label                    |
| 0x0AC4, 0x0ACC,<br>0x0AD4, 0x0ADC,<br>0x0AE4, 0x0AEC,<br>0x0AF4 | RTOP, TU #4 in TUG2 #1 to TUG2 #7, BIP-2 Error Count LSB                |
| 0x0AC5, 0x0ACD,<br>0x0AD5, 0x0ADD,<br>0x0AE5, 0x0AED,<br>0x0AF5 | RTOP, TU #4 in TUG2 #1 to TUG2 #7, BIP-2 Error Count MSB                |
| 0x0AC6, 0x0ACE,<br>0x0AD6, 0x0ADE,<br>0x0AE6, 0x0AEE,<br>0x0AF6 | RTOP, TU #4 in TUG2 #1 to TUG2 #7, FEBE Error Count LSB                 |



| Address                                                         | Register                                                                |
|-----------------------------------------------------------------|-------------------------------------------------------------------------|
| 0x0AC7, 0x0ACF,<br>0x0AD7, 0x0ADF,<br>0x0AE7, 0x0AEF,<br>0x0AF7 | RTOP, TU #4 in TUG2 #1 to TUG2 #7, FEBE Error Count MSB                 |
| 0x0AF8                                                          | RTOP, TU #4 in TUG2 #1 to TUG2 #7, COPSL Interrupt                      |
| 0x0AF9                                                          | RTOP, TU #4 in TUG2 #1 to TUG2 #7, PSLM Interrupt                       |
| 0x0AFA                                                          | RTOP, TU #4 in TUG2 #1 to TUG2 #7, PSLU Interrupt                       |
| 0x0AFB                                                          | RTOP, TU #4 in TUG2 #1 to TUG2 #7, RDI Interrupt                        |
| 0x0AFC                                                          | Reserved                                                                |
| 0x0AFD                                                          | RTOP, TU #4 in TUG2 #1 to TUG2 #7, Inband Error Reporting Configuration |
| 0x0B00 - 0x0BFD                                                 | Receive Tributary Overhead Processor (RTOP) #2                          |
| 0x0C00 - 0x0CFD                                                 | Receive Tributary Overhead Processor (RTOP) #3                          |
| 0x0D00 - 0x0D06                                                 | TRAP TU #1 in TUG2 #1 to TUG2 #7 of TUG3 #1, Control                    |
| 0x0D07                                                          | TRAP TU #1 in TUG2 #1 to TUG2 #7 of TUG3 #1, Egress AIS Control         |
| 0x0D08 - 0x0D0E                                                 | TRAP TU #2 in TUG2 #1 to TUG2 #7 of TUG3 #1, Control                    |
| 0x0D0F                                                          | TRAP TU #2 in TUG2 #1 to TUG2 #7 of TUG3 #1, Egress AIS Control         |
| 0x0D10 - 0x0D16                                                 | TRAP TU #3 in TUG2 #1 to TUG2 #7 of TUG3 #1 Control                     |
| 0x0D17                                                          | TRAP TU #3 in TUG2 #1 to TUG2 #7 of TUG3 #1, Egress AIS Control         |
| 0x0D18 - 0x0D1E                                                 | TRAP TU #4 in TUG2 #1 to TUG2 #7 of TUG3 #1, Control                    |
| 0x0D1F                                                          | TRAP TU #4 in TUG2 #1 to TUG2 #7 of TUG3 #1, Egress AIS Control         |
| 0x0D20 - 0x0D26                                                 | TRAP TU #1 in TUG2 #1 to TUG2 #7 of TUG3 #2, Control                    |
| 0x0D27                                                          | TRAP TU #1 in TUG2 #1 to TUG2 #7 of TUG3 #2, Egress AIS Control         |
| 0x0D28 - 0x0D2E                                                 | TRAP TU #2 in TUG2 #1 to TUG2 #7 of TUG3 #2, Control                    |
| 0x0D2F                                                          | TRAP TU #2 in TUG2 #1 to TUG2 #7 of TUG3 #2, Egress AIS Control         |
| 0x0D30 - 0x0D36                                                 | TRAP TU #3 in TUG2 #1 to TUG2 #7 of TUG3 #2, Control                    |
| 0x0D37                                                          | TRAP TU #3 in TUG2 #1 to TUG2 #7 of TUG3 #2, Egress AIS Control         |
| 0x0D38 - 0x0D3E                                                 | TRAP TU #4 in TUG2 #1 to TUG2 #7 of TUG3 #2, Control                    |
| 0x0D3F                                                          | TRAP TU #4 in TUG2 #1 to TUG2 #7 of TUG3 #2, Egress AIS Control         |
| 0x0D40 - 0x0D46                                                 | TRAP TU #1 in TUG2 #1 to TUG2 #7 of TUG3 #3, Control                    |
| 0x0D47                                                          | TRAP TU #1 in TUG2 #1 to TUG2 #7 of TUG3 #3, Egress AIS Control         |
| 0x0D48 - 0x0D4E                                                 | TRAP TU #2 in TUG2 #1 to TUG2 #7 of TUG3 #3, Control                    |
| 0x0D4F                                                          | TRAP TU #2 in TUG2 #1 to TUG2 #7 of TUG3 #3, Egress AIS Control         |
| 0x0D50 - 0x0D56                                                 | TRAP TU #3 in TUG2 #1 to TUG2 #7 of TUG3 #3, Control                    |
| 0x0D57                                                          | TRAP TU #3 in TUG2 #1 to TUG2 #7 of TUG3 #3, Egress AIS Control         |
| 0x0D58 - 0x0D5E                                                 | TRAP TU #4 in TUG2 #1 to TUG2 #7 of TUG3 #3, Control                    |
| 0x0D5F                                                          | TRAP TU #4 in TUG2 #1 to TUG2 #7 of TUG3 #3, Egress AIS Control         |
| 0x0D60                                                          | TRAP Indirect Remote Alarm Page Address                                 |
| 0x0D61                                                          | TRAP Indirect Remote Alarm Tributary Address                            |
| 0x0D62                                                          | TRAP Indirect Datapath Tributary Data                                   |
| 0x0D63                                                          | TRAP RDI Control                                                        |
| 0x0D68                                                          | TRAP Remote Parallel Alarm Port TUG2 #1 of TUG3 #1 Configuration        |



| Address         | Register                                                                    |
|-----------------|-----------------------------------------------------------------------------|
| 0x0D69- 0x0D6E  | TRAP Remote Parallel Alarm Port TUG2 #2 to TUG2 #7 of TUG3 #1 Configuration |
| 0x0D70 - 0x0D76 | TRAP Remote Parallel Alarm Port TUG2 #1 to TUG2 #7 of TUG3 #2 Configuration |
| 0x0D78 - 0x0D7E | TRAP Remote Parallel Alarm Port TUG2 #1 to TUG2 #7 of TUG3 #3 Configuration |
| 0x0D80          | TTOP TU #1 in TUG2 #1 of TUG3 #1, Control                                   |
| 0x0D81 - 0x0D86 | TTOP TU #1 in TUG2 #2 to TUG2 #7 of TUG3 #1, Control                        |
| 0x0D87          | TTOP TU #1 in TUG2 #1 to TUG2 #7 of TUG3 #1 BIP Diagnostic Control          |
| 0x0D88 - 0x0D8E | TTOP TU #2 in TUG2 #1 to TUG2 #7 of TUG3 #1, Control                        |
| 0x0D8F          | TTOP TU #2 in TUG2 #1 to TUG2 #7 of TUG3 #1 BIP Diagnostic Control          |
| 0x0D90 - 0x0D96 | TTOP TU #3 in TUG2 #1 to TUG2 #7 of TUG3 #1, Control                        |
| 0x0D97          | TTOP TU #3 in TUG2 #1 to TUG2 #7 of TUG3 #1, BIP Diagnostic Control         |
| 0x0D98 - 0x0D9E | TTOP TU #4 in TUG2 #1 to TUG2 #7 of TUG3 #1, Control                        |
| 0x0D9F          | TTOP TU #4 in TUG2 #1 to TUG2 #7 of TUG3 #1, BIP Diagnostic Control         |
| 0x0DA0 - 0x0DA6 | TTOP TU #1 in TUG2 #1 to TUG2 #7 of TUG3 #2, Control                        |
| 0x0DA7          | TTOP TU #1 in TUG2 #1 to TUG2 #7 of TUG3 #2, BIP Diagnostic Control         |
| 0x0DA8 - 0x0DAE | TTOP TU #2 in TUG2 #1 to TUG2 #7 of TUG3 #2, Control                        |
| 0x0DAF          | TTOP TU #2 in TUG2 #1 to TUG2 #7 of TUG3 #2, BIP Diagnostic Control         |
| 0x0DB0 - 0x0DB6 | TU #3 in TUG2 #1 to TUG2 #7 of TUG3 #2, Control                             |
| 0x0DB7          | TTOP TU #3 in TUG2 #1 to TUG2 #7 of TUG3 #2, BIP Diagnostic Control         |
| 0x0DB8 - 0x0DBE | TTOP TU #4 in TUG2 #1 to TUG2 #7 of TUG3 #2, Control                        |
| 0x0DBF          | TTOP TU #4 in TUG2 #1 to TUG2 #7 of TUG3 #2, BIP Diagnostic Control         |
| 0x0DC0 - 0x0DC6 | TTOP TU #1 in TUG2 #1 to TUG2 #7 of TUG3 #3, Control                        |
| 0x0DC7          | TTOP TU #1 in TUG2 #1 to TUG2 #7 of TUG3 #3, BIP Diagnostic Control         |
| 0x0DC8 - 0x0DCE | TTOP TU #2 in TUG2 #1 to TUG2 #7 of TUG3 #3, Control                        |
| 0x0DCF          | TTOP TU #2 in TUG2 #1 to TUG2 #7 of TUG3 #3, BIP Diagnostic Control         |
| 0x0DD0 - 0x0DD6 | TTOP TU #3 in TUG2 #1 to TUG2 #7 of TUG3 #3, Control                        |
| 0x0DD7          | TTOP TU #3 in TUG2 #1 to TUG2 #7 of TUG3 #3, BIP Diagnostic Control         |
| 0x0DD8 - 0x0DDE | TTOP TU #4 in TUG2 #1 to TUG2 #7 of TUG3 #3, Control                        |
| 0x0DDF          | TTOP TU #4 in TUG2 #1 to TUG2 #7 of TUG3 #3, BIP Diagnostic Control         |
| 0x0DE0          | TTOP TUG3 #1 Control                                                        |
| 0x0DE1          | TTOP TUG3 #2 Control                                                        |



| Address           | Register                                                   |
|-------------------|------------------------------------------------------------|
| 0x0DE2            | TTOP TUG3 #3 Control                                       |
| 0x0DE4            | TTOP Trail Trace Identifier Page Select                    |
| 0x0DE5            | TTOP Indirect Trail Trace Identifier Tributary Select      |
| 0x0DE6            | TTOP Indirect Trail Trace Identifier Buffer Address        |
| 0x0DE7            | TTOP Indirect Trail Trace Identifier Buffer Data           |
| 0x0E00 - 0x0E5E   | TTMP Tributary Control                                     |
| 0x0E61            | TTMP Time Switch Page Control                              |
| 0x0E62            | TTMP Indirect Time Switch RAM Control and Status           |
| 0x0E63            | TTMP Indirect Egress Tributary Address                     |
| 0x0E64            | TTMP Indirect Time Switch Internal Link Data               |
| 0x0E65            | TTMP Telecom Interface Configuration                       |
| 0x0E80 - 0x0E87   | D3E3MD #1                                                  |
| 0x0E80            | D3E3MD Configuration                                       |
| 0x0E81            | D3E3MD Interrupt Status                                    |
| 0x0E82            | D3E3MD Interrupt Enable                                    |
| 0x0E88 - 0x0E8F   | D3E3MD #2                                                  |
| 0x0E90 - 0x0E97   | D3E3MD #3                                                  |
| 0x0EA0- 0x0EA7    | D3E3MA #1                                                  |
| 0x0EA0            | D3E3MA Control                                             |
| 0x0EA1            | D3E3MA Interrupt Status                                    |
| 0x0EA2            | D3E3MA Interrupt Enable                                    |
| 0x0EA8 - 0x0EAF   | D3E3MA #2                                                  |
| 0x0EB0 - 0x0EB7   | D3E3MA #3                                                  |
| 0x0EC0 - 0x0EC7   | JAT-52 #1                                                  |
| 0x0EC0            | JAT-52 Configuration                                       |
| 0x0EC1            | JAT-52 Interrupt Status                                    |
| 0x0EC2            | JAT-52 Status and FIFO control                             |
| 0x0EC3            | JAT-52 DLL Reset                                           |
| 0x0EC4            | JAT-52 Configuration                                       |
| 0x0EC8 - 0x0ECF   | JAT-52 #2                                                  |
| 0x0ED0 - 0x0EC7   | JAT-52 #3                                                  |
| 0x0F00 - 0x0F2B   | RTTB #1                                                    |
| 0x0F00            | RTTB TU3 or TU #1 in TUG2 #1, Configuration and Status     |
| 0x0F01 to 0x0F06  | RTTB TU #1 in TUG2 #2 to TUG2 #7, Configuration and Status |
| 0x0F08 to 0x0F0E  | RTTB TU #2 in TUG2 #1 to TUG2 #7, Configuration and Status |
| 0x0F10H to 0x0F16 | RTTB TU #3 in TUG2 #1 to TUG2 #7, Configuration and Status |
| 0x0F18 to 0x0F1E  | RTTB TU #4 in TUG2 #1 to TUG2 #7, Configuration and Status |
| 0x0F20 + 0x40*N   | RTTB TU3 or TU #1 in TUG2 #1 to TUG2 #7, TIM Interrupt     |
| 0x0F21            | RTTB TU #2 in TUG2 #1 to TUG2 #7, TIM Interrupt            |
| 0x0F22            | RTTB TU #3 in TUG2 #1 to TUG2 #7, TIM Interrupt            |
| 0x0F23            | RTTB TU #4 in TUG2 #1 to TUG2 #7, TIM Interrupt            |



| Address         | Register                                               |
|-----------------|--------------------------------------------------------|
| 0x0F24          | RTTB TU3 or TU #1 in TUG2 #1 to TUG2 #7, TIU Interrupt |
| 0x0F25          | RTTB TU #2 in TUG2 #1 to TUG2 #7, TIU Interrupt        |
| 0x0F26          | RTTB TU #3 in TUG2 #1 to TUG2 #7, TIU Interrupt        |
| 0x0F27          | RTTB TU #4 in TUG2 #1 to TUG2 #7, TIU Interrupt        |
| 0x0F28          | RTTB TIU Threshold                                     |
| 0x0F29          | RTTB Indirect Tributary Select                         |
| 0x0F2A          | RTTB Indirect Address Select                           |
| 0x0F2B          | RTTB Indirect Data Select                              |
| 0x0F40 - 0x0F6B | RTTB #2                                                |
| 0x0F80 - 0x0FAB | RTTB #3                                                |
| 0x1000          | Master Test                                            |

For all register accesses, CSB must be low.



#### **Normal Mode Register Description** 10

Normal mode registers are used to configure and monitor the operation of the TEMUX 84E3. Normal mode registers (as opposed to test mode registers) are selected when TRS (A[12]) is low.

The register descriptions are contained in a separate TEMUX 84E3 register description document (PMC-2022027).

### **Notes on Normal Mode Register Bits:**

- 1. Writing values into unused register bits typically has no effect. However, to ensure software compatibility with future, feature-enhanced versions of the product, unused register bit must be written with logic 0. Reading back unused bits can produce either a logic 1 or a logic 0; hence unused register bits should be masked off by software when read.
- 2. All configuration bits that can be written into can also be read back. This allows the processor controlling the TEMUX 84E3 to determine the programming state of the block.
- 3. Writeable normal mode register bits are cleared to logic 0 upon reset unless otherwise noted.
- Writing into read-only normal mode register bit locations does not affect TEMUX 84E3 operation unless otherwise noted.

Document No.: PMC-2030446, Issue 4



# 11 Test Features Description

The TEMUX 84E3 contains test features for both production testing and board testing.

Simultaneously asserting the CSB, RDB and WRB inputs causes all output pins and the data bus to be held in a high-impedance state. This test feature may be used for board testing.

Test mode registers are used to apply test vectors during production testing of the TEMUX 84E3. Test mode registers (as opposed to normal mode registers) are selected when TRS (A[12]) is high.

#### Notes on Register Bits:

- 1. Writing values into unused register bits has no effect. Reading back unused bits can produce either a logic one or a logic zero; hence unused bits should be masked off by software when read.
- 2. Writeable register bits are not initialized upon reset unless otherwise noted.



### Register 0x1000: Master Test Register

| Bit   | Туре | Function | Default |
|-------|------|----------|---------|
| Bit 7 | R/W  | Reserved | 0       |
| Bit 6 |      | Unused   | X       |
| Bit 5 |      | Unused   | Х       |
| Bit 4 | R/W  | PMCTST   | 0       |
| Bit 3 | W    | DBCTRL   | X       |
| Bit 2 | R/W  | Reserved | 0       |
| Bit 1 | W    | HIZDATA  | X       |
| Bit 0 | R/W  | HIZIO    | 0       |

This register is used to select TEMUX 84E3 test features. All bits, except for PMCTST, are reset to zero by a hardware reset of the TEMUX 84E3; a software reset of the TEMUX 84E3 does not affect the state of the bits in this register.

#### **PMCTST**

The PMCTST bit is used to configure the TEMUX 84E3 for PMC's manufacturing tests. When PMCTST is set to logic 1, the TEMUX 84E3 microprocessor port becomes the test access port used to run the PMC "canned" manufacturing test vectors. The PMCTST bit can only be cleared by setting CSB to logic 1.

### **DBCTRL**

The DBCTRL bit is used to pass control of the data bus drivers to the CSB pin while PMCTST is a logic 1. When the DBCTRL bit is set to logic 1, the CSB pin controls the output enable for the data bus. While the DBCTRL bit is set, holding the CSB pin high causes the TEMUX 84E3 to drive the data bus and holding the CSB pin low tri-states the data bus. The DBCTRL bit overrides the HIZDATA bit. The DBCTRL bit is used to measure the drive capability of the data bus driver pads. When PMCTST is logic 0, the DBCTRL bit is ignored.

### Reserved

These bits must be logic 0 for correct operation.

## **HIZIO**

The HIZIO bit controls the tri-state modes of the output pins of the TEMUX 84E3. While the HIZIO bit is a logic 1, all output pins of the TEMUX 84E3, except the data bus, are held in a high-impedance state. The microprocessor interface is still active.



**HIZDATA** 

The HIZDATA bit controls the tri-state modes of the TEMUX 84E3. While the HIZIO bit is a logic 1, all output pins of the TEMUX 84E3, except the data bus, are held in a high-impedance state. While the HIZDATA bit is a logic 1, the data bus is held in a high-impedance state which inhibits microprocessor read cycles.

## 11.1 JTAG Test Port

The TEMUX 84E3 JTAG Test Access Port (TAP) allows access to the TAP controller and the 4 TAP registers: instruction, bypass, device identification and boundary scan. Using the TAP, device input logic levels can be read, device outputs can be forced, the device can be identified and the device scan path can be bypassed. For more details on the JTAG port, please refer to the Operations section.

## **Table 11 Instruction Register**

Length - 3 bits

| Instructions | Selected Register | Instruction Codes, IR[2:0] |
|--------------|-------------------|----------------------------|
| EXTEST       | Boundary Scan     | 000                        |
| IDCODE       | Identification    | 001                        |
| SAMPLE       | Boundary Scan     | 010                        |
| BYPASS       | Bypass            | 011                        |
| BYPASS       | Bypass            | 100                        |
| STCTEST      | Boundary Scan     | 101                        |
| BYPASS       | Bypass            | 110                        |
| BYPASS       | Bypass            | 111                        |

**Table 12 Identification Register** 

| Length                             | 32 bits    |
|------------------------------------|------------|
| Version number                     | 0x01       |
| Part Number                        | 0x8320     |
| Manufacturer's identification code | 0x0CD      |
| Device identification              | 0x183200CD |

The boundary scan register is made up of 302 boundary scan cells, divided into input observation (IN\_CELL), output (OUT\_CELL) and bidirectional (IO\_CELL) cells. These cells are detailed in the following pages. The first 32 cells form the ID code register and carry the code 183200CDH. The boundary scan chain order is presented in Table 13.



Table 13 Boundary Scan Register

| Pin/ Enable               | Bit<br># | Cell<br>Type | ld<br>Bit | Pin/ Enable | Bit<br># | Cell<br>Type | ld<br>Bit |
|---------------------------|----------|--------------|-----------|-------------|----------|--------------|-----------|
| SDC1FP_MVID_1             | 0        | IO_CELL      | -         | OEB_D_3     | 151      | OUT_CEL<br>L | -         |
| OEB_SDC1FP_MVID_1         | 1        | OUT_CEL<br>L | -         | D_4         | 152      | IO_CELL      | -         |
| SBIACT_MVID_2             | 2        | OUT_CEL<br>L | -         | OEB_D_4     | 153      | OUT_CEL<br>L | -         |
| OEB_SBIACT_MVID_2         | 3        | OUT_CEL<br>L | -         | D_5         | 154      | IO_CELL      | -         |
| SAJUST_REQ_MVID_3         | 4        | OUT_CEL<br>L | -         | OEB_D_5     | 155      | OUT_CEL<br>L | -         |
| OEB_SAJUST_REQ_<br>MVID_3 | 5        | OUT_CEL<br>L | -         | D_6         | 156      | IO_CELL      | -         |
| SDDATA_0_MVID_4           | 6        | OUT_CEL<br>L | -         | OEB_D_6     | 157      | OUT_CEL<br>L | -         |
| OEB_SDDATA_0_MVID_<br>4   | 7        | OUT_CEL<br>L | -         | D_7         | 158      | IO_CELL      | -         |
| SDDATA_1_MVID_5           | 8        | OUT_CEL<br>L | -         | OEB_D_7     | 159      | OUT_CEL<br>L | -         |
| OEB_SDDATA_1_MVID_<br>5   | 9        | OUT_CEL<br>L | -80       | ALE         | 160      | IN_CELL      | -         |
| SDDATA_2_MVID_6           | 10       | OUT_CEL<br>L | <u> </u>  | RSTB        | 161      | IN_CELL      | -         |
| OEB_SDDATA_2_MVID_<br>6   | 11       | OUT_CEL<br>L | -         | A_0         | 162      | IN_CELL      | -         |
| SDDATA_3_MVID_7           | 12       | OUT_CEL<br>L | -         | A_1         | 163      | IN_CELL      | -         |
| OEB_SDDATA_3_MVID_<br>7   | 13       | OUT_CEL<br>L | -         | A_2         | 164      | IN_CELL      | -         |
| SDDATA_4_MVID_8           | 14       | OUT_CEL<br>L | -         | A_3         | 165      | IN_CELL      | -         |
| OEB_SDDATA_4_MVID_<br>8   | 15       | OUT_CEL<br>L | -         | A_4         | 166      | IN_CELL      | -         |
| SDDATA_5_MVID_9           | 16       | OUT_CEL<br>L | -         | A_5         | 167      | IN_CELL      | -         |
| OEB_SDDATA_5_MVID_<br>9   | 17       | OUT_CEL<br>L | -         | A_6         | 168      | IN_CELL      | -         |
| SDDATA_6_MVID_10          | 18       | OUT_CEL<br>L | -         | A_7         | 169      | IN_CELL      | -         |
| OEB_SDDATA_6_MVID_<br>10  | 19       | OUT_CEL<br>L | -         | A_8         | 170      | IN_CELL      | -         |
| SDDATA_7_MVID_11          | 20       | OUT_CEL<br>L | -         | A_9         | 171      | IN_CELL      | -         |
| OEB_SDDATA_7_MVID_<br>11  | 21       | OUT_CEL<br>L | -         | A_10        | 172      | IN_CELL      | -         |
| SDDP_MVID_12              | 22       | OUT_CEL<br>L | -         | A_11        | 173      | IN_CELL      | -         |



| Pin/ Enable      | Bit<br># | Cell<br>Type | ld<br>Bit | Pin/ Enable  | Bit<br># | Cell<br>Type | ld<br>Bit |
|------------------|----------|--------------|-----------|--------------|----------|--------------|-----------|
| OEB_SDDP_MVID_12 | 23       | OUT_CEL<br>L | -         | A_12         | 174      | IN_CELL      | -         |
| SDPL_MVID_13     | 24       | OUT_CEL<br>L | -         | WRB          | 175      | IN_CELL      | -         |
| OEB_SDPL_MVID_13 | 25       | OUT_CEL<br>L | -         | RDB          | 176      | IN_CELL      | -         |
| SDV5_MVID_14     | 26       | OUT_CEL<br>L | -         | CSB          | 177      | IN_CELL      | -         |
| OEB_SDV5_MVID_14 | 27       | OUT_CEL<br>L | -         | LAV5         | 178      | OUT_CEL<br>L | -         |
| MVID_15          | 28       | OUT_CEL<br>L | -         | OEB_LAV5     | 179      | OUT_CEL<br>L | -         |
| OEB_MVID_15      | 29       | OUT_CEL<br>L | -         | LAPL         | 180      | OUT_CEL<br>L | -         |
| MVID_16          | 30       | OUT_CEL<br>L | -         | OEB_LAPL     | 181      | OUT_CEL<br>L | -         |
| OEB_MVID_16      | 31       | OUT_CEL<br>L | -         | LADP         | 182      | OUT_CEL<br>L | -         |
| MVID_17          | 32       | OUT_CEL<br>L | - 8       | OEB_LADP     | 183      | OUT_CEL<br>L | -         |
| OEB_MVID_17      | 33       | OUT_CEL<br>L | 8         | LADATA_0     | 184      | OUT_CEL<br>L | -         |
| MVID_18          | 34       | OUT_CEL<br>L | -         | OEB_LADATA_0 | 185      | OUT_CEL<br>L | -         |
| OEB_MVID_18      | 35       | OUT_CEL<br>L | -         | LADATA_1     | 186      | OUT_CEL<br>L | -         |
| MVID_19          | 36       | OUT_CEL<br>L | -         | OEB_LADATA_1 | 187      | OUT_CEL<br>L | -         |
| OEB_MVID_19      | 37       | OUT_CEL<br>L | -         | LADATA_2     | 188      | OUT_CEL<br>L | -         |
| MVID_20          | 38       | OUT_CEL<br>L | -         | OEB_LADATA_2 | 189      | OUT_CEL<br>L | -         |
| OEB_MVID_20      | 39       | OUT_CEL<br>L | -         | LADATA_3     | 190      | OUT_CEL<br>L | -         |
| MVID_21          | 40       | OUT_CEL<br>L | -         | OEB_LADATA_3 | 191      | OUT_CEL<br>L | -         |
| OEB_MVID_21      | 41       | OUT_CEL<br>L | -         | LADATA_4     | 192      | OUT_CEL<br>L | -         |
| SREFCLK          | 42       | IN_CELL      | -         | OEB_LADATA_4 | 193      | OUT_CEL<br>L | -         |
| MVED_1           | 43       | IN_CELL      | -         | LADATA_5     | 194      | OUT_CEL<br>L | -         |
| MVED_2           | 44       | IN_CELL      | -         | OEB_LADATA_5 | 195      | OUT_CEL<br>L | -         |
| S77_MVED_3       | 45       | IN_CELL      | -         | LADATA_6     | 196      | OUT_CEL<br>L | -         |
| SAC1FP_MVED_4    | 46       | IN_CELL      | -         | OEB_LADATA_6 | 197      | OUT_CEL<br>L | -         |



| Pin/ Enable              | Bit<br># | Cell<br>Type | ld<br>Bit | Pin/ Enable  | Bit<br># | Cell<br>Type | ld<br>Bit |
|--------------------------|----------|--------------|-----------|--------------|----------|--------------|-----------|
| SADATA_0_MVED_5          | 47       | IN_CELL      | -         | LADATA_7     | 198      | OUT_CEL<br>L | -         |
| SADATA_1_MVED_6          | 48       | IN_CELL      | -         | OEB_LADATA_7 | 199      | OUT_CEL<br>L | -         |
| SADATA_2_MVED_7          | 49       | IN_CELL      | -         | LAOE/LATPL   | 200      | OUT_CEL<br>L | -         |
| SADATA_3_MVED_8          | 50       | IN_CELL      | -         | OEB_LAOE     | 201      | OUT_CEL<br>L | -         |
| SADATA_4_MVED_9          | 51       | IN_CELL      | -         | LAC1J1V1     | 202      | OUT_CEL<br>L | -         |
| SADATA_5_MVED_10         | 52       | IN_CELL      | -         | OEB_LAC1J1V1 | 203      | OUT_CEL<br>L | -         |
| SADATA_6_MVED_11         | 53       | IN_CELL      | -         | LAC1         | 204      | IN_CELL      | -         |
| SADATA_7_MVED_12         | 54       | IN_CELL      | -         | CLK52M       | 205      | IN_CELL      | -         |
| SADP_MVED_13             | 55       | IN_CELL      | -         | RADWEST      | 206      | IN_CELL      | -         |
| SAPL_MVED_14             | 56       | IN_CELL      | -         | RADWESTFP    | 207      | IN_CELL      | -         |
| SAV5_MVED_15             | 57       | IN CELL      | -         | RADWESTCK    | 208      | IN CELL      | _         |
| SBIDET 0 MVED 16         | 58       | IN CELL      | - ,       | RADEAST      | 209      | IN_CELL      | -         |
| SBIDET_1_MVED_17         | 59       | IN CELL      | - 8       | RADEASTFP    | 210      | IN_CELL      | -         |
| MVED_18                  | 60       | IN CELL      | (2)       | RADEASTCK    | 211      | IN_CELL      | -         |
| TSOID                    | 61       | OUT_CEL<br>L | <u> </u>  | LDAIS        | 212      | IN_CELL      | -         |
| OEB_TS0ID                | 62       | OUT_CEL<br>L | -         | LDTPL        | 213      | IN_CELL      | -         |
| MVED_19                  | 63       | IN_CELL      | -         | LDV5         | 214      | IN_CELL      | -         |
| MVED_20                  | 64       | IN_CELL      | -         | LDPL         | 215      | IN_CELL      | -         |
| MVED_21                  | 65       | IN_CELL      | -         | LDC1J1V1     | 216      | IN_CELL      | -         |
| CCSID_1                  | 66       | OUT_CEL<br>L | -         | LDDP         | 217      | IN_CELL      | -         |
| OEB_CCSID_1              | 67       | OUT_CEL<br>L | -         | LDDATA_0     | 218      | IN_CELL      | -         |
| CCSID_2                  | 68       | OUT_CEL<br>L | -         | LDDATA_1     | 219      | IN_CELL      | -         |
| OEB_CCSID_2              | 69       | OUT_CEL<br>L | -         | LDDATA_2     | 220      | IN_CELL      | -         |
| CCSID_3                  | 70       | OUT_CEL<br>L | -         | LDDATA_3     | 221      | IN_CELL      | -         |
| OEB_CCSID_3              | 71       | OUT_CEL<br>L | -         | LDDATA_4     | 222      | IN_CELL      | -         |
| EFBWEN_1_CASID_1         | 72       | OUT_CEL<br>L | -         | LDDATA_5     | 223      | IN_CELL      | -         |
| OEB_EFBWEN_1_CASI<br>D_1 | 73       | OUT_CEL<br>L | -         | LDDATA_6     | 224      | IN_CELL      | -         |
| EFBWDAT_1_CASID_2        | 74       | OUT_CEL<br>L | -         | LDDATA_7     | 225      | IN_CELL      | -         |



| Pin/ Enable               | Bit<br># | Cell<br>Type | ld<br>Bit | Pin/ Enable     | Bit<br># | Cell<br>Type | ld<br>Bit |
|---------------------------|----------|--------------|-----------|-----------------|----------|--------------|-----------|
| OEB_EFBWDAT_1_<br>CASID_2 | 75       | OUT_CEL<br>L | -         | L77             | 226      | IN_CELL      | -         |
| CASID_3                   | 76       | OUT_CEL<br>L | -         | LREFCLK         | 227      | IN_CELL      | -         |
| OEB_CASID_3               | 77       | OUT_CEL<br>L | -         | TNEG_TMFP_1     | 228      | OUT_CEL<br>L | -         |
| CASID_4                   | 78       | OUT_CEL<br>L | -         | OEB_TNEG_TMFP_1 | 229      | OUT_CEL<br>L | -         |
| OEB_CASID_4               | 79       | OUT_CEL<br>L | -         | TCLK_1          | 230      | OUT_CEL<br>L | -         |
| CASID_5                   | 80       | OUT_CEL<br>L | -         | OEB_TCLK_1      | 231      | OUT_CEL<br>L | -         |
| OEB_CASID_5               | 81       | OUT_CEL<br>L | -         | TPOS_TDAT_1     | 232      | OUT_CEL<br>L | -         |
| CASID_6                   | 82       | OUT_CEL<br>L | -         | OEB_TPOS_TDAT_1 | 233      | OUT_CEL<br>L | -         |
| OEB_CASID_6               | 83       | OUT_CEL<br>L | -         | TICLK_1         | 234      | IN_CELL      | -         |
| CASID_7                   | 84       | OUT_CEL<br>L | - 8       | RNEG_RLCV_1     | 235      | IN_CELL      | -         |
| OEB_CASID_7               | 85       | OUT_CEL<br>L | 6         | RPOS_RDAT_1     | 236      | IN_CELL      | -         |
| EFBWEN_2_CASID_8          | 86       | OUT_CEL<br>L | -         | RCLK_1          | 237      | IN_CELL      | -         |
| OEB_EFBWEN_2_CASI<br>D_8  | 87       | OUT_CEL<br>L | -         | TNEG_TMFP_2     | 238      | OUT_CEL<br>L | -         |
| EFBWDAT_2_CASID_9         | 88       | OUT_CEL<br>L | -         | OEB_TNEG_TMFP_2 | 239      | OUT_CEL<br>L | -         |
| OEB_EFBWDAT_2_<br>CASID_9 | 89       | OUT_CEL<br>L | -         | TCLK_2          | 240      | OUT_CEL<br>L | -         |
| CASID_10                  | 90       | OUT_CEL<br>L | -         | OEB_TCLK_2      | 241      | OUT_CEL<br>L | -         |
| OEB_CASID_10              | 91       | OUT_CEL<br>L | -         | TPOS_TDAT_2     | 242      | OUT_CEL<br>L | -         |
| CASID_11                  | 92       | OUT_CEL<br>L | -         | OEB_TPOS_TDAT_2 | 243      | OUT_CEL<br>L | -         |
| OEB_CASID_11              | 93       | OUT_CEL<br>L | -         | TICLK_2         | 244      | IN_CELL      | -         |
| CASID_12                  | 94       | OUT_CEL<br>L | -         | RNEG_RLCV_2     | 245      | IN_CELL      | -         |
| OEB_CASID_12              | 95       | OUT_CEL<br>L | -         | RPOS_RDAT_2     | 246      | IN_CELL      | -         |
| CASID_13                  | 96       | OUT_CEL<br>L | -         | RCLK_2          | 247      | IN_CELL      | -         |
| OEB_CASID_13              | 97       | OUT_CEL<br>L | -         | TNEG_TMFP_3     | 248      | OUT_CEL<br>L | -         |
| CASID_14                  | 98       | OUT_CEL<br>L | -         | OEB_TNEG_TMFP_3 | 249      | OUT_CEL<br>L | -         |



| Pin/ Enable                | Bit<br># | Cell<br>Type | ld<br>Bit | Pin/ Enable                  | Bit<br># | Cell<br>Type | ld<br>Bit |
|----------------------------|----------|--------------|-----------|------------------------------|----------|--------------|-----------|
| OEB_CASID_14               | 99       | OUT_CEL<br>L | -         | TCLK_3                       | 250      | OUT_CEL<br>L | -         |
| EFBWEN_3_CASID_15          | 100      | OUT_CEL<br>L | -         | OEB_TCLK_3                   | 251      | OUT_CEL<br>L | -         |
| OEB_EFBWEN_3_<br>CASID_15  | 101      | OUT_CEL<br>L | -         | TPOS_TDAT_3                  | 252      | OUT_CEL<br>L | -         |
| EFBWDAT_3_CASID_16         | 102      | OUT_CEL<br>L | -         | OEB_TPOS_TDAT_3              | 253      | OUT_CEL<br>L | -         |
| OEB_EFBWDAT_3_<br>CASID_16 | 103      | OUT_CEL<br>L | -         | TICLK_3                      | 254      | IN_CELL      | -         |
| CASID_17                   | 104      | OUT_CEL<br>L | -         | RNEG_RLCV_3                  | 255      | IN_CELL      | -         |
| OEB_CASID_17               | 105      | OUT_CEL<br>L | -         | RPOS_RDAT_3                  | 256      | IN_CELL      | -         |
| CASID_18                   | 106      | OUT_CEL<br>L | -         | RCLK_3                       | 257      | IN_CELL      | -         |
| OEB_CASID_18               | 107      | OUT_CEL<br>L | -         | RGAPCLK_RSCLK_1              | 258      | OUT_CEL<br>L | -         |
| CASID_19                   | 108      | OUT_CEL<br>L | - 8       | OEB_RGAPCLK_RSCLK            | 259      | OUT_CEL<br>L | -         |
| OEB_CASID_19               | 109      | OUT_CEL<br>L | 6         | RDATO_1                      | 260      | OUT_CEL<br>L | -         |
| CASID_20                   | 110      | OUT_CEL<br>L | -         | OEB_RDATO_1                  | 261      | OUT_CEL<br>L | -         |
| OEB_CASID_20               | 111      | OUT_CEL<br>L | -         | ROVRHD_1                     | 262      | OUT_CEL<br>L | -         |
| CASID_21                   | 112      | OUT_CEL<br>L | -         | OEB_ROVRHD_1                 | 263      | OUT_CEL<br>L | -         |
| OEB_CASID_21               | 113      | OUT_CEL<br>L | -         | RFPO_RMFPO_1                 | 264      | OUT_CEL<br>L | -         |
| CTCLK                      | 114      | IN_CELL      | -         | OEB_RFPO_RMFPO_1             | 265      | OUT_CEL<br>L | -         |
| CCSED_1                    | 115      | IN_CELL      | -         | TFPO_TMFPO_<br>TGAPCLK_1     | 266      | OUT_CEL<br>L | -         |
| CCSED_2                    | 116      | IN_CELL      | -         | OEB_TFPO_TMFPO_<br>TGAPCLK_1 | 267      | OUT_CEL<br>L | -         |
| CCSED_3                    | 117      | IN_CELL      | -         | TFPI_TMFPI_1                 | 268      | IN_CELL      | -         |
| IFBWCLK_1_CASED_1          | 118      | IN_CELL      | -         | TDATI_1                      | 269      | IN_CELL      | -         |
| IFBWDAT_1_CASED_2          | 119      | IN_CELL      | -         | RGAPCLK_RSCLK_2              | 270      | OUT_CEL<br>L | 1         |
| IFBWEN_1_CASED_3           | 120      | IN_CELL      | -         | OEB_RGAPCLK_RSCLK<br>_2      | 271      | OUT_CEL<br>L | 0         |
| EFBWCLK_1_CASED_4          | 121      | IN_CELL      | -         | RDATO_2                      | 272      | OUT_CEL<br>L | 1         |
| EFBWDREQ_1_CASED_<br>5     | 122      | IN_CELL      | -         | OEB_RDATO_2                  | 273      | OUT_CEL<br>L | 1         |
| CASED_6                    | 123      | IN_CELL      |           | ROVRHD_2                     | 274      | OUT_CEL<br>L | 0         |



|                    | T        |              | <del></del> | <del>г</del>                 | T        |              | <del></del> |
|--------------------|----------|--------------|-------------|------------------------------|----------|--------------|-------------|
| Pin/ Enable        | Bit<br># | Cell<br>Type | ld<br>Bit   | Pin/ Enable                  | Bit<br># | Cell<br>Type | ld<br>Bit   |
| CASED_7            | 124      | IN_CELL      | -           | OEB_ROVRHD_2                 | 275      | OUT_CEL<br>L | 0           |
| IFBWCLK_2_CASED_8  | 125      | IN_CELL      | -           | RFPO_RMFPO_2                 | 276      | OUT_CEL<br>L | 1           |
| IFBWDAT_2_CASED_9  | 126      | IN_CELL      | -           | OEB_RFPO_RMFPO_2             | 277      | OUT_CEL<br>L | 1           |
| IFBWEN_2_CASED_10  | 127      | IN_CELL      | -           | TFPO_TMFPO_TGAPCL<br>K 2     | 278      | OUT_CEL<br>L | 0           |
| EFBWCLK_2_CASED_1  | 128      | IN_CELL      | _           | OEB_TFPO_TMFPO_<br>TGAPCLK_2 | 279      | OUT_CEL<br>L | 0           |
| EFBWDREQ_2_CASED_  | 129      | IN_CELL      | -           | TFPI_TMFPI_2                 | 280      | IN_CELL      | 0           |
| CASED_13           | 130      | IN_CELL      | -           | TDATI_2                      | 281      | IN_CELL      | 0           |
| CASED_14           | 131      | IN_CELL      | -           | RGAPCLK_RSCLK_3              | 282      | OUT_CEL<br>L | 0           |
| IFBWCLK_3_CASED_15 | 132      | IN_CELL      | -           | OEB_RGAPCLK_RSCLK 3          | 283      | OUT_CEL<br>L | 0           |
| IFBWDAT_3_CASED_16 | 133      | IN_CELL      | -           | RDATO_3                      | 284      | OUT_CEL<br>L | 0           |
| IFBWEN_3_CASED_17  | 134      | IN_CELL      | -0          | OEB_RDATO_3                  | 285      | OUT_CEL<br>L | 0           |
| EFBWCLK_3_CASED_1  | 135      | IN_CELL      | 5_          | ROVRHD_3                     | 286      | OUT_CEL      | 0           |
| EFBWDREQ_3_CASED_  | 136      | IN_CELL      | -           | OEB_ROVRHD_3                 | 287      | OUT_CEL<br>L | 1           |
| CASED_20           | 137      | IN_CELL      | -           | RFPO_RMFPO_3                 | 288      | OUT_CEL<br>L | 0           |
| CASED_21           | 138      | IN_CELL      | -           | OEB_RFPO_RMFPO_3             | 289      | OUT_CEL<br>L | 0           |
| CMVFPB             | 139      | IN_CELL      | -           | TFPO_TMFPO_<br>TGAPCLK_3     | 290      | OUT_CEL<br>L | 1           |
| CMVFPC             | 140      | IN_CELL      | -           | OEB_TFPO_TMFPO_<br>TGAPCLK_3 | 291      | OUT_CEL<br>L | 1           |
| CMV8MCLK           | 141      | IN_CELL      | -           | TFPI_TMFPI_3                 | 292      | IN_CELL      | 0           |
| INTB               | 142      | OUT_CEL<br>L | -           | TDATI_3                      | 293      | IN_CELL      | 0           |
| OEB_INTB           | 143      | OUT_CEL<br>L | -           | RECVCLK_3                    | 294      | OUT_CEL<br>L | 0           |
| D_0                | 144      | IO_CELL      | -           | OEB_RECVCLK_3                | 295      | OUT_CEL<br>L | 0           |
| OEB_D_0            | 145      | OUT_CEL<br>L | -           | RECVCLK_2                    | 296      | OUT_CEL<br>L | 0           |
| D_1                | 146      | IO_CELL      | -           | OEB_RECVCLK_2                | 297      | OUT_CEL<br>L | 1           |
| OEB_D_1            | 147      | OUT_CEL<br>L | -           | RECVCLK_1                    | 298      | OUT_CEL<br>L | 1           |
| D_2                | 148      | IO_CELL      | -           | OEB_RECVCLK_1                | 299      | OUT_CEL<br>L | 0           |



| Pin/ Enable | Bit<br># | Cell<br>Type | ld<br>Bit | Pin/ Enable | Bit<br># | Cell<br>Type | ld<br>Bit |
|-------------|----------|--------------|-----------|-------------|----------|--------------|-----------|
| OEB_D_2     | 149      | OUT_CEL<br>L | -         | XCLK_E1     | 300      | IN_CELL      | 0         |
| D_3         | 150      | IO_CELL      | -         | XCLK_T1     | 301      | IN_CELL      | 0         |

#### Notes:

- 1. Register bit 301 is the first bit of the scan chain (closest to TDI).
- 2. Enable cell OEB\_pinname, sets ball pinname to high-impedance when set high.



# 12 Operation

# 12.1 Tributary Indexing

The TEMUX 84E3 is capable of transporting 84 1.544 Mbit/s (T1) or 63 2.048 Mbit/s (E1) tributaries. This section explains the correspondence between the indexing systems of the various mapping and multiplexing formats: SBI Bus, Telecom Bus, M13 and H-MVIP. The listed index systems are used throughout the document.

The SBI Bus tributary designation uses two integers: the first represents the byte interleaved SPE number (range 1 to 3) and the second is the link index within the SPE (range 1 to 28).

The Telecom Bus indexing follows the conventions of the ITU-T multiplexing structure. The bandwidth is divided into three TUG-3s numbered 1 through 3, each of which is composed of seven TUG-2s numbered 1 through 7, each of which is composed of either three TU-12s numbered 1 through 3 or four TU-11s numbered 1 through 4.

The three DS3s are divided into seven DS2s, each of which is composed of either four 1.544 Mbit/s or three 2.048 Mbit/s tributaries.

The payload capacity is divided into three equal portions. Each of the following lists represents one set of equivalent tributaries:

- o SPE #1, TUG-3 #1, DS3 #1 and MVID/MVED[1:7]
- o SPE #2, TUG-3 #2, DS3 #2 and MVID/MVED[8:14]
- o SPE #3, TUG-3 #3, DS3 #3 and MVID/MVED[15:21]

Table 14 and Table 15 provide the equivalencies between the various multiplex and mapping formats. Alternately, the formats can be equated with the following formulae:

Table 14 Indexing for 1.544 Mbit/s Tributaries

| SBI Bus<br>SPE, LINK | Telecom Bus<br>TUG-3, TUG-2, TU11 | M13<br>DS3, DS2, DS1 | H-MVIP<br>port index, DS1 |
|----------------------|-----------------------------------|----------------------|---------------------------|
| 1,1                  | 1,1,1                             | 1,1,1                | 1,1                       |
| 1,2                  | 1,2,1                             | 1,1,2                | 1,2                       |
| 1,3                  | 1,3,1                             | 1,1,3                | 1,3                       |
| 1,4                  | 1,4,1                             | 1,1,4                | 1,4                       |
| 1,5                  | 1,5,1                             | 1,2,1                | 2,1                       |
| 1,6                  | 1,6,1                             | 1,2,2                | 2,2                       |



| SBI Bus<br>SPE, LINK | Telecom Bus<br>TUG-3, TUG-2, TU11 | M13<br>DS3, DS2, DS1 | H-MVIP<br>port index, DS1 |
|----------------------|-----------------------------------|----------------------|---------------------------|
| 1,7                  | 1,7,1                             | 1,2,3                | 2,3                       |
| 1,8                  | 1,1,2                             | 1,2,4                | 2,4                       |
| 1,9                  | 1,2,2                             | 1,3,1                | 3,1                       |
| 1,10                 | 1,3,2                             | 1,3,2                | 3,2                       |
| 1,11                 | 1,4,2                             | 1,3,3                | 3,3                       |
| 1,12                 | 1,5,2                             | 1,3,4                | 3,4                       |
| 1,13                 | 1,6,2                             | 1,4,1                | 4,1                       |
| 1,14                 | 1,7,2                             | 1,4,2                | 4,2                       |
| 1,15                 | 1,1,3                             | 1,4,3                | 4,3                       |
| 1,16                 | 1,2,3                             | 1,4,4                | 4,4                       |
| 1,17                 | 1,3,3                             | 1,5,1                | 5,1                       |
| 1,18                 | 1,4,3                             | 1,5,2                | 5,2                       |
| 1,19                 | 1,5,3                             | 1,5,3                | 5,3                       |
| 1,20                 | 1,6,3                             | 1,5,4                | 5,4                       |
| 1,21                 | 1,7,3                             | 1,6,1                | 6,1                       |
| 1,22                 | 1,1,4                             | 1,6,2                | 6,2                       |
| 1,23                 | 1,2,4                             | 1,6,3                | 6,3                       |
| 1,24                 | 1,3,4                             | 1,6,4                | 6,4                       |
| 1,25                 | 1,4,4                             | 1,7,1                | 7,1                       |
| 1,26                 | 1,5,4                             | 1,7,2                | 7,2                       |
| 1,27                 | 1,6,4                             | 1,7,3                | 7,3                       |
| 1,28                 | 1,7,4                             | 1,7,4                | 7,4                       |
| 2,1                  | 2,1,1                             | 2,1,1                | 8,1                       |
|                      |                                   |                      |                           |

Table 15 Indexing for 2.048 Mbit/s Tributaries

| SBI Bus<br>SPE, LINK | Telecom Bus<br>TUG-3, TUG-2, TU12 | M13<br>DS3, DS2, E1 | H-MVIP<br>port index, E1 |
|----------------------|-----------------------------------|---------------------|--------------------------|
| 1,1                  | 1,1,1                             | 1,1,1               | 1,1                      |
| 1,2                  | 1,2,1                             | 1,1,2               | 1,2                      |
| 1,3                  | 1,3,1                             | 1,1,3               | 1,3                      |
| 1,4                  | 1,4,1                             | 1,2,1               | 1,4                      |
| 1,5                  | 1,5,1                             | 1,2,2               | 2,1                      |
| 1,6                  | 1,6,1                             | 1,2,3               | 2,2                      |
| 1,7                  | 1,7,1                             | 1,3,1               | 2,3                      |
| 1,8                  | 1,1,2                             | 1,3,2               | 2,4                      |
| 1,9                  | 1,2,2                             | 1,3,3               | 3,1                      |
| 1,10                 | 1,3,2                             | 1,4,1               | 3,2                      |
| 1,11                 | 1,4,2                             | 1,4,2               | 3,3                      |



| SBI Bus<br>SPE, LINK | Telecom Bus<br>TUG-3, TUG-2, TU12 | M13<br>DS3, DS2, E1 | H-MVIP<br>port index, E1 |
|----------------------|-----------------------------------|---------------------|--------------------------|
| 1,12                 | 1,5,2                             | 1,4,3               | 3,4                      |
| 1,13                 | 1,6,2                             | 1,5,1               | 4,1                      |
| 1,14                 | 1,7,2                             | 1,5,2               | 4,2                      |
| 1,15                 | 1,1,3                             | 1,5,3               | 4,3                      |
| 1,16                 | 1,2,3                             | 1,6,1               | 4,4                      |
| 1,17                 | 1,3,3                             | 1,6,2               | 5,1                      |
| 1,18                 | 1,4,3                             | 1,6,3               | 5,2                      |
| 1,19                 | 1,5,3                             | 1,7,1               | 5,3                      |
| 1,20                 | 1,6,3                             | 1,7,2               | 5,4                      |
| 1,21                 | 1,7,3                             | 1,7,3               | 6,1                      |
| 2,1                  | 2,1,1                             | 2,1,1               | 8,1                      |
|                      |                                   |                     |                          |

# 12.2 Clock and Frame Synchronization Constraints

Depending on the modes of operation utilized, some coordination between LREFCLK, SREFCLK, LAC1, LDC1J1V1, SDC1FP and SAC1FP is required. Specifically, tighter constraints must be respected when supporting transparent virtual tributaries (TVTs) or 77.76 MHz buses.

SDC1FP must be generated externally in all modes where at least one of the buses is operating at 77.76 MHz.

For reliable operation, the following range of offsets between frame pulses must be avoided. The numbers listed are in 19.44MHz clock cycles. This requirement must be met for any combination of SREFCLK and LREFCLK at 19.44 MHz or 77.76 MHz.

- SDC1FP must not lag LAC1 by 2300 to 2600 clock cycles when the SC1FPEN bit in register 0x0709 is low.
- SAC1FP must not lag LAC1 by 2200 to 2500 clock cycles when the SC1FPEN bit in register 0x0709 is low.

SDC1FP must not lag SAC1FP by 2300 to 2600 clock cycles when the SC1FPEN bit in register 0x0709 is high.

The following only applies when using the Telecom Bus. LREFCLK may be tied low when support is limited to DS3/E3 serial line interfaces.

The following is also required when the TEMUX 84E3 is configured for transmux mode with a 77.76 MHz LREFCLK and SREFCLK.



### 12.2.1 H-MVIP and 77.76 MHz Telecom Bus

The constraints given in the "19.44 MHz SBI Bus and 77.76 MHz Telecom Bus" section also apply when the system interface is H-MVIP. Except for the frequency tolerance allowed by the "TEMUX 84E3 Timing Characteristics" section, there are no constraints on CMV8MCLK and CMVFPB relative to other clocks.

#### 12.2.2 SBI and Telecom Buses Both 19.44 MHz

The rising and falling edges of LREFCLK must be aligned with a tolerance of  $\pm$ 4.5 ns to the corresponding edges of SREFCLK.

Restrictions on frame alignment pulses only exist when TVTs are supported:

- If the Egress VTPP is bypassed, the SAC1FP pulse must be precisely 15 SREFCLK cycles before the LAC1 pulse.
- If the Egress VTPP is not bypassed, the SAC1FP pulse must be 3n (where n = 0,1,2...) SREFCLK cycles before the LAC1 pulse.
- If the Ingress VTPP is bypassed, the LDC1J1V1 pulse must be precisely four SREFCLK cycles before the SDC1FP pulse.
- If the Ingress VTPP is not bypassed, there is no restriction on the alignment of SDC1FP and LDC1J1V1.

#### 12.2.3 SBI and Telecom Buses Both 77.76 MHz

The rising edge of LREFCLK must be aligned with a tolerance of +/- 4ns to the rising edge of SREFCLK.

For reliable operation, the STM-1s used within the SBI and Telecom buses must be aligned in time. To this end, one may manipulate the LSTM[1:0] and SSTM[1:0] register bits and the position of the LAC1 and SDC1FP pulses. Table 16 summarizes the combinations.

Table 16 77.76 SBI and Telecom Bus Alignment Options

| Clock Cycl | Clock Cycles LAC1 leads SDC1FP (n = 0, 1, 2) |        |        |        |  |
|------------|----------------------------------------------|--------|--------|--------|--|
| /          | LSTM[1:0]                                    |        |        |        |  |
| SSTM[1:0]  | 00                                           | 01     | 10     | 11     |  |
| 00         | 4n.                                          | 4n + 1 | 4n + 2 | 4n + 3 |  |
| 01         | 4n + 3                                       | 4n     | 4n + 1 | 4n + 2 |  |
| 10         | 4n + 2                                       | 4n + 3 | 4n     | 4n + 1 |  |
| 11         | 4n + 1                                       | 4n + 2 | 4n + 3 | 4n     |  |

As an alternate formulation, if SSTM[1:0] and LSTM[1:0] were converted to their decimal equivalents, one would have to satisfy the constraint:

(LSTM – SSTM) mod 4 = (Clock Cycles LAC1 leads SDC1FP) mod 4



When TVTs are supported an additional constraint exists between SAC1FP and LAC1. Table 17 gives the permissible combinations.

Table 17 TVT Constraints for 77.76MHz

| Clock Cycles SAC1FP leads LAC1 (n = 0, 1, 2) |           |         |         |         |
|----------------------------------------------|-----------|---------|---------|---------|
|                                              | LSTM[1:0] |         |         |         |
| SSTM[1:0]                                    | 00        | 01      | 10      | 11      |
| 00                                           | 12n + 5   | 12n + 4 | 12n + 3 | 12n + 6 |
| 01                                           | 12n + 6   | 12n + 5 | 12n + 4 | 12n + 7 |
| 10                                           | 12n + 7   | 12n + 6 | 12n + 5 | 12n + 8 |
| 11                                           | 12n + 8   | 12n + 7 | 12n + 6 | 12n + 5 |

#### Note:

1. Only the cases where SSTM equals LSTM have been validated. The remainders are best estimates.

#### 12.2.4 19.44 MHz SBI Bus and 77.76 MHz Telecom Bus

The rising edge of LREFCLK must be aligned with a tolerance of +/- 4ns to the rising edge of SREFCLK.

For reliable operation, the STM-1s used within the Telecom bus must be aligned to the SREFCLK input. To this end, one may manipulate the LSTM[1:0] register bits and the position of the LAC1 pulses. Table 18 summarizes the combinations.

Table 18 19.44 MHz SBI to 77.76 MHz Telecom to Bus Alignment Options

| LSTM[1:0] | LREFCLK Cycles<br>LAC1 sampling<br>edge leads<br>SREFCLK rising<br>edge |
|-----------|-------------------------------------------------------------------------|
| 00        | 1                                                                       |
| 01        | 2                                                                       |
| 10        | 3                                                                       |
| 11        | 0                                                                       |

As an alternate formulation, if LSTM[1:0] was converted to its decimal equivalent, one would have to satisfy the constraint:

(LSTM + 1) mod 4 = Clock Cycles LAC1 leads SREFCLK

TVTs are not supported for this bus configuration.

### 12.2.5 77.76 MHz SBI Bus and 19.44 MHz Telecom Bus

The rising edge of LREFCLK must be aligned with a tolerance of +/- 4ns to the rising edge of SREFCLK.



For reliable operation, the STM-1s used within the SBI bus must be aligned to LREFCLK. To this end, one may manipulate the SSTM[1:0] register bits and the position of the SDC1FP pulses. Table 19 summarizes the combinations.

Table 19 77.76 MHz SBI to 19.44 MHz Telecom to Bus Alignment Options

| SSTM[1:0] | SREFCLK Cycles<br>SDC1FP sampling<br>edge leads<br>LREFCLK rising<br>edge |
|-----------|---------------------------------------------------------------------------|
| 00        | 1                                                                         |
| 01        | 2                                                                         |
| 10        | 3                                                                         |
| 11        | 0                                                                         |

As an alternate formulation, if SSTM[1:0] was converted to its decimal equivalent, one would have to satisfy the constraint:

(SSTM + 1) mod 4 = Clock Cycles SDC1FP leads LREFCLK

TVTs are not supported for this bus configuration.

# 12.3 SLC®96

The following is a comprehensive discussion of the roles and responsibilities of TEMUX 84E3 and external logic in the support of the SLC®96 standard, Bellcore TR-TSY-000008. While the TEMUX 84E3 handles most of the protocol functions, some external processing is required, especially of the datalink transported in the Fs bits.

### 12.3.1 Transmit

While the TEMUX 84E3 supports transmission of AIS and the Yellow alarm, and supports signaling insertion, it is the responsibility of external logic to generate all F-bits. This means valid Ft and Fs bits as well as the datalink. To pass the F-bits transparently, the FDIS context bit must be set to logic 1 through the T1/E1 Transmitter Indirect Channel Data registers.

The TEMUX 84E3 can insert robbed bit signaling. For the TEMUX 84E3 to insert the signaling into the correct frames (6<sup>th</sup> and 12<sup>th</sup>), it must know the multiframe alignment consistent with the encoding of the F-bits. Therefore, it is imperative a multiframe indication is provided by the system inteface. For the SBI interface, the PPSSSSFR octets (those following V5) communicate multiframe alignment, signaling and the F-bits. The TRIB\_TYP[1:0] bits of the EXSBI Tributary Control Indirect Access Data register should be set to "00" to configure the tributary to "Framed with CAS".



Because the F-bits are being sourced from the system interface, controlled frame slips must be avoided, if the TX-ELST is being used, to maintain superframe integrity. The T1/E1 transmit clock must be referenced to CTCLK. For SBI, CTCLK must be frequency locked to SREFCLK. Two alternate configurations for SBI avoid the need for the TX-ELST: the transmit clock is slaved to the data rate at the system interface or the TEMUX 84E3 acts as a timing master using the AJUST REQ output to set the data rate.

Insertion of nine state signaling is straight forward. A sixteen bit encoding (i.e. ABCD) is used regardless of whether the signaling is inserted from the system interface or via register access through the T1/E1 Transmit Per-Channel Controller. The ABCD state is sampled every 24 frames. The "AB" values are inserted into the first superframe and the "CD" values are inserted into the second. Thus, if toggling A or B bits are required, it is sufficient that  $A \neq C$  or  $B \neq D$ , respectively.

#### 12.3.2 Receive

The T1 framer will determine frame alignment within 13ms if it is programmed to frame to SLC®96 (i.e. ESF=0, FMS[1:0]=10) and is provided with valid SLC®96 frame overhead. The framer is tolerant to the existence of the data link. Once in frame, only the Ft bits are used to determine loss of frame and for monitoring framing bit errors.

The presence of Yellow, Red, and AIS Carrier Fail Alarms is detected and integrated in accordance with the specifications defined in Bellcore TR-TSY-000191.

The datalink is not terminated within the TEMUX 84E3. Instead, it is provided on SBI for external processing. Because the tributary may be subject to controlled frame slips, the external logic should be tolerant to the infrequent duplication or deletion of bits within the F-bit sequence.

Signaling is terminated elegantly. The signaling for two consecutive superframes is captured as an aggregate presented as ABCD, with "CD" being the second set of A and B signaling bits. The ABCD bits are treated as cohesive state that is subject to debouncing (if enabled single bit errors will be filtered) and freezing. The four bits are available on the SBI Drop interface, and through the SIGX Indirect Channel Data Register registers.  $A \neq C$  is an indication that the A bit is toggling. B  $\neq$  D is an indication that the B bit is toggling. (Note, the following signaling states are all equivalent; they all represent toggling A and B bits: 0110, 1100, 0011, 1001.) An interrupt on change of signaling will only occur if the collected ABCD state changes, but not just from toggling A or B bits.

### 12.4 DS3 Frame Format

The TEMUX 84E3 provides support for both the C-bit parity and M23 DS3 framing formats. The DS3 frame format is shown in Figure 27.

Figure 27 DS3 Frame Structure

|                | 84 bits | 84 bit         | s 84 bits      | 84 bits        | 84 bits        | 84 bits          | 84 bits 84 bits |
|----------------|---------|----------------|----------------|----------------|----------------|------------------|-----------------|
| M-subframe 1 X | 1       | F <sub>1</sub> | C <sub>1</sub> | F <sub>2</sub> | C <sub>2</sub> | F <sub>3</sub> C | F <sub>4</sub>  |
| M-subframe 2 X | 2       | F <sub>1</sub> | C <sub>1</sub> | F <sub>2</sub> | C <sub>2</sub> | F <sub>3</sub> C | F <sub>4</sub>  |
| M-subframe 3 P | 1       | F <sub>1</sub> | C <sub>1</sub> | F <sub>2</sub> | C <sub>2</sub> | F <sub>3</sub> C | F <sub>4</sub>  |
| M-subframe 4 P | 2       | F <sub>1</sub> | C <sub>1</sub> | F <sub>2</sub> | C <sub>2</sub> | F <sub>3</sub> C | F <sub>4</sub>  |
| M-subframe 5 M | 1       | F <sub>1</sub> | C <sub>1</sub> | F <sub>2</sub> | C <sub>2</sub> | F <sub>3</sub>   | F <sub>4</sub>  |
| M-subframe 6 M | 2       | F <sub>1</sub> | C <sub>1</sub> | F <sub>2</sub> | C <sub>2</sub> | F <sub>3</sub>   | F <sub>4</sub>  |
| M-subframe 7 M | 3       | F <sub>1</sub> | C <sub>1</sub> | F <sub>2</sub> | C <sub>2</sub> | F <sub>3</sub> C | F <sub>4</sub>  |

# X<sub>X</sub>: X-Bit Channel

<u>Transmit</u>: The TEMUX 84E3 inserts the FERF signal on the X-bits. FERF generation is controlled by either the FERF bit of the DS3 TRAN Configuration register or by detection of OOF, RED, LOS and AIS, as configured by the TEMUX 84E3 Master DS3 Alarm Enable register.

<u>Receive:</u> The TEMUX 84E3 monitors the state and detects changes in the state of the FERF signal on the X-bits.

## P<sub>X</sub>: P-Bit Channel

<u>Transmit</u>: The TEMUX 84E3 calculates the parity for the payload data over the previous M-frame and inserts it into the P1 and P2 bit positions.

<u>Receive</u>: The TEMUX 84E3 calculates the parity for the received payload. Errors are accumulated in the DS3 PMON Parity Error Event Count registers.

### M<sub>X</sub>: M-Frame Alignment Signal

<u>Transmit</u>: The TEMUX 84E3 generates the M-frame alignment signal (M1 = 0, M2 = 1, M3 = 0).

Receive: The TEMUX 84E3 finds M-frame alignment by searching for the F-bits and the M-bits. Out-of-frame is removed if the M-bits are correct for three consecutive M-frames while no discrepancies have occurred in the F-bits. M-bit errors are counted in the DS3 PMON Framing Bit Error Event Count registers. When one or more M-bit errors are detected in 3 out of 4 consecutive M-frames, an out-of-frame defect is asserted (if MBDIS in the DS3 Framer Configuration register is a logic 0).

### F<sub>x</sub>: M-Subframe Alignment Signal

<u>Transmit</u>: The TEMUX 84E3 generates the M-Subframe Alignment signal (F1=1, F2=0, F3=0, F4=1).



<u>Receive</u>: The TEMUX 84E3 finds M-frame alignment by searching for the F-bits and the M-bits. Out-of-frame is removed if the M-bits are correct for three consecutive M-frames while no discrepancies have occurred in the F-bits. F-bit errors are counted in the DS3 PMON Framing Bit Error Event Count registers. An out-of frame defect is asserted if 3 F-bit errors out of 8 or 16 consecutive F-bits are observed (as selected by the M3O8 bit in the DS3 FRMR Configuration register).

## C<sub>X</sub>: C-Bit Channels

<u>Transmit</u>: When configured for M23 applications, the C-bits used for stuffing indication. When configured for C-bit parity applications, the C-bit Parity ID bit is forced to logic 1. The second C-bit in M-subframe 1 is set to logic 1. The third C-bit in M-subframe 1 provides a far-end alarm and control (FEAC) signal. The FEAC channel is sourced by the DS3 XBOC block. The 3 C-bits in M-subframe 3 carry path parity information. The value of these 3 C-bits is the same as that of the P-bits. The 3 C-bits in M-subframe 4 are the FEBE bits. FEBE transmission is controlled by the DFEBE bit in the DS3 TRAN Diagnostic register and by the detection of receive framing bit and path parity errors. The 3 C-bits in M-subframe 5 contain the 28.2 kbit/s path maintenance datalink. These bits are inserted from the DS3 TDPR HDLC controller. The C-bits in M-subframes 2, 6, and 7 are unused and are set to logic 1.

Receive: The CBITV register bit in the DS3 FRMR Status register is used to report the state of the C-bit parity ID bit, and hence whether a M23 or C-bit parity DS3 signal stream is being received. The FEAC channel on the third C-bit in M-subframe 1 is detected by the DS3 RBOC block. Path parity errors and detected FEBEs on the C-bits in M-subframes 3 and 4 are reported in the DS3 PMON Path Parity Error Event Count and FEBE Event Count registers respectively. The path maintenance datalink signal is extracted by the DS3 RDLC HDLC receiver (if enabled).

# 12.5 Servicing Interrupts

The TEMUX 84E3 will assert INTB to logic 0 when a condition which is configured to produce an interrupt occurs. To find which condition caused this interrupt to occur, the procedure outlined below should be followed:

- 1. Read the bits of the TEMUX 84E3 Master Interrupt Source register (0x0010) to identify which of the 14 interrupt registers (0x0011-0x001E) needs to be read to identify the interrupt. For example, a logic one read in the DS3E3INT register bit indicates that an interrupt identified in one of the three Master Interrupt Source DS3/E3 registers produced the interrupt.
- 2. Read the bits of the second level Master Interrupt Source register to identify the interrupt source.
- 3. Service the interrupt by reading the register containing the interrupt status bit that is asserted
- 4. If the INTB pin is still logic 0, then there are still interrupts to be serviced. Otherwise, all interrupts have been serviced. Wait for the next assertion of INTB



# 12.6 Using the Performance Monitoring Features

The counters in the DS3 PMON block has been sized as not to saturate if polled every second. The T1/E1 PMON event counters are of sufficient length so that the probability of counter saturation over a one second interval is very small (less than 0.001%).

An accumulation interval is initiated by writing to one of the PMON event counter register addresses or by writing to the Global PMON Update register. After initiating an accumulation interval, 3.5 recovered clock periods (RCLK for the DS3 PMON) must be allowed to elapse to permit the PMON counter values to be properly transferred before the PMON registers may be read.

The odds of any one of the T1/E1 counters saturating during a one second sampling interval go up as the bit error rate (BER) increases. At some point, the probability of counter saturation reaches 50%. This point varies, depending upon the framing format and the type of event being counted. The BER at which the probability of counter saturation reaches 50% is shown for various counters in Table 20 for E1 mode, and in Table 21 for T1 mode.

Table 20 PMON Counter Saturation Limits (E1 mode)

| Counter | BER                    |
|---------|------------------------|
| FER     | 4.0 X 10 <sup>-3</sup> |
| CRCE    | cannot saturate        |
| FEBE    | cannot saturate        |

Table 21 PMON Counter Saturation Limits (T1 mode)

| Counter | Format | BER                     |
|---------|--------|-------------------------|
| FER     | SF     | 1.6 x 10 <sup>-3</sup>  |
|         | ESF    | 6.4 x 10 <sup>-2</sup>  |
| CRCE    | SF     | 1.28 x 10 <sup>-1</sup> |
|         | ESF    | cannot saturate         |

Below these 50% points, the relationship between the BER and the counter event count (averaged over many one second samples) is essentially linear. Above the 50% point, the relationship between BER and the average counter event count is highly non-linear due to the likelihood of counter saturation. The following figures show this relationship for various counters and framing formats. These graphs can be used to determine the BER, given the average event count. In general, if the BER is above 10<sup>-3</sup>, the average counter event count cannot be used to determine the BER without considering the statistical effect of occasional counter saturation.

Figure 28 illustrates the expected count values for a range of Bit Error Ratios in E1 mode.

Figure 28 FER Count vs. BER (E1 mode)



Framing Bit Error Count Per Second

Since the maximum number of CRC sub-multiframes that can occur in one second is 1000, the 10-bit FEBE and CRCE counters cannot saturate in one second. Despite this, there is not a linear relationship between BER and CRC-4 block errors due to the nature of the CRC-4 calculation. At BERs below 10-4, there tends to be no more than one bit error per sub-multiframe, so the number of CRC-4 errors is generally equal to the number of bit errors, which is directly related to the BER. However, at BERs above 10-4, each CRC-4 error is often due to more than one bit error. Thus, the relationship between BER and CRCE count becomes non-linear above a 10-4 BER. This must be taken into account when using CRC-4 counts to determine the BER. Since FEBEs are indications of CRCEs at the far end, and are accumulated identically to CRCEs, the same explanation holds for the FEBE event counter.

The bit error rate for E1 can be calculated from the one-second PMON CRCE count by the following equation:

$$Bit Error Rate = 1 - 10 \frac{\log\left(1 - \frac{8}{8000}CRCE\right)}{8*256}$$



Figure 29 CRCE Count vs. BER (E1 mode)



Figure 30 illustrates the expected count values for a range of Bit Error Ratios in T1 mode.

Figure 30 FER Count vs. BER (T1 ESF mode)



Since the maximum number of ESF superframes that can occur in one second is 333, the 9-bit BEE counter cannot saturate in one second in ESF framing format. Despite this, there is not a linear relationship between BER and BEE count, due to the nature of the CRC-6 calculation. At BERs below 10<sup>-4</sup>, there tends to be no more than one bit error per superframe, so the number of CRC-6 errors is generally equal to the number of bit errors, which is directly related to the BER. However, at BERs above 10<sup>-4</sup>, each CRC-6 error is often due to more than one bit error. Thus, the relationship between BER and BEE count becomes non-linear above a 10<sup>-4</sup> BER. This must be taken into account when using ESF CRC-6 counts to determine the BER.



The bit error rate for T1 ESF can be calculated from the one-second PMON CRCE count by the following equation:

$$Bit Error Rate = 1 - 10^{\left(\frac{\log\left(1 - \frac{24}{8000}BEE\right)}{24*193}\right)}$$

Figure 31 CRCE Count vs. BER (T1 ESF mode)



For T1 SF format, the CRCE and FER counts are identical, but the FER counter is smaller and should be ignored.

Figure 32 CRCE Count vs. BER (T1 SF mode)





# 12.7 Using the Internal DS3 or E3 HDLC Transmitter

It is important to note that access rate to the TDPR registers is limited by the rate of the internal DS3/E3 clock. Consecutive accesses to the TDPR Configuration, TDPR Interrupt Status/UDR Clear, and TDPR Transmit Data register should be accessed (with respect to WRB rising edge and RDB falling edge) at a rate no faster than 1/8 that of the DS3 or E3 clock. This time is used by the high-speed system clock to sample the event, write the FIFO, and update the FIFO status. Instantaneous variations in the high-speed reference clock frequencies (e.g. jitter in the line clock) must be considered when determining the procedure used to read and write the TDPR registers.

Upon reset of the TEMUX 84E3, the TDPR should be disabled by setting the EN bit in the TDPR Configuration Register to logic 0 (default value). An HDLC all-ones Idle signal will be sent while in this state. The TDPR is enabled by setting the EN bit to logic 1. The FIFOCLR bit should be set and then cleared to initialize the TDPR FIFO. The TDPR is now ready to transmit.

To initialize the TDPR, the TDPR Configuration Register must be properly set. If FCS generation is desired, the CRC bit should be set to logic 1. If the block is to be used in interrupt driven mode, then interrupts should be enabled by setting the FULLE, OVRE, UDRE, and LFILLE bits in the TDPR Interrupt Enable register to logic 1. The TDPR operating parameters in the TDPR Upper Transmit Threshold and TDPR Lower Interrupt Threshold registers should be set to the desired values. The TDPR Upper Transmit Threshold sets the value at which the TDPR automatically begins the transmission of HDLC packets, even if no complete packets are in the FIFO. Transmission will continue until the current packet is transmitted and the number of bytes in the TDPR FIFO falls to, or below, this threshold level. The TDPR will always transmit all complete HDLC packets (packets with EOM attached) in its FIFO. Finally, the TDPR can be enabled by setting the EN bit to logic 1. If no message is sent after the EN bit is set to logic 1, continuous flags will be sent.

The TDPR can be used in a polled or interrupt driven mode for the transfer of data. In the polled mode the processor controlling the TDPR must periodically read the TDPR Interrupt Status register to determine when to write to the TDPR Transmit Data register. In the interrupt driven mode, the processor controlling the TDPR uses the INTB output, the one of the TEMUX 84E3 Master Interrupt Source registers, and the TEMUX 84E3 TDPR Interrupt Status registers to identify TDPR interrupts which determine when writes can or must be done to the TDPR Transmit Data register.

### **Interrupt Driven Mode:**

The TDPR automatically transmits a packet once it is completely written into the TDPR FIFO. The TDPR also begins transmission of bytes once the FIFO level exceeds the programmable Upper Transmit Threshold. The CRC bit can be set to logic 1 so that the FCS is generated and inserted at the end of a packet. The TDPR Lower Interrupt Threshold should be set to such a value that sufficient warning of an underrun is given. The FULLE, LFILLE, OVRE, and UDRE bits are all set to logic 1 so an interrupt on INTB is generated upon detection of a FIFO full state, a FIFO depth below the lower limit threshold, a FIFO overrun, or a FIFO underrun. The following procedure should be followed to transmit HDLC packets:



- 1. Wait for a complete packet to be transmitted. Once data is available to be transmitted, then go to step 2.
- 2. Write the data byte to the TDPR Transmit Data register.
- 3. If all bytes of the packet have been written to the Transmit Data register, then set the EOM bit in the TDPR Configuration register to logic 1. Go to step 1.
- 4. If there are more bytes in the packet to be sent, then go to step 2.

While performing steps 1 to 4, the processor should monitor for interrupts generated by the TDPR. When an interrupt is detected, the TDPR Interrupt Routine detailed in the following text should be followed immediately.

The TDPR will force transmission of the packet information when the FIFO depth exceeds the threshold programmed with the UTHR[6:0] bits in the TDPR Upper Transmit Threshold register. Unless an error condition occurs, transmission will not stop until the last byte of all complete packets is transmitted and the FIFO depth is at or below the threshold limit. The user should watch the FULLI and LFILLI interrupts to prevent overruns and underruns.

### **TDPR Interrupt Routine:**

Upon assertion of INTB, the source of the interrupt must first be identified by reading the TEMUX 84E3 Master Interrupt Source register (0x0010) followed by reading the Master Interrupt Source DS3/E3 registers. Once the source of the interrupt has been identified as the TDPR in use, then the following procedure should be carried out:

- 1. Read the TDPR Interrupt Status register.
- 2. If UDRI=1, then the FIFO has underrun and the last packet transmitted has been corrupted and needs to be retransmitted. When the UDRI bit transitions to logic 1, one Abort sequence and continuous flags will be transmitted. The TDPR FIFO is held in reset state. To re-enable the TDPR FIFO and to clear the underrun, the TDPR Interrupt Status/UDR Clear register should be written with any value.
- 3. If OVRI=1, then the FIFO has overflowed. The packet of which the last byte written into the FIFO belongs to, has been corrupted and must be retransmitted. Other packets in the FIFO are not affected. Either a timer can be used to determine when sufficient bytes are available in the FIFO or the user can wait until the LFILLI interrupt is set, indicating that the FIFO depth is at the lower threshold limit.

  If the FIFO overflows on the packet currently being transmitted (packet is greater than 128 bytes long), OVRI is set, an Abort signal is scheduled to be transmitted, the FIFO is emptied, and then flags are continuously sent until there is data to be transmitted. The FIFO is held in reset until a write to the TDPR Transmit Data register occurs. This write contains the first byte of the next packet to be transmitted.

Proprietary and Confidential to PMC-Sierra, Inc., and for its customers' internal use. Document No.: PMC-2030446, Issue 4

174



- 4. If FULLI=1 and FULL=1, then the TDPR FIFO is full and no further bytes can be written. When in this state, either a timer can be used to determine when sufficient bytes are available in the FIFO or the user can wait until the LFILLI interrupt is set, indicating that the FIFO depth is at the lower threshold limit.

  If FULLI=1 and FULL=0, then the TDPR FIFO had reached the FULL state earlier, but has since emptied out some of its data bytes and now has space available in its FIFO for more data.
- 5. If LFILLI=1 and BLFILL=1, then the TDPR FIFO depth is below its lower threshold limit. If there is more data to transmit, then it should be written to the TDPR Transmit Data register before an underrun occurs. If there is no more data to transmit, then an EOM should be set at the end of the last packet byte. Flags will then be transmitted once the last packet has been transmitted. If LFILLI=1 and BLFILL=0, then the TDPR FIFO had fallen below the lower-threshold state earlier, but has since been refilled to a level above the lower-threshold level.

### **Polling Mode**

The TDPR automatically transmits a packet once it is completely written into the TDPR FIFO. The TDPR also begins transmission of bytes once the FIFO level exceeds the programmable Upper Transmit Threshold. The CRC bit can be set to logic 1 so that the FCS is generated and inserted at the end of a packet. The TDPR Lower Interrupt Threshold should be set to such a value that sufficient warning of an underrun is given. The FULLE, LFILLE, OVRE, and UDRE bits are all set to logic 0 since packet transmission is set to work with a periodic polling procedure. The following procedure should be followed to transmit HDLC packets:

- 1. Wait until data is available to be transmitted, then go to step 2.
- 2. Read the TDPR Interrupt Status register.
- 3. If FULL=1, then the TDPR FIFO is full and no further bytes can be written. Continue polling the TDPR Interrupt Status register until either FULL=0 or BLFILL=1. Then, go to either step 4 or 5 depending on implementation preference.
- 4. If BLFILL=1, then the TDPR FIFO depth is below its lower threshold limit. Write the data into the TDPR Transmit Data register. Go to step 6.
- 5. If FULL=0, then the TDPR FIFO has room for at least 1 more byte to be written. Write the data into the TDPR Transmit Data register. Go to step 6.
- 6. If more data bytes are to be transmitted in the packet, then go to step 2.
- 7. If all bytes in the packet have been sent, then set the EOM bit in the TDPR Configuration register to logic 1. Go to step 1.



#### 12.8 Using the Internal DS3 or E3 Data Link Receiver

It is important to note that the access rate to the RDLC registers is limited by the rate of the internal DS3 or E3 clock. Consecutive accesses to the RDLC Status and RDLC Data registers should be accessed at a rate no faster than 1/10 that of the selected RDLC high-speed system clock. This time is used by the high-speed system clock to sample the event and update the FIFO status. Instantaneous variations in the DS3 or E3 frequencies (e.g. jitter in the receive line clock) must be considered when determining the procedure used to read RDLC registers.

On power up of the system, the RDLC should be disabled by setting the EN bit in the Configuration Register to logic 0 (default state). The RDLC Interrupt Control register should then be initialized to enable the INTB output and to select the FIFO buffer fill level at which an interrupt will be generated. If the INTE bit is not set to logic 1, the RDLC Status register must be continuously polled to check the interrupt status (INTR) bit.

After the RDLC Interrupt Control register has been written, the RDLC can be enabled at any time by setting the EN bit in the RDLC Configuration register to logic 1. When the RDLC is enabled, it will assume the link status is idle (all ones) and immediately begin searching for flags. When the first flag is found, an interrupt will be generated, and a dummy byte will be written into the FIFO buffer. This is done to provide alignment of link up status with the data read from the FIFO. When an abort character is received, another dummy byte and link down status is written into the FIFO. This is done to provide alignment of link down status with the data read from the FIFO. It is up to the controlling processor to check the COLS bit in the RDLC Status register for a change in the link status. If the COLS bit is set to logic 1, the FIFO must be emptied to determine the current link status. The first flag and abort status encoded in the PBS bits is used to set and clear a Link Active software flag.

When the last byte of a properly terminated packet is received, an interrupt is generated. While the RDLC Status register is being read the PKIN bit will be logic 1. This can be a signal to the external processor to empty the bytes remaining in the FIFO or to just increment a number-ofpackets-received count and wait for the FIFO to fill to a programmable level. Once the RDLC Status register is read, the PKIN bit is cleared to logic 0. If the RDLC Status register is read immediately after the last packet byte is read from the FIFO, the PBS[2] bit will be logic 1 and the CRC and non-integer byte status can be checked by reading the PBS[1:0] bits.

When the FIFO fill level is exceeded, an interrupt is generated. The FIFO must be emptied to remove this source of interrupt.

The RDLC can be used in a polled or interrupt driven mode for the transfer of frame data. In the polled mode, the processor controlling the RDLC must periodically read the RDLC Status register to determine when to read the RDLC Data register. In the interrupt driven mode, the processor controlling the RDLC uses the TEMUX 84E3 INTB output and the TEMUX 84E3 Master Interrupt Source registers to determine when to read the RDLC Data register.

In the case of interrupt driven data transfer from the RDLC to the processor, the INTB output of the TEMUX 84E3 is connected to the interrupt input of the processor. The processor interrupt service routine verifies what block generated the interrupt by reading the TEMUX 84E3 Master Interrupt Source register followed by one of the second level master interrupt source registers to identify one of the 3 HDLC receivers as the interrupt source. Once it has identified that the RDLC has generated the interrupt, it processes the data in the following order:

Document No.: PMC-2030446, Issue 4



- 1. Read the RDLC Status register. The INTR bit should be logic 1.
- 2. If OVR = 1, then discard the last frame and go to step 1. Overrun causes a reset of FIFO pointers. Any packets that may have been in the FIFO are lost.
- 3. If COLS = 1, then set the EMPTY FIFO software flag.
- 4. If PKIN = 1, increment the PACKET COUNT. If the FIFO is desired to be emptied as soon as a complete packet is received, set the EMPTY FIFO software flag. If the EMPTY FIFO software flag is not set, FIFO emptying will delayed until the FIFO fill level is exceeded.
- 5. Read the RDLC Data register.
- 6. Read the RDLC Status register.
- 7. If OVR = 1, then discard last frame and go to step 1. Overrun causes a reset of FIFO pointers. Any packets that may have been in the FIFO are lost.
- 8. If COLS = 1, then set the EMPTY FIFO software flag.
- 9. If PKIN = 1, increment the PACKET COUNT. If the FIFO is desired to be emptied as soon as a complete packet is received, set the EMPTY FIFO software flag. If the EMPTY FIFO software flag is not set, FIFO emptying will be delayed until the FIFO fill level is exceeded.
- 10. Start the processing of FIFO data. Use the PBS[2:0] packet byte status bits to decide what is to be done with the FIFO data.
- 11. If PBS[2:0] = 001, discard data byte read in step 5 and set the LINK ACTIVE software flag.
- 12. If PBS[2:0] = 010, discard the data byte read in step 5 and clear the LINK ACTIVE software flag.
- 13. If PBS[2:0] = 1XX, discard the data byte read in step 5, decrement the PACKET COUNT. and check the PBS[1:0] bits for CRC or NVB errors before deciding whether or not to keep the packet.
- 14. If PBS[2:0] = 000, store the packet data.
- 15. If FE = 0 and INTR = 1 or FE = 0 and EMPTY FIFO = 1, go to step 5 else clear the EMPTY FIFO software flag and leave this interrupt service routine to wait for the next interrupt.

The link state is typically a local software variable. The link state is inactive if the RDLC is receiving all ones or receiving bit-oriented codes which contain a sequence of eight ones. The link state is active if the RDLC is receiving flags or data.

If the RDLC data transfer is operating in the polled mode, processor operation is exactly as shown above for the interrupt driven mode, except that the entry to the service routine is from a timer, rather than an interrupt.

Document No.: PMC-2030446, Issue 4



Figure 33 Typical Data Frame



Bit 1 is the first serial bit to be received. When enabled, the primary, secondary and universal addresses are compared with the high order packet address to determine a match.

Figure 34 Example Multi-Packet Operational Sequence



F - flag sequence (01111110)

A - abort sequence (01111111)

D - packet data bytes

INT - active high interrupt outputFE - internal FIFO empty status

LA - state of the LINK ACTIVE software flag



Figure 34 shows the timing of interrupts, the state of the FIFO, and the state of the Data Link relative the input data sequence. The cause of each interrupt and the processing required at each point is described in the following paragraphs. The actual interrupt signal, INTB, is active low and will be the inverse of the INT signal shown in Figure 34. Also in this example, the programmable fill level set point is set at 8 bytes by writing this value into the INTC[6:0] bits of the RDLC Interrupt Control register.

At points 1 and 5 the first flag after all ones or abort is detected. A dummy byte is written in the FIFO, FE goes low, and an interrupt goes active. When the interrupt is detected by the processor it reads the dummy byte, the FIFO becomes empty, and the interrupt is removed. The LINK ACTIVE (LA) software flag is set to logic 1.

At points 2 and 6 the last byte of a packet is detected and interrupt goes high. When the interrupt is detected by the processor, it reads the data and status registers until the FIFO becomes empty. The interrupt is removed as soon as the RDLC Status register is read, since the FIFO fill level of 8 bytes has not been exceeded. It is possible to store many packets in the FIFO and empty the FIFO when the FIFO fill level is exceeded. In either case the processor should use this interrupt to count the number of packets written into the FIFO. The packet count or a software time-out can be used as a signal to empty the FIFO.

At point 3 the FIFO fill level of 8 bytes is exceeded and interrupt goes high. When the interrupt is detected by the processor it must read the data and status registers until the FIFO becomes empty and the interrupt is removed.

At points 4 or 7 an abort character is detected, a dummy byte is written into the FIFO, and interrupt goes high. When the interrupt is detected by the processor it must read the data and status registers until the FIFO becomes empty and the interrupt is removed. The LINK ACTIVE software flag is cleared.

# 12.9 Using the Internal T1/E1 Data Link Receiver

A time-sliced HDLC receiver processes the data links extracted from the tributaries. Receive packets are queued in a dedicated 128 byte FIFO for each tributary. The reading of the FIFOs by an external microprocessor is usually done in response to an interrupt, but polling is also supported.

On power up of the system, the receiver defaults to a disabled state. One must use the RHDL Indirect Channel Data registers to program each tributary. The configuration of each tributary is independent of all others. The RHDL Interrupt Control register should then be initialized to enable the INTB output and to select the FIFO buffer fill level at which an interrupt will be generated. The FIFO threshold is a global setting optimized for a particular system by trading off minimizing the number of interrupts against avoiding FIFO overflows.

When the receiver is first enabled to delineate packets, it will assume the link is idle and immediately begin searching for flags. No bytes will be written into the FIFO until a flag is recognized. This is also true after an abort is detected. If packet delineation is disabled, all bytes are written raw into the FIFO.



When the last byte of a properly terminated packet is received, an interrupt is generated. While the RDLC Status register is being read the PKIN bit will be logic 1. This can be a signal to the external processor to empty the bytes remaining in the FIFO or to just increment a number-ofpackets-received count and wait for the FIFO to fill to a programmable level. Once the RDLC Status register is read, the PKIN bit is cleared to logic 0. If the RDLC Status register is read immediately after the last packet byte is read from the FIFO, the PBS[2] bit will be logic 1 and the CRC and non-integer byte status can be checked by reading the PBS[1:0] bits.

When the FIFO fill level is exceeded, an interrupt is generated. The FIFO must be emptied to remove this source of interrupt.

The T1/E1 Receive HDLC processor (RHDL) can be used in a polled or interrupt driven mode for the transfer of packet data. In the polled mode, the processor controlling the RHDL must periodically read the RHDL Interrupt Status #1 register to determine if any tributaries need processing. In the interrupt driven mode, the processor controlling the RHDL uses the TEMUX 84E3 INTB output and the TEMUX 84E3 Master Interrupt Source registers to determine when to service the RHDL.

In the case of interrupt driven data transfer from the RHDL to the processor, the INTB output of the TEMUX 84E3 is connected to the interrupt input of the processor. The processor interrupt service routine verifies what block generated the interrupt by reading the TEMUX 84E3 Master Interrupt Source register followed by the Master Interrupt Source T1E1 register to determine if RHDL is the interrupt source. Once it has identified that the RHDL has generated the interrupt, it processes the data in the following order:

- 1. Read the RHDL Interrupt Status #1 register. The value returned will indicate if any of RHDL Interrupt Status #2 through #11 should be read. Any bits returned as a logic 1 will indicate the associated tributary needs servicing. The bits in the RHDL Interrupt Status registers are write-one-to-clear, so the value read should be written back. Repeat steps 2 through 8 for each tributary with an INT bit set.
- 2. Write the RHDL Indirect Channel Address with the tributary index and set the FACCESS bit to logic 1.
- 3. Write the RHDL Indirect Status with 0x40 to initiate an indirect read.
- 4. Read RHDL Indirect Channel Data #2 register (0x011B) until CBUSY is returned as logic 0. Store the last FE, OVR, PKIN and PBS[2:0] bits read.
- 5. Read the HDLC data byte from the RHDL Indirect Channel Data #1 register (0x011A).
- 6. If OVR = 1, then discard the last frame and go to step 2. Overrun causes a reset of FIFO pointers and the loss of 128 bytes. Because an overflow likely occurred in the midst of a packet, discard all byte up to the next end-of-packet read.
- Start the processing of FIFO data. Use the PBS[2:0] packet byte status bits to decide what is to be done with the FIFO data.
- 8. If PBS[2:0] = 010, an abort has occur so discard the data byte read in step 5.

Document No.: PMC-2030446, Issue 4



- 9. If PBS[2:0] = 1XX, store the last byte of the packet and check the PBS[1:0] bits for CRC or non-integer-byte errors before deciding whether or not to keep the packet.
- 10. If PBS[2:0] = 000, store the packet data.
- 11. If FE = 0, go to step 3 else service the next tributary or exit this interrupt service routine to wait for the next interrupt.

If the RHDL data transfer is operating in the polled mode, processor operation is exactly as shown above for the interrupt driven mode, except that the entry to the service routine is from a timer, rather than an interrupt.

# 12.10 Using the Internal T1/E1 Data Link Transmitter

A time-sliced HDLC transmitter (THDL) formats the data links inserted into the T1/E1 tributaries. Raw packets are written by an external microprocessor to a dedicated 128 byte FIFO for each tributary. The HDLC transmitter reads the FIFO once a complete packet is written or when a specified FIFO fill threshold is passed. Also, Performance Reporting Messages (PRMs) may be transmitted autonomously once a second. The transmitter takes care of bit stuffing and insertion of the CRC protection and flags.

By default, the HDLC transmitter operates in a clear channel mode in which the contents of the FIFO are transmitted verbatim without bit stuffing or CRC. If the FIFO becomes empty, flags will be transmitted. To enable the HDLC features, the DELIN context bit must be set via the THDL Indirect Channel Data registers.

FIFO thresholds must be set to avoid overflows and underflows, which result in lost data and an abort sequence. The actual thresholds depend on operating system latencies and algorithms used to write the packets. The Upper Transmit Threshold value determines how many bytes must be written before transmission of an incomplete packet starts. It should be set at a value large enough to ensure an underflow does not occur before the complete packet is written under worst case conditions, such as excessive interrupt servicing. Note that complete packets are always transmitted regardless of the Upper Transmit Threshold value. A large Upper Transmit Threshold value may result in FIFO overflows if large packets are being written. To avoid overflows, it is recommended writes only resume after the Lower Interrupt Threshold is reached.

The T1/E1 Transmit HDLC processor (THDL) can be used in a polled or interrupt driven mode for the transfer of packet data. Minimum packet size for THDL is 2 bytes. In the polled mode, the processor controlling the THDL must periodically read the THDL Interrupt Status #1 register to determine if there's been a change in FIFO status. In the interrupt driven mode, the processor controlling the THDL uses the TEMUX 84E3 INTB output and the TEMUX 84E3 Master Interrupt Source registers to determine when to service the THDL.

In the case of interrupt driven data transfer from the processor to THDL, the INTB output of the TEMUX 84E3 is connected to the interrupt input of the processor. The processor interrupt service routine verifies what block generated the interrupt by reading the TEMUX 84E3 Master Interrupt Source register followed by the Master Interrupt Source T1E1 register to determine if HDLC Transmitter is the interrupt source. Once it has identified that the THDL has generated the interrupt, it processes the data in the following order:

Document No.: PMC-2030446, Issue 4



- 1. Read the THDL Interrupt Status #1 register. The value returned will indicate if any of THDL Interrupt Status #2 through #11 should be read. Any bits returned as a logic 1 will indicate the associated tributary needs servicing. The bits in the THDL Interrupt Status registers are write-one-to-clear, so the value read should be written back. Repeat steps 2 through 8 for each tributary with an INT bit set.
- 2. Write the THDL Indirect Channel Address with the tributary index and set the FACCESS bit to logic 1.
- 3. Write the THDL Indirect Status register (0x0130) with 0x40 to initiate an indirect read.
- 4. Read the THDL Indirect Status register until CBUSY is returned as logic 0.
- 5. Read the THDL Indirect Channel Data #2 register (0x0133).
- 6. A logic 1 OVRI indicates the FIFO for the tributary has overflowed and a packet has been corrupted. The entire contents of the current packet should be written again to the FIFO.
- 7. A logic 1 UDRI indicates the FIFO for the tributary has underrun, a packet has been corrupted and an abort has been sent. The entire contents of the current packet should be written again to the FIFO.
- 8. A logic 1 LFILLI indicates the FIFO level has dropped below a programmed threshold or has become empty. Packet data may be written. If EMPTY is logic 1, 128 bytes may be written. If EMPTY is logic 0, 128 minus the LINT[6:0] value bytes may be written. Write the THDL Indirect Status register (0x0130) with 0x00 to configure indirect writes. Also, the EOM bit should be initialized to zero and need not be written for each byte except the last of the packet. For each byte, repeat the following:
  - Read the THDL Indirect Status register (0x0130) until CBUSY is returned as logic 0.
  - b. If the byte is the last of a packet, write a logic 1 to the EOM bit position of the second THDL Indirect Channel Data Register (0x0134).
  - c. Write a byte to the first THDL Indirect Channel Data Register (0x0133). This initiates the indirect write.

# 12.11 Using the Time-Sliced T1/E1 Transceivers

#### 12.11.1 Initialization

The configuration of the 84 T1/E1 framers is stored in context RAMs. These RAMs are initialized to all zeros upon release of reset. This effectively places the framers in T1 SF mode with frame slip buffers and jitter attenuators in both the ingress and egress paths. All trunk conditioning and alarm generation defaults to disabled.

Document No.: PMC-2030446, Issue 4



# 12.12 T1 Automatic Performance Report Format

**Table 22 Performance Report Message Structure and Contents** 

| Octet No. | Bit 8 | Bit 7    | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 |  |  |  |
|-----------|-------|----------|-------|-------|-------|-------|-------|-------|--|--|--|
| 1         | FLAG  | FLAG     |       |       |       |       |       |       |  |  |  |
| 2         | SAPI  | SAPI C/R |       |       |       |       |       |       |  |  |  |
| 3         | TEI   |          |       |       |       |       |       | EA    |  |  |  |
| 4         | CONTR | OL       |       |       |       |       |       |       |  |  |  |
| 5         | G3    | LV       | G4    | U1    | U2    | G5    | SL    | G6    |  |  |  |
| 6         | FE    | SE       | LB    | G1    | R     | G2    | Nm    | NI    |  |  |  |
| 7         | G3    | LV       | G4    | U1    | U2    | G5    | SL    | G6    |  |  |  |
| 8         | FE    | SE       | LB    | G1    | R     | G2    | Nm    | NI    |  |  |  |
| 9         | G3    | LV       | G4    | U1    | U2    | G5    | SL    | G6    |  |  |  |
| 10        | FE    | SE       | LB    | G1    | R     | G2    | Nm    | NI    |  |  |  |
| 11        | G3    | LV       | G4    | U1    | U2    | G5    | SL    | G6    |  |  |  |
| 12        | FE    | SE       | LB    | G1    | R     | G2    | Nm    | NI    |  |  |  |
| 13        | FCS   |          |       |       | 40    |       |       |       |  |  |  |
| 14        | FCS   |          |       | 6     | 0.    |       |       |       |  |  |  |
| 15        | FLAG  |          |       | 8     |       |       |       |       |  |  |  |

#### Notes:

1. The order of transmission of the bits is LSB (Bit 1) to MSB (Bit 8).

**Table 23 Performance Report Message Structure Notes** 

| Octet No. | Octet Contents | Interpretation                   |  |  |  |
|-----------|----------------|----------------------------------|--|--|--|
| 1         | 01111110       | Opening LAPD Flag                |  |  |  |
| 2         | 00111000       | From CI: SAPI=14, C/R=0, EA=0    |  |  |  |
|           | 00111010       | From carrier: SAPI=14,C/R=1,EA=0 |  |  |  |
| 3         | 0000001        | TEI=0,EA=1                       |  |  |  |
| 4         | 00000011       | Unacknowledged Frame             |  |  |  |
| 5,6       | Variable       | Data for latest second (T')      |  |  |  |
| 7,8       | Variable       | Data for Previous Second(T'-1)   |  |  |  |
| 9,10      | Variable       | Data for earlier Second(T'-2)    |  |  |  |
| 11,12     | Variable       | Data for earlier Second(T'-3)    |  |  |  |
| 13,14     | Variable       | CRC16 Frame Check Sequence       |  |  |  |
| 15        | 01111110       | Closing LAPD flag                |  |  |  |

Table 24 Performance Report Message Contents

| Bit Value | Interpretation                                |
|-----------|-----------------------------------------------|
| G1=1      | CRC ERROR EVENT =1                            |
| G2=1      | 1 <crc error="" event="" td="" ≤5<=""></crc>  |
| G3=1      | 5 <crc error="" event="" td="" ≤10<=""></crc> |



| Bit Value        | Interpretation                                                                                                                                                                                                                                                                        |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| G4=1             | 10 <crc error="" event="" td="" ≤100<=""></crc>                                                                                                                                                                                                                                       |
| G5=1             | 100 <crc error="" event="" td="" ≤319<=""></crc>                                                                                                                                                                                                                                      |
| G6=1             | CRC ERROR EVENT ≤ 320                                                                                                                                                                                                                                                                 |
| SE=1             | Severely Errored Framing Event ≥ 1(FE shall =0)                                                                                                                                                                                                                                       |
| FE=1             | Frame Synchronization Bit Error Event ≥1 (SE shall=0)                                                                                                                                                                                                                                 |
| LV=1             | Line code violation event $\geq$ 1. This bit is always encoded as 0.                                                                                                                                                                                                                  |
| SL=1             | Slip Event ≥ 1. This bit is always zero if the ELSTBYP bit of the RX-SBI-ELST Indirect Channel Data register has been set to logic 1. When H-MVIP only mode is set (i.e. SYSOPT=01), the slips are relative to the CMV16MCLK input. Otherwise, the slips are relative to the SREFCLK. |
| LB=1             | Payload Loopback Activated. TEMUX 84E3 doesn't perform payload loopbacks; therefore, this bit is always encoded as 0.                                                                                                                                                                 |
| U1, U2=0         | Under Study For Synchronization.                                                                                                                                                                                                                                                      |
| R=0              | Reserved ( Default Value =0)                                                                                                                                                                                                                                                          |
| NmNI=00,01,10,11 | One second Report Modulo 4 Counter                                                                                                                                                                                                                                                    |

## 12.13 T1/E1 Framer Loopback Modes

The TEMUX 84E3 provides two loopback modes for T1/E1 links to aid in network and system diagnostics. The internal T1/E1 line loopback can be initiated at any time via the  $\mu P$  interface, but is usually initiated once an inband loopback activate code is detected. The system Diagnostic Digital loopback can be initiated at any time by the system via the  $\mu P$  interface to check the path of system data through the framer.

#### T1/E1 Line Loopback

T1/E1 Line loopback is initiated by setting the LLOOP bit to a 1 through the TJAT Indirect Channel Data register. When in line loopback mode, the appropriate T1/E1 framer in the TEMUX 84E3 is configured to internally connect the jitter-attenuated clock and data from the RJAT to the transmit clock and data going to the M13 mux and SONET/SDH mapper. The RJAT must not be bypassed. Conceptually, the data flow through a single T1/E1 framer in this loopback condition is illustrated in Figure 35.

Figure 35 T1/E1 Line Loopback



### T1/E1 Diagnostic Digital Loopback

When Diagnostic Digital loopback is initiated, by writing a 1 to the DLOOP bit through the RJAT Indirect Channel Data register, the appropriate T1/E1 framer in the TEMUX 84E3 is configured to internally connect its transmit clock and data to the receive clock and data The data flow through a single T1/E1 framer in this loopback condition is illustrated in Figure 36.

System LIU I/F TTTP U DS3/E3 TRAN Egress Telecom Flexible Bus B/W port THPP\_U Egress H-MVIP H-MVIP TTOP T1/E1 T1/E1 T1/E1 SARC\_U ELST84 JAT84 TRAN84 EXSB Diagnostic Loopback **SBI 155** T1/E1 T1/E1 T1/E1 FRMR84 JAT84 ELST84 INSBI T1/E1 RTDM SIGX84 Diagnostic Loopback H-MVIP H-MVIP Telecom Ingress Bus Flexible B/W port

Figure 36 T1/E1 Diagnostic Digital Loopback

# 12.14 DS3 and E3 Loopback Modes

The TEMUX 84E3 provides two E3 and three DS3 M13 multiplexer loopback modes to aid in network and system diagnostics at the DS3 interface. The DS3 loopbacks can be initiated via the  $\mu P$  interface whenever the DS3 framer/M13 multiplexer is enabled. The DS3 and E3 Master Data Source register controls the DS3 loopback modes. These loopbacks are also available when the DS3 mux is used with the DS3 mapper via the telecom bus interface.

System

I/F

LIU



### **DS3 and E3 Diagnostic Loopback**

DS3 and E3 Diagnostic Loopback allows the transmitted DS3 or E3 stream to be looped back into the receive DS3 or E3 path, overriding the DS3 or E3 stream received on the RDAT/RPOS and RNEG/RLCV inputs. The RCLK signal is also substituted with the transmit DS3 or E3 clock, TCLK. The configuration of the receive interface determines how the TNEG/TMFP signal is handled during loopback: if the UNI bit in the DS3 FRMR register is set, then the receive interface is configured for RDAT and RLCV, therefore the TNEG/TMFP signal is suppressed during loopback so that transmit MFP indications will not be seen nor accumulated as input LCVs. If the UNI bit is clear, then the interface is configured for bipolar signals RPOS and RNEG, therefore the TNEG is fed directly to the RNEG input. This diagnostic loopback can be used when the TEMUX 84E3 is configured as a multiplexer or as a framer only. The DS3/E3 loopback mode is shown diagrammatically in Figure 37.

Figure 37 DS3/E3 Diagnostic Loopback Diagram



#### **DS3 and E3 Line Loopback**

DS3 and E3 Line Loopbacks allow the received DS3/E3 streams to be looped back into the transmit DS3/E3 paths, overriding the DS3/E3 streams created internally by the framing unchannelized data or multiplexing of the lower speed tributaries. The transmit signals on TPOS/TDAT and TNEG/TMFP are substituted with the receive signals from RPOS/RDAT and RNEG/RLCV. The TCLK signal is also substituted with the receive DS3/E3 clock, RCLK. Note that the transmit interface must be configured to be the same as the DS3/E3 FRMR receive interface for this mode to work properly. The DS3/E3 line loopback mode is shown diagrammatically in Figure 38. There is a second form of line loopback which only loops back the DS3/E3 payload. In this mode the DS3 framing overhead is regenerated for the received DS3/E3 stream and then retransmitted. Line loopback is selected with the LLOOP bit in the DS3 and E3 Master Data Source register and payload loopback is selected by the PLOOP bit in the same register.

Figure 38 DS3 and E3 Line Loopback Diagram



### **DS2 Demultiplex Loopback**

DS2 Demultiplex Loopbacks allow each of the seven demultiplexed DS2 streams to be looped back into the MX23 and multiplexed up into the transmit DS3 stream. This overrides the tributary DS2 streams coming from the MX12s. The DS2 loopback mode is shown diagrammatically in Figure 39 and is enabled via the MX23 Loopback Activate register.

Figure 39 DS2 Loopback Diagram





## 12.15 Telecom Bus Mapper/Demapper Loopback Modes

The TEMUX 84E3 provides two loopbacks at the telecom bus interface to aid in network and system diagnostics at the SONET/SDH interface. These loopback modes can be enabled via the microprocessor whenever the SONET/SDH block is enabled as the mapper for the T1/E1 framer slices or as the mapper for the DS3 framer or M13 Multiplexer.

### **Telecom Diagnostic Loopback**

The Telecom Bus Diagnostic Loopback allows the transmitted telecom bus stream to be looped back into the receive SONET/SDH receive path, overriding the data stream received on the telecom drop bus inputs. While Telecom diagnostic loopback is active, valid SONET/SDH data continues to be transmitted on the telecom add bus outputs. This loopback is only available for VT1.5/VT2/TU11/TU12 mapped tributaries. DS3/E3 mapped tributaries must use the DS3/E3 diagnostic loopback. The IVTPPBYP bit must be set to logic 0 when this mode is enabled. The telecom bus diagnostic loopback mode is shown diagrammatically in Figure 40.

Figure 40 Telecom Diagnostic Loopback Diagram



#### **Telecom Line Loopback**

The Telecom Bus Line Loopback allows the received telecom drop bus data to be looped back out the telecom add bus after being processed by both the ingress and egress VTPPs. Both VTPP must be setup for the same STS-1 SPE, STM-1/VC4 TUG3 or STM-1/VC3 otherwise no loopback data will get through. In addition, LAC1 must be driven (unless the egress VTPP is bypassed). The ingress data path is not affected by the telecom line loopback. This loopback is only available for VT1.5/VT2/TU11/TU12 mapped tributaries. DS3/E3 mapped tributaries must use the DS3/E3 line loopback. The Telecom bus line loopback mode is shown diagrammatically in Figure 41.

Document No.: PMC-2030446, Issue 4

Figure 41 Telecom Line Loopback Diagram



### 12.16 SBI Bus Data Formats

The TEMUX 84E3 uses the Scaleable Bandwidth Interconnect (SBI) bus as a high density link interconnect with devices processing T1s, E1s, DS3s, E3s, transparent virtual tributaries and arbitrary bandwidth payloads. The SBI bus is a multi-point to multi-point bus capable of interconnecting up to four TEMUX 84E3 devices in parallel (if connected to a 77.76 MHz bus) with other link layer or tributary processing devices.

#### **Multiplexing Structure**

The SBI structure uses a locked SONET/SDH structure fixing the position of the TU-3 relative to the STS-3/STM-1. The SBI is also of fixed frequency and alignment as determined by the reference clock (SREFCLK) and frame indicator signals (SAC1FP and SDC1FP). Frequency deviations are compensated by adjusting the location of the T1/E1/DS3/TVT1.5/TVT2 channels using floating tributaries as determined by the V5 indicator and payload signals (SDV5, SAV5, SDPL and SAPL). TVTs also allow for synchronous operation where SONET/SDH tributary pointers are carried within the SBI structure in place of the V5 indicator and payload signals (SDV5, SAV5, SDPL and SAPL).

Table 25 shows the bus structure for carrying T1, E1, TVT1.5, TVT2, DS3 and E3 tributaries in a SDH STM-1 like format. Up to 84 T1s, 63 E1s, 84 TVT1.5s, 63 TVT2s, 3 DS3s or 3 E3s are carried within the octets labeled SPE1, SPE2 and SPE3 in columns 16-270. All other octets are unused and are of fixed position. The frame signal (SAC1FP or SDC1FP) occurs during the octet labeled C1 in Row 1 column 7. The Add and Drop buses have independent frame signals to allow for arbitrary alignment of the two buses.

Table 25 represents a 19.44 Mbit/s signal. The structure is presented on a 77.76 MHz bus by byte interleaving it with three other like structures.





The multiplexed links are separated into three Synchronous Payload Envelopes called SPE1, SPE2 and SPE3. Each envelope carries up to 28 T1s, 21 E1, 28 TVT1.5s, 21 TVT2s, a DS3 or an E3. SPE1 carries the T1s numbered 1,1 through 1,28, E1s numbered 1,1 through 1,21, DS3 number 1,1 or E3 number 1,1. SPE2 carries T1s numbered 2,1 through 2,28, E1s numbered 2,1 through 2,21, DS3 number 2,1 or E3 number 2,1. SPE3 carries T1s numbered 3,1 through 3,28, E1s numbered 3,1 through 3,21, DS3 number 3,1 or E3 number 3,1. TVT1.5s are numbered the same as T1 tributaries and TVT2s are numbered the same as E1 tributaries.

SBI Column 15 19 268 269 16 18 Row SPE<sup>2</sup> SPE1SPE2 SPE1SPE2SPE3 SPE. SPE1SPE2SPE3SPE 3 3 5 1 2 6 6 90 90 90 SPE Column

**Table 25 Structure for Carrying Multiplexed Links** 

The TEMUX 84E3 when enabled for SBI interconnection will add and drop either 28 T1s, 21 E1s, a DS3 or an E3 into each of the three Synchronous Payload Envelopes, SPE1, SPE2 or SPE3. Each SPE is independent of the others. When T1 or E1 tributaries are sourced from the telecom bus via VT1.5, TU11, VT2 or TU12 mappings, the TEMUX 84E3 also supports a mix of transparent virtual tributaries with T1s and E1s. A restriction to this are that only VT1.5s, TU11s and T1s can be mixed together or VT2s, TU12s and E1s can be mixed together. Another restriction is that the telecom bus and SBI bus must run from the same clock with a fixed framing offset, ie. SREFCLK and LREFCLK are externally connected.

### **Tributary Numbering**

Tributary numbering for T1 and E1 uses the SPE number, followed by the Tributary number within that SPE and are numbered sequentially. Table 26 and Table 27 show the T1 and E1 column numbering and relates the tributary number to the SPE column numbers and overall SBI column structure. Numbering for DS3 or E3 follows the same naming convention even though there is only one DS3 or E3 per SPE. TVT1.5s and TVT2s follow the same numbering conventions as T1 and E1 tributaries respectively. SBI columns 16-18 are unused for T1, E1, TVT1.5 and TVT2 tributaries.

Table 26 T1/TVT1.5 Tributary Column Numbering

| T1#  | SPE1 Column | SPE2 Column | SPE3 Column | SBI Column  |
|------|-------------|-------------|-------------|-------------|
| 1,1  | 7,35,63     |             |             | 19,103,187  |
| 2,1  | , 00        | 7,35,63     |             | 20,104,188  |
| 3,1  |             |             | 7,35,63     | 21,105,189  |
| 1,2  | 8,36,64     |             |             | 22,106,190  |
| 2,2  |             | 8,36,64     |             | 23,107,191  |
| •••  |             |             |             |             |
| 1,28 | 34,62,90    |             |             | 100,184,268 |
| 2,28 |             | 34,62,90    |             | 101,185,269 |
| 3,28 |             |             | 34,62,90    | 102,186,270 |



Table 27 E1/TVT2 Tributary Column Numbering

| E1#  | SPE1 Column | SPE2 Column | SPE3 Column | SBI Column     |
|------|-------------|-------------|-------------|----------------|
| 1,1  | 7,28,49,70  |             |             | 19,82,145,208  |
| 2,1  |             | 7,28,49,70  |             | 20,83,146,209  |
| 3,1  |             |             | 7,28,49,70  | 21,84,147,210  |
| 1,2  | 8,29,50,71  |             |             | 22,85,148,211  |
| 2,2  |             | 8,29,50,71  |             | 23,86,149,212  |
| •••  |             |             |             |                |
| 1,21 | 27,48,69,90 |             | 2           | 79,142,205,268 |
| 2,21 |             | 27,48,69,90 | 65          | 80,143,206,269 |
| 3,21 |             |             | 27,48,69,90 | 81,144,207,270 |

#### **SBI Timing Master Modes**

The TEMUX 84E3 supports both synchronous and asynchronous SBI timing modes. Synchronous modes apply only to T1 and E1 tributaries and are used with ingress elastic stores to rate adapt the receive tributaries to the fixed SBI data rate. Asynchronous modes allow T1, E1, DS3 and transparent tributaries to float within the SBI structure to accommodate differences in timing.

In synchronous SBI mode, the T1 DS0s and E1 timeslots are in a fixed format and do not move relative to the SBI structure. The SBI frame pulse, SAC1FP or SDC1FP, in synchronous mode can be enabled to indicate CAS signaling multi-frame alignment by pulsing once every 12<sup>th</sup> 2KHz frame pulse period. SREFCLK sets the ingress rate from the receive elastic store.

In Asynchronous modes, timing is communicated across the Scaleable Bandwidth Interconnect by floating data structures within the SBI. Payload indicator signals in the SBI control the position of the floating data structure and therefore the timing. When sources are running faster than the SBI the floating payload structure is advanced by an octet by passing an extra octet in the V3 octet locations (H3 octet for DS3 and E3 mappings). When the source is slower than the SBI the floating payload is retarded by leaving the octet after the V3 or H3 octet unused. Both these rate adjustments are indicated by the SBI control signals.

Transparent VTs can float in the SBI structure in two ways. The first method uses valid V1 and V2 pointers to indicate positive and negative pointer justifications. The second methods uses the SBI signals SDV5, SAV5, SDPL and SAPL to indicate rate adjustments. In the DROP bus, the TEMUX 84E3 will always provide both valid pointers with valid SDV5 and SDPL signals. On the SBI Add Bus, the TEMUX 84E3 needs to be configured on a per tributary basis for either transparent VT mode. Transparent VT operation is configured on a per tributary basis via the ETVT and ETVTPTRDIS bits in the TTMP Tributary control registers.

On the DROP BUS the TEMUX 84E3 is timing master as determined by the arrival rate of data over the SBI.



On the ADD BUS the TEMUX 84E3 can be either the timing master or the timing slave. When the TEMUX 84E3 is the timing slave it receives its transmit timing information from the arrival rate of data across the SBI ADD bus. When the TEMUX 84E3 is the timing master it signals devices on the SBI ADD bus to speed up or slow down with the justification request signal, SAJUST\_REQ. The TEMUX-84 as timing master indicates a speedup request to a Link Layer SBI device by asserting the justification request signal high during the V3 or H3 octet. When this is detected by the Link Layer it will speed up the channel by inserting extra data in the next V3 or H3 octet. The TEMUX 84E3 indicates a slow down request to the Link Layer by asserting the justification request signal high during the octet after the V3 or H3 octet. When detected by the Link Layer it will retard the channel by leaving the octet following the next V3 or H3 octet unused. Both advance and retard rate adjustments take place in the frame or multiframe following the justification request.

### **Arbitrary Bandwidth Support**

Data streams of an arbitrary bit rate up to the capacitry of an SPE may be transported across the SPEs to and from the Flexible Bandwidth Ports. When one (or more) of the SBI is programmed to support this, the SAPL and SDPL signals may be asserted and deasserted at arbitrary times to allow precise control of the payload bit rate.

On the DROP Bus, data received on the FBWDAT[3:1] signals are collected into complete bytes and are presented on SDDATA[7:0] with SDPL asserted high. No flow control is implemented on the DROP bus.

On the ADD Bus, the EFWBDREQ[3:1] signals request data at a specific rate. The data is read from a shallow FIFO. To keep the FIFO half full, the SAJUST\_REQ output is asserted to fetch data across the ADD bus. In turn, the data source responds with data and the SAPL signal asserted an equal or less number of cycles than SAJUST\_REQ is asserted. Significant latency is tolerated. Note that the some applications require an exact one-to-one correspondence between SAJUST\_REQ and data bytes.

#### **SBI Link Rate Information**

The TEMUX 84E3 SBI bus provides a method for carrying link rate information between devices. Two methods are specified, one for T1 and E1 channels and the second for DS3 and E3 channels. For T1 and E1, the link rate information is always generated on the Drop bus and always ignored on the Add bus. For DS3 and E3, only the ClkRate field of the link rate byte is valid on the Drop bus and the use is optional on the Add bus as specified by the CLK\_MODE[1:0] bits of the EXSBI Tributary Control Indirect Access Data register. Link rate information is not available for TVTs. These methods use the reference 19.44 MHz SBI clock and the SAC1FP frame synchronization signal to measure channel clock ticks and clock phase for transport across the bus.

The T1 and E1 method allows for a count of the number of T1 or E1 rising clock edges between 2 KHz SDC1FP frame pulses. This count is encoded in ClkRate[1:0] to indicate that the nominal number of clocks, one more than nominal or one less than nominal should be generated during the SDC1FP period. This method also counts the number of 19.44 MHz clock rising edges after sampling SDC1FP high to the next rising edge of the T1 or E1 clock, giving the ability to control the phase of the generated clock. The link rate information passed across the SBI bus via the V4 octet and is shown in Table 28.



Table 29 shows the encoding of the clock count, ClkRate[1:0], passed in the link rate octet.

Note that while the TEMUX 84E3 generates valid link rate information on the SBI Drop bus, it ignores the V4 byte on the Add bus.



Table 29 SBI T1/E1 Clock Rate Encoding

| ClkRate[1:0]   | T1 Clocks / 2KHz | E1 Clocks / 2 KHz |
|----------------|------------------|-------------------|
| "00" - Nominal | 772              | 1024              |
| "01" – Fast    | 773              | 1025              |
| "1x" – Slow    | 771              | 1023              |

The method for transferring DS3 link rate information across the SBI passes the encoded count of DS3 clocks between 2KHz SAC1FP/SDC1FP pulses in the same method used for T1/E1 tributaries, but does not pass any phase information. The other difference from T1/E1 link rate is that ClkRate[1:0] indicates whether the nominal number of clocks are generated or if four fewer or four extra clocks are generated during the SAC1FP/SDC1FP period. The format of the DS3 link rate octet is shown in Table 30. This is passed across the SBI via the Linkrate octet which follows the H3 octet in the column, see Table 36. Table 31 shows the encoding of the clock count, ClkRate[1:0], passed in the link rate octet.

Table 30 DS3 Link Rate Information

| Link Rate Octet | Bit # | 7   | 6 | 5:4          | 3:0    |
|-----------------|-------|-----|---|--------------|--------|
| DS3 Format      |       | ALM | 0 | ClkRate[1:0] | Unused |

Table 31 DS3 Clock Rate Encoding

| ClkRate[1:0]   | DS3 Clocks / 2KHz |
|----------------|-------------------|
| "00" – Nominal | 22368             |
| "01" – Fast    | 22372             |



| "1x" – Slow | 22364 |
|-------------|-------|
| 174 01011   |       |

#### **SBI Alarms**

The TEMUX 84E3 transfers alarm conditions across the SBI for T1, E1 and DS3 tributaries but not valid for transparent VTs.

Table 28 and Table 30 show the alarm indication bit, ALM, as bit 7 of the Link Rate Octet. Devices connecting to the TEMUX 84E3 which do not support alarm indications must set this bit to 0 on the SBI ADD bus.

The presence of an alarm condition is indicated by the ALM bit set high in the Link Rate Octet. For T1 and E1 tributaries, either an out-of-frame condition or Red alarm (persistent out-of-frame) may set the ALM as determined by the IREDEN and IOOFEN per-tributary configuration bits. The absence of an alarm condition is indicated by the ALM bit set low in the Link Rate Octet. In the egress direction the TEMUX 84E3 can be configured to use the alarm bit to force AIS on a per link basis by the EALMEN or EGRALMEN register bits.

For DS3 and E3 Tributaries, the ALM bit reflects the alarm state of the receive tributary if the DS3ALME bit of the DS3/E3 Master Alarm Enable register is set to logic 1. For DS3, the propagated alarms are AIS and idle code with the option of either loss-of-signal and out-of-frame or RED alarm as selected by the REDALME bit of the DS3/E3 Master Alarm Enable register. For E3, the AIS, loss-of-signal and out-of-frame alarms are propagated.

### **T1 Tributary Mapping**

Table 32 shows the format for mapping 84 T1s within the SPE octets. The DS0s and framing bits within each T1 are easily located within this mapping for channelized T1 applications. It is acceptable for the framing bit to not carry a valid framing bit on the Add Bus since the physical layer device will provide this information. Unframed T1s use the exact same format for mapping 84 T1s into the SBI except that the T1 tributaries need not align with the frame bit and DS0 locations. The V1,V2 and V4 octets are not used to carry T1 data and are either reserved or used for control across the interface. When enabled, the V4 octet is the Link Rate octet of Table 28. It carries alarm and clock phase information across the SBI bus. The V1 and V2 octets are unused and should be ignored by devices listening to the SBI bus. The V5 and R octets do not carry any information and are fixed to a zero value. The V3 octet carries a T1 data octet but only during rate adjustments as indicated by the V5 indicator signals, DV5 and AV5, and payload signals, SDPL and SAPL. The PPSSSSFR octets carry channel associated signaling (CAS) bits and the T1 framing overhead. The DS0 octets are the 24 DS0 channels making up the T1 link.

The V1,V2,V3 and V4 octets are fixed to the locations shown. All the other octets, shown shaded for T1#1,1, float within the allocated columns maintaining the same order and moving a maximum of one octet per 2KHz multi-frame. The position of the floating T1 is identified via the V5 Indicator signals, SDV5 and SAV5, which locate the V5 octet. When the T1 tributary rate is faster than the SBI nominal T1 tributary rate, the T1 tributary is shifted ahead by one octet which is compensated by sending an extra octet in the V3 location. When the T1 tributary rate is slower than the nominal SBI tributary rate the T1 tributary is shifted by one octet which is compensated by inserting a stuff octet in the octet immediately following the V3 octet and delaying the octet that was originally in that position.



**Table 32 T1 Framing Format** 

|      | COL#   | T1#1,1 | T1#2,1-3,28 | T1#1,1 | T1#2,1-3,28   | T1#1,1   | T1#2,1-3,28 |
|------|--------|--------|-------------|--------|---------------|----------|-------------|
| ROW# | 1-18   | 19     | 20-102      | 103    | 104-186       | 187      | 188-270     |
| 1    | Unused | V1     | V1          | V5     | -             | PPSSSSFR | 7,00        |
| 2    | Unused | DS0#1  | -           | DS0#2  | -             | DS0#3    | .95-        |
| 3    | Unused | DS0#4  | -           | DS0#5  | -             | DS0#6    |             |
| 4    | Unused | DS0#7  | -           | DS0#8  | -             | DS0#9    | 9 -         |
| 5    | Unused | DS0#10 | -           | DS0#11 | -             | DS0#12   | -           |
| 6    | Unused | DS0#13 | -           | DS0#14 | -             | DS0#15   | -           |
| 7    | Unused | DS0#16 | -           | DS0#17 | -             | DS0#18   | -           |
| 8    | Unused | DS0#19 | -           | DS0#20 | -             | DS0#21   | -           |
| 9    | Unused | DS0#22 | -           | DS0#23 | -             | DS0#24   | -           |
| 1    | Unused | V2     | V2          | R      | - 8           | PPSSSSFR | -           |
| 2    | Unused | DS0#1  | -           | DS0#2  | - 10          | DS0#3    | -           |
| 3    | Unused | DS0#4  | -           | DS0#5  |               | DS0#6    | -           |
| 4    | Unused | DS0#7  | -           | DS0#8  | 9-            | DS0#9    | -           |
| 5    | Unused | DS0#10 | -           | DS0#11 | <b>&gt;</b> - | DS0#12   | -           |
| 6    | Unused | DS0#13 | -           | DS0#14 | -             | DS0#15   | -           |
| 7    | Unused | DS0#16 | -           | DS0#17 | -             | DS0#18   | -           |
| 8    | Unused | DS0#19 | -           | DS0#20 | -             | DS0#21   | -           |
| 9    | Unused | DS0#22 | -           | DS0#23 | -             | DS0#24   | -           |
| 1    | Unused | V3     | V3          | R      | -             | PPSSSSFR | -           |
| 2    | Unused | DS0#1  | - 0         | DS0#2  | -             | DS0#3    | -           |
| 3    | Unused | DS0#4  | _ O`        | DS0#5  | -             | DS0#6    | -           |
| 4    | Unused | DS0#7  |             | DS0#8  | -             | DS0#9    | -           |
| 5    | Unused | DS0#10 | -           | DS0#11 | -             | DS0#12   | -           |
| 6    | Unused | DS0#13 | Z -         | DS0#14 | -             | DS0#15   | -           |
| 7    | Unused | DS0#16 | -           | DS0#17 | -             | DS0#18   | -           |
| 8    | Unused | DS0#19 | -           | DS0#20 | -             | DS0#21   | -           |
| 9    | Unused | DS0#22 | -           | DS0#23 | -             | DS0#24   | -           |
| 1    | Unused | V4     | V4          | R      | -             | PPSSSSFR | -           |
| 2    | Unused | DS0#1  | -           | DS0#2  | -             | DS0#3    | -           |
| 3    | Unused | DS0#4  | -           | DS0#5  | -             | DS0#6    | -           |
| 4    | Unused | DS0#7  | -           | DS0#8  | -             | DS0#9    | -           |
| 5    | Unused | DS0#10 | -           | DS0#11 | -             | DS0#12   | -           |
| 6    | Unused | DS0#13 | -           | DS0#14 | -             | DS0#15   | -           |
| 7    | Unused | DS0#16 | -           | DS0#17 | -             | DS0#18   | -           |
| 8    | Unused | DS0#19 | -           | DS0#20 | -             | DS0#21   | -           |
| 9    | Unused | DS0#22 | -           | DS0#23 | -             | DS0#24   | -           |



The  $P_1P_0S_1S_2S_3S_4FR$  octet carries T1 framing in the F bit and channel associated signaling in the  $P_1P_0$ and  $S_1S_2S_3S_4$ bits. Channel associated signaling is optional. The R bit is reserved and is set to 0. The  $P_1P_0$ bits are used to indicate the phase of the channel associated signaling and the  $S_1S_2S_3S_4$  bits are the channel associated signaling bits for the 24 DS0 channels in the T1. Table 33 shows the channel associated signaling bit mapping and how the phase bits locate the sixteen state CAS mapping for super frame and extended superframe formats. When using four state CAS then the signaling bits are A1-A24, B1-B24, A1-A24, B1-B24 in place of are A1-A24, B1-B24, C1-C24, D1-D24. When using 2 state CAS there are only A1-A24 signaling bits.

When the SYNCH\_TRIB bit is set for a tributary, the DS0 alignment is precisely as presented in Table 32, and the  $P_1P_0$  and  $S_1S_2S_3S_4$ bits in the first row of Table 33 are aligned to the multiframe indicated by the SDC1FP signal, be it an input or output. The F-bit positions in Table 33 have an arbitrary alignment relative to the  $P_1P_0$  bits that will change with each controlled frame slip; that illustrated is only an example. The signaling contained within the robbed bit positions of the DS0s will also have an arbitrary alignment relative to the  $P_1P_0$  bits.

Table 33 T1 Channel Associated Signaling Bits

|                |                |     |                | SF | ESF  | N                             |
|----------------|----------------|-----|----------------|----|------|-------------------------------|
| S <sub>1</sub> | S <sub>2</sub> | S₃  | S <sub>4</sub> | F  | F    | P <sub>1</sub> P <sub>0</sub> |
| A1             | A2             | A3  | A4             | F1 | M1 . | 00                            |
| A5             | A6             | A7  | A8             | S1 | C1   | 00                            |
| A9             | A10            | A11 | A12            | F2 | M2   | 00                            |
| A13            | A14            | A15 | A16            | S2 | F1   | 00                            |
| A17            | A18            | A19 | A20            | F3 | МЗ   | 00                            |
| A21            | A22            | A23 | A24            | S3 | C2   | 00                            |
| B1             | B2             | В3  | B4 (           | F4 | M4   | 01                            |
| B5             | В6             | В7  | B8             | S4 | F2   | 01                            |
| В9             | B10            | B11 | B12            | F5 | M5   | 01                            |
| B13            | B14            | B15 | B16            | S5 | C3   | 01                            |
| B17            | B18            | B19 | B20            | F6 | M6   | 01                            |
| B21            | B22            | B23 | B24            | S6 | F3   | 01                            |
| C1             | C2             | C3  | C4             | F1 | M7   | 10                            |
| C5             | C6             | C7  | C8             | S1 | C4   | 10                            |
| C9             | C10            | C11 | C12            | F2 | M8   | 10                            |
| C13            | C14            | C15 | C16            | S2 | F4   | 10                            |
| C17            | C18            | C19 | C20            | F3 | M9   | 10                            |
| C21            | C22            | C23 | C24            | S3 | C5   | 10                            |
| D1             | D2             | D3  | D4             | F4 | M10  | 11                            |
| D5             | D6             | D7  | D8             | S4 | F5   | 11                            |
| D9             | D10            | D11 | D12            | F5 | M11  | 11                            |
| D13            | D14            | D15 | D16            | S5 | C6   | 11                            |
| △ D17          | D18            | D19 | D20            | F6 | M12  | 11                            |
| D21            | D22            | D23 | D24            | S6 | F6   | 11                            |

T1 tributary asynchronous timing is compensated via the V3 octet. T1 tributary link rate adjustments are optionally passed across the SBI via the V4. T1 tributary alarm conditions are optionally passed across the SBI bus via the link rate octet in the V4 location.



In synchronous mode the T1 tributary mapping is fixed to that shown in Table 32 and rate justifications are not possible using the V3 octet. The clock rate information within the link rate octet in the V4 location is not used in synchronous mode.

### **E1 Tributary Mapping**

Table 34 shows the format for mapping 63 E1s within the SPE octets. The timeslots and framing bits within each E1 are easily located within this mapping for channelized E1 applications. It is acceptable for the framing bits to not carry valid framing information on the Add Bus since the physical layer device will provide this information. Unframed E1s use the exact same format for mapping 63 E1s into the SBI except that the E1 tributaries need not align with the timeslot locations associated with channelized E1 applications. The V1,V2 and V4 octets are not used to carry E1 data and are either reserved or used for control information across the interface. When enabled, the V4 octet carries clock phase information across the SBI. The V1 and V2 octets are unused and should be ignored by devices listening to the SBI bus. The V5 and R octets do not carry any information and are fixed to a zero value. The V3 octet carries an E1 data octet but only during rate adjustments as indicated by the V5 indicator signals, SDV5 and SAV5, and payload signals, SDPL and SAPL. The PP octets carry channel associated signaling phase information and E1 multiframe alignment. TS#0 through TS#31 make up the E1 channel.

The V1,V2,V3 and V4 octets are fixed to the locations shown. All the other octets, shown shaded for E1#1,1, float within the allocated columns maintaining the same order and moving a maximum of one octet per 2KHz multi-frame. The position of the floating E1 is identified via the V5 Indicator signals, SDV5 and SAV5, which locate the V5 octet. When the E1 tributary rate is faster than the E1 tributary nominal rate, the E1 tributary is shifted ahead by one octet which is compensated by sending an extra octet in the V3 location. When the E1 tributary rate is slower than the nominal rate the E1 tributary is shifted by one octet which is compensated by inserting a stuff octet in the octet immediately following the V3 octet and delaying the octet that was originally in that position.

When the SYNCH\_TRIB bit is set for a tributary, the timeslot alignment is precisely as presented in Table 34.

Table 34 E1 Framing Format

|      | COL#   | E1#1,1 | #2,1-3,21 | E1#1,1 | #2,1-3,21 | E1#1,1 | #2,1-3,21 | E1#1,1 | #2,1-3,21 |
|------|--------|--------|-----------|--------|-----------|--------|-----------|--------|-----------|
| ROW# | 1-18   | 19     | 20-81     | 82     | 83-144    | 145    | 146-207   | 208    | 209-270   |
| 1    | Unused | V1     | V1        | V5     | -         | PP     | -         | TS#0   | -         |
| 2    | Unused | TS#1   | -         | TS#2   | -         | TS#3   | -         | TS#4   | -         |
| 3    | Unused | TS#5   | -         | TS#6   | -         | TS#7   | -         | TS#8   | -         |
| 4    | Unused | TS#9   | -         | TS#10  | -         | TS#11  | -         | TS#12  | -         |
| 5    | Unused | TS#13  | -         | TS#14  | -         | TS#15  | -         | TS#16  | -         |
| 6    | Unused | TS#17  | -         | TS#18  | -         | TS#19  | -         | TS#20  | -         |
| 7    | Unused | TS#21  | -         | TS#22  | -         | TS#23  | -         | TS#24  | -         |
| 8    | Unused | TS#25  | -         | TS#26  | -         | TS#27  | -         | TS#28  | -         |
| 9    | Unused | TS#29  | -         | TS#30  | -         | TS#31  | -         | R      | -         |
| 1    | Unused | V2     | V2        | R      | -         | PP     | -         | TS#0   | -         |
| 2    | Unused | TS#1   | -         | TS#2   | -         | TS#3   | -         | TS#4   | -         |
| 3    | Unused | TS#5   | -         | TS#6   | -         | TS#7   | -         | TS#8   | _         |



| 4 | Unused | TS#9  | ı   | TS#10 | ı   | TS#11 | ı   | TS#12 | -   |
|---|--------|-------|-----|-------|-----|-------|-----|-------|-----|
| 5 | Unused | TS#13 | -   | TS#14 | -   | TS#15 | -   | TS#16 | -   |
| 6 | Unused | TS#17 | -   | TS#18 | -   | TS#19 | -   | TS#20 | -   |
| 7 | Unused | TS#21 | ı   | TS#22 | ı   | TS#23 | ı   | TS#24 | -   |
| 8 | Unused | TS#25 | ı   | TS#26 | ı   | TS#27 | ı   | TS#28 | - ( |
| 9 | Unused | TS#29 | -   | TS#30 | -   | TS#31 | -   | R     | 0   |
| 1 | Unused | V3    | V3  | R     | -   | PP    | -   | TS#0  | 60. |
| 2 | Unused | TS#1  | ı   | TS#2  | -   | TS#3  | ı   | TS#4  | - ( |
| 3 | Unused | TS#5  | -   | TS#6  | -   | TS#7  | -   | TS#8  | -   |
| 4 | Unused | TS#9  | -   | TS#10 | -   | TS#11 | -   | TS#12 | -   |
| 5 | Unused | TS#13 | -   | TS#14 | -   | TS#15 | -   | TS#16 | -   |
| 6 | Unused | TS#17 | -   | TS#18 | -   | TS#19 | -   | TS#20 | -   |
| 7 | Unused | TS#21 | -   | TS#22 | -   | TS#23 | - 8 | TS#24 | -   |
| 8 | Unused | TS#25 | -   | TS#26 | -   | TS#27 | 0   | TS#28 | -   |
| 9 | Unused | TS#29 | -   | TS#30 | -   | TS#31 | Ç   | R     | -   |
| 1 | Unused | V4    | V4  | R     | -   | PP    | -   | TS#0  | -   |
| 2 | Unused | TS#1  | -   | TS#2  | -   | TS#3  | -   | TS#4  | -   |
| 3 | Unused | TS#5  | -   | TS#6  | -   | TS#7  | -   | TS#8  | -   |
| 4 | Unused | TS#9  | -   | TS#10 | -   | TS#11 | -   | TS#12 | -   |
| 5 | Unused | TS#13 | ı   | TS#14 | -   | TS#15 | ı   | TS#16 | -   |
| 6 | Unused | TS#17 | -   | TS#18 | -03 | TS#19 | -   | TS#20 | -   |
| 7 | Unused | TS#21 | - 1 | TS#22 |     | TS#23 | - 1 | TS#24 | -   |
| 8 | Unused | TS#25 | -   | TS#26 | -   | TS#27 | -   | TS#28 | -   |
| 9 | Unused | TS#29 | -   | TS#30 | -   | TS#31 | -   | R     | -   |

When using channel associated signaling (CAS) TS#16 carries the ABCD signaling bits and the timeslots 17 through 31 are renumbered 16 through 30. The PP octet is 0h for all frames except for the frame which carries the CAS for timeslots 15/30 at which time the PP octet is C0h. The first octet of the CAS multi-frame, RRRRRRR, is reserved and should be ignored by the receiver when CAS signaling is enabled. Table 35 shows the format of timeslot 16 when carrying channel associated signaling.

Table 35 E1 Channel Associated Signaling Bits

| TS#16[0:3] | TS#16[4:7] | PP |
|------------|------------|----|
| RRRR       | RRRR       | 00 |
| ABCD1      | ABCD16     | 00 |
| ABCD2      | ABCD17     | 00 |
| ABCD3      | ABCD18     | 00 |
| ABCD4      | ABCD19     | 00 |
| ABCD5      | ABCD20     | 00 |
| ABCD6      | ABCD21     | 00 |
| ABCD7      | ABCD22     | 00 |
| ABCD8      | ABCD23     | 00 |
| ABCD9      | ABCD24     | 00 |
| ABCD10     | ABCD25     | 00 |



| ABCD11 | ABCD26 | 00 |
|--------|--------|----|
| ABCD12 | ABCD27 | 00 |
| ABCD13 | ABCD28 | 00 |
| ABCD14 | ABCD29 | 00 |
| ABCD15 | ABCD30 | C0 |

E1 tributary asynchronous timing is compensated via the V3 octet. E1 tributary link rate adjustments are optionally passed across the SBI via the V4 octet. E1 tributary alarm conditions are optionally passed across the SBI bus via the link rate octet in the V4 location.

In synchronous mode the E1 tributary mapping is fixed to that shown in Table 34 and rate justifications are not possible using the V3 octet. The clock rate information within the link rate octet in the V4 location is not used in synchronous mode.

### **DS3 Tributary Mapping**

Table 36 shows a DS3 tributary mapped within the first synchronous payload envelope SPE1. The V5 indicator pulse identifies the V5 octet. The DS3 framing format does not follow an 8KHz frame period so the floating DS3 multi-frame located by the V5 indicator, shown in heavy border grey region in Table 36, will jump around relative to the H1 frame on every pass. In fact the V5 indicator will often be asserted twice per H1 frame, as is shown by the second V5 octet in Table 36. The V5 indicator and payload signals indicate negative and positive rate adjustments which are carried out by either putting a data byte in the H3 octet or leaving empty the octet after the H3 octet.

Table 36 DS3 Framing Format

|     | SPE      |          | DS3 | DS3  | DS3 | DS3   | DS3    |
|-----|----------|----------|-----|------|-----|-------|--------|
|     | COL#     |          | 1   | 2-56 | 57  | 58-84 | Col 85 |
|     | SBI COL# |          |     |      |     |       |        |
| ROW | 1,4,7,10 | 13       | 16  | •••  | 184 | •••   | 268    |
| 1   | Unused   | H1       | V5  | DS3  | DS3 | DS3   | DS3    |
| 2   | Unused   | H2       | DS3 | DS3  | DS3 | DS3   | DS3    |
| 3   | Unused   | Н3       | DS3 | DS3  | DS3 | DS3   | DS3    |
| 4   | Unused   | Linkrate | DS3 | DS3  | DS3 | DS3   | DS3    |
| 5   | Unused   | Unused   | DS3 | DS3  | DS3 | DS3   | DS3    |
| 6   | Unused   | Unused   | DS3 | DS3  | DS3 | DS3   | DS3    |
| 7   | Unused   | Unused   | DS3 | DS3  | DS3 | DS3   | DS3    |
| 8   | Unused   | Unused   | DS3 | DS3  | V5  | DS3   | DS3    |
| 9   | Unused   | Unused   | DS3 | DS3  | DS3 | DS3   | DS3    |



Because the DS3 tributary rate is less than the rate of the grey region, padding octets are interleaved with the DS3 tributary to make up the difference in rate. Interleaved with every DS3 multi-frame are 35 stuff octets, one of which is the V5 octet. These 35 stuff octets are spread evenly across seven DS3 subframes. Each DS3 subframe is eight blocks of 85 bits. The 85 bits making up a DS3 block are padded out to be 11 octets. Table 37 shows the DS3 block 11 octet format where R indicates a stuff bit, F indicates a DS3 framing bit and I indicates DS3 information bits. Table 38 shows the DS3 multi-frame format that is packed into the grey region of Table 36. In this table V5 indicates the V5 octet which is also a stuff octet, R indicates a stuff octet and B indicates the 11 octet DS3 block. Each row in Table 38 is a DS3 multi-frame. The DS3 multi-frame stuffing format is identical for 5 multi-frames and then an extra stuff octet after the V5 octet is added every sixth frame.

Table 37 DS3 Block Format

| Octet # | 1        | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  |
|---------|----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Data    | RRRFIIII | 8*I |

Table 38 DS3 Multi-frame Stuffing Format

| V5 | 4*R | 8*B | 5*R | 8*B |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| V5 | 4*R | 8*B | 5*R | 8*B |
| V5 | 4*R | 8*B | 5*R | 8*B |
| V5 | 4*R | 8*B | 5*R | 8*B |
| V5 | 4*R | 8*B | 5*R | 8*B |
| V5 | 5*R | 8*B |

DS3 asynchronous timing is compensated via the H3 octet. DS3 link rate adjustments are optionally passed across the SBI via the Linkrate octet (N.B. The ClkRate[1:0] information is not valid when the DS3 has been demapped from SONET/SDH by the D3MD function.). DS3 alarm conditions are optionally passed across the SBI bus via the Linkrate octet.

### E3 Tributary Mapping

Table 39 shows a E3 tributary mapped within the first synchronous payload envelope SPE1. The V5 indicator pulse identifies the V5 octet. The E3 framing format does not follow an 8KHz frame period so the floating frame located by the V5 indicator and shown in grey in Table 39, will jump around relative to the H1 frame on every pass. In fact the V5 indicator will be asserted two or three times per H1 frame, as is shown by the second and third V5 octet in Table 39. The V5 indicator and payload signals indicate negative and positive rate adjustments which are carried out by either putting a data byte in the H3 octet or leaving empty the octet after the H3 octet.

Table 39 E3 Framing Format

| 5   | SPE<br>COL# |    |    | E3<br>2-18 | E3<br>19 | E3<br>20-<br>38 | E3<br>39 | E3<br>40-<br>84 | E3<br>85 |
|-----|-------------|----|----|------------|----------|-----------------|----------|-----------------|----------|
| ROW | SBI<br>COL# | 13 | 16 | •••        | 70       | •••             | 130      | •••             | 268      |



|   | 1,4,7,10 |              |    |    |    |    |    |    |    |
|---|----------|--------------|----|----|----|----|----|----|----|
| 1 | Unused   | H1           | V5 | E3 | E3 | E3 | E3 | E3 | E3 |
| 2 | Unused   | H2           | E3 |
| 3 | Unused   | Н3           | E3 |
| 4 | Unused   | Linkrat<br>e | E3 | E3 | V5 | E3 | E3 | E3 | E3 |
| 5 | Unused   | Unused       | E3 |
| 6 | Unused   | Unused       | E3 |
| 7 | Unused   | Unused       | E3 | E3 | E3 | E3 | V5 | E3 | E3 |
| 8 | Unused   | Unused       | E3 |
| 9 | Unused   | Unused       | E3 |

When carrying framed E3, only the ITU-T Rec. G.751 format is supported. Unframed E3 is carried clear channel.

Because the E3 tributary rate is less than the rate of the gray region, padding octets are interleaved with the E3 tributary to make up the difference in rate. Interleaved with every E3 frame is an alternating pattern of 81 and 82 stuff octets, one of which is the V5 octet. These 81 or 82 stuff octets are spread evenly across the E3 frame. Each E3 subframe is 48 octet which is further broken into 4 equal blocks of 12 octets each. Table 40 shows the alternating E3 frame stuffing format that is packed into the gray region of Table 39. Note that there are 6 stuff octets after the V5 octet in one frame and 5 stuff octets after the V5 octet in the next frame. In this table V5 indicates the V5 octet which is also a stuff octet, R indicates a stuff octet, D indicates an E3 data octet, FAS indicates the first byte of the 10 bit E3 Frame Alignment Signal. The first 'D' octet immediately following the FAS octet contains the remaining 2 FAS bits, the RAI and NTL bits in addition to 4 E3 payload bits.

| _ |    |     |      |      |     |      |     |      |     |      |
|---|----|-----|------|------|-----|------|-----|------|-----|------|
| ı | V5 | 6*R | FAS  | 11*D | 5*R | 12*D | 5*R | 12*D | 5*R | 12*D |
| • |    | 5*R | 12*D |      | 5*R | 12*D | 5*R | 12*D | 5*R | 12*D |
|   |    | 5*R | 12*D |      | 5*R | 12*D | 5*R | 12*D | 5*R | 12*D |
|   |    | 5*R | 12*D |      | 5*R | 12*D | 5*R | 12*D | 5*R | 12*D |
|   | V5 | 5*R | FAS  | 11*D | 5*R | 12*D | 5*R | 12*D | 5*R | 12*D |
| • |    | 5*R | 12*D |      | 5*R | 12*D | 5*R | 12*D | 5*R | 12*D |

12\*D

12\*D

5\*R

**Table 40 E3 Frame Stuffing Format** 

E3 asynchronous timing is compensated via the H3 octet. E3 link rate adjustments are optionally passed across the SBI via the Linkrate octet. E3 alarm conditions are optionally passed across the SBI bus via the Linkrate octet.

12\*D

12\*D

5\*R

12\*D

12\*D

5\*R

5\*R

#### Flexible Bandwidth Mapping

12\*D

12\*D

5\*R

5\*R

When the OPMODE\_SPEx[2:0] register bits for an SPE are binary 100, the SBI is configured to transport an arbitrary bandwidth up to the capacity of an SPE. In this mode the SDPL and SAPL signals identify individual valid bytes. For each SPE, every third byte in columns 16 through 270, inclusive, has the potential for presenting data. Be aware that although columns 13 though 15 carry no payload, the byte positions for rows 1 through 4 are driven by the Drop bus with SDPL unconditionally low.

#### **Transparent VT1.5/TU11 Mapping**

VT1.5 and TU11 virtual tributaries, TVT1.5s, are transported across the SBI bus in a similar manner to the T1 tributary mapping. Table 41 shows the transparent structure where "I" is used to indicate information bytes. There are two options when carrying virtual tributaries on the SBI bus, the primary difference being how the floating V5 payload is located.

The first option is locked TVT mode which carries the entire VT1.5/TU11 virtual tributary indicated by the shaded region in Table 41. Locked is used to indicate that the location of the V1,V2 pointer is locked. The virtual tributary must have a valid V1,V2 pointer to locate the V5 payload. In this mode the V5 indicator and payload signals, SDV5, SAV5, SDPL and SAPL, may be generated but must be ignored by the receiving device. In locked mode timing is always sourced by the transmitting side, therefore justification requests are not used and the SAJUST\_REQ signal is ignored. Other than the V1 and V2 octets which must carry valid pointers, all octets can carry data in any format. The location of the V1,V2,V3 and V4 octets is fixed to the locations shown in Table 41.

The second option is floating TVT mode which carries the payload comprised of the V5 and I octets within the shaded region of Table 41. In this mode the V1,V2 pointers are still in a fixed location and may be valid but are ignored by the receiving device. The V5 indicator and payload signals, SDV5, SAV5, SDPL and SAPL, must be valid and are used to locate the floating payload. The justification request signal can be used to control the timing on the add bus. The location of the V1,V2,V3 and V4 octets is fixed to the locations shown in Table 41.



The TEMUX 84E3 supports both TVT modes simultaneously in the SBI DROP bus and is configurable on a per tributary basis in the SBI ADD bus.

Table 41 Transparent VT1.5/TU11 Format

|      | COL#   | VT1.5#1,1 | #2,1-3,28 | VT1.5#1,1 | #2,1-3,28 | VT1.5#1,1 | #2,1-3,28 |
|------|--------|-----------|-----------|-----------|-----------|-----------|-----------|
| ROW# | 1-18   | 19        | 20-102    | 103       | 104-186   | 187       | 188-270   |
| 1    | Unused | V1        | V1        | V5        | -         | l         | -         |
| 2    | Unused | I         | -         | I         | -         | l         | -         |
| 3    | Unused | I         | -         | I         | -         | l         | -         |
| 4    | Unused | I         | -         | I         | -         | l         | -         |
| 5    | Unused | I         | -         | I         | -         | l         | -         |
| 6    | Unused | I         | -         | I         | -         | I         | -         |
| 7    | Unused | I         | -         | I         | 0         | I         | -         |
| 8    | Unused | I         | -         | I         | - 0       | I         | -         |
| 9    | Unused | I         | -         | I         | - 65      | I         | -         |
| 1    | Unused | V2        | V2        | I         | ->-       | l         | -         |
| 2    | Unused | I         | -         | I         | -         | I         | -         |
| 3    | Unused | I         | -         | I         | -         | I         | -         |
| 4    | Unused | I         | -         | I         | -         | I         | -         |
| 5    | Unused | I         | -         | I         | -         | I         | -         |
| 6    | Unused | I         | -         | I         | -         | I         | -         |
| 7    | Unused | I         | - 5       | I         | -         | I         | -         |
| 8    | Unused | I         | - 0       | I         | -         | I         | -         |
| 9    | Unused | I         | - (0      | I         | -         | l         | -         |
| 1    | Unused | V3        | V3        | I         | -         | I         | -         |
| 2    | Unused | I         | -         | I         | -         | I         | -         |
| 3    | Unused | I         | -         | l         | -         | l         | -         |
| 4    | Unused | I         | -         | I         | -         | I         | -         |
| 5    | Unused | I         | -         | I         | -         | I         | -         |
| 6    | Unused | I         | -         | I         | -         | I         | -         |
| 7    | Unused | I         | -         | l         | -         | l         | -         |
| 8    | Unused | l         | -         | I         | -         | I         | -         |
| 9    | Unused | l         | -         | I         | -         | I         | -         |
| 1    | Unused | V4        | V4        | I         | -         | I         | -         |
| 2    | Unused | l         | -         | I         | -         | I         | -         |
| 3    | Unused | l         | -         | I         | -         | I         | -         |
| 4    | Unused | I         | -         | I         | -         | l         | -         |
| 5    | Unused | I         | -         | I         | -         | l         | -         |
| 6    | Unused | I         | -         | I         | -         | l         | -         |
| 7    | Unused | I         | -         | I         | -         | l         | -         |
| 8    | Unused | I         | -         | I         | -         | l         | -         |
| 9    | Unused | I         | -         | l         | -         | l         | -         |



### **Transparent VT2/TU12 Mapping**

VT2 and TU12 virtual tributaries, TVT2s, are transported across the SBI bus in a similar manner to the E1 tributary mapping. The TEMUX 84E3 supports both TVT modes simultaneously in the SBI DROP bus and is configurable on a per tributary basis in the SBI ADD bus.

Table 42 shows the transparent structure where "I" is used to indicate information bytes. There are two options when carrying virtual tributaries on the SBI bus, the primary difference being how the floating V5 payload is located.

The first option is locked TVT mode which carries the entire VT2/TU12 virtual tributary indicated by the shaded region in Table 42. The term locked is used to indicate that the location of the V1,V2 pointer is locked. The virtual tributary must have a valid V1,V2 pointer to locate the V5 payload. In this mode the V5 indicator and payload signals, SDV5, SAV5, SDPL and SAPL, are optionally generated but must be ignored by the receiving device. In locked mode timing is always sourced by the transmitting side, therefore justification requests are not used and the SAJUST\_REQ signal is ignored. Other than the V1 and V2 octets which are carrying valid pointers, all octets can carry data in any format. The location of the V1,V2,V3 and V4 octets is fixed to the locations shown in Table 42.

The second option is floating TVT mode which carries the payload comprised of the V5 and I octets within the shaded region of Table 42. In this mode the V1,V2 pointers are still in a fixed location and may be valid but are ignored by the receiving device. The V5 indicator and payload signals, SDV5, SAV5, SDPL and SAPL, must be valid and are used to locate the floating payload. The justification request signal can be used to control the timing on the add bus. The location of the V1,V2,V3 and V4 octets is fixed to the locations shown in Table 42.

The TEMUX 84E3 supports both TVT modes simultaneously in the SBI DROP bus and is configurable on a per tributary basis in the SBI ADD bus.

Table 42 Transparent VT2/TU12 Format

|     | - Transparent T2. C. L. Commun. |        |       |        |        |        |         |        |         |  |  |  |
|-----|---------------------------------|--------|-------|--------|--------|--------|---------|--------|---------|--|--|--|
|     | COL#                            | E1#1,1 | #2,1- | E1#1,1 | #2,1-  | E1#1,1 | #2,1-   | E1#1,1 | #2,1-   |  |  |  |
| ROW | 1-18                            | 19     | 20-81 | 82     | 83-144 | 145    | 146-207 | 208    | 209-270 |  |  |  |
| 1   | Unuse                           | V1     | V1    | V5     | -      | I      | -       | I      | -       |  |  |  |
| 2   | Unuse                           | I      | -     | I      | -      | I      | -       | I      | -       |  |  |  |
| 3   | Unuse                           | I      | -     | I      | -      | I      | -       | I      | -       |  |  |  |
| 4   | Unuse                           | I      | -     | I      | -      | I      | -       | I      | -       |  |  |  |
| 5   | Unuse                           | I      | -     | I      | -      | I      | -       | I      | -       |  |  |  |
| 6   | Unuse                           | I      | -     | I      | -      | I      | -       | I      | -       |  |  |  |
| 7   | Unuse                           | I      | -     | I      | -      | I      | -       | I      | -       |  |  |  |
| 8   | Unuse                           | I      | -     | I      | -      | I      | -       | I      | -       |  |  |  |
| 9   | Unuse                           | I      | -     | I      | -      | I      | -       | I      | -       |  |  |  |
| 1   | Unuse                           | V2     | V2    | I      | -      | I      | -       | I      | -       |  |  |  |
| 2   | Unuse                           | I      | _     | I      | -      | I      | -       | I      | -       |  |  |  |
| 3   | Unuse                           | I      | -     | I      | -      | I      | -       | I      | -       |  |  |  |



| 4 | Unuse | I  | -   | l | -   | I | -   | l | -   |
|---|-------|----|-----|---|-----|---|-----|---|-----|
| 5 | Unuse | I  | -   | l | -   | I | -   | l | -   |
| 6 | Unuse | I  | -   | I | -   | I | -   | I | -   |
| 7 | Unuse | I  | -   | _ | -   | I | -   | I | -   |
| 8 | Unuse | I  | -   | _ | -   | I | -   | I | - 2 |
| 9 | Unuse | I  | -   | I | -   | I | -   | I | - 6 |
| 1 | Unuse | V3 | V3  | I | -   | I | -   | I | - 0 |
| 2 | Unuse | I  | -   | I | -   | I | -   | I | 5   |
| 3 | Unuse | I  | -   | I | -   | I | -   | I | -   |
| 4 | Unuse | I  | -   | I | -   | I | -   | I | -   |
| 5 | Unuse | I  | -   | I | -   | I | -   | I | -   |
| 6 | Unuse | I  | -   | I | -   | I | -   | I | -   |
| 7 | Unuse | I  | -   | I | -   | I | - 6 | I | -   |
| 8 | Unuse | I  | -   | I | -   | I | 20  | I | -   |
| 9 | Unuse | I  | -   | I | -   | I | -   | I | -   |
| 1 | Unuse | V4 | V4  | I | -   | I | -   | I | -   |
| 2 | Unuse | I  | -   | I | -   | I | _   | I | -   |
| 3 | Unuse | I  | -   | I | - 6 | I | -   | I | -   |
| 4 | Unuse | I  | -   | I |     | I | -   | I | -   |
| 5 | Unuse | I  | -   | I |     | I | _   | I | -   |
| 6 | Unuse | I  | -   | I | -   | I | -   | I | -   |
| 7 | Unuse | I  | -   | I | -   | I | -   | I | -   |
| 8 | Unuse | I  | -   | I | -   | I | -   | I | -   |
| 9 | Unuse | I  | - 2 | l | -   |   | -   | I | -   |

### 12.17 H-MVIP Data Format

The H-MVIP data and Channel Associated Signaling interfaces on the TEMUX 84E3 are able to carry all the DS0s for the T1s or all timeslots for the E1s. The E1s and T1s may be mixed on a per TUG-3/DS3 basis, so each H-MVIP signal will be carrying only E1 or T1 data. When carrying timeslots from E1s the H-MVIP frame is completely filled with 128 timeslots from four E1s but when carrying DS0s from four T1s there are not enough DS0s to completely fill the 128 byte frame. Table 43 shows how the DS0s and CAS bits of four T1s are formatted in the 128 timeslot H-MVIP frame.

Table 44 shows the timeslot and CAS bit H-MVIP format when in E1 mode.

Table 43 Data and CAS T1 H-MVIP Format

| Timeslot<br>Number | First T1 DS0<br>Number | Second T1 DS0<br>Number | Third T1 DS0<br>Number | Fourth T1 DS0<br>Number |
|--------------------|------------------------|-------------------------|------------------------|-------------------------|
| 0-3                | F-bit*                 | F-bit*                  | F-bit*                 | F-bit*                  |
| 4-7                | 1                      | 1                       | 1                      | 1                       |



| 8-11    | 2         | 2         | 2         | 2         |
|---------|-----------|-----------|-----------|-----------|
| 12-15   | 3         | 3         | 3         | 3         |
| 16-19   | Undefined | Undefined | Undefined | Undefined |
| 20-23   | 4         | 4         | 4         | 4         |
| 24-27   | 5         | 5         | 5         | 5         |
| 28-31   | 6         | 6         | 6         | 6         |
| 32-35   | Undefined | Undefined | Undefined | Undefined |
| •       | •         | •         | •         | - No •    |
| •       | •         | •         | •         | 9.        |
| •       | •         | •         | . 7       |           |
| 108-111 | 21        | 21        | 21        | 21        |
| 112-115 | Undefined | Undefined | Undefined | Undefined |
| 116-119 | 22        | 22        | 22        | 22        |
| 120-123 | 23        | 23        | 23        | 23        |
| 124-127 | 24        | 24        | 24        | 24        |

<sup>\*</sup> For applications where the F-bit value is not overwritten by the transmitter, the least significant bit (latest in time) of this timeslot may be carried transparently. In the ingress direction (i.e. MVID), the F-bit has an additional latency of 125us relative to the DS0 contents (i.e. It is presented at the beginning of the next frame after the one it was received with).

Table 44 Data and CAS E1 H-MVIP Format

| Timeslot<br>Number | First E1 TS<br>Number | Second E1 TS<br>Number | Third E1 TS<br>Number | Fourth E1 TS<br>Number |
|--------------------|-----------------------|------------------------|-----------------------|------------------------|
| 0-3                | 0                     | 0                      | 0                     | 0                      |
| 4-7                | 1                     | 1                      | 1                     | 1                      |
| 8-11               | 2                     | 2                      | 2                     | 2                      |
| 12-15              | 3                     | 3                      | 3                     | 3                      |
| 16-19              | 4                     | 4                      | 4                     | 4                      |
| •                  | • 2                   | •                      | •                     | •                      |
| •                  | . 0                   | •                      | •                     | •                      |
| •                  | .8                    | •                      | •                     | •                      |
| 120-123            | 30                    | 30                     | 30                    | 30                     |
| 124-127            | 31                    | 31                     | 31                    | 31                     |

In the ingress direction, each CAS timeslot is encoded as follows (time increases to the right):

| 1      | 2   | 3     | 4   | 5 | 6 | 7 | 8 |
|--------|-----|-------|-----|---|---|---|---|
| Unused | CGA | OOSMF | OOF | Α | В | С | D |

The OOF bit is high when the framer has lost frame alignment. The OOSMF bit is high when E1 signaling multiframe alignment has been lost. It is also high when T1 frame alignment has been lost. The CGA bit is high if an integrated AIS or RED alarm has been declared.

In the egress direction, each CAS timeslot is encoded as follows (time increases to the right):



| 1      | 2      | 3       | 4       | 5 | 6 | 7 | 8 |
|--------|--------|---------|---------|---|---|---|---|
| Unused | Unused | SIGC[1] | SIGC[0] | Α | В | С | D |

If the INBANDCTL bit of the TPCC Configuration register is logic 1, the SIGC[1:0] field takes on the same definition as the SIGC[1:0] context bits programmed through the TPCC Indirect Channel Data registers. If INBANDCTL is logic 0, the SIGC[1:0] field is unused

In E1 mode, the H-MVIP Common Channel Signaling interface on TEMUX 84E3 carries timeslot 16 for ISDN signaling, timeslot 15 and timeslot 31 for V5.2 interfaces. In T1 mode, the CCS H-MVIP interface only carries channel 28. E1 and T1 signaling may be mixed on a DS-3/TUG-3 granularity. Table 45 shows the H-MVIP format for carrying common channeling signaling and Time Slot 0 channels. These formats are fixed so when a signaling or V5.2 channel is not in use the H-MVIP timeslot is filled with all ones.

Table 45 CCS and TS0 H-MVIP Format

|                              | CCSID[1],<br>CCSED[1]   |                    | CCSID[2],<br>CCSED[2] | CCSID[3],<br>CCSED[3] | TS0ID               |  |
|------------------------------|-------------------------|--------------------|-----------------------|-----------------------|---------------------|--|
| H-MVIP<br>Timeslot<br>Number | T1<br>Number (Ch<br>24) | E1 Number<br>TS 16 | E1 Number<br>TS 15    | E1 Number<br>TS 31    | E1<br>Number<br>TS0 |  |
| 0                            | 1                       | 1                  | 1                     | 1                     | 1                   |  |
| 1                            | 2                       | 2                  | 2                     | 2                     | 2                   |  |
| 2                            | 3                       | 3                  | 3                     | 3                     | 3                   |  |
| 3                            | 4                       | 4                  | 4                     | 4                     | 4                   |  |
| 4                            | 5                       | 5                  | 5                     | 5                     | 5                   |  |
| •                            | •                       | .20                | •                     | •                     | •                   |  |
| •                            | •                       | •                  | •                     | •                     | •                   |  |
| •                            | •                       | •                  | •                     | •                     | •                   |  |
| 20                           | 21                      | 21                 | 21                    | 21                    | 21                  |  |
| 21                           | 22                      | undefined          | undefined             | undefined             | undefined           |  |
| 22                           | 23                      | undefined          | undefined             | undefined             | undefined           |  |
| 23                           | 24                      | undefined          | undefined             | undefined             | undefined           |  |
| 24                           | 25                      | undefined          | undefined             | undefined             | undefined           |  |
| 25                           | 26                      | undefined          | undefined             | undefined             | undefined           |  |
| 26                           | 27                      | undefined          | undefined             | undefined             | undefined           |  |
| 27                           | 28                      | undefined          | undefined             | undefined             | undefined           |  |
| 28                           | 29                      | 22                 | 22                    | 22                    | 22                  |  |
| 29                           | 30                      | 23                 | 23                    | 23                    | 23                  |  |
| •6                           | •                       | •                  | •                     | •                     | •                   |  |
| A                            | •                       | •                  | •                     | •                     | •                   |  |
| 3,                           | •                       | •                  | •                     | •                     | •                   |  |
| •                            | •                       | 41                 | 41                    | 41                    | 41                  |  |
| 48                           | 49                      | 42                 | 42                    | 42                    | 42                  |  |
| 49                           | 50                      | undefined          | undefined             | undefined             | undefined           |  |

Proprietary and Confidential to PMC-Sierra, Inc., and for its customers' internal use. Document No.: PMC-2030446, Issue 4

209



|                              | CCSID[1],<br>CCSED[1]   |                    | CCSID[2],<br>CCSED[2] | CCSID[3],<br>CCSED[3] | TS0ID               |
|------------------------------|-------------------------|--------------------|-----------------------|-----------------------|---------------------|
| H-MVIP<br>Timeslot<br>Number | T1<br>Number (Ch<br>24) | E1 Number<br>TS 16 | E1 Number<br>TS 15    | E1 Number<br>TS 31    | E1<br>Number<br>TS0 |
| 50                           | 51                      | undefined          | undefined             | undefined             | undefined           |
| 51                           | 52                      | undefined          | undefined             | undefined             | undefined           |
| 52                           | 53                      | undefined          | undefined             | undefined             | undefined           |
| 53                           | 54                      | undefined          | undefined             | undefined             | undefined           |
| 54                           | 55                      | undefined          | undefined             | undefined             | undefined           |
| 55                           | 56                      | undefined          | undefined             | undefined             | undefined           |
| 56                           | 57                      | 43                 | 43                    | 43                    | 43                  |
| 57                           | 58                      | 44                 | 44                    | 44                    | 44                  |
| •                            | •                       | •                  |                       | •                     | •                   |
| •                            | •                       | •                  | • 68                  | •                     | •                   |
| •                            | •                       | •                  | . (9)                 | •                     | •                   |
| 75                           | 76                      | 62                 | 62                    | 62                    | 62                  |
| 76                           | 77                      | 63                 | 63                    | 63                    | 63                  |
| 77                           | 78                      | undefined          | undefined             | undefined             | undefined           |
| 78                           | 79                      | undefined          | undefined             | undefined             | undefined           |
| 79                           | 80                      | undefined          | undefined             | undefined             | undefined           |
| 80                           | 81                      | undefined          | undefined             | undefined             | undefined           |
| 81                           | 82                      | undefined          | undefined             | undefined             | undefined           |
| 82                           | 83                      | undefined          | undefined             | undefined             | undefined           |
| 83                           | 84                      | undefined          | undefined             | undefined             | undefined           |
| 84                           | undefined               | undefined          | undefined             | undefined             | undefined           |
| 85                           | undefined               | undefined          | undefined             | undefined             | undefined           |
| •                            | • 15                    | •                  | •                     | •                     | •                   |
| •                            | • 00                    | •                  | •                     | •                     | •                   |
| •                            | • (                     | •                  | •                     | •                     | •                   |
| 127                          | undefined               | undefined          | undefined             | undefined             | undefined           |

## 12.18 DS3 and Full Featured T1/E1 Pattern Generation and Detection

This section applies to the PRBS and fixed pattern generators and detectors accessible through the DS3/E3 PRGD Pseudo Random Pattern Generator and Detector Registers (0x0230 - 0x023F, 0x0330 - 0x033F, 0x0430 - 0x043F) and T1/E1 Pattern Generator and Detector Registers (0x0500 - 0x05B7).

The pattern generators can be configured to generate pseudo random patterns or repetitive patterns as shown in Figure 42 below:



Figure 42 PRGD Pattern Generator



The pattern generator consists of a 32 bit shift register and a single XOR gate. The XOR gate output is fed into the first stage of the shift register. The XOR gate inputs are determined by values written to the length register (PL[4:0]) and the tap register (PT[4:0], when the PS bit is low). When PS is high, the pattern detector functions as a recirculating shift register, with length determined by PL[4:0].

### **Generating and Detecting Repetitive Patterns**

When a repetitive pattern (such as 1-in-8) is to be generated or detected, the PS bit must be set to logic 1. The pattern length register must be set to (N-1), where N is the length of the desired repetitive pattern. Several examples of programming for common repetitive sequences are given below in the Common Test Patterns section.

For pattern generation, the desired pattern must be written into the PRGD Pattern Insertion registers. The repetitive pattern will then be continuously generated. The generated pattern will be inserted in the output data stream, but the phase of the pattern cannot be guaranteed.

For pattern detection, the PRGD will determine if a repetitive pattern of the length specified in the pattern length register exists in the input stream. It does so by loading the first N bits from the data stream, and then monitoring to see if the pattern loaded repeats itself error free for the subsequent 48 bit periods. It will repeat this process until it finds a repetitive pattern of length N, at which point it begins counting errors (and possibly re-synchronizing) in the same way as for pseudo-random sequences. Note that the PRGD does NOT look for the pattern loaded into the Pattern Insertion registers, but rather automatically detects any repetitive pattern of the specified length. The precise pattern detected can be determined by initiating a PRGD update, setting PDR[1:0] = 00 in the PRGD Control register, and reading the Pattern Detector registers (which will then contain the 32 bits detected immediately prior to the strobe).

The following procedure should be followed when configuring the PRGD to detect repeating patterns:

- 1. Configure the PRGD to monitor a fixed pattern of appropriate length.
- Ensure that the transmitting source is sending a stable pattern of the expected length.
- Toggle the MANSYNC bit to perform a manual synchronization of the detector.

Bit errors detected before the MANSYNC operation are invalid. One should not rely on the automatic resynchronization procedure for repeating patterns.

Document No.: PMC-2030446, Issue 4



### **Common Test Patterns**

The PRGD can be configured to monitor the standardized pseudo random and repetitive patterns described in ITU-T Recommendation O.151. The register configurations required to generate these patterns and others are indicated in Table 46 and Table 47 below:



Table 46 Pseudo Random Pattern Generation (PS bit = 0)

| Pattern Type                                    | TR | LR | IR#1 | IR#2 | IR#3 | IR#4 | TINV | RINV     |
|-------------------------------------------------|----|----|------|------|------|------|------|----------|
| 2 <sup>3</sup> -1                               | 00 | 02 | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>4</sup> -1                               | 00 | 03 | FF   | FF   | FF   | FF N | 0    | 0        |
| 2 <sup>5</sup> -1                               | 01 | 04 | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>6</sup> -1                               | 04 | 05 | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>7</sup> -1                               | 00 | 06 | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>7</sup> -1 (Fractional T1 LB Activate)   | 03 | 06 | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>7</sup> -1 (Fractional T1 LB Deactivate) | 03 | 06 | FF   | FF   | FF   | FF   | 1    | 1        |
| 2 <sup>9</sup> -1 (O.153)                       | 04 | 08 | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>10</sup> -1                              | 02 | 09 | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>11</sup> -1 (O.152, O.153)               | 80 | 0A | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>15</sup> -1 (O.151)                      | 0D | 0E | FF   | FF   | FF   | FF   | 1    | 1        |
| 2 <sup>17</sup> -1                              | 02 | 10 | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>18</sup> -1                              | 06 | 11 | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>20</sup> -1 (O.153)                      | 02 | 13 | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>20</sup> -1 (O.151<br>QRSS bit=1)        | 10 | 13 | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>21</sup> -1                              | 01 | 14 | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>22</sup> -1                              | 00 | 15 | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>23</sup> -1 (O.151)                      | 11 | 16 | FF   | FF   | FF   | FF   | 1    | 1        |
| 2 <sup>25</sup> -1                              | 02 | 18 | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>28</sup> -1                              | 02 | 1B | FF   | FF   | FF   | FF   | 0    | 0        |
| 2 <sup>29</sup> -1                              | 01 | 1C | FF   | FF   | FF   | FF   | 0    | 0        |
| 231 -1                                          | 02 | 1E | FF   | FF   | FF   | FF   | 0    | 0        |
|                                                 |    |    |      |      |      |      |      | <u> </u> |



#### Table 47 Repetitive Pattern Generation (PS bit = 1)

| Pattern Type                  | TR | LR | IR#1 | IR#2 | IR#3 | IR#4 | TINV | RINV |
|-------------------------------|----|----|------|------|------|------|------|------|
| All ones                      | 00 | 00 | FF   | FF   | FF   | FF   | 0    | 0    |
| All zeros                     | 00 | 00 | FE   | FF   | FF   | FF   | 0    | 0    |
| Alternating ones/zeros        | 00 | 01 | FE   | FF   | FF   | FF   | 0    | 0    |
| Double alternating ones/zeros | 00 | 03 | FC   | FF   | FF   | FF   | 0    | 0    |
| 3 in 24                       | 00 | 17 | 22   | 00   | 20   | FF   | 0    | 0    |
| 1 in 16                       | 00 | 0F | 01   | 00   | FF   | FF   | 0    | 0    |
| 1 in 8                        | 00 | 07 | 01   | FF   | FF   | FF   | 0    | 0    |
| 1 in 4                        | 00 | 03 | F1   | FF   | FF   | FF   | 0    | 0    |
| Inband loopback activate      | 00 | 04 | F0   | FF   | FF   | FF   | 0    | 0    |
| Inband loopback deactivate    | 00 | 02 | FC   | FF   | FF   | FF   | 0    | 0    |

#### Notes for the Pseudo Random and Repetitive Pattern Generation Tables

- 1. The PS bit and the QRSS bit are contained in the PRGD Control register
- 2. TR = PRGD Tap Register
- 3. LR = PRGD Length Register
- 4. IR#1 = PRGD Pattern Insertion #1 Register
- 5. IR#2 = PRGD Pattern Insertion #2 Register
- 6. IR#3 = PRGD Pattern Insertion #3 Register
- 7. IR#4 = PRGD Pattern Insertion #4 Register
- 8. The TINV bit and the RINV bit are contained in the PRGD Control register

### 12.19 Automatic Generation of FERF in the DS3 TRAN

To meet GR-499-CORE requirements, the AISEN, OOFEN, and LOSEN enable bits in register 0x0205 + 0x100\*N must only be changed at specific times. If the enables are to be changed 'on-the fly' then the following must be performed to set or clear these enable bits:

- 1. Read the state of the AISV, OOFV, LOSV bits from the DS3 FRMR (register 0x020E + 0x100\*N).
- 2. Read the AISEN, OOFEN, LOSEN register settings in the DS3/E3 Master Alarm Enable register (0x0205 + 0x100\*N).
- 3. AND all the enables with their respective status bits and then OR all the results. This gives you the current FERF value. The current state of the FERF is used to determine whether enabling or disabling bits will impact the FERF value itself.



#### 4. IF FERF equals 1:

- Only perform sets to '1' of any AISEN, OOFEN, LOSEN bits for the DS3 FRMR as the new configuration requires.
- Wait 1 second (R10-78 of GR-499-CORE requires X-bits not to change more than once every second).
- Only perform clears to '0' of any AISEN, OOFEN, LOSEN bits for the DS3 FRMR as the new configuration requires.

#### 5. IF FERF equals 0:

- Only perform clears to '0' of any AISEN, OOFEN, LOSEN bits for the DS3 FRMR as the new configuration requires.
- Wait 1 second (R10-78 of GR-499-CORE requires X-bits not to change more than once every second).
- Only perform sets to '1' of any AISEN, OOFEN, LOSEN bits for the DS3 FRMR as the new configuration requires.

## 12.20 DS3/E3 Jitter Attenuation Configuration

The DS3/E3 Jitter Attenuator (JAT) is held in bypass mode by default. It must be taken out of bypass mode for normal operation when using the D3E3MD. This is achieved by writing a zero into the BYPASS bit of the JAT configuration register. Other modes must keep the JAT in bypass mode.

The recommended JAT settings are FRAC[1:0] = '10' and MULTI[1:0] = '10'. This provides a loop-bandwidth of 32MHz for DS3 operation and 23MHz for E3 operation. These are not the default values for these registers and must be set accordingly after reset.

For jitter compliant DS3/E3 demapping the CLK52M pin must be supplied with a 178.944/137.472MHz reference clock, the DS3\_RCLK1X bit in the TU3 Miscellaneous Control Register must be set to logic 0 and the SBISLVCLK bit in the Global Configuration Register must be set to logic 0.

# 12.21 Using the SLVCLK Input

If jitter compliant demapped DS3/E3 is required and the SBI bus is to be run in slave mode, then the reference clock required by the SBI bus must be supplied on the SLVCLK pin and the SBISLVCLK bit in the Global configuration Register must be set to logic 1. The FASTCLKFREQ bit in the SONET/SDH Master DS3/E3 Clock Generation Control Register must also be set appropriately.

# 12.22 JTAG Support

The JTAG Test Access Port block provides JTAG support for boundary scan. The standard JTAG EXTEST, SAMPLE, BYPASS, IDCODE and STCTEST instructions are supported.





Generic JTAG support in the TEMUX 84E3 is described in Application Note, PMC-2021518, "JTAG Test Features Description".



## 13 Functional Timing

## 13.1 DS3 Line Side Interface Timing

All functional timing diagrams assume that polarity control is not being applied to input and output data and clock lines (i.e. polarity control bits in the TEMUX 84E3 registers are set to their default states).

Figure 43 Receive Bipolar DS3 Stream



The Receive Bipolar DS3 Stream diagram (Figure 43) shows the operation of the TEMUX 84E3 while processing a B3ZS encoded DS3 stream on inputs RPOS and RNEG. It is assumed that the first bipolar violation (on RNEG) illustrated corresponds to a valid B3ZS signature. A line code violation is declared upon detection of three consecutive zeros in the incoming stream, or upon detection of a bipolar violation which is not part of a valid B3ZS signature.

Figure 44 Receive Unipolar DS3 Stream



The Receive Unipolar DS3 Stream diagram (Figure 44) shows the complete DS3 receive signal on the RDAT input. Line code violation indications, detected by an upstream B3ZS decoder, are indicated on input RLCV. RLCV is sampled each bit period. The PMON Line Code Violation Event Counter is incremented each time a logic 1 is sampled on RLCV.



Figure 45 Receive Bipolar E3 Stream





The Receive Bipolar E3 Stream diagram (Figure 45) shows the operation of the TEMUX 84E3 while processing an HDB3-encoded E3 stream on inputs RPOS[x] and RNEG[x]. It is assumed that the first bipolar violation (on RNEG[x]) illustrated corresponds to a valid HDB3 signature. A line code violation is declared upon detection of four consecutive zeros in the incoming stream, or upon detection of a bipolar violation which is not part of a valid HDB3 signature.

Figure 46 Receive Unipolar E3 Stream



The Receive Unipolar E3 Stream diagram (Figure 46) shows the unipolar E3 receive signal on the RDATI[x] input. Line code violation indications, detected by an upstream HDB3 decoder, are indicated on input RLCV. RLCV is sampled each bit period. The PMON Line Code Violation Event Counter is incremented each time a logic 1 is sampled on RLCV.

Figure 47 Transmit Bipolar DS3 Stream





The Transmit Bipolar DS3 Stream diagram illustrates the generation of a bipolar DS3 stream. The B3ZS encoded DS3 stream is present on TPOS and TNEG. These outputs, along with the transmit clock, TCLK, can be directly connected to a DS3 line interface unit. Note that TCLK is a flow through version of TICLK; a variable propagation delay exists between these two signals.

Figure 48 Transmit Unipolar DS3 Stream



The Transmit Unipolar DS3 Stream diagram (Figure 48) illustrates the unipolar DS3 stream generation. The TMFP output marks the M-frame boundary, X1 bit, in the transmit stream. Note that TCLK is a flow through version of TICLK; a variable propagation delay exists between these two signals.

Figure 49 Transmit Bipolar E3 Stream



The Transmit Bipolar E3 Stream diagram (Figure 49) illustrates the generation of a bipolar E3 stream. The HDB3 encoded E3 stream is present on TPOS and TNEG. These outputs, along with the transmit clock, TCLK, can be directly connected to a E3 line interface unit. Note that TCLK is a flow through version of TICLK; a variable propagation delay exists between these two signals.



Figure 50 Transmit Unipolar E3 Stream



The Transmit Unipolar E3 Stream diagram (Figure 50) illustrates the unipolar E3 stream generation. The TMFP output shown marks the G.832 frame boundary (the first bit of the FA1 frame alignment byte) in the transmit stream. Note that TCLK is a flow through version of TICLK; a variable propagation delay exists between these two signals.

## 13.2 DS3 and E3 System Side Interface Timing

Figure 51 Framer Mode DS3 Transmit Input Stream



Figure 52 Framer Mode DS3 Transmit Input Stream With TGAPCLK





The Framer Mode DS3 Transmit Input Stream diagram (Figure 51) shows the expected format of the inputs TDAT and TFPI/TMFPI along with TICLK and the output TFPO/TMFPO when the OPMODE SPEx[2:0] bits are set to "DS3/E3 Framer Only mode" in the SPE Configuration registers. If the TXMFPI bit in the DS3 and E3 Master Unchannelized Interface Options register is logic 0, then TFPI is valid, and the TEMUX 84E3 will expect TFPI to pulse for every DS3 overhead bit with alignment to TDATI. If the TXMFPI register bit is logic 1, then TMFPI is valid, and the TEMUX 84E3 will expect TMFPI to pulse once every DS3 M-frame with alignment to TDATI. If the TXMFPO bit in the DS3 and E3 Master Unchannelized Interface Options register is logic 0, then TFPO is valid, and the TEMUX 84E3 will pulse TFPO once every 85 TICLK cycles, providing upstream equipment with a reference DS3 overhead pulse. If the TXMFPO register bit is logic 1, then TMFPO is valid and the TEMUX 84E3 will pulse TMFPO once every 4760 TICLK cycles, providing upstream equipment with a reference Mframe pulse. The alignment of TFPO or TMFPO is arbitrary. There is no set relationship between TFPO/TMFPO and TFPI/TMFPI. The TGAPCLK output is available in place of TFPO/TMFPO when the TXGAPEN bit in the DS3 and E3 Master Unchannelized Interface Options register is set to logic 1, as in Figure 52. TGAPCLK remains high during the overhead bit positions.

Figure 53 Framer Mode DS3 Receive Output Stream



Figure 54 Framer Mode DS3 Receive Output Stream with RGAPCLK



The DS3/E3 Framer Only Mode Receive Output Stream diagram (Figure 53) shows the format of the outputs RDATO, RFPO/RMFPO, RSCLK ROVRHD when the OPMODE\_SPEx[2:0] bits are set to "DS3/E3 Framer Only mode" in the SPE Configuration registers. Figure 53 shows the data streams when the TEMUX 84E3 is configured for the DS3 receive format. If the RXMFPO bit in the DS3 and E3 Master Unchannelized Interface Options register is logic 0, RFPO is valid and will pulse high for one RSCLK cycle on first bit of each M-subframe with alignment to the RDATO data stream. If the RXMFPO register bit is a logic 1 (as shown in Figure 53), RMFPO is valid and will pulse high on the X1 bit of the RDATO data output stream. ROVRHD will be high for every overhead bit position on the RDATO data stream. Figure 54 shows the output data stream with RGAPCLK in place of RSCLK when the RXGAPEN bit in the DS3 and E3 Master Unchannelized Interface Options register set to logic 1. RGAPCLK remains high during the overhead bit positions.

Figure 55 Framer Mode G.751 E3 Transmit Input Stream



Figure 56 Framer Mode G.751 E3 Transmit Input Stream With TGAPCLK



The Framer Mode G.751 E3 Transmit Input Stream diagrams (Figure 55 and Figure 56) show the expected format of the inputs TDATI, TFPI/TMFPI, and TICLK and the output TFPO/TMFPO (and TGAPCLK) when the TEMUX 84E3 is configured for the E3 G.751 transmit format. TFPI or TMFPI pulses high for one TICLK cycle and is aligned to the first bit of the frame alignment signal in the G.751 E3 input data stream on TDATI. TFPO or TMFPO will pulse high for one out of every 1536 TICLK cycles, providing upstream equipment with a reference frame pulse. The alignment of TFPO or TMFPO is arbitrary. There is no set relationship between TFPO/TMFPO and TFPI/TMFPI. The TGAPCLK output is available in place of TFPO/TMFPO when the TXGAPEN bit in the DS3 and E3 Master Unchannelized Interface Options register is set to logic 1, as in Figure 56. TGAPCLK remains high during the overhead bit positions. TDATI is sampled on the falling edge of TGAPCLK.

Figure 57 Framer Mode G.751 E3 Receive Output Stream



Figure 58 Framer Mode G.751 E3 Receive Output Stream with RGAPCLK





The Framer Mode G.751 E3 Receive Output Stream diagrams (Figure 57 and Figure 58) show the format of the outputs RDATO, RFPO/RMFPO, RSCLK (and RGAPCLK), and ROVRHD when the TEMUX 84E3 is configured for the E3 G.751 receive format. RFPO or RMFPO pulses high for one RSCLK cycle and is aligned to the first bit of the framing alignment signal in the G.751 E3 output data stream on RDATO. ROVRHD will be high for every overhead bit position on the RDATO data stream. If the PYLD&JUST register bit in the E3 FRMR Maintenance Options register is set to logic 0, the  $C_{jk}$  and  $P_k$  bits in the RDATO stream will be marked as overhead bits. If the PYLD&JUST register bit is set to logic 1, the  $C_{jk}$  and  $P_k$  bits in the RDATO stream will be marked as payload. The RGAPCLK output is available in place of RSCLK when the RXGAPEN bit in the DS3 and E3 Master Unchannelized Interface Options register is set to logic 1. RGAPCLK remains high during the overhead bit positions as shown in Figure 58.

Figure 59 Framer Mode G.832 E3 Transmit Input Stream



Figure 60 Framer Mode G.832 E3 Transmit Input Stream With TGAPCLK



The Framer Mode G.832 E3 Transmit Input Stream diagrams (Figure 59 and Figure 60) show the expected format of the inputs TDATI, TFPI/TMFPI, and TICLK and the output TFPO/TMFPO (and TGAPCLK) when the TEMUX 84E3 is configured for the E3 G.832 transmit format. TFPI or TMFPI pulses high for one TICLK cycle and is aligned to the first bit of the FA1 byte in the G.832 E3 input data stream on TDATI. TFPO or TMFPO will pulse high for one out of every 4296 TICLK cycles, providing upstream equipment with a reference frame pulse. The alignment of TFPO or TMFPO is arbitrary. There is no set relationship between TFPO/TMFPO and TFPI/TMFPI. The TGAPCLK output is available in place of TFPO/TMFPO when the TXGAPEN bit in the DS3 and E3 Master Unchannelized Interface Options register is set to logic 1, as in Figure 60. TGAPCLK remains high during the overhead bit positions. TDATI is sampled on the falling edge of TGAPCLK.



Figure 61 Framer Mode G.832 E3 Receive Output Stream



The Framer Mode G.832 E3 Receive Output Stream diagrams (Figure 61 and Figure 62) show the format of the outputs RDATO, RFPO/RMFPO, RSCLK (and RGAPCLK), and ROVRHD when the TEMUX 84E3 is configured for the E3 G.832 receive format. RFPO or RMFPO pulses high for one RSCLK cycle and is aligned to the first bit of the FA1 byte in the G.832 E3 output data stream on RDATO. ROVRHD will be high for every overhead bit position on the RDATO data stream. The RGAPCLK output is available in place of RSCLK when the RXGAPEN bit in DS3 and E3 Master Unchannelized Interface Options register is set to logic 1. RGAPCLK remains high during the overhead bit positions as shown in Figure 62.

## 13.3 Telecom DROP Bus Interface Timing

Figure 63 shows the function of the various telecom DROP bus signals in AU3 mode when LREFCLK is nominally 19.44 MHz. Data on LDDATA[7:0] is sampled on the rising edge of LREFCLK. The bytes forming the three STS-1 synchronous payload envelopes are identified when the LDPL signal is high. In this diagram, a negative stuff event is shown occurring on STS-1 #2 and a positive stuff event on STS-1 #3. The LDC1J1V1 signal pulses high, while LDPL is set low, to mark the C1 byte of the first STS-1 in every frame of the STS-3 transport envelope. The LDC1J1V1 signal is high when the LDPL signal is high to mark every J1 byte of each of the three STS-1 SPEs. The bytes forming the various tributary synchronous payload envelopes are identified by the LDTPL when set high. The LDV5 signal pulses high to mark the V5 bytes of each tributary. LDTPL and LDV5 are invalid when LDPL is set low. The three STS-1 SPEs can each have different alignments to the STS-3 transport envelope and the alignment is changing for two of the STS-1 SPEs (STS-1 #2 and #3) due to the pointer justification events shown.



Figure 63 19.44 MHz Telecom DROP Bus Timing - STS-1 SPEs / AU3 VCs



The LDV5 and LDTPL signals are optional when using the ingress VTPP within the TEMUX 84E3 which will regenerate the LDV5 and LDTPL signals from LDC1J1V1, LDPL and the pointers within LDDATA[7:0]. In order to bypass the ingress VTPP, the data on the Telecom drop bus must be locked such that there are no high order pointer movements on any of the three STS-1 SPEs. This is shown in Figure 64.

Figure 64 19.44 MHz Telecom DROP Bus Timing - Locked STS-1 SPEs / AU3 VCs





Figure 65 shows the function of the various telecom DROP bus signals in AU4 mode. Data on LDDATA [7:0] is sampled on the rising edge of LREFCLK. The bytes forming the VC4 virtual container are identified by the setting the LDPL signal high. The LDC1J1V1 signal pulses high, while LDPL is set low, to mark the single C1 byte in every frame of the AU4 transport envelope. The LDC1J1V1 signal is set high again with LDPL high to mark the J1 byte of the VC4. The bytes forming the various tributary synchronous payload envelopes are identified by the LDTPL signal being set high. The LDV5 signal pulses high to mark the V5 bytes of each outgoing tributaries.

LREFCLK JUMMMMMMM nnnnnnnnnn. LDC1J1 LDPL LDV5 INVALID **LDTPL** INVALID LDDATA [7:0] J1 byte VC4 National bytes V5 byte TUG3 #1 First NPI byte TUG3 #1 Z7 byte TUG3 #1 V1 byte TU#1, TUG2#1. TUG3#1

Figure 65 19.44 MHz Telecom DROP Bus Timing - AU4 VC

The LDV5 and LDTPL signals are optional when using the ingress VTPP within the TEMUX 84E3 which will regenerate the LDV5 and LDTPL signals from LDC1J1V1, LDPL and the pointers within LDDATA[7:0]. In order to bypass the ingress VTPP, the position of the single J1 byte and the VC4 is implicitly defined by the C1 byte position. In the locked AU4 mode, the VC4 is defined to be aligned to the AU4 transport envelope such that the J1 byte occupies the first available payload byte after the C1 byte, and no pointer justifications are possible.

Figure 66 provides one example of the Telecom Drop bus operating at 77.76 MHz. For specifics on differences to 19.44 MHz operation, refer to the "Notes on 77.76 MHz Telecom Bus Operation" sub-subsection.

Figure 66 77.76 MHz Telecom DROP Bus Timing



Configuration: LSTM1=10, TUG3=0

## 13.4 Telecom ADD Bus Interface Timing

Figure 67 shows the function of the telecom ADD bus signals in AU3 mode when LREFCLK is nominally 19.44 MHz. Data on LADATA[7:0] is updated on the rising edge of LREFCLK. The LAC1 input is sampled on the rising edge of LREFCLK and aligns all devices on the ADD bus by marking the first C1 byte of the first STS-1 in every fourth STS-3 transport envelope. LAC1 pulses every fourth STS-3 to indicate tributary multiframe alignment on the ADD bus. The bytes forming the three STS-1 synchronous payload envelopes are identified when the LAPL signal is high. The LAC1J1V1 signal pulses high, while LAPL is set low, to mark the C1 byte of the first STS-1 in every frame of the STS-3 transport envelope. The LAC1J1V1 signal is high when the LAPL signal is high to mark every J1 byte of each of the three STS-1 SPEs. The LAV5 signal pulses high to mark the V5 bytes of each tributary. LATPL, multiplexed with LAOE shown separately in Figure 67, indicates valid tributary payload when high. During the V3 location LATPL indicates a negative pointer justification when high and during the byte after the V3 location LATPL low indicates a positive pointer justification. The three STS-1 SPEs have an alignment determined by the SONET/SDH Transmit Pointer Configuration registers. A pointer of 522 decimal is illustrated in Figure 67.

The LATPL signal is updated on the rising edge of LREFCLK. It is output when the TEMUX 84E3 outputs valid tributary data onto the ADD bus. It is asserted high for all bytes making up a tributary and is asserted low during overhead bytes.







Figure 68 shows the function of the TEMUX 84E3 telecom ADD bus when operating in AU4 mode when LREFCLK is nominally 19.44 MHz. In AU4 mode, the position of the single J1 byte and the VC4 is implicitly defined by the LAC1 byte position. By default, the VC4 is defined to be aligned to the AU4 transport envelope such that the J1 byte occupies the first available payload byte after the C1 byte. No pointer justification events take place on the ADD bus. LAC1J1V1 pulses high to mark the first C1 byte, the J1 byte and the third byte after J1 of the first tributary in the AU4 stream. LAPL identifies the payload bytes on LADATA[7:0].



Figure 68 19.44 MHz Telecom ADD Bus Timing - Locked AU4 VC Case



Figure 69 provides one example of the Telecom Add bus operating at 77.76 MHz. For specifics on differences to 19.44 MHz operation, refer to the "Notes on 77.76 MHz Telecom Bus Operation" sub-subsection.

Figure 69 77.76 Telecom ADD Bus Timing



Configuration: LSTM1=01, LADDOE=0, LAJ1EN=1, LATOHEN=1, SC1FPEN=0, TUG3=1, TXPTR='d522



### 13.4.1 Notes on 77.76 MHz Telecom Bus Operation

Telecom bus operation at 77.76MHz is simply a byte interleaved multiplex of a 19.44 MByte/s stream with idle cycles. The STM-1 of interest is identified by the LSTM[1:0] bits of the Master Bus Configuration register. On the Drop bus, the three unused STM-1s are simply ignored, including parity. On the Add bus, the unused STM-1s are high-impedance by default, but the bus may be configured to drive continuously.

Figure 66 and Figure 69 each illustrate one example set of waveforms; they are not intended to imply constraints on what is possible.

The following is of special note:

- 1. Regardless of the state of the LSTM[1:0] bits, the LAC1 input pulse always identifies the first of the twelve C1 bytes.
- 2. The LAC1J1V1 output is only valid if the LSTM[1:0] bits are "00". The C1 indication will identify the first of the twelve C1 bytes. The nature of the J1 and V1 pulses is dependent on the state of the LAJ1EN, LAV1EN and ECONCAT register bits. The J1 will be high during either the first four J1 bytes or all 12 J1 bytes depending on the state of the ECONCAT bit. The same is true of the V1 pulse. If more than one device is driving the bus, all devices must use the same transmit payload pointer.
- 3. Up to four devices may be directly connected to the same bus. Current consumption is minimized if all devices are the same (ie. all TEMUX 84E3s). All devices must receive the same LAC1 signal.
- 4. The INCLDC1J1V1 register bit may only be set if the LSTM[1:0] bits are "00".
- 5. The Telecom bus becomes unconditionally high-impedance upon either a hardware or software reset. All necessary configuration and at least one LAC1 pulse should precede the setting of the LADDOE or LAOE register bits.
- 6. If the LADDOE register bit is logic 1, the Add bus signals drive continuously. The LADATA[7:0], LAPL, LATPL, LAV5 outputs will be stable during the STM1 specified by the LSTM[1:0] bits, but they may transition at any time during the byte positions of the other three STM1s. The LAOE output may be used to identify the cycles containing valid data.



## 13.5 SONET/SDH Serial Alarm Port Timing

The timing relationships of the signals related to the remote serial alarm port are shown in Figure 70. The remote serial alarm port clocks, RADEASTCK and RADWESTCK, are nominally 9.72 MHz clocks but can range from 1.344 MHz to 10 MHz. The remote serial alarm port frame pulses, RADEASTFP and RADWESTFP, mark the first BIP-2 error bit (B1 in Figure 70) of the first tributary (TU #1 of TUG2 #1, TUG3 #1) on RADEAST and RADWEST, respectively. The frame pulses must be set high to mark every first BIP-2 error bit of the first tributary. Tributaries on RADEAST and RADWEST are arranged in the order of transmission of an STM-1 stream as defined in the references. I.e., TU #1 of TUG2 #1 in TUG3 #1, TU#1 of TUG2 #1 in TUG3 #2, TU#1 of TUG2 #1 in TUG3 #3, TU#1 of TUG2 #2 in TUG3 #1, ... TU #1 of TUG2 #7 in TUG3 #3, TU #2 of TUG2 #1 in TUG3 #1, ... TU #2 of TUG2 #7 in TUG3 #3, TU #3 of TUG2 #1 in TUG3 #1, ... TU #4 of TUG2 #7 in TUG3 #3. Timeslot assignment on RADEAST and RADWEST is unrelated to the configuration of the TUG2. Timeslots are always reserved for four tributaries in every TUG2 even if it is configured for tributaries with higher bandwidth than TU11, such as TU12. At timeslots devoted to nonexistent tributaries, for example, tributary 4 of a TUG2 configured for TU12, RADEAST and RADWEST will be ignored.

Each tributary in the remote serial alarm port is allocated eight timeslots. The first two timeslots, labeled B1 and B2 in Figure 70, reports the two possible BIP-2 errors in the tributary payload frame. An alarm contributing to remote defect indications is reported in the third timeslot and is labeled D in Figure 70. The timeslot labeled E reports alarms contributing to extended remote defect indications. In extended RDI mode, the D and E bits are considered as a two bit codepoint. The value on D is inserted in bit 8 of the V5 byte and in bit 5 of the Z7 byte. The value on E is inserted in bit 6 of the Z7 byte and the complement is inserted in bit 7 of the Z7 byte. Out of extended RDI mode, the D and E bits are independent. The value on D is inserted in bit 8 of the V5 byte and the value on E is unused and ignored. The remaining four timeslots are unused and are ignored.



Figure 70 Remote Serial Alarm Port Timing



## 13.6 SBI DROP Bus Interface Timing

Figure 71 SBI DROP Bus T1/E1 Functional Timing



Figure 71 illustrates the operation of the SBI DROP Bus, using a negative justification on the second to last V3 octet as an example. The justification is indicated by asserting SDPL high during the V3 octet. The timing diagram also shows the location of one of the tributaries by asserting SDV5 high during the V5 octet.



Figure 72 SBI DROP Bus DS3/E3 Functional Timing



Figure 72 shows three DS-3 tributaries mapped onto the SBI bus. A negative justification is shown for DS-3 #2 during the H3 octet with SDPL asserted high. A positive justification is shown for DS-3#1 during the first DS-3#1 octet after H3 which has SDPL asserted low. E3 is transported by the same mechanism.

## 13.7 SBI ADD Bus Interface Timing

The SBI ADD bus functional timing for the transfer of tributaries whether T1/E1 or DS3 is the same as for the SBI DROP bus. The only difference is that the SBI ADD bus has one additional signal: the SAJUST\_REQ output. The SAJUST\_REQ signal is used to by the TEMUX 84E3 in SBI master timing mode to provide transmit timing to SBI link layer devices.

Figure 73 SBI ADD Bus Justification Request Functional Timing





Figure 73 illustrates the operation of the SBI ADD Bus, using positive and negative justification requests as an example. (The responses to the justification requests would take effect during the next multi-frame.) The negative justification request occurs on the DS-3#3 tributary when SAJUST\_REQ is asserted high during the H3 octet. The positive justification occurs on the DS-3#2 tributary when SAJUST\_REQ is asserted high during the first DS-3#2 octet after the H3 octet.

### 13.7.1 Notes on 77.76 MHz SBI Bus Operation

SBI bus operation at 77.76MHz is simply a byte interleaved multiplex of a 19.44 MByte/s stream with idle cycles. The STM-1 of interest is identified by the LSTM[1:0] bits of the Master Bus Configuration register. On the Add bus, the three unused STM-1s are simply ignored, including parity. On the Drop bus, the unused STM-1s are high-impedance. The following is of special note:

- 1. Regardless of the state of the SSTM[1:0] bits, the SAC1FP and SDC1FP pulses always identify the 25th byte of the frame.
- 2. Up to four devices may be directly connected to the same bus. Current consumption is minimized if all devices are of the same type (ie. all TEMUX 84E3s). All devices must receive the same SAC1FP and SDC1FP signals.
- 3. The SBI bus becomes unconditionally high-impedance upon either a hardware or software reset. All necessary configuration and at least one SDC1FP pulse should precede the setting of the GSOE register bit.

## 13.8 Egress H-MVIP Link Timing

The timing relationship of the common H-MVIP clock, CMV8MCLK, frame pulse clock, CMVFPC, data, MVED[x], CASED[x] or CCSED, and frame pulse, CMVFPB, signals of a link configured for 8.192 Mbit/s H-MVIP operation with a type 0 frame pulse is shown in Figure 74. The falling edges of each CMVFPC are aligned to a falling edge of the corresponding CMV8MCLK for 8.192 Mbit/s H-MVIP operation. The TEMUX 84E3 samples CMVFPB low on the falling edge of CMVFPC and references this point as the start of the next frame. The TEMUX 84E3 samples the data provided on MVED[x], CASED[x] and CCSED at the <sup>3</sup>/<sub>4</sub> point of the data bit using the rising edge of CMV8MCLK as indicated for bit 1 (B1) of time-slot 1 (TS 1) in Figure 74. B1 is the most significant bit and B8 is the least significant bit of each octet.

Figure 74 Egress 8.192 Mbit/s H-MVIP Link Timing



## 13.9 Ingress H-MVIP Link Timing

The timing relationship of the common 8M H-MVIP clock, CMV8MCLK, frame pulse clock, CMVFPC, data, MVID[x], CASID[x] or CCSID, and frame pulse, CMVFPB, signals of a link configured for 8.192 Mbit/s H-MVIP operation with a type 0 frame pulse is shown in Figure 75. The falling edges of each CMVFPC are aligned to a falling edge of the corresponding CMV8MCLK for 8.192 Mbit/s H-MVIP operation. The TEMUX 84E3 samples CMVFPB low on the falling edge of CMVFPC and references this point as the start of the next frame. The TEMUX 84E3 updates the data provided on MVID[x], CASID[x] and CCSID on every second falling edge of CMV8MCLK as indicated for bit 2 (B2) of time-slot 1 (TS 1) in Figure 75. The first bit of the next frame is updated on MVID[x], CASID[x] and CCSID on the falling CMV8MCLK clock edge for which CMVFPB is also sampled low. B1 is the most significant bit and B8 is the least significant bit of each octet.

Figure 75 Ingress 8.192 Mbit/s H-MVIP Link Timing





## 13.10 Egress Flexible Bandwidth Timing

The three Egress Flexible Bandwidth ports provide the ability to transport three arbitrary bit rate data streams across the SBI Add bus. Two regimes are most common: the data rate is set by the device connected to the SBI Add bus (Figure 76) or the data rate is set by the external device connected to this port (Figure 77).

When the data rate is determined by the SBI Add bus device, it ignores the SAJUST\_REQ output and asserts the SAPL signal whenever it has data to send. In this situation as illustrated by Figure 76, EFBWDREQ[n] is typically tied high to indicate a willingness to accept all data. With each byte received on the SBI bus, a burst of eight cycles will occur with EFBWEN[n] asserted high to indicate the presence of valid data. Because bytes are transmitted as soon as they are received, latency is minimized.

When the external device connected to the Egress Flexible Bandwidth port sets the data rate, EFBWDREQ[n] input may be modulated to control the rate bits are emitted on EFBWDAT[n]. In this case as illustrated by Figure 77, the device on the SBI Add bus is expected to respect the SAJUST REQ output. The TEMUX 84E3 will assert SAJUST REQ in an attempt to keep the fill level of the SBI Add bus FIFO at 32 or 256 bytes as determined by the FRACT THR HIGH register bit. The SAPL signal is expected to be asserted in response to the SAJUST REQ assertion. Typically, the 128-byte setting is only used if there is a large latency between the assertion of the SAJUST REQ output and the corresponding response by SAPL. A one-to-one relationship is not mandatory between SAJUST REQ and SAPL; additional SAJUST REQ assertions will be made to achieve the desired rate. A byte is read from the SBI Add bus FIFO for every eight EFBWCLK cycles that EFBWDREQ[n] is asserted high. Provided the SBI Add bus responds to the SAJUST REQ appropriately, the TEMUX 84E3's SBI Add bus FIFO will remain non-empty and a one-to-one relationship between EFBWDREQ[n] and EFBWEN[n] will be maintained. If for any reason the SBI Add bus FIFO becomes empty, the contemporaneous EFBWDREQ[n] assertions will be disregarded. Figure 77 includes this pathelogical case.

Figure 76 Egress Flexible Bandwidth Port Functional Timing – SBI Slave



N.B. The EFBWEN[n] waveform is not typical. Provided EFBWDREQ[n] is held high, EFBWEN[n] will always be high for at least 8 consecutive EFBWCLK[n] periods.

Figure 77 Egress Flexible Bandwidth Port Functional Timing - SBI Master



## 13.11 Ingress Flexible Bandwidth Timing

The three Ingress Flexible Bandwidth ports provide the ability to transport three arbitrary bit rate data streams across the SBI Drop bus. A bit rate of 48.96 Mbit/s is supported for each port provided the constaints given in the Burst Lengths on Ingress Flexible Bandwidth Port section are respected. It is assumed the devices on the SBI Drop bus are capable of accepting all data presented, as no back-pressure flow control is provided. The value on IFBWDAT[n] is accepted as valid whenever IFBWEN[n] is coincidentally sampled as a logic high by IFBWCLK[n]. Figure 78 illustrates typical operation.

Figure 78 Ingress Flexible Bandwidth Port Functional Timing





# 14 Absolute Maximum Ratings

Maximum rating are the worst case limits that the device can withstand without sustaining permanent damage. They are not indicative of normal mode operation conditions.

**Table 48 Absolute Maximum Ratings** 

| Parameter                   | Symbol             | Value         | Units           |
|-----------------------------|--------------------|---------------|-----------------|
| Case Temperature under Bias |                    | -40 to +85    | °C              |
| Storage Temperature         | T <sub>ST</sub>    | -40 to +125   | °C              |
| Supply Voltage              | V <sub>DD1.8</sub> | -0.3 to + 3.0 | V <sub>DC</sub> |
| Supply Voltage              | $V_{DD3.3}$        | -0.3 to + 5.5 | $V_{DC}$        |
| Voltage on Any Pin          | V <sub>IN</sub>    | -0.3 to 5.5   | V <sub>DC</sub> |
| Static Discharge Voltage    |                    | ±1000         | V               |
| Latch-Up Current            |                    | ±100          | mA              |
| DC Input Current            | I <sub>IN</sub>    | ±20           | mA              |
| Lead Temperature            |                    | +225          | °C              |
| Junction Temperature        | T <sub>J</sub>     | +150          | °C              |

### **Notes on Power Supplies:**

- 1. VDD3.3 should power up before VDD1.8.
- VDD3.3 should not be allowed to drop below the VDD1.8 voltage level except when VDD1.8 is not powered.



## 15 D.C. Characteristics

 $T_A$  = -40°C to +85°C,  $V_{DD3.3}$  = 3.3V ±8%,  $V_{DD1.8}$  = 1.8V ±8% (Typical Conditions:  $T_A$  = 25°C,  $V_{DD3.3}$  = 3.3V,  $V_{DD1.8}$  = 1.8V)

Table 49 D.C. Characteristics

| Symbol | Parameter                                  | Min  | Тур | Max  | Units | Conditions                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------|--------------------------------------------|------|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD3.3 | Power Supply                               | 3.04 | 3.3 | 3.56 | Volts | 6                                                                                                                                                                                                                                                                                                                                                                                                                      |
| VDD1.8 | Power Supply                               | 1.65 | 1.8 | 1.95 | Volts |                                                                                                                                                                                                                                                                                                                                                                                                                        |
| VIL    | Input Low<br>Voltage                       | 0    |     | 8.0  | Volts | Guaranteed Input LOW Voltage                                                                                                                                                                                                                                                                                                                                                                                           |
| VIH    | Input High<br>Voltage                      | 2.0  |     |      | Volts | Guaranteed Input HIGH<br>Voltage                                                                                                                                                                                                                                                                                                                                                                                       |
| VOL    | Output or<br>Bidirectional Low<br>Voltage  | 0    | 0.1 | 0.4  | Volts | VDD = min,  IOL = -4mA for D[7:0],  RECVCLK1, RECVCLK2,  RECVCLK3, MVID[21:1],  CASID[21:1], CCSID, TSOID,  TCLK[3:1], TPOS/TDAT[3:1],  TNEG/TMFP[3:1],  RGAPCLK/RSCLK[3:1],  RDATAO[3:1],  RFPO/RMFPO[3:1],  ROVRHD[3:1],  TFPO/TMFPO/TGAPCLK[3:1],  SBIACT, TDO  IOL = -8mA for SDDATA[7:0],  SDDP, SDPL, SDV5,  SAJUST_REQ, SDC1FP,  LAC1J1V1, LADATA[7:0],  LADP, LAPL, LAOE/LATPL  IOL = -2mA for others.  Note 3 |
| VOH    | Output or<br>Bidirectional High<br>Voltage | 2.4  |     | VDD3 | Volts | VDD = min, IOH = 4mA for D[7:0], RECVCLK1, RECVCLK2, RECVCLK3, MVID[21:1], CASID[21:1], CCSID, TSOID, TCLK, TPOS/TDAT, TNEG/TMFP, RGAPCLK/RSCLK, RDATAO, RFPO/RMFPO, ROVRHD, TFPO/TMFPO/TGAPCLK, SBIACT, TDO IOH = 8mA for SDDATA[7:0], SDDP, SDPL, SDV5, SAJUST_REQ, SDC1FP, LAC1J1V1, LADATA[7:0], LADP, LAPL, LAOE/LATPL IOH = 2mA for others. Note 3                                                               |



| Symbol | Parameter                                | Min  | Тур      | Max  | Units | Conditions                                                                     |
|--------|------------------------------------------|------|----------|------|-------|--------------------------------------------------------------------------------|
| VT+    | Reset Input High<br>Voltage              | 2.0  |          |      | Volts | TTL Schmidt                                                                    |
| VT-    | Reset Input Low<br>Voltage               |      |          | 0.6  | Volts | 0/                                                                             |
| VTH    | Reset Input<br>Hysteresis<br>Voltage     |      | 0.5      |      | Volts | 80. Viso                                                                       |
| IILPU  | Input Low<br>Current                     | +20  |          | +300 | μΑ    | VIL = GND. Notes 1, 3                                                          |
| IIHPU  | Input High<br>Current                    | -10  |          | +10  | μΑ    | VIH = VDD. Notes 1, 3                                                          |
| IILPD  | Input Low<br>Current for Input<br>A[12]  | -10  |          | +10  | μА    | VIL = GND. Notes 3, 4                                                          |
| IIHPD  | Input High<br>Current for Input<br>A[12] | +20  |          | +350 | μΑ    | VIH = VDD. Notes 3, 4                                                          |
| IIL    | Input Low<br>Current                     | -10  |          | +10  | μA    | VIL = GND. Notes 2, 3                                                          |
| IIH    | Input High<br>Current                    | -10  |          | +10  | μA    | VIH = VDD. Notes 2, 3                                                          |
| CIN    | Input<br>Capacitance                     |      | 5        | S    | pF    | Excluding Package, Package<br>Typically 2 pF                                   |
| COUT   | Output<br>Capacitance                    |      | 5        |      | pF    | Excluding Package, Package<br>Typically 2 pF                                   |
| CIO    | Bidirectional<br>Capacitance             |      | 5        |      | pF    | Excluding Package, Package<br>Typically 2 pF                                   |
| IDDOP1 | Operating<br>Current<br>IDD1.8<br>IDD3.3 | 10/1 | 340<br>5 | 500  | mA    | VDD1.8 = 1.94 V<br>VDD3.3 = 3.56 V<br>Outputs Unloaded,<br>Telecom to SBI mode |
| IDDOP2 | Operating<br>Current<br>IDD1.8<br>IDD3.3 |      | 340<br>5 | 500  | mA    | VDD1.8 = 1.94 V<br>VDD3.3 = 3.56 V<br>Outputs Unloaded,<br>DS3 to MVIP mode    |

### Notes on D.C. Characteristics:

- 1. Input pin or bi-directional pin with internal pull-up resistor.
- 2. Input pin or bi-directional pin without internal pull-up resistor
- 3. Negative currents flow into the device (sinking), positive currents flow out of the device (sourcing).
- 4. Input pin or bi-directional pin with internal pull-down resistor.



# 16 Microprocessor Interface Timing Characteristics

 $(T_A = -40$ °C to +85°C,  $V_{DD3.3} = 3.3V \pm 8\%$ ,  $V_{DD1.8} = 1.8V \pm 8\%$ )

Table 50 Microprocessor Interface Read Access

| Symbol | Parameter                                  | Min | Max | Units |
|--------|--------------------------------------------|-----|-----|-------|
| tSAR   | Address to Valid Read Set-up Time          | 10  | Dx. | ns    |
| tHAR   | Address to Valid Read Hold Time            | 5   | 2   | ns    |
| tSALR  | Address to Latch Set-up Time               | 10  |     | ns    |
| tHALR  | Address to Latch Hold Time                 | 10  |     | ns    |
| tVL    | Valid Latch Pulse Width                    | 20  |     | ns    |
| tSLR   | Latch to Read Set-up                       | 0   |     | ns    |
| tHLR   | Latch to Read Hold                         | 5   |     | ns    |
| tPRD   | Valid Read to Valid Data Propagation Delay |     | 30  | ns    |
| tZRD   | Valid Read Negated to Output Tri-state     |     | 20  | ns    |
| tZINTH | Valid Read Negated to Output Tri-state     |     | 50  | ns    |



Figure 79 Microprocessor Interface Read Timing



### **Notes on Microprocessor Interface Read Timing:**

- Output propagation delay time is the time in nanoseconds from the 1.4 Volt point of the reference signal to the 1.4 Volt point of the output.
- 2. Maximum output propagation delays are measured with a 100 pF load on the Microprocessor Interface data bus, (D[7:0]).
- 3. A valid read cycle is defined as a logical OR of the CSB and the RDB signals.
- 4. In non-multiplexed address/data bus architectures, ALE should be held high so parameters tSALR, tHALR, tVL, and tSLR are not applicable.
- 5. Parameter tHAR is not applicable if address latching is used.
- 6. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.
- 7. When a hold time is specified between an input and a clock, the hold time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.



**Table 51 Microprocessor Interface Write Access** 

| Symbol | Parameter                          | Min | Max  | Units |
|--------|------------------------------------|-----|------|-------|
| tSAW   | Address to Valid Write Set-up Time | 10  | 0    | ns    |
| tSDW   | Data to Valid Write Set-up Time    | 20  | 1    | ns    |
| tSALW  | Address to Latch Set-up Time       | 10  | 130. | ns    |
| tHALW  | Address to Latch Hold Time         | 10  | 60   | ns    |
| tVL    | Valid Latch Pulse Width            | 20  | 5    | ns    |
| tSLW   | Latch to Write Set-up              | 0   |      | ns    |
| tHLW   | Latch to Write Hold                | 5   |      | ns    |
| tHDW   | Data to Valid Write Hold Time      | 5   |      | ns    |
| tHAW   | Address to Valid Write Hold Time   | 5   |      | ns    |
| tVWR   | Valid Write Pulse Width            | 40  |      | ns    |

Figure 80 Microprocessor Interface Write Timing



#### **Notes on Microprocessor Interface Write Timing:**

- 1. A valid write cycle is defined as a logical OR of the CSB and the WRB signals.
- 2. In non-multiplexed address/data bus architectures, ALE should be held high so parameters tSALW, tHALW, tVL, tSLW and tHLW are not applicable.
- 3. Parameter tHAW is not applicable if address latching is used.
- 4. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.





5. When a hold time is specified between an input and a clock, the hold time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.



# 17 TEMUX 84E3 Timing Characteristics

 $(T_A = -40$ °C to +85°C  $V_{DD3.3} = 3.3V \pm 8\%$ ,  $V_{DD1.8} = 1.8V \pm 8\%$ )

Table 52 RSTB Timing

| Symbol | Description      | Min | Max | Units |
|--------|------------------|-----|-----|-------|
| tVRSTB | RSTB Pulse Width | 100 | Di  | ns    |

Figure 81 RSTB Timing



Table 53 DS3/E3 Transmit Interface Timing

| Symbol             | Description                                                                             | Min               | Max                  | Units |
|--------------------|-----------------------------------------------------------------------------------------|-------------------|----------------------|-------|
| f <sub>TICLK</sub> | DS3 TICLK[3:1] average frequency                                                        | 44.736<br>-50 ppm | 44.736<br>+50<br>ppm | MHz   |
| $f_{TICLK}$        | E3 TICLK[3:1] average frequency                                                         | 34.368<br>-50 ppm | 34.368<br>+50<br>ppm | MHz   |
| TTICLK             | Instantaneous minimum TICLK[3:1] period                                                 | 19.2              |                      | ns    |
| t0TICLK            | TICLK[3:1] minimum pulse width low                                                      | 7.7               |                      | ns    |
| t1TICLK            | TICLK[3:1] minimum pulse width high                                                     | 7.7               |                      | ns    |
| tSTFPI             | TFPI/TMFPI[x] to TICLK[x] Set-up Time (LOOPT=0, active TICLK edge set by TDATIFALL bit) | 5                 |                      | ns    |
|                    | TFPI/TMFPI[x] to RCLK[x] Set-up Time (LOOPT=1)                                          | 5                 |                      |       |
|                    | TFPI/TMFPI[x] to RSCLK Set-up Time (LOOPT=1, LINEOPT_SPEx[1:0] = 01) See Note 6.        | 14.5              |                      |       |
| tHTFPI             | TFPI/TMFPI[x] to TICLK[x] Hold Time (LOOPT=0, active TICLK edge set by TDATIFALL bit)   | 1                 |                      | ns    |
|                    | TFPI/TMFPI[x] to RCLK[x] Hold Time (LOOPT=1)                                            | 1                 |                      |       |
|                    | TFPI/TMPFII[x] to RSCLK Hold Time (LOOPT=1, LINEOPT_SPEx[1:0] = 01) See Note 6.         | -4                |                      |       |
| tSTDATI            | TDATI[x] to TICLK[x] Set-up Time (LOOPT = 0, active TICLK edge set by TDATIFALL bit)    | 5                 |                      | ns    |
|                    | TDATI[x] to RCLK[x] Set-up Time (LOOPT = 1)                                             | 5                 |                      |       |
|                    | TDATI[x] to RSCLK Set-up Time (LOOPT=1, LINEOPT_SPEx[1:0] = 01) See Note 6.             | 14.5              |                      |       |
| tHTDATI            | TDATI[x] to TICLK[x] Hold Time (LOOPT = 0, active TICLK edge set by TDATIFALL bit)      | 1                 |                      | ns    |
|                    | TDATI[x] to RCLK[x] Hold Time (LOOPT = 1)                                               | 1                 |                      |       |



| Symbol  | Description                                                                              | Min  | Max   | Units |
|---------|------------------------------------------------------------------------------------------|------|-------|-------|
|         | TDATI[x] to RSCLK[x] Hold Time (LOOPT=1, LINEOPT_SPEx[1:0] = 01) See Note 6.             | -4   | P. I. |       |
| tPTFPO  | TICLK[x] to TFPO/TMFPO[x] Prop Delay (LOOPT = 0, active TICLK edge set by TDATIFALL bit) | 2    | 12    | ns    |
|         | RCLK[x] to TFPO/TMFPO[x] Prop Delay (LOOPT = 1)                                          | 2    | 14    |       |
|         | RSCLK[x] to TFPO/TMFPO[x] Prop Delay (LOOPT = 1)                                         | -1.0 | 4     |       |
| tSTGAP  | TDATI[x] to TGAPCLK[x] Set-up Time                                                       | 2    |       | ns    |
| tHTGAP  | TDATI[x] to TGAPCLK[x] Hold Time                                                         | 2    |       | ns    |
| tPTCLK  | TICLK[x] Edge to TCLK[x] Edge Prop Delay                                                 | 2    | 13    | ns    |
| tPTPOS  | TCLK[x] Edge to TPOS/TDAT[x] Prop Delay                                                  | -1   | 4     | ns    |
| tPTNEG  | TCLK[x] Edge to TNEG/TMFP[x] Prop Delay                                                  | -1   | 4     | ns    |
| tPTPOS2 | TICLK[x] High to TPOS/TDAT[x] Prop Delay (Note 5)                                        | 2    | 13    | ns    |
| tPTNEG2 | TICLK[x] High to TNEG/TMFP[x] Prop Delay (Note 5)                                        | 2    | 13    | ns    |

Note: The "[x]" implies the parameters for a data signal are only in relation to the associated clock.

Figure 82 DS3/E3 Transmit Interface Timing













### TICLK=1, TRISE=X





Table 54 DS3/E3 Receive Interface Timing

| Symbol              | Description                               | Min               | Max               | Units |
|---------------------|-------------------------------------------|-------------------|-------------------|-------|
| f <sub>RICLK</sub>  | DS3 RCLK[3:1] average frequency           | 44.736<br>-50 ppm | 44.736<br>+50 ppm | MHz   |
| f <sub>RICLK</sub>  | E3 RCLK[3:1] average frequency            | 34.368<br>-50 ppm | 34.368<br>+50 ppm | MHz   |
| TRCLK               | Instantaneous minimum RCLK[3:1] period    | 19.2              |                   | ns    |
| <sup>t0</sup> RCLK  | RCLK[3:1] minimum pulse width low         | 7.7               |                   | ns    |
| t1RCLK              | RCLK[3:1] minimum pulse width high        | 7.7               |                   | ns    |
| tSRPOS              | RPOS/RDAT[x] Set-up Time                  | 4                 |                   | ns    |
| tHRPOS              | RPOS/RDAT[x] Hold Time                    | 1                 |                   | ns    |
| tSRNEG              | RNEG/RLCV[x] Set-Up Time                  | 4                 |                   | ns    |
| tHRNEG              | RNEG/RLCV[x] Hold Time                    | 1                 |                   | ns    |
| <sup>tP</sup> RDATO | RSCLK[x] Edge to RDATO[x] Prop Delay      | -2                | 2                 | ns    |
| <sup>tP</sup> RFPO  | RSCLK[x] Edge to RFPO/RMFPO[x] Prop Delay | -2                | 2                 | ns    |
| tPROVRHD            | RSCLK[x] Edge to ROVRHD[x] Prop Delay     | -2                | 2                 | ns    |
| tPRGAP              | RGAPCLK[x] Edge to RDATO[x] Prop Delay    | -2                | 2                 | ns    |

Figure 83 DS3/E3 Receive Interface Timing







Dashed line RSCLK represents behaviour when RSCLKR register bit = 1.



Dashed line RSCLK represents behaviour when RSCLKR register bit = 1.

### Notes on DS3/E3 Interface Timing:

- 1. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.
- 2. When a hold time is specified between an input and a clock, the hold time is the time in nanoseconds from the 1.4 Volt point of the clock to the 1.4 Volt point of the input.
- Output propagation delay time is the time in nanoseconds from the 1.4 Volt point of the reference signal to the 1.4 Volt point of the output.



- 4. Maximum and minimum output propagation delays are measured with a 50 pF load on all the outputs except the TCLK[3:1], TPOS/TDAT[3:1], TNEG/TMFP[3:1] and TFPO/TMFPO (with TXGAPEN = 0) outputs, which have a load of 20pf.
- 5. The tPTPOS2 and tPTNEG2 parameters are only applicable when the TICLK bit of the DS3/E3 Master Transmit Line Options register is logic 1.
- 6. When E3DS3B = 1, data will be sampled on the rising edge of RSCLK when TDATIFALL = 0. When E3DS3B = 0, data will be sampled on the falling edge or RSCLK when TDATIFALL = 0.

Table 55 Line Side Telecom Bus Input Timing - 19.44 MHz (Figure 84)

| Symbol | Description                                   | Min               | Max               | Units |
|--------|-----------------------------------------------|-------------------|-------------------|-------|
|        | LREFCLK Frequency                             | 19.44<br>-20 ppm  | 19.44<br>+20 ppm  | MHz   |
|        | LREFCLK Duty Cycle                            | 40                | 60                | %     |
|        | LREFCLK skew relative to SREFCLK              | -5                | 5                 | ns    |
|        | CLK52M Frequency (178.944 MHz)                | 178.944           | 178.944           | MHz   |
|        | V <sub>Dr</sub>                               | -50 ppm           | +50ppm            |       |
|        | CLK52M Frequency (137.472 MHz)                | 137.472           | 137.472           | MHz   |
|        |                                               | -50ppm            | +50ppm            |       |
|        | CLK52M Frequency (51.84 MHz)                  | 51.84<br>-50 ppm  | 51.84<br>+50 ppm  | MHz   |
|        | CLK52M Frequency (44.928 MHz)                 | 44.928<br>-50 ppm | 44.928<br>+50 ppm | MHz   |
|        | CLK52M Duty Cycle                             | 45                | 55                | %     |
| tSTEL  | All Telecom BUS Inputs Set-Up Time to LREFCLK | 5                 |                   | ns    |
| tHTEL  | All Telecom BUS Inputs Hold Time to LREFCLK   | 1                 |                   | ns    |

### Table 56 Line Side Telecom Bus Input Timing - 77.76 MHz (

| Symbol | Description                                   | Min               | Max               | Units |
|--------|-----------------------------------------------|-------------------|-------------------|-------|
|        | LREFCLK Frequency                             | 77.76<br>-20 ppm  | 77.76<br>+20 ppm  | MHz   |
|        | LREFCLK Duty Cycle                            | 40                | 60                | %     |
| , 0    | LREFCLK skew relative to SREFCLK              | -4                | 4                 | ns    |
|        | CLK52M Frequency (178.944 MHz)                | 178.944           | 178.944           | MHz   |
|        |                                               | -50 ppm           | +50ppm            |       |
|        | CLK52M Frequency (137.472 MHz)                | 137.472           | 137.472           | MHz   |
| -0     |                                               | -50ppm            | +50ppm            |       |
| 3      | CLK52M Frequency (51.84 MHz)                  | 51.84<br>-50 ppm  | 51.84<br>+50 ppm  | MHz   |
| ~      | CLK52M Frequency (44.928 MHz)                 | 44.928<br>-50 ppm | 44.928<br>+50 ppm | MHz   |
|        | CLK52M Duty Cycle                             | 45                | 55                | %     |
| tSTEL  | All Telecom BUS Inputs Set-Up Time to LREFCLK | 3                 |                   | ns    |

Document No.: PMC-2030446, Issue 4



| Symbol | Description                                 | Min | Max | Units |
|--------|---------------------------------------------|-----|-----|-------|
| tHTEL  | All Telecom BUS Inputs Hold Time to LREFCLK | 0   |     | ns    |

#### **Notes on Telecom Input Timing:**

- 1. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.
- When a hold time is specified between an input and a clock, the hold time is the time in nanoseconds from the 1.4 Volt point of the clock to the 1.4 Volt point of the input.

Figure 84 Line Side Telecom BUS Input Timing



Table 57 Telecom Bus Output Timing - 19.44 MHz (Figure 85 and Figure 86)

| Symbol              | Description                                                                      | Min | Max | Units |
|---------------------|----------------------------------------------------------------------------------|-----|-----|-------|
| <sup>t</sup> PTEL   | LREFCLK rising to all Telecom BUS Outputs Valid                                  | 3   | 20  | ns    |
| <sup>t</sup> ZTEL   | LREFCLK rising to all Telecom BUS tristateable Outputs going tristate            | 3   | 20  | ns    |
| <sup>t</sup> PTELOE | LREFCLK rising to all Telecom BUS tristateable Outputs going valid from tristate | 0   | 14  | ns    |

Table 58 Telecom Bus Output Timing – 77.76 MHz (Figure 85 and Figure 86)

| Symbol              | Description                                                                      | Min | Max | Units |
|---------------------|----------------------------------------------------------------------------------|-----|-----|-------|
| t <sub>PTEL</sub>   | LREFCLK rising to LAOE and LAC1J1V1 Outputs Valid                                | 1   | 7   | ns    |
| <sup>t</sup> ZTEL   | LREFCLK rising to all Telecom BUS tristateable Outputs going tristate            | 1   | 7   | ns    |
| <sup>t</sup> PTELOE | LREFCLK rising to all Telecom BUS tristateable Outputs going valid from tristate | 1   | 7   | ns    |

### **Notes on Telecom Bus Output Timing:**

- 1. Output propagation delay time is the time in nanoseconds from the 1.4 Volt point of the reference signal to the 1.4 Volt point of the output.
- Maximum output propagation delays are measured with a 100 pF load on all the outputs. Minimum output propagation delays are measured with a 10 pF load on all the outputs.
- Output tristate delay is the time in nanoseconds from the 1.4 Volt point of the reference signal to the point where the total current delivered through the output is less than or equal to the leakage current.

Document No.: PMC-2030446, Issue 4



4. The propagation delay, tpTEL, should be used when Telecom bus outputs are always driven as configured by LADDOE in the Bus Configuration register. The propagation delays, tpTELOE and tZTEL, should be used when the Telecom bus outputs are multiplexed with other TEMUX 84E3 devices using the tristate capability of the outputs as configured by LADDOE. Note that under any specific operating condition, tZTEL is guaranteed to be less than tpTELOE.

Figure 85 Telecom BUS Output Timing



Figure 86 Telecom BUS Tristate Output Timing





## Table 59 SBI ADD BUS Timing - 19.44 MHz (Figure 87)

| Symbol               | Description                                   | Min              | Max              | Units |
|----------------------|-----------------------------------------------|------------------|------------------|-------|
|                      | SREFCLK Frequency                             | 19.44<br>-20 ppm | 19.44 +20<br>ppm | MHz   |
|                      | SREFCLK Duty Cycle                            | 40               | 60               | %     |
| tSSBIADD             | All SBI ADD BUS Inputs Set-Up Time to SREFCLK | 4                | 0                | ns    |
| tHSBIADD             | All SBI ADD BUS Inputs Hold Time to SREFCLK   | 0                |                  | ns    |
| <sup>t</sup> PSBIADD | SREFCLK to SAJUST_REQ Valid                   | 2                | 15               | ns    |
| <sup>t</sup> ZSBIADD | SREFCLK to SAJUST_REQ Tristate                | 2                | 15               | ns    |



Table 60 SBI ADD BUS Timing - 77.76 MHz (Figure 87)

| Symbol               | Description                                   | Min              | Max              | Units |
|----------------------|-----------------------------------------------|------------------|------------------|-------|
|                      | SREFCLK Frequency                             | 77.76<br>-20 ppm | 77.76 +20<br>ppm | MHz   |
|                      | SREFCLK Duty Cycle                            | 40               | 60               | %     |
| tSSBIADD             | All SBI ADD BUS Inputs Set-Up Time to SREFCLK | 2.7              |                  | ns    |
| tHSBIADD             | All SBI ADD BUS Inputs Hold Time to SREFCLK   | 0                |                  | ns    |
| <sup>t</sup> PSBIADD | SREFCLK to SAJUST_REQ Valid                   | 1                | 6                | ns    |
| <sup>t</sup> ZSBIADD | SREFCLK to SAJUST_REQ Tristate                | 1                | 6                | ns    |

#### **Notes on SBI Input Timing:**

- 1. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.
- 2. When a hold time is specified between an input and a clock, the hold time is the time in nanoseconds from the 1.4 Volt point of the clock to the 1.4 Volt point of the input.

Figure 87 SBI ADD BUS Timing



Table 61 SBI DROP BUS Timing - 19.44 MHz (Figure 88 and Figure 89)

| Symbol                | Description                                             | Min | Max | Units |
|-----------------------|---------------------------------------------------------|-----|-----|-------|
| tssbidrop             | SDC1FP Set-Up Time to SREFCLK                           | 4   |     | ns    |
| thsbidrop             | SDC1FP Hold Time to SREFCLK                             | 0   |     | ns    |
| <sup>t</sup> PSDC1FP  | SREFCLK to SDC1FP Output Valid                          | 2   | 17  | ns    |
| <sup>t</sup> PSBIDROP | SREFCLK to All SBI DROP BUS Outputs except SDC1FP Valid | 2   | 17  | ns    |



| Symbol                | Description                                                       | Min | Max | Units |
|-----------------------|-------------------------------------------------------------------|-----|-----|-------|
| <sup>t</sup> ZSBIDROP | SREFCLK to All SBI DROP BUS Outputs except SDC1FP Tristate        | 2   | 16  | ns    |
| <sup>t</sup> POUTEN   | SBIDET[1] and SBIDET[0] low to All SBI DROP BUS Outputs Valid     | 0   | 17  | ns    |
| <sup>t</sup> ZOUTEN   | SBIDET[1] and SBIDET[0] high to All SBI DROP BUS Outputs Tristate | 0   | 16  | ns    |
| tS <sub>DET</sub>     | SBIDET[n] Set-Up Time to SREFCLK                                  | 4   |     | ns    |
| tHDET                 | SBIDET[n] Hold Time to SREFCLK                                    | 0   |     | ns    |

## Table 62 SBI DROP BUS Timing - 77.76 MHz (Figure 88 to Figure 89)

| Symbol                | Description                                                | Min | Max | Units |
|-----------------------|------------------------------------------------------------|-----|-----|-------|
| tSSBIDROP             | SDC1FP Set-Up Time to SREFCLK                              | 3   |     | ns    |
| <sup>t</sup> HSBIDROP | SDC1FP Hold Time to SREFCLK                                | 0   |     | ns    |
| tPSDC1FP              | SREFCLK to SDC1FP Output Valid                             | 1.5 | 7.5 | ns    |
| <sup>t</sup> PSBIDROP | SREFCLK to All SBI DROP BUS Outputs except SDC1FP Valid    | 1.5 | 7.5 | ns    |
| <sup>t</sup> ZSBIDROP | SREFCLK to All SBI DROP BUS Outputs except SDC1FP Tristate | 1.5 | 7.5 | ns    |

#### **Notes on SBI Output Timing:**

- 1. Output propagation delay time is the time in nanoseconds from the 1.4 Volt point of the reference signal to the 1.4 Volt point of the output.
- 2. Maximum output propagation delays are measured with a 100 pF load on all the outputs at 19.44MHz. Minimum output propagation delays are measured with a 0 pF load on all the outputs at 19.44MHz.
- 3. Maximum output propagation delays are measured with a 80 pF load on all the outputs at 77.76MHz. Minimum propagation delays are measured with a 0 pF load on all the outputs at 77.76MHz.
- 4. Output tristate delay is the time in nanoseconds from the 1.4 Volt point of the reference signal to the point where the total current delivered through the output is less than or equal to the leakage current.



Figure 88 SBI DROP BUS Timing



Figure 89 SBI DROP BUS Collision Avoidance Timing





Table 63 Egress Flexible Bandwidth Port Timing (Figure 90)

| Symbol             | Description                                               | Min | Max | Units |
|--------------------|-----------------------------------------------------------|-----|-----|-------|
|                    | EFBWCLK[n] Frequency                                      | 0   | 52  | MHz   |
|                    | EFBWCLK[n] High Phase                                     | 7   | .%  | ns    |
|                    | EFBWCLK[n] Low Phase                                      | 7   |     | ns    |
| tSEFBW             | EFBWDREQ[n] Set-Up Time to EFBWCLK[n] Rising Edge         | 4.2 | 5   | ns    |
| tHEFBW             | EFBWDREQ[n] Hold Time to EFBWCLK[n] Rising Edge           | 0   |     | ns    |
| <sup>t</sup> PEFBW | EFBWCLK[n] Falling Edge to EFBWDAT[n] and EFBWEN[n] Valid | 2   | 15  | ns    |

Figure 90 Egress Flexible Bandwidth Port Timing





Table 64 Ingress Flexible Bandwidth Port Timing (Figure 91)

| Symbol | Description                                                    | Min  | Max | Units |
|--------|----------------------------------------------------------------|------|-----|-------|
|        | IFBWCLK[n] Frequency                                           | 0    | 52  | MHz   |
|        | IFBWCLK[n] High Phase                                          | 7    | .%  | ns    |
|        | IFBWCLK[n] Low Phase                                           | 7    |     | ns    |
| tSIFBW | IFBWDAT[n] and IFBWEN[n] Set-Up Time to IFBWCLK[n] Rising Edge | 4    | 5   | ns    |
| tHIFBW | IFBWDAT[n] and IFBWEN[n] Hold Time to IFBWCLK[n] Rising Edge   | 1 00 |     | ns    |

Figure 91 Ingress Flexible Bandwidth Port Timing



#### **Notes on Flexible Bandwidth Port Timing:**

- 1. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.
- 2. When a hold time is specified between an input and a clock, the hold time is the time in nanoseconds from the 1.4 Volt point of the clock to the 1.4 Volt point of the input.
- 3. Output propagation delay time is the time in nanoseconds from the 1.4 Volt point of the reference signal to the 1.4 Volt point of the output.
- 4. Maximum output propagation delays are measured with a 50 pF load on all the outputs. Minimum output propagation delays are measured with a 0 pF load on all the outputs.

Table 65 H-MVIP Egress Timing (Figure 92)

| Symbol  | Description                                     | Min               | Max               | Units |
|---------|-------------------------------------------------|-------------------|-------------------|-------|
| 10      | CMV8MCLK Frequency (See Note 3)                 | 16.384-5<br>0 ppm | 16.384<br>+50 ppm | MHz   |
| *       | CMV8MCLK Duty Cycle                             | 40                | 60                | %     |
|         | CMVFPC Frequency (See Note 4)                   | 4.092             | 4.100             | MHz   |
|         | CMVFPC Duty Cycle                               | 40                | 60                | %     |
| tPMVC   | CMV8MCLK to CMVFPC skew                         | -10               | 10                | ns    |
| tSHMVED | MVED[21:1], CASED[21:1], CCSED[3:1] Set-Up Time | 5                 |                   | ns    |
| tHHMVED | MVED[21:1], CASED[21:1], CCSED[3:1] Hold Time   | 5                 |                   | ns    |
| tSMVFPB | CMVFPB Set-Up Time                              | 5                 |                   | ns    |
| tHMVFPB | CMVFPB Hold Time                                | 5                 |                   | ns    |



#### Notes on H-MVIP Egress Timing:

- 1. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.
- 2. When a hold time is specified between an input and a clock, the hold time is the time in nanoseconds from the 1.4 Volt point of the clock to the 1.4 Volt point of the input.
- 3. Measured between any two CMV8MCLK falling edges.
- 4. Measured between any two CMVFPC falling edges.

Figure 92 H-MVIP Egress Data & Frame Pulse Timing



Table 66 H-MVIP Ingress Timing (Figure 93)

| Symbol              | Description                                                      | Min | Max | Units |
|---------------------|------------------------------------------------------------------|-----|-----|-------|
| <sup>t</sup> PHMVID | CMV8MCLK Low to MVID[21:1], CASID[21:1], CCSID[3:1], TS0ID Valid | 4   | 25  | ns    |

#### **Notes on H-MVIP Ingress Timing:**

- Output propagation delay time is the time in nanoseconds from the 1.4 Volt point of the reference signal to the 1.4 Volt point of the output.
- 2. Maximum output propagation delays are measured with a 50 pF load on all the outputs. Minimum output propagation delays are measured with a 0 pF load on all the outputs.
- Output propagation delays of signal outputs that are specified in relation to a reference output are measured with a 50 pF load on both the signal output and the reference output.



Figure 93 H-MVIP Ingress Data Timing





Table 67 XCLK Input (Figure 94)

| Symbol              | Description                                                                                          | Min | Max | Units |
|---------------------|------------------------------------------------------------------------------------------------------|-----|-----|-------|
| t <sub>L</sub> XCLK | XCLK_T1 and XCLK_E1 Low Pulse Width                                                                  | 8   | 7,  | ns    |
| tHXCLK              | XCLK_T1 and XCLK_E1 High Pulse Width                                                                 | 8   | 120 | ns    |
| txclk               | XCLK_T1 and E1_XLK Period (typically 1/37.056 MHz ± 32 ppm for XCLK_T1 and 1/49.152 MHz for XCLK_E1) | 20  | o*  | ns    |

Figure 94 XCLK Input Timing



Table 68 Transmit Line Interface Timing (Figure 95)

| Symbol              | Description                                             | Min   | Max   | Units |
|---------------------|---------------------------------------------------------|-------|-------|-------|
|                     | CTCLK Frequency<br>(Must be integer multiple of 8 KHz.) | 0.008 | 2.048 | MHz   |
| <sup>t</sup> HCTCLK | CTCLK High Duration                                     | 60    |       | ns    |
| <sup>t</sup> LCTCLK | CTCLK Low Duration                                      | 60    |       | ns    |

Figure 95 Transmit Line Interface Timing



### Notes on Ingress and Egress Serial Interface Timing:

- 1. High pulse width is measured from the 1.4 Volt points of the rise and fall ramps. Low pulse width is measured from the 1.4 Volt points of the fall and rise ramps.
- 2. When a set-up time is specified between an input and a clock, the set-up time is the time in nanoseconds from the 1.4 Volt point of the input to the 1.4 Volt point of the clock.
- 3. When a hold time is specified between an input and a clock, the hold time is the time in nanoseconds from the 1.4 Volt point of the clock to the 1.4 Volt point of the input.
- 4. Setup, hold, and propagation delay specifications are shown relative to the default active clock edge, but are equally valid when the opposite edge is selected as the active edge.

Document No.: PMC-2030446, Issue 4



- 5. Output propagation delay time is the time in nanoseconds from the 1.4 Volt point of the reference signal to the 1.4 Volt point of the output.
- 6. Maximum and minimum output propagation delays are measured with a 50 pF load on all outputs with the exception of the high speed DS3/E3 outputs (TCLK[3:1], TPOS/TDAT[3:1], TNEG/TMFP[3:1]). The TCLK[3:1], TPOS/TDAT[3:1], TNEG/TMFP[3:1] and TFPO/TMFPO (with TXGATPEN = 0) output propagation delays are measured with a 20 pF load.

Table 69 Remote Serial Alarm Port Timing

| Symbol              | Description                        | Min   | Max | Units |
|---------------------|------------------------------------|-------|-----|-------|
|                     | RADEASTCK and RADWESTCK Frequency  | 1.344 | 10  | MHz   |
|                     | RADEASTCK and RADWESTCK Duty Cycle | 40    | 60  | %     |
| tHRADFP             | RADEASTFP and RADWESTFP Hold Time  | 5     |     | ns    |
| t <sub>SRADFP</sub> | RADEASTFP and RADWESTFP Setup Time | 5     |     | ns    |
| tHRAD               | RADEAST and RADWEST Hold Time      | 5     |     | ns    |
| tSRAD               | RADEAST and RADWEST Setup Time     | 5     |     | ns    |

Figure 96 Remote Serial Alarm Port Timing





### Table 70 JTAG Port Interface

| Symbol  | Description            | Min | Max  | Units |
|---------|------------------------|-----|------|-------|
|         | TCK Frequency          |     | 1    | MHz   |
|         | TCK Duty Cycle         | 40  | 60   | %     |
| tSTMS   | TMS Set-up time to TCK | 50  | Ġ.   | ns    |
| tHTMS   | TMS Hold time to TCK   | 50  | , Ci | ns    |
| tSTDI   | TDI Set-up time to TCK | 50  | 2_   | ns    |
| tHTDI   | TDI Hold time to TCK   | 50  |      | ns    |
| tPTDO   | TCK Low to TDO Valid   | 2   | 50   | ns    |
| t∨TRSTB | TRSTB Pulse Width      | 100 |      | ns    |



Figure 97 JTAG Port Interface Timing





## 18 Ordering and Thermal Information

### **Table 71 Ordering Information**

| Part No.  | Description                        |
|-----------|------------------------------------|
| PM8320-PI | 324 Plastic Ball Grid Array (PBGA) |

This product is designed to operate over a wide temperature range and is suited for industrial applications such as central office equipment or in-field locations.

| Maximum long-term operating junction temperature to ensure adequate long-term life                                                                                                     | 105 °C |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Maximum junction temperature for short-term excursions with guaranteed continued functional performance. This condition will typically be reached when local ambient reaches 70 Deg C. | 125 °C |
| Minimum ambient temperature                                                                                                                                                            | -40 °C |

| Thermal Resistance vs Air Flow <sup>2</sup> | K                  |         |         |  |  |  |  |
|---------------------------------------------|--------------------|---------|---------|--|--|--|--|
| Airflow                                     | Natural Convection | 200 LFM | 400 LFM |  |  |  |  |
| Θ <sub>JA</sub> ( <sup>0</sup> C/W)         | 18.6               | 15.2    | 12.4    |  |  |  |  |

| Device Compact Model <sup>3</sup>                                           |      | • Ambient                |
|-----------------------------------------------------------------------------|------|--------------------------|
| Θ <sub>JT</sub> ( <sup>0</sup> C/W)                                         | 3.99 | S Θ <sub>JT</sub> Device |
| Θ <sub>JB</sub> ( <sup>0</sup> C/W)                                         | 9.09 | Compact                  |
|                                                                             |      | Junction Model           |
| Operating power is dissipated in package (watts) at worst case power supply |      | <b>О</b> ЈВ              |
| Power (watts)                                                               | LOW  | Board                    |

#### Notes:

- 1. Short-term is understood as the definition stated in Bellcore Generic Requirements GR-63-Core.
- 2.  $\Theta_{JA}$ , the total junction to ambient thermal resistance as measured according to JEDEC Standard JESD51 (2S2P)
- 3. Θ<sub>JB</sub>, the junction-to-board thermal resistance and Θ<sub>JT</sub>, the residual junction to ambient thermal resistance are obtained by simulating conditions described in JEDEC Standard, JESD 15-8.



## 19 Mechanical Information

Figure 98 324 Pin PBGA 23x23mm Body



SIDE VIEW

NOTES: 1) ALL DIMENSIONS IN MILLIMETER.

- 2) DIMENSION aaa DENOTES COPLANARITY.
- 3) DIMENSION bbb DENOTES PARALLEL.

| PAC  | PACKAGE TYPE: 324 PLASTIC BALL GRID ARRAY - PBGA |                |      |      |       |       |                |                |       |       |      |      |      |      |      |      |      |
|------|--------------------------------------------------|----------------|------|------|-------|-------|----------------|----------------|-------|-------|------|------|------|------|------|------|------|
| BOD  | BODY SIZE : 23 x 23 x 2.28 MM (4 layer)          |                |      |      |       |       |                |                |       |       |      |      |      |      |      |      |      |
| Dim. | A<br>(2 layer)                                   | A<br>(4 layer) | A1   | A2   | D     | D1    | C<br>(2 layer) | C<br>(4 layer) | Е     | E1    | ı    | J    | b    | d    | е    | aaa  | bbb  |
| Min  | 1.82                                             | 2.07           | 0.40 | 1.12 | -     | 19.00 | 0.30           | 0.55           | -     | 19.00 | 1    | ı    | 0.50 | -    | ı    | 1    | -    |
| Nom. | 2.03                                             | 2.28           | 0.50 | 1.17 | 23.00 | 19.50 | 0.36           | 0.61           | 23.00 | 19.50 | 1.00 | 1.00 | 0.63 | 1.00 | 1.00 | -    | -    |
| Max. | 2.22                                             | 2.49           | 0.60 | 1.22 | -     | 20.20 | 0.40           | 0.67           | -     | 20.20 | -    | -    | 0.70 | -    | -    | 0.15 | 0.35 |



Notes:



## Contacting PMC-Sierra, Inc.

PMC-Sierra, Inc. 105-8555 Baxter Place Burnaby, BC Canada V5A 4V7

Tel: (604) 415-6000 Fax: (604) 415-6200

Document Information: <a href="mailto:document@pmc-sierra.com">document@pmc-sierra.com</a>
Corporate Information: <a href="mailto:info@pmc-sierra.com">info@pmc-sierra.com</a>
Application Information: <a href="mailto:apps@pmc-sierra.com">apps@pmc-sierra.com</a>

Web Site: <a href="http://www.pmc-sierra.com">http://www.pmc-sierra.com</a>

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Microchip: PM8320-PI