

#### **Features**

- Cost Optimized Dual Channel FXS Solution
  - 53-pin 7x7mm 0.4mm Pitch QFN Package
  - Low Cost, 2-Layer PCB Reference Designs
  - Supports Multi-Channel Enterprise Applications
- PCM/SPI Interface
  - Programmable Interface Voltage to support 1.8V, 2.5V and 3.3V SoC Processors
- Low Cost, Energy Efficient High Voltage Battery Tracking Switching Regulator Architectures
  - Consistent with Code of Conduct on Energy Consumption of Broadband Equipment
  - Adaptive Ringing Power Management
  - Tracking Flyback Architecture
    - Up to 140-V<sub>PK</sub> open circuit ringing
  - Tracking Inverting Boost Architecture
    - Up to 125-V<sub>PK</sub> open circuit ringing
- VoicePath SDK and VP-API-II Software available to implement FXS functions
- VeriVoice Professional Test Suite Software
  - Comprehensive subscriber loop testing, including Telcordia GR-909-CORE / TIA-1063
- VeriVoice Manufacturing Test Package VVMT
  - Facilitates factory testing of assembled boards
- Worldwide Programmability
- Narrowband or Wideband operation

### **Applications**

- Enterprise and Small Office
- DSL Residential Gateways and Integrated Access Devices (IADs)
- Cable eMTAs
- PON Single Family Units (SFUs)
- Fiber to the Premise/Home/Building (FTTx)
- Fixed Wireless (LTE Gateways)

Document ID# 157379 Version 3 October 2017

| Ordering I                                                        | nformatio | n              |                                |
|-------------------------------------------------------------------|-----------|----------------|--------------------------------|
| <sup>(1)</sup> <b>Device Type</b><br>150V-Tracker<br>150V-Tracker |           | (7×7)<br>(7×7) | Packing<br>Tape & Reel<br>Tray |

The Green package meets RoHS Directive 2002/95/EC of the European Council to minimize the environmental impact of electrical equipment.

### Description

The miSLIC™ Series Line Circuits together with a VoIP processor or SoC, provides an economical turn-key solution for derived voice applications. The Le9632 miSLIC 2 FXS device is a cost optimized FXS solution.

The versatile Le9632 miSLIC is controlled via a PCM/SPI interface which makes the device ideal for 2 channel Broadband Gateway applications.

Two power supply topologies are supported: Tracking Flyback with up to a 150V battery or tracking Inverting Boost with up to a 135V battery. Manufacturing self test and subscriber line diagnostics are available features. The Le9632 features wideband clarity and complete BORSCHT functionality. All AC, DC and power parameters are programmable making the Le9632 device suitable for any short loop application requiring SLIC functionality..



Figure 1 - Le9632 Device Block Diagram



## **Table of Contents**

| 1.0 Solution Overview                                                         |    |
|-------------------------------------------------------------------------------|----|
| 1.1 Le9632 Battery Tracking Devices                                           |    |
| 2.0 Le9632 Device Overview and Block Diagram                                  | 9  |
| 2.1 miSLICTM Series Features                                                  |    |
| 2.2 Device Block Diagram                                                      |    |
| 3.0 Functional Description                                                    |    |
| 3.1 Host Port Interface.                                                      |    |
| 3.1.1 PCM Interface and Time Slot assigner                                    |    |
|                                                                               |    |
| 3.1.2 Serial Peripheral Interface (SPI)                                       |    |
| 3.2 Input / Output Block                                                      |    |
| 3.3 Voltage Sense                                                             | 17 |
| 3.4 Voice Signal Processor                                                    | 18 |
| 3.4.1 Impedance Synthesis.                                                    |    |
| 3.4.2 Frequency Response Correction and Equalization                          | 19 |
| 3.4.3 Transhybrid Balancing                                                   | 19 |
| 3.4.4 Gain Adjustment                                                         | 19 |
| 3.4.5 Transmit Signal Processing                                              | 19 |
| 3.4.6 Receive Signal Processing                                               | 20 |
| 3.4.7 Speech Coding.                                                          | 20 |
| 3.4.6 Receive Signal Processing 3.4.7 Speech Coding. 3.4.8 Wideband Operation | 20 |
| 3.5 Signal Generation                                                         | 20 |
| 3.5.1 Multi-Tone Generation                                                   | 20 |
| 3.5.2 Frequency and Amplitude Modulation                                      | 21 |
| 3.5.3 Triangular and Trapezoidal Signal Generation                            | 22 |
| 3.6 Low Power DC Feed                                                         | 22 |
| 3.7 Normal DC Feed                                                            |    |
| 3.8 Test Feed                                                                 |    |
| 3.9 Ringing                                                                   | 24 |
| 3.9.1 Balanced Ringing                                                        | 24 |
| 3.9.2 Adaptive Ringing Amplitude                                              | 24 |
| 3.9.3 Switch Hook Detection                                                   |    |
| 3.9.4 Ring Trip Detection                                                     |    |
| 3.10 Subscriber Line Testing                                                  |    |
| 3.10.1 VeriVoice Professional Test Suite Software for miSLIC                  |    |
| 3.11 Manufacturing Testing                                                    | 26 |
| 3.12 Metering                                                                 |    |
| 3.13 Switching Regulator Controller                                           |    |
| 3.14 Charge Pump Regulator and MOSFET Gate Driver                             | 28 |
| 4.0 Electrical Specifications                                                 | 29 |
| 4.1 Absolute Maximum Ratings                                                  | 29 |
| 4.2 Thermal Performance                                                       |    |
| 4.3 Operating Ranges                                                          | 30 |
| 4.3.1 Recommended Operating Conditions                                        |    |
| 5.0 Electrical Characteristics                                                |    |
| 5.1 Test Conditions                                                           |    |
| 5.2 Supply Currents and Power Dissipation                                     |    |
| 5.3 DC Characteristics.                                                       |    |
| 5.4 DC Feed and Signaling - All States Except Low Power Idle Mode             |    |
| 5.5 DC Feed and Signaling - Low Power Idle Mode State                         |    |
| 5.6 Metering                                                                  |    |
| 5.7 Ringing                                                                   |    |
| 5.8 Switching Regulator Controller                                            |    |
| C.O Childring Regulator Controller                                            |    |



| •             | Pump Controller and MOSFET Driver                                       |    |
|---------------|-------------------------------------------------------------------------|----|
| 5.10 Voice A  | DC Signal Sense Accuracy                                                | 35 |
|               | ision ADC Signal Sense Accuracy                                         |    |
| 5.12 Transm   | ission Characteristics - Narrowband Codec Mode                          | 37 |
|               | tion Distortion - Narrowband Codec Mode                                 |    |
| 5.14 Discrim  | ination Against Out-of-Band Input Signals - Narrowband Codec Mode       | 38 |
| 5.15 Discrim  | ination Against 12- and 16-kHz Metering Signals - Narrowband Codec Mode | 39 |
| 5.16 Spuriou  | is Out-of-Band Signals at the Analog Output - Narrowband Codec Mode     | 39 |
| 5.17 Overloa  | ad Compression - Narrowband Codec Mode                                  | 40 |
|               | nearity - Narrowband Codec Mode                                         |    |
| 5.19 Total Di | istortion Including Quantizing Distortion - Narrowband Codec Mode       | 42 |
| 5.20 Group [  | Delay Distortion - Narrowband Codec Mode                                | 43 |
| 5.21 Transm   | ission Characteristics - Wideband Codec Mode                            | 44 |
| 5.22 Attenua  | tion Distortion - Wideband Codec Mode                                   | 45 |
| 5.23 Group [  | Delay Distortion - Wideband Codec Mode                                  | 46 |
|               | haracteristics and Waveforms                                            |    |
| 6.1 PCM and   | d SPI Mode.                                                             | 47 |
|               | Interface                                                               |    |
|               | M Interface                                                             |    |
|               | Output Timing                                                           |    |
|               | ut                                                                      |    |
|               | Information.                                                            |    |
|               | rface Circuit                                                           |    |
|               | rface Circuit Bill of Materials                                         |    |
|               | Switching Regulator Circuit                                             |    |
| 0.3 Flyback \ | Flyback Switching Regulator Circuit Bill of Materials                   | 50 |
| 9.5 Inverting | g Boost Switching Regulator Circuit                                     | 60 |
|               | Inverting Boost Switching Regulator Circuit Bill of Materials1          |    |
|               | ng the Le9632                                                           |    |
|               |                                                                         |    |
| 9. i Programi | mable Features                                                          | 62 |
|               | roduction                                                               |    |
| 9.2.1 1110    | roduction                                                               | 63 |
| 9.2.2 Cu      | stomer ApplicationicePath API-II                                        | 62 |
|               | rdware Abstraction Layer.                                               |    |
|               | stem Services Layer                                                     |    |
|               | Configuration Functions                                                 |    |
|               | ion                                                                     |    |
|               | te Control                                                              |    |
|               | LINE DISCONNECT.                                                        |    |
|               | LINE STANDBY                                                            |    |
|               | LINE OHT, VP LINE OHT POLREV                                            |    |
|               | INE_OOT, VI_LINE_OTT_FOURLV                                             |    |
|               | LINE TIP OPEN                                                           |    |
|               | LINE RING OPEN                                                          |    |
|               | LINE RINGING, VP LINE RINGING POLREV                                    |    |
|               | _LINE_HOWLER, VP_LINE_HOWLER_POLREV                                     |    |
|               | ownDevice()                                                             |    |
|               | tus Monitoring                                                          |    |
|               | utput Control                                                           |    |
|               | th API-II Software and QuickStarts                                      |    |
|               |                                                                         |    |
|               | rofiles                                                                 |    |
|               | Wizard Project Definition                                               |    |
| 10.11101116   | rrizara i rojou: Dominion                                               | -  |



| 10.2 Profile Wizard Main Menu        |  |
|--------------------------------------|--|
| 10.3 Device Profile                  |  |
| 10.3.1 Overview                      |  |
| 10.4 AC FXS Profiles                 |  |
| 10.5 DC Profile                      |  |
| 10.6 Ringing Profile                 |  |
| 10.7 Tone Profile                    |  |
| 10.8 Tone Cadence Profile            |  |
| 10.9 Ringing Cadence Profile         |  |
| 10.10 Caller ID Profile              |  |
| 10.11 Metering Profile               |  |
| I1.0 Package Outline                 |  |
| 12.0 Related Collateral              |  |
| 12.1 Documentation                   |  |
| 12.1.1 Application Notes             |  |
| 12.2 Development Hardware            |  |
| 12.3 Downloads, Firmware and Drivers |  |
| 12.4 Development Software            |  |
| 13.0 Change History                  |  |
| 13.1 Version 2 to Version 3          |  |
|                                      |  |



# **List of Figures**

| Figure 1 - Le9632 Device Block Diagram                                                         | 1   |
|------------------------------------------------------------------------------------------------|-----|
| Figure 2 - Le9632 Dual-Channel VoicePort Solution Diagram                                      | . 8 |
| Figure 3 - Le9632 Device Block Diagram                                                         | 11  |
| Figure 4 - PCM Highway Structure                                                               | 12  |
| Figure 5 - Transmit PCM Interface                                                              |     |
| Figure 6 - Receive PCM Interface                                                               | 13  |
| Figure 7 - PCM Data Flow Transmit and Receive Data (Transmit Data on Negative PCLK Edge)       | 14  |
| Figure 8 - 4-Wire SPI Connection to Host Processor.                                            |     |
| Figure 9 - SPI Mode 3 Interface Timing                                                         |     |
| Figure 10 - MPI Interface Timing                                                               |     |
| Figure 11 - Voice Signal Processing Block Diagram                                              |     |
| Figure 12 - Multi-Tone Generation                                                              |     |
| Figure 13 - Frequency Tone Modulation                                                          |     |
| Figure 14 - Trapezoidal Signal Generation                                                      |     |
| Figure 15 - Active State I / V Characteristic                                                  |     |
| Figure 16 - Balanced Ringing with Tracking Supply                                              |     |
| Figure 17 - Metering Pulse Definitions                                                         |     |
| Figure 18 - Transmit (A to D) Path Attenuation vs. Frequency                                   |     |
| Figure 19 - Receive (D to A) Path Attenuation vs. Frequency                                    |     |
| Figure 20 - Discrimination Against Out-of-Band Signals                                         | 39  |
| Figure 21 - Spurious Out-of-Band Signals                                                       |     |
| Figure 22 - Analog-to-Analog Overload Compression                                              |     |
| Figure 23 - A-law Gain Linearity with Tone Input (Both Paths)                                  |     |
| Figure 24 - μ-law Gain Linearity with Tone Input (Both Paths)                                  |     |
| Figure 25 - Total Distortion with Tone Input (Both Paths)                                      |     |
| Figure 26 - Group Delay Distortion                                                             |     |
| Figure 27 - Transmit (A to D) Path Attenuation vs. Frequency - (with High-Pass Filter Enabled) |     |
| Figure 28 - Receive (D to A) Path Attenuation vs. Frequency                                    |     |
| Figure 29 - Group Delay Distortion                                                             |     |
| Figure 30 - SPI Interface (Input Mode)                                                         |     |
| Figure 31 - SPI Interface (Output Mode)                                                        |     |
| Figure 32 - PCM Highway Timing for XE = 0 (Transmit on Negative PCLK Edge)                     |     |
| Figure 33 - PCM Clock Timing for XE = 1 (Transmit on Positive PCLK Edge)                       |     |
| Figure 34 - PCM Clock Timing                                                                   |     |
| Figure 36 - Le9632 Device Pinout (QFN-53) - Top View                                           |     |
| Figure 37 - Le9632 Line Interface Circuit.                                                     |     |
| Figure 38 - VP-API-II Software Architecture                                                    |     |
| Figure 39 - Profile Wizard - Main Menu                                                         |     |
| Figure 40 - Profile Wizard - Device Profile Configuration.                                     |     |
| Figure 41 - Profile Wizard - DC Profile Configuration Example                                  |     |
| Figure 42 - Profile Wizard - Ringing Profile Configuration Example                             |     |
| Figure 43 - Profile Wizard - Tone Profile Configuration                                        |     |
| Figure 44 - Profile Wizard - Tone Cadence Profile Example                                      |     |
| Figure 45 - Profile Wizard - Ringing Cadence Profile Example                                   |     |
| Figure 46 - Profile Wizard - Type 1 Caller ID Profile Example                                  |     |
| Figure 47 - Profile Wizard - Metering Profile Example                                          |     |
| Figure 48 - Le9632 Package Pin Pitch                                                           |     |
|                                                                                                | . • |



| Figure 49 - Le9632 Package Outline Drawing               | . 80 |
|----------------------------------------------------------|------|
| Figure 50 - Recommended Land Pattern (QFN-53) - Top View | . 8  |





## **List of Tables**

| Table 1 - Maximum Number of Transmit or Receive Channels                    | 13 |
|-----------------------------------------------------------------------------|----|
| Table 1 - SPI Interface Signals                                             | 14 |
| Table 2 - VP-API-II Functions for Gain Adjustment                           | 19 |
| Table 3 - VP-API-II Functions for Speech Coding                             | 20 |
| Table 4 - VP-API-II Functions Using Signal Generators                       | 20 |
| Table 5 - VP-API-II Functions for Howler Tone Generation                    | 22 |
| Table 6 - DC Feed and Battery Switch Programmable Parameters                | 23 |
| Table 7 - Ring Trip Parameters                                              | 25 |
| Table 8 - Power Dissipation                                                 | 31 |
| Table 9 - Out of Band Discrimination, Narrowband Codec Mode                 | 39 |
| Table 10 - VP-API-II Functions for System Services                          | 64 |
| Table 11 - VP-API-II Functions for System Configuration                     | 64 |
| Table 12 - VP-API-II Functions for Line State Control                       | 65 |
| Table 13 - VP-API-II Functions for Line Status Monitoring                   | 66 |
| Table 14 - VP-API-II Functions for Configuring and Accessing I/O Lines      | 67 |
| Table 15 - VP-API-II Profile Types                                          |    |
| Table 16 - VP-API-II Functions For Device Configuration                     |    |
| Table 17 - Supported AC Source Impedances                                   |    |
| Table 18 - VP-API-II Functions Using AC FXS Profile                         | 71 |
| Table 19 - VP-API-II Functions For DC Feed and Hook Detection Configuration | 72 |
| Table 20 - VP-API-II Functions For Ringing and Ring Trip Definition         | 73 |
| Table 21 - VP-API-II Function Using Tone Profile                            | 74 |
| Table 22 - VP-API-II Function For Tone Cadencing                            |    |
| Table 23 - VP-API-II Functions For Ringing Cadencing                        |    |
| Table 24 - VP-API-II Functions For Caller ID                                | 77 |
| Table 25 - VP-API-II Functions for Metering                                 | 78 |



## 1.0 Solution Overview

The sixth-generation *miSLIC* line interface solution consists of *a miSLIC* device, *VoicePath API-II* (*VP-API-II*) Software, and *Profiles* Data Structures. To support the *miSLIC* device, Microsemi offers comprehensive software and hardware collateral packages, including 2-layer printed circuit board reference designs.

The *VoicePath API-II* (*VP-API-II*) software initializes the FXS port coefficient data containing application or country-specific AC and DC parameters, ringing and other signaling characteristics, and configures the switching power supply. *VP-API-II* resides on the customer's VoIP processor or SoC and provides high level control over the telephony functions. *VP-API-II* offers a seamless migration between products utilizing its common software architecture and interfaces with the Microsemi *VeriVoice Professional Test Suite Software*.

A *Microsoft*<sup>®</sup> *Windows*<sup>®</sup> GUI (Graphical User Interface) application, *VoicePath Profile Wizard* (*VP Profile Wizard*), allows the user to select the operating parameters of the FXS channels and to automatically generate the sets of data structures, called *Profiles*, that are required by the *VP-API-II* for integration with the VoIP host software.

#### 1.1 Le9632 Battery Tracking Devices

The Le9632 device implements a dual-channel universal telephone line interface with a PCM and SPI interface, making it the ideal solution for 2 channel Enterprise and Small Office applications, dual port cable eMTAs, fiber PON SFUs, Integrated Access Devices, DSL Gateways, and other telephony products for worldwide markets.

Two battery tracking power supply topologies are supported: 150V Flyback and 135V inverting Boost. The Le9632 features integrated switching controllers which generate the high voltages needed for efficiently powering and ringing analog telephones. The Le9632 performs all necessary voice telephony functions from driving a high voltage subscriber telephone line to DSP Codec functions. All AC, DC, and signaling parameters are fully programmable via the PCM and SPI interface. The Le9632 supports both Wideband and Narrowband voice.

The *VoicePath API-II* (*VP-API-II*) software initializes each FXS port coefficient data containing application or country specific AC and DC parameters, ringing and other signaling characteristics, and configures the switcher. *VP-API-II* resides on the customer's VoIP processor or SoC and provides high level control over the telephony functions. *VP-API-II* offers a seamless migration between products utilizing its common software architecture and interfaces with the Microsemi *VeriVoice Professional Test Suite Software*.

Figure 2 shows a high level solution diagram with a Le9632 device, VP-API-II Profiles.



Figure 2 - Le9632 Dual-Channel VoicePort Solution Diagram



## 2.0 Le9632 Device Overview and Block Diagram

## 2.1 miSLIC<sup>TM</sup> Series Features

- · Performs all Battery feed, Ringing, Signaling, Coding, Hybrid and Test (BORSCHT) functions
- Single chip solution provides high voltage line driving, digital signal processing, and high voltage power generation for two lines
- Wideband 150 Hz 6.8 kHz and Narrowband 200 Hz 3.4 kHz Codec modes
  - Compliant with Cable Labs *PacketCable High Definition Voice Specification PKT-SP-HDV-104-120823*
- Exceeds Telcordia® GR-909-CORE transmission requirements
- Single hardware design meets worldwide requirements through software programming of:
  - Ringing waveform, frequency and amplitude
  - DC loop feed characteristics and current limit
  - Loop supervision detection thresholds
  - Off-hook debounce circuit
  - Ground-key and ring trip filters
  - Two wire AC impedance
  - Transhybrid balance impedance
  - Transmit and receive gains and equalization
  - Digital I/O
  - A-law/µ-law and linear coding selection
  - Switching power supply
- Per Channel Wideband or Narrowband Select
- Supports loop-start and ground-start signaling
- On-hook transmission
- Power/service denial mode
- · Smooth polarity reversal
- Supports wink function
- · Metering generation with envelope shaping
  - Programmable frequency and duration
- Internal Test Termination
- Compatible with inexpensive protection networks
- Self contained ringing generation and control
  - Programmable ringing cadencing
  - Internal battery-backed balanced sinusoidal or trapezoidal
  - Integrated ring trip filter and software, manual or automatic ring trip mode
- Flexible tone generation
  - Call progress tone generation
  - DTMF tone generation
  - Universal Caller ID generation (FSK and DTMF signaling)
  - Howler tone generation with *VP-API-II* with frequency modulation capability for compliance with *BT*, *NTT*, and *Austel* special Howler tone requirements
- DTMF detection with VP-API-II



- · Integrated switching regulator controller
  - Generates battery voltage for each line
  - Energy efficient in all states
  - Low idle power per line
  - Line feed characteristics independent of battery voltage
  - Direct FET Driver
- VeriVoice Professional Test Suite Software
  - Monitors two-wire interface voltages and currents for subscriber line diagnostics
  - Integrated self-test features
- VeriVoice Manufacturing Test Package
- Supported by VoicePath SDK and VP-API-II
- Small physical size in 7x7 mm, 0.4mm pitch 53-pin QFN
- -40°C to +85°C operation
- Programmable PCM and SPI interface voltage
  - Supports communication with host processors at 1.8 V, 2.5 V or 3.3 V
  - Allows for optimized interface to 4 or 8 channel application
  - Supports SPI Modes 0 and 3
- Low BOM cost:
  - Compatible with 2-layer PCB designs
  - Small value/size/cost switcher output and SLIC capacitors
  - No external diodes for protecting SLIC against negative surges
- Low-Power Idle Mode (LPIM)
  - Voltage based off-hook detection
- · Monitors and drives Tip & Ring independently
- Built-in voice path test modes
- Simultaneous ground key / DC fault detection
- Over current monitoring and blanking
- · Hook and ground key detection with hysteresis and calibrated thresholds
- On-chip timer functions
- Comprehensive device calibration capabilities
  - Short calibration time
  - No need to generate voltages to the Tip/Ring interface
  - Programmable loop current dependent overhead



### 2.2 Device Block Diagram

Figure 3 shows the major functional blocks of the Le9632 device.



Figure 3 - Le9632 Device Block Diagram



## 3.0 Functional Description

#### 3.1 Host Port Interface

The Le9632 device features a flexible host port interface which is hardware-selectable for communicating with VoIP processors and SoCs using standard PCM and SPI.

The host port interface voltage level (VDDHPI) can be set for 1.8 V, 2.5 V, or 3.3 V for maximum system-level compatibility. The host port interface supports the standard telecommunications clock rates of 1.024 MHz, 1.536 MHz, 2.048 MHz, 3.072 MHz, 4.096 MHz, 6.144 MHz, and 8.192 MHz with a Frame Sync (FS) of 8 kHz.

### 3.1.1 PCM Interface and Time Slot assigner

The PCM Interface and Time Slot Assigner (PCM block) is a synchronized serial mode of communication between the system and the Le9632 device. Voice data is transmitted/received on a serial PCM highway. This highway uses Frame Sync (FS) and PCLK as reference.

Data is transmitted out of the DXA pin and received on the DRA pin. The Le9632 device transmits/receives single 8-bit time slot (A-law/µ-law) compressed voice data or two contiguous time slot 16-bit two's complement linear voice data. The PCLK is a data clock supplied to the device that determines the rate at which the data is shifted in/out of the PCM ports. The FS pulse identifies the beginning of a transmit/receive frame and all time slots are referenced to it. For the Le9632 device, the frequency of the FS signal is 8 kHz. In Wideband mode, two evenly spaced sets of time slots are exchanged in each frame. The PCLK frequency can be a number of fixed frequencies as defined by the *VP-API-II*. Please refer to Figure 40, "Profile Wizard - Device Profile Configuration" on page 70 for an example setting of the Transmit and Receive Clock Slots, PCM Transmit Edge, and PCLK Frequency.

The VP-API-II allows the time slots to be offset to eliminate any clock skew in the system. The Transmit Clock Slot and Receive Clock Slot fields are each three bits wide to offset the time slot assignment by 0 to 7 PCLK periods. The Transmit and Receive Clock Slot is a global command that is applied at the device level. Thus, for each channel, two time slots must be assigned: one for transmitting voice data and the other for receiving voice data. Figure 4 shows the PCM highway time slot structure.



Figure 4 - PCM Highway Structure



#### 3.1.1.1 Transmit PCM Interface

The Transmit PCM interface receives an 8-bit compressed code (A-law/ $\mu$ -law) or a 16-bit two's complement linear code from the voice signal processor (compressor). The transmit PCM interface logic (Figure 5 on page 13) controls the transmission of the data onto the PCM highway through the output port selection circuitry and the time and clock slot control block. The data can be transmitted on either edge of the PCLK, as selected in the *Device Profile*.



Figure 5 - Transmit PCM Interface

The VP-API-II allows the time slot of the selected channel to be programmed. The Transmit Time Slot Register is 7 bits wide and allows up to 128 8-bit time slots in each frame, depending on the value of the PCLK frequency, the encoding scheme, and whether Narrowband or Wideband modes are selected. Refer to <a href="Table 1">Table 1</a> below for the maximum number of available channels. Please note that linear mode requires two back-to-back time slots to transmit one voice channel. The data is transmitted in bytes with the most significant bit first. Wideband mode requires twice the number of transmit time slots as Narrowband linear mode.

| Audio Mode                    | Encoding                     | 1.024 MHz | 2.048 MHz | 4.096 MHz | 8.192 MHz |
|-------------------------------|------------------------------|-----------|-----------|-----------|-----------|
| Narrowband                    | 8-bit compressed A-law/µ-law | 16        | 32        | 64        | 128       |
| (8 kHz sampling)              | 16-bit linear                | 8         | 16        | 32        | 64        |
| Wideband<br>(16 kHz sampling) | 16-bit linear                | 4         | 8         | 16        | 32        |

Table 1 - Maximum Number of Transmit or Receive Channels

#### 3.1.1.2 Receive PCM Interface

The receive PCM interface logic (see <u>Figure 6</u>) controls the reception of data bytes from the PCM highway. 8-bit compressed (A-law/µ-law) or 16-bit two's complement linear data is formatted and passed to the voice signal processor (expander).



Figure 6 - Receive PCM Interface



The *VP-API-II* allows the time slot of the selected channel to be programmed. The Receive Time Slot Register is 7 bits wide and allows up to 128 8-bit time slots in each frame. Refer to <u>Table 1</u> for the maximum number of available channels. Please note that linear mode requires two back-to-back time slots to receive one voice channel. The data is transmitted in bytes with the most significant bit first. Wideband mode requires twice the numbers of receive time slots as Narrowband linear mode. Please refer to <u>"VP-API-II Functions for Speech Coding" on page 20</u> for more details about setting the codec mode and transmit and receive time slots. <u>Figure 7</u> illustrates data flow on the PCM highway with data transmitted on the negative PCLK edge.



Figure 7 - PCM Data Flow Transmit and Receive Data (Transmit Data on Negative PCLK Edge)

#### 3.1.2 Serial Peripheral Interface (SPI)

The Serial Peripheral Interface (SPI) block communicates with external VoIP processors over a flexible half-duplex synchronous serial interface. This port is always a slave to the host processor's SPI port which provides clocking, chip select and initiates transactions.

#### 3.1.2.1 SPI Signals

The SPI port physically consists of a serial data input (DIN) serial data output (DOUT), a data clock (DCLK), and a chip select (CS).

|   | Signal Name | Туре   | Description                      |
|---|-------------|--------|----------------------------------|
|   | DCLK        | Input  | Serial Clock                     |
|   | CS          | Input  | Chip or Slave Select, active low |
|   | DOUT        | Output | Master Input Slave Output        |
| 1 | DIN         | Input  | Master Output Slave Input        |

Table 1 - SPI Interface Signals

#### 3.1.2.2 Interrupt Signal

An optional interrupt signal (INT) is available to alert the host processor that the device has status information. It is recommended that the INT signal be tied to an interrupt-generating pin on the host processor. If the interrupt signal is not used, the host processor will need to regularly poll the device.



#### 3.1.2.3 SPI Connection Diagram

<u>Figure 8</u> below shows a the standard 4-Wire SPI connection to the host processor. The optional INT signal is also shown here.



Figure 8 - 4-Wire SPI Connection to Host Processor

The Le9632 device also supports 2- and 3-wire variants of the SPI interface in case of limitations on the host's serial port. Contact *Microsemi CMPG Customer Applications* for more information.

#### 3.1.2.4 Chip Select Settings

Three chip select settings are supported:

- 1. <u>Low for each Byte or Word: CS</u> goes inactive between bytes or words. This mode is compatible with the legacy MPI mode.
- 2. <u>Command Framing: CS</u> goes inactive on some command boundaries. Commands cannot be aborted in this mode. All required bytes are expected even if CS is de-asserted in the middle.
- 3. <u>CS Hard-Wired Low:</u> This can be used when the Le9632 device is the only slave on the SPI bus, but additional measures are required to acquire synchronization if it is ever lost.

Whenever  $\overline{\text{CS}}$  goes inactive the bit state machine is reset. Also, if  $\overline{\text{CS}}$  has not been active for exactly a multiple of 8 bit times, any byte which was partially received when  $\overline{\text{CS}}$  goes inactive is ignored.

#### 3.1.2.5 DCLK Polarity and Phase Settings

The SPI standards include four modes, defined by the polarity of DCLK and the phase relationship between data and DCLK. The clock polarity (CPOL) is determined by the idle state of DCLK. If the idle state is low, CPOL is 0. If the idle state is high, CPOL is 1. The clock phase (CPHA) is determined by which edge that data is valid. If the data is valid on the first edge of DCLK, CPHA is 0. If the data is valid on the second edge of DCLK, CPHA is 1.

The Le9632 device supports SPI Modes 0 (CPOL =0 and CPHA = 0) and 3 (CPOL =1 and CPHA = 1) and contains a logic block to automatically conform to the selected Mode. SPI Modes 1 (CPOL =0 and CPHA = 1) and 2 (CPOL =1 and CPHA = 0) are not supported.

Since the host processor is the master, it must place DCLK in the proper idle state before  $\overline{\text{CS}}$  is asserted.

#### 3.1.2.6 Length of Data Transactions

The SPI port on the Le9632 device supports 8-bit (byte-wide) transactions. 16-bit transactions are not supported.



### 3.1.2.7 SPI Interface Timing

Figure 9 below shows a typical timing interface diagram for SPI Mode 3.



Figure 9 - SPI Mode 3 Interface Timing

#### 3.1.2.8 MPI Interface

The Microprocessor Interface (MPI) is essentially a 4-Wire SPI Mode 3, with CS low for each byte and 8-bit data transactions. This interface has been historically used on numerous Microsemi devices. With the MPI interface, 8-bit commands can be followed with additional bytes of input data, or can be followed by the Le9632 device sending out bytes of data. All data input and output is MSB (D7) first and LSB (D0) last. All data bytes are read or written one at a time, with  $\overline{\text{CS}}$  going high for at least a minimum off period before the next byte is read or written. Only a single channel should be enabled during read commands.

All commands that require additional input data to the device must have the input data as the next N words written into the device (for example, framed by the next N transitions of  $\overline{CS}$ ). All unused bits must be programmed to 0 to ensure compatibility with future parts. All commands that are followed by output data will cause the device to output data for the next N transitions of  $\overline{CS}$  going low. The Le9632 device will not accept any commands until all the data has been shifted in or out. The output values of unused bits are not specified.

<u>Figure 10</u> shows an example MPI mode interface timing, with DOUT changing on the negative edge of DCLK. DIN is sampled on the rising edge of DCLK.



Figure 10 - MPI Interface Timing

An MPI cycle is defined by transitions of  $\overline{CS}$  and DCLK. If the  $\overline{CS}$  lines are held in the high state between accesses, the DCLK may run continuously with no change to the internal control data. Using this method, the same DCLK can be run to a number of Le9632 devices and the individual  $\overline{CS}$  lines will select the appropriate device to access. Between command sequences, DCLK can stay in a static state indefinitely with no loss of internal control



information regardless of any transitions on the  $\overline{\text{CS}}$  lines. Between bytes of a multi byte read or write command sequence, DCLK can also stay in a static high state indefinitely. If the host controller has a single bidirectional serial data pin, the DOUT pin of the Le9632 device can be connected to its DIN pin.

If a low period of  $\overline{\text{CS}}$  contains less than 8 positive DCLK transitions, it is ignored. If it contains 8 or more positive transitions, the first 8 transitions will be interpreted as the first byte and the next 8 transitions will be treated as the second byte, etc. This allows the chip select input to be tied low permanently if desired.

#### 3.2 Input / Output Block

The Le9632 device features two dedicated and two optional general purpose input / output (I/O) pins.  $I/O1_1$  and  $I/O1_2$  can be configured by the user as inputs, outputs, or as high-current LED or relay drivers.  $I/O2_1$  and  $I/O2_2$  may be configured as general purpose digital inputs or outputs or as voltage sense pins (VS1 and VS2). When configured as inputs,  $I/O2_1$  and  $I/O2_2$  are capable of generating interrupts.

#### 3.3 Voltage Sense

The voltage sense block allows the measurement of analog voltages at the pins VS1 and VS2, when they are configured as analog inputs. This makes it possible to monitor VSW and VBAT in real time and make switcher optimizations based on their levels and to measure power consumption. An external 1.0-M $\Omega$ , 1% resistor needs to be connected between each of these pins and the voltages to be measured.



#### 3.4 Voice Signal Processor

This block, shown in <u>Figure 11</u>, performs digital signal processing for the transmission and reception of voice. It includes *G.711* compression/decompression, impedance matching, filtering, gain scaling, DTMF generation and general-purpose tone generators for each channel. Additionally Caller ID (FSK and DTMF) and metering generation are provided.

This block performs the codec and filter functions associated with the four-wire section of the subscriber line circuitry in a digital switch. These functions involve converting an analog voice signal into digital PCM samples and converting digital PCM samples back into an analog signal. During conversion, digital filters are used to band-limit the voice signals.

The user-programmable filters perform the following functions:

- · Sets the receive and transmit gain
- · Performs the transhybrid balancing function
- · Permits adjustment of the two-wire termination impedance
- · Provides frequency attenuation adjustment (equalization) of the receive and transmit paths

Country- and standards-specific *Profiles* are available from Microsemi with pre-computed digital filter coefficients. The PCM codes can be either 16-bit linear two's-complement or 8-bit companded A-law or µ-law.

The Le9632 device is architected in such a way as to reduce the real time demands on the host processor. An integrated cadencer/sequencer controls ringing and call progress tone generation. This feature can also generate timed interrupts and substantially reduces the user's need to implement time critical functions.



Figure 11 - Voice Signal Processing Block Diagram



#### 3.4.1 Impedance Synthesis

The analog impedance synthesis loop is comprised of the SLIC block, the AC sense path components, the transmit amplifier, and a voltage to current converter. An external resistor,  $R_{TV}$ , synthesizes the nominal impedance in the analog domain. Additional refinement of the impedance is done in the DSP via the Digital Impedance Scaling Network (DISN) and Z-blocks.

The DISN path is comprised of the voice A/D and its first stage of decimation, a DISN, and the voice DAC. The 8-bit DISN synthesizes a portion of the AC impedance which appears in parallel with R<sub>TV</sub> and is used to modify the impedance set by the external analog network.

The Z Filter is a programmable digital filter providing an additional path and programming flexibility over the DISN in modifying the transfer function of the synthesis loop. Together  $R_{TV}$ , DISN, and the Z Filter enable the user to synthesize virtually all required telephony device input impedances.

#### 3.4.2 Frequency Response Correction and Equalization

The voice signal processor contains programmable filters in the receive (R) and transmit (X) directions that may be programmed for line equalization and to correct any attenuation distortion caused by the Z Filter.

## 3.4.3 Transhybrid Balancing

The voice signal processor's programmable B Filter is used to adjust transhybrid balance. The filter has a single pole Infinite Impulse Response (IIR) section and an eight-tap Finite Impulse Response (FIR) section, both operating at 16 kHz.

### 3.4.4 Gain Adjustment

The transmit path of the FXS has two programmable gain blocks. Gain block AX is an analog gain of 0 dB or 6.02 dB (unity gain or gain of 2.0), located immediately before the A/D converter. GX is a digital gain block that is programmable from 0 dB to +12 dB, with a worst-case step size of 0.1 dB for gain settings below +10 dB, and a worst-case step size of 0.3 dB for gain settings above +10 dB. The filters provide a net gain in the range of 0 dB to 18 dB. The receive voice path has three programmable gain blocks. GR is a digital loss block that is programmable from 0 dB to 12 dB, with a worst-case step size of 0.1 dB. DRL is a digital loss block of 0 dB or 6.02 dB. AR is an analog gain of 0 dB or 6.02 dB (unity gain or gain of 2) or a loss of 6.02 dB (gain of 0.5), located immediately after the D/A converter. This provides an attenuation in the range of 0 dB to 18 dB.

The gain adjustment block can also be accessed by a VP-API-II function directly, without using an AC FXS Profile.

| Function Name  | Description                                                                                                                                                                                                                        |  |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VpSetRelGain() | Adjusts transmit and/or receive gain up to +/-6 dB. Relative gain of 1 (0 dB) defined as initial value programmed by AC FXS Profile. Note that the supplied AC FXS Profiles have initial gains of -6 dB receive and 0 dBr transmit |  |
| VpSetOption()  | VP_OPTION_ID_ABS_GAIN Programs absolute gain                                                                                                                                                                                       |  |

Table 2 - VP-API-II Functions for Gain Adjustment

#### 3.4.5 Transmit Signal Processing

In the transmit path (A/D) of the FXS, the AC Tip - Ring analog input signal is sensed by the TAC and RAC pins, buffered, amplified by the analog AX gain and sampled by the A/D converter, filtered, companded (for A-law or  $\mu$ -law), and made available to the PCM blocks. If linear format is selected, the 16-bit data will be transmitted in two consecutive time slots starting at the programmed time slot. The B, X, and GX digital filter blocks are user-programmable digital filter sections. The first high-pass filter is for DC rejection, and the second high pass and notch filters reject low frequencies such as 50 Hz or 60 Hz.



#### 3.4.6 Receive Signal Processing

In the receive path (D/A) of the FXS port, the digital signal is expanded (for A-law or  $\mu$ -law), filtered, interpolated, converted to analog, and driven onto TIP and RING by the SLIC block. The AR, DRL, DISN, Z, R, and GR blocks are user-programmable filter sections.

## 3.4.7 Speech Coding

The A/D and D/A conversion follows either the A-law or the  $\mu$ -law standard as defined in *ITU-T Recommendation G.711*. Alternate bit inversion is performed as part of the A-law coding. Linear code is an option on both the transmit and receive sides of the device. Two successive time slots are required for linear code operation. The linear code is a 16-bit two's-complement number which appears sign bit first on the PCM highway.

#### 3.4.8 Wideband Operation

Each channel on the Le9632 device can be set to operate in either Narrowband or Wideband mode under *VP-API-II* software control. In the Wideband mode, the nominal voice bandwidth is expanded and starts at 50 Hz or 200 Hz (depending on whether or not a high-pass and 50/60 Hz notch filter is enabled) to 7000 Hz to provide better voice quality. The *AC FXS Profiles* must be programmed with wideband coefficients. In the Wideband mode, the increased data rate is processed by accessing a second set of timeslots equally spaced in the frame.

| Function Name | Description                                                                                                                               |  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|
| VpSetOption() | VP_OPTION_ID_TIMESLOT Programs transmit and receive timeslot. VP_OPTION_ID_CODEC Programs speech coding mode.                             |  |
| VpGetOption() | VP_OPTION_ID_TIMESLOT Retrieves current values of transmit and receive timeslot. VP_OPTION_ID_CODEC Retrieves current speech coding mode. |  |

Table 3 - VP-API-II Functions for Speech Coding

#### 3.5 Signal Generation

Up to four programmable digital signal generators are available for the FXS channel. These signal generators can be programmed for multi-tone generation, amplitude and frequency modulation, and or the generation of complex sine, triangular or trapezoidal signals.

#### 3.5.1 Multi-Tone Generation

In this configuration, up to four tone generators are summed into the output path, as shown in <u>Figure 12</u>. The Bias generator produces a DC bias that can be used to provide DC offset during ringing or DC test signals during diagnostics. This generator is automatically enabled when entering the VP LINE RINGING state.

| Function Name    | Description                                                                                                                                                               |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VpSetLineTone()  | Provides simultaneous generation of up to four tones. Note that with Tone Cadencing, tones can be enabled/disabled individually to provide Special Indication Tone (SIT). |  |
| VpSetLineState() | VP_LINE_RINGING and VP_LINE_RINGING_POLREV Uses Signal Generator A (and B for trapezoidal type ringing) with user selected frequency, offset, amplitude, and type.        |  |
| VpSendSignal()   | VP_SENDSIG_DTMF_DIGIT Generates a DTMF digit on the line.                                                                                                                 |  |
| VpInitCid()      |                                                                                                                                                                           |  |
| VpSendCid()      | Sending Caller ID (FSK and DTMF message data supported) on an FXS line.  Providing Type 2 CID Alerting tone.                                                              |  |
| VpContinueCid()  |                                                                                                                                                                           |  |

Table 4 - VP-API-II Functions Using Signal Generators





Figure 12 - Multi-Tone Generation

Signal Generator A is also used by the Microsemi *VeriVoice* test suites to produce slow ramps. This allows a complex sequence of diagnostic test voltages to be generated in a controlled manner without generating unwanted transients on the line.

Each generator has independent frequency and amplitude parameters. The frequency accuracy is basically the same as the crystal accuracy of the system.

The EGA/B/C/D bits are controlled by the VP-API-II Cadencing engine.

### 3.5.2 Frequency and Amplitude Modulation

The signal generators can also be used to generate frequency- and/or amplitude-modulated tones in conformance with worldwide Howler (receiver off-hook) and call progress tone requirements. Frequency modulation is performed in a dedicated hardware block, while amplitude modulation is performed in software by *VP-API-II*.

To generate frequency-modulated tones, Signal Generator A is configured as a modulator, while Signal Generator D is configured as a carrier. The output of Signal Generator A is the frequency input to Signal Generator D. Note that Signal Generator A needs a positive DC bias so that its output is always positive. Caller ID generation is not available while frequency modulation is taking place. Figure 13 shows the configuration for modulation. Note that Signal Generators B and C are available to be summed to the frequency-modulated signal, if necessary.



Figure 13 - Frequency Tone Modulation



Frequency and amplitude modulation allow the Le9632 device to meet exacting Howler tone requirements such as those specified in BTNR 1080 Version 15 and Draft 960-G, NTT Edition 5 and Austel AUS002:2001.

<u>Table 5</u> lists the *VP-API-II* functions that are used for Howler tone generation.

| Function Name    | Description                                                                                                                                                                     |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VpSetLineState() | VP_LINE_HOWLER Places the device in a high gain state for Howler tone generation.                                                                                               |
| VpSetLineTone()  | Provides simultaneous generation of up to four tones. Note that with Tone Cadencing, tones can be enabled/disabled individually or modulated in order to generate Howler tones. |

Table 5 - VP-API-II Functions for Howler Tone Generation

#### 3.5.3 Triangular and Trapezoidal Signal Generation

The signal generators can also be used to generate trapezoidal waveforms for ringing. <u>Figure 14</u> shows a configuration that is typically used to generate trapezoidal waveforms. Triangular waveforms can also be generated.



Figure 14 - Trapezoidal Signal Generation

#### 3.6 Low Power DC Feed

The Le9632 device supports Low Power Idle Mode (LPIM), which reduces the system power consumption during idle (On-Hook) state. LPIM provides a weak DC feed capable of at least 5 mA to the line and reacts to a change in the line voltage to create an off-hook indication when a telephone goes off-hook.

#### 3.7 Normal DC Feed

DC feed is active in normal idle, talk and ringing states and the programmed characteristics appear between Tip and Ring. VAS is chosen to ensure that sufficient headroom is available for the amplifiers when on-hook to support On-Hook Transmission with the programmed open circuit (VOC) voltage. The parameters that control DC feed are summarized in Table 6 on page 23. Their values are determined by the VP-API-II using the VpCalLine() function to ensure circuit performance. In addition, the VP-API-II handles some internal programming depending on the selected VOC voltage.



| Parameter | Range      | Description                                                                          |
|-----------|------------|--------------------------------------------------------------------------------------|
| ILA       | 20 – 45 mA | Sets the current limit for DC feed                                                   |
| VOC       | 12 – 57 V  | Sets open circuit DC feed voltage. Two ranges, 12 - 33 V and 36 - 57 V are supported |

**Table 6 - DC Feed and Battery Switch Programmable Parameters** 

The DC Profile produces a DC feed curve at Tip and Ring when the fuse resistors are inside the feedback loop formed by the RTDC, RRDC feedback network. Note that the value of the combined Tip and Ring feed resistors Rfeed is programmable to 0, 50, 100, or 200  $\Omega$  to correspond to the choice of PTCs or fuse resistors that are used. Please refer to Figure 15 below for the active state I/V feed curve for Rfeed = 200  $\Omega$ .



Figure 15 - Active State I / V Characteristic

#### 3.8 Test Feed

The Tip Open test state presents the DC feed characteristic shown in Figure 15 between the Ring lead and ground



## 3.9 Ringing

The Le9632 device supports balanced ringing.

#### 3.9.1 Balanced Ringing

Internal balanced ringing drives the subscriber line with balanced ringing voltage waveforms (see Figure .) In the balanced ringing mode, the ringing signal is driven differentially, thus maximizing the ringing signal swing. In this mode, the SLIC appears to the subscriber line as a voltage source with an output impedance of 200  $\Omega$ . The maximum ringing signal possible in the balanced mode for the Le9632 is 140-V<sub>PK</sub> corresponding to the maximum AC + DC voltages.



Figure 16 - Balanced Ringing with Tracking Supply

#### 3.9.2 Adaptive Ringing Amplitude

The Le9632 device supports adaptive ringing amplitude, which limits the maximum power that is generated by the device during ringing at or below a specified level. This will contribute to greater power efficiency and will avoid the thermal shutdown of the device or ringing stoppage when driving heavy loads.

#### 3.9.3 Switch Hook Detection

The FXS supervision circuits of the Le9632 device provide debounced off-hook indications to an external processor via the host port interface. The supervision circuit compares a scaled version of the Tip-Ring current to a programmed off-hook threshold, TSH. The output of the comparator is debounced by a programmable debounce timer, DSH. A debounced *Off-Hook* indication generates an interrupt to the host processor.

### 3.9.4 Ring Trip Detection

Ring trip is the process of sensing a subscriber's off-hook event during ringing. This is accomplished by sensing the rise in loop current which occurs when a phone goes Off-Hook. The Le9632 device can detect ring trip when the ringing signal is purely AC and/or when the ringing signal has a DC bias on it. To do so, the ring trip algorithm is automatically altered internally by the Le9632 device based on the user-programmed parameters.

The ring trip detector uses the Tip-Ring current as an input. This current is rectified so that AC + DC ring trip can be detected. The output of the rectified signal is compared to a programmable ring trip threshold and the output is digitally debounced. The output is blanked upon ring entry to avoid false ring trips.



The ring trip detection circuit provides debounced ring trip indications to an external processor via the host port interface. The ring trip circuit compares a scaled version of the Tip-Ring current to a programmed Ring Trip Threshold (RTTH). The output of the comparator is processed by the ring trip algorithm on a cycle by cycle basis to provide immunity to false ring trips. In addition, spending more than 50% of the time in ringing current limit will generate a trip indication. A positive ring trip occurs if a trip indication is present for one (optional) or two (default) complete ring cycles, and an interrupt can be raised to the host processor. For AC-only ringing, the signal is half-wave rectified.

The Ring Trip Threshold (RTTH), integration method (positive half-wave for AC only or full-wave for AC+DC), the number of cycles (1 or 2), and Ringing Current Limit (ILR) are programmed in the *Ringing Profile*. Microsemi provides a number of example *Ringing Profiles* for most common ringing requirements incorporating the ringing signal parameters and corresponding ring trip settings.

The following equations can be used to select new ring trip settings when using different ringing waveforms and different loads. They allow the ratio of the open circuit ringing voltage to the ringing threshold current to vary by +/-20%, which is conservative.

| Name   | Description                                                                                        |
|--------|----------------------------------------------------------------------------------------------------|
| AMPA   | Amplitude of signal generator A which is used for ringing                                          |
| FREQA  | Frequency of signal generator A which is used for ringing                                          |
| BIAS   | DC bias for ringing                                                                                |
| RTDCAC | Ringing trip based on AC only or Battery Backed (DC) Ringing                                       |
| RTTH   | Ringing trip threshold in 0.5 mA steps from 0 to 63.5 mA                                           |
| ILR    | Ringing current limit programmed in 2 mA steps. ILR=0 represents 50 mA. ILR = 31 represents 112 mA |
| HOOK   | Interrupt in signalling register indicating a ring trip occurred                                   |

**Table 7 - Ring Trip Parameters** 

For AC only ringing, RTDCAC is 1 and the ringing current is half-wave rectified and averaged over a ringing cycle. If this result exceeds the RTTH threshold for two successive cycles, the HOOK bit will be set. This method limits the supported loop length x depending on the minimum must not trip ringing impedance (Rmnt in Ohms) and allowing for errors in the applied ringing voltage and trip level. The maximum loop resistance is given by:

$$RLOOP(max) = 0.67xRmnt - Rphone - 66\Omega$$

RLOOP (max) excludes the DC resistance of the phone (Rphone, typically 430  $\Omega$  in the U.S.), and the fuse resistance if DC line sensing is behind the fuse resistors.

For a sinusoidal ringing waveform of VRING (RMS) volts, and Rmnt impedance, the following ring trip settings should be used:

$$RTTH = \frac{0.54xVRING}{Rmnt + 200\Omega}$$

$$ILR = \frac{1.4xVRING}{Rmnt + 200\Omega}$$

In general for short loop applications, it is recommended to use AC ring trip even in the presence of a DC bias that could allow a DC based ring trip, and the above equations still apply. Note that the ringing source impedance is nominally 200  $\Omega$ .



#### 3.10 Subscriber Line Testing

The Le9632 device provides the ability for the user to perform the *Telcordia GR-909-CORE / TIA-1063* diagnostic testing for the voice ports. In Test mode, a variety of input signals can be read from the voice ADC converter. These signals include the switching regulator voltage and the line DC and AC voltages.

#### 3.10.1 VeriVoice Professional Test Suite Software for miSLIC

VeriVoice Professional Test Suite Software is an advanced test suite featuring the following tests:

Line Voltage: Checks for hazardous and foreign AC and DC voltages.

Receiver Off-Hook: Checks for longitudinal fault, off-hook resistive fault and receiver off-hook.

Regular REN: Tests the impedance of the line and returns a fail if the Ringer Equivalence Number

(REN) is too low or high.

Electronic REN: Provides REN Tip to Ring, Tip to ground and Ring to ground based on capacitance

Resistive Fault: Measures three-element resistance.

GR-909-CORE / TIA-1063: Performs all of the GR-909-CORE outward tests in the correct sequence.

Capacitance: Measures three element capacitance
 Master Socket: Detects master socket terminations
 Cross Connect: Detects cross connected FXS

Loop back: Enables receive-to-transmit signal loop-back using two different methods

Read Loop Conditions: Measures DC voltages between Tip and Ring, Tip to ground, Ring to ground, and

VBAT to ground. Also measures metallic and longitudinal DC line currents in supported

States.

Read Battery Conditions: Reads the battery voltages connected to the line circuit.

DC Voltage Self-Test: Verifies that the line circuit has the ability to drive the voltage ranges required for the

normal operation of the line circuit.

DC Feed Self-Test Measures the voltage and current across a known internal test termination using the

DC Profile that has been programmed.

Ringing Self-Test Verifies ring signal generation, drive capability, and ring trip.

On/Off-Hook Self-Test
 Creates on-hook and off-hook conditions on the line using the internal test termination

and verifies that they are properly reported.

Draw and Break Dial Tone
 Verifies the capability of the line circuit to detect off-hook and on-hook as well as the

voice path to/from the host

Read Loop Conditions - Extended Reads the loop conditions of the current state of the line without disturbing the T/R feed

conditions. Measures AC and DC voltages Tip and Ring, Tip to ground and Ring to ground. Measures VBAT to ground. Also measures metallic and longitudinal AC and

DC line currents in supported States.

### 3.11 Manufacturing Testing

The Le9632 is supported by the *VeriVoice Manufacturing Test Package (VVMT)*, a platform-independent 'C' source code module which facilitates factory testing and calibration of assembled boards with this and other Microsemi voice products.



#### 3.12 Metering

The Le9632 device is capable of 0.5  $V_{RMS}$  metering into a 200  $\Omega$  metering load at either 12 kHz or 16 kHz. Smooth metering application and abrupt metering application are supported. A typical metering sequence is shown below in Figure 17.



Figure 17 - Metering Pulse Definitions

The metering on time, off-time, and number of cycles are programmed in the VP-API-II function VpStartMeter(). This off-loads much of the timing from the host processor. Note that a ramp up / ramp down period of up to 20 ms is possible. The metering type (12 or 16 kHz), peak current and voltage limit are set in the  $Metering\ Profile$  and are used by the VP-API-II function VpInitMeter(). Note that in a normal configuration, some of the metering current flows into the CTD and CRD capacitors, so that the current sourced into an external load will be less than that programmed peak current parameter even when the metering voltage limit is not reached. The metering voltage that reaches the load is also dependent on the total fuse resistance and the minimum load resistance, which is typically 200  $\Omega$ 

#### 3.13 Switching Regulator Controller

The switching regulator controller and the external power train circuitry provide a flexible switching regulator that automatically produces the negative supply voltage required to drive each line.

A flyback switching circuit is shown in Figure on page 58 and supports ringing up to  $140\text{-V}_{PK}$ . An inverting-boost switching circuit capable of up to  $125\text{-V}_{PK}$  ringing is shown in Figure on page 60. In addition to supporting a higher ringing voltage, flyback designs are better suited for isolated designs and for systems with 5 V switcher power, while inverting boost designs have a lower BOM. Both topologies operate at similar efficiency levels. The Le9632 also supports the older and less efficient inverting buck-boost topology with power PNP switching transistors.

The variable output switching regulator is used to generate the VBAT supply voltage on a per line basis. An offset voltage (set by the VAS DC feed parameter) is added to the measured Tip-Ring voltage when on hook and the resulting signal controls the output of the switching regulator. When loop current is drawn in the Active or Ringing states, an additional offset defined as Rfeed \* Iloop is added, to ensure overhead is maintained with up to 160 Ohms of total fuse resistance present in the DC feed loop. This architecture enables the switching regulator output voltage to generate the required voltage to feed the line whether in the on-hook, off-hook or ringing states. The result is maximum power efficiency and minimum power consumption in all states because the regulator output is always optimum for the current state.

In addition, the regulator has three modes when a fixed output is generated. The first is the Battery Floor Voltage, which limits how low the power supply will drop when driving very short loops. Typically this is set to -25 V for US applications to ensure compatibility with Call Waiting Caller ID (CWCID) equipment that performs a momentary



extension check (MEC). International applications typical have a lower floor voltage, such as -15 V or -20 V. The second fixed output is the Open Circuit Voltage (VOC) which is used for Low Power Idle Mode -48 V. The third fixed output can be generated in fixed ringing voltage mode if dynamic tracking of the ringing waveform is not needed for efficiency or power consumption reasons. In this case the power supply ramps up to a pre-programmed voltage that is sufficient to support the programmed ringing waveform just before entering the ringing state. The Battery Floor Voltage and the Open Circuit Voltage are set in the *DC Profile*, while the ringing voltage is set in the *Ringing Profile*. These voltages should be calibrated by the *VP-API-II* software <code>VpCalLine()</code> function.

The switching regulator has three modes of operation: Low, Medium, and High, which roughly correspond with On-Hook, Off-Hook, and Ringing states. These modes of operation provide for increased efficiency over a wide load range. In Low Power mode the switcher operates at 24 kHz, which produces maximum efficiency in the idle condition while providing up to one watt of output power capability. In Medium Power mode the switching frequency is changed to 384 kHz for flyback designs and 300 kHz for inverting boost, providing greater power without significant sacrifice of efficiency. High Power mode, which is usually of short duration, uses 512 kHz in flyback designs and 300 kHz in inverting boost systems. It enables the switching regulator to support up to 10 watts of output power. Switching regulator parameters are set in the *Device Profile* and control the switching frequency. In addition, the controller detects over current events and terminates the output pulse on a cycle by cycle basis.

### 3.14 Charge Pump Regulator and MOSFET Gate Driver

The Le9632 device features an internal charge pump regulator to generate a supply voltage suitable to drive a wide range of external MOSFETs. The charge pump regulator steps up the DVDD voltage to a value required by the MOSFET supply (VDDSW) to drive a logic level MOSFET (between 4.3 V to 5 V). The charge pump regulator has an output under voltage protection circuit with a threshold about 0.2 V below the target voltage. The internal charge pump voltage is filtered by an external capacitor at the VDDSW node. For any other use or connection to VDDSW, contact Microsemi Customer Applications.

The charge pump converter configuration is selected in the Device Profile.



## 4.0 Electrical Specifications

## 4.1 Absolute Maximum Ratings

Stresses above those listed under *Absolute Maximum Ratings* can cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

| Storage Temperature                                                                        | -55°C < T <sub>A</sub> < +125°C                                                     |
|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| Ambient temperature, under Bias                                                            | -40°C < T <sub>A</sub> < +85°C                                                      |
| Ambient relative humidity (non condensing)                                                 | 5 to 95%                                                                            |
| VBAT <sub>1</sub> , VBAT <sub>2</sub> voltage with respect to GND                          | -160 V <sub>DC</sub> to +0.5 V <sub>DC</sub>                                        |
| AVDD, DVDD, VDDHPI voltages with respect to GND                                            | -0.4 V <sub>DC</sub> to +4.0 V <sub>DC</sub>                                        |
| AVDD voltage with respect to DVDD                                                          | -0.4 V <sub>DC</sub> to +0.4 V <sub>DC</sub>                                        |
| I/O1 <sub>1</sub> , I/O1 <sub>2</sub> current sink to GND <sup>(1)</sup>                   | 70 mA                                                                               |
| $TIPD_i$ or $RINGD_i$ voltage with respect to $GND$ (continuous)                           | $VBAT_i - 1 V_{DC}$ to + 1.0 $V_{DC}$                                               |
| $TIPD_i$ or $RINGD_i$ voltage with respect to GND (10 ms, F = 0.1Hz)                       | $VBAT_i - 5 V_{DC}$ to + 5.0 $V_{DC}$                                               |
| TIPD <sub>i</sub> or RINGD <sub>i</sub> voltage with respect to GND (1 $\mu$ s, F = 0.1Hz) | VBAT <sub>i</sub> – 10 V <sub>DC</sub> to + 10 V <sub>DC</sub>                      |
| TIPD <sub>i</sub> or RINGD <sub>i</sub> voltage with respect to GND (250 ns, F = 0.1Hz)    | $VBAT_i - 15 V_{DC}$ to + 15 $V_{DC}$                                               |
| TIPD <sub>i</sub> or RINGD <sub>i</sub> current (continuous)                               | ±150 mA                                                                             |
| TIPD <sub>i</sub> or RINGD <sub>i</sub> current (1 μs)                                     | ±400 mA                                                                             |
| Latch up immunity (any pin)                                                                | ±100 mA                                                                             |
| CPR voltage with respect to GND                                                            | -155 $V_{DC}$ + AVDD to min (VBAT <sub>1</sub> , VBAT <sub>2</sub> ) + 0.5 $V_{DC}$ |
| Maximum Junction Temperature                                                               | +145°C                                                                              |
| Maximum device power dissipation, continuous - $T_A = 85$ °C $P_D$                         | 1.5 W                                                                               |
| Junction to ambient thermal resistance $^{(2)}$ $\theta_{JA}$                              | 29°C/W                                                                              |
| Junction to board thermal resistance $^{(2)}$ $\theta_{JB}$                                | 9°C/W                                                                               |
| Junction to case thermal resistance $^{(2)}$ $^{\theta_{\rm JC}}$                          | 12.1°C/W                                                                            |
| Junction-to-top characterization parameter $^{(2,3)}$ $\psi_{JT}$                          | 0.9°C/W                                                                             |
| Reflow temperature, 10 sec., MSL3, per JEDEC J-STD-020                                     | 260°C                                                                               |
| ESD immunity (Human Body Model)                                                            | JESD22 Class 1C compliant                                                           |

- 1. When configured as outputs (for LED or relay drive control)
- 2. See "Thermal Performance"
- 3. Above SLIC



#### 4.2 Thermal Performance

The thermal performance of a thermally enhanced package is assured through optimized printed circuit board layout. Specified performance requires that the exposed thermal pad be soldered to an equally sized exposed copper surface, which, in turn, conducts heat through multiple vias to a large internal copper plane. Thermal performance depends on the number of PCB layers and the size of the copper area. Please refer to Microsemi's application note *QFN Package (Document ID#: 080791)* for general design and layout guidelines.

The thermal specifications in <u>"Absolute Maximum Ratings"</u> assume that the device is mounted on a highly effective thermal conductivity test board (4 layers, 2s2p) per *JEDEC JESD51-7* and *JESD51-5*, and featuring the recommended 7x7 array of thermal vias shown in <u>Figure 50 on page 81</u>.

## 4.3 Operating Ranges

Microsemi guarantees the performance of this device over industrial (-40°C to +85°C) temperature range by conducting electrical characterization over each range and by conducting a production test with single insertion coupled to periodic sampling. These characterization and test procedures comply with the *Telcordia GR-357-CORE* Generic Requirements for Assuring the Reliability of Components Used in Telecommunications Equipment.

### 4.3.1 Recommended Operating Conditions

| Ambient temperature                                                           | -40°C < T <sub>A</sub> < +85°C                                            |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| Ambient relative humidity                                                     | 15% to 85%                                                                |
| GND                                                                           | 0 V <sub>DC</sub>                                                         |
| AVDD with respect to GND                                                      | +3.3 V <sub>DC</sub> ± 5%                                                 |
| DVDD with respect to AVDD                                                     | ±50 mV <sub>DC</sub>                                                      |
| VDDHPI with respect to GND                                                    | +1.71 V <sub>DC</sub> to DVDD                                             |
| VDDSW with respect to GND VDDSW supplied from DVDD VDDSW internally generated | +3.3 V <sub>DC</sub> ± 5%<br>+4.3 V <sub>DC</sub> to +5.0 V <sub>DC</sub> |
| VBAT <sub>i</sub> with respect to GND, in Disconnect or Shutdown states       | -150 V <sub>DC</sub> to +0.4 V <sub>DC</sub>                              |
| VBAT <sub>i</sub> with respect to GND, in other states                        | -150 V <sub>DC</sub> to -12 V <sub>DC</sub>                               |
| Digital pins, except I/O1 <sub>i</sub> , I/O2 <sub>i</sub>                    | GND to VDDHPI                                                             |
| I/O1 <sub>i</sub> , I/O2 <sub>i</sub>                                         | GND to DVDD                                                               |
| Analog pins                                                                   | GND – 0.3 V <sub>DC</sub> to AVDD + 0.3 V <sub>DC</sub>                   |



#### 5.0 Electrical Characteristics

#### 5.1 Test Conditions

Unless otherwise noted, test conditions are:

- Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages. Minimum and maximum values are over the temperature
  and supply voltage ranges shown in <u>"Recommended Operating Conditions" on page 30</u>, except where noted
- Default (unity) gain in X, R, DRL, AX and AR blocks
- · Default coefficients in DISN, Z and B filters
- DC feed programmed and calibrated to ILA = 25 mA, VOC = 48.0 V, and VAS = 8.76 V
- AC and DC load resistance  $R_I = 600 \Omega$
- Fuse resistors for device tests are  $R_F$  = 14  $\Omega$
- 0 dBm0 = 0 dBm (600  $\Omega$ ) = 0.775 V<sub>RMS</sub>. Digital gains GX0 and GR0 to achieve 0 dBr relative levels are GX0 = +6.797 dB (7A20h) A-law or linear and GX0 = +6.737 dB (2A20h)  $\mu$ -law to set A/D transmit gain to 0dB GR0 = -1.793 dB (6AA0h) A-law or linear and GR0 = -1.720 dB (3AA0h)  $\mu$ -law to set D/A receive gain to 0dB
- Ringing tests have two conditions: C1 and C2 with ILR = 60 mA, and C3 with ILR = 68 mA. RTTH = 25.5 mA AC in all
  cases.
  - C1 programmed ringing 71  $V_{PK}$  (50  $V_{RMS}$ ), 0  $V_{DC}$  offset and 1 REN (7000  $\Omega$  + 8- $\mu$ F) load
  - C2 programmed ringing 92  $V_{PK}$  (65  $V_{RMS}$ ), 0  $V_{DC}$  offset and 3 REN (2333  $\Omega$  + 24- $\mu$ F) load
  - C3 programmed ringing 89  $V_{PK}$  (63  $V_{RMS}$ ), 48  $V_{DC}$  offset and 5 REN (1386  $\Omega$  + 40- $\mu$ F) load

### 5.2 Supply Currents and Power Dissipation

- External Switcher circuit as shown in 8.3, "Flyback Switching Regulator Circuit" with input voltage V<sub>SW</sub> = 12 V<sub>DC</sub>
- · Supply currents and power consumption are per channel of the device based on both channels in the same state
- Device or package power does not include power delivered to the load

| Operational State                   | Condition                | I <sub>DD</sub> mA<br>(Note 2) | I <sub>VSW</sub> mA<br>(Note 3) | I <sub>VBAT</sub> mA<br>(Note 4) | Device Power<br>mW | Note       |
|-------------------------------------|--------------------------|--------------------------------|---------------------------------|----------------------------------|--------------------|------------|
| ,                                   |                          | Тур                            | Тур                             | Тур                              | Тур                |            |
| Shutdown                            | Disconnect, switcher off | 1.7                            | 0                               | 0                                | 6                  |            |
| Disconnect                          | VBAT = −25 V             | 5.1                            | 0.2                             | 0.07                             | 23                 |            |
| Low Power Idle                      | VBAT = -52 V             | 9.5                            | 1.4                             | 0.2                              | 43                 |            |
| Idle                                | On-Hook                  | 13                             | 4.7                             | 0.7                              | 85                 |            |
|                                     | On-Hook Transmission     | 24                             | 17                              | 1.9                              | 194                |            |
| Active (normal or reverse polarity) | Off-Hook, 300 $\Omega$   | 24                             | 52                              | 26.4                             | 435                | 1.         |
| polarity)                           | Off-Hook, 600 Ω          | 24                             | 71                              | 26.4                             | 460                |            |
| Ringing                             | C1                       | 26                             | 66                              | 9                                | 275                | 1 5        |
|                                     | C2                       | 26                             | 202                             | 27                               | 480                | 1., 5.     |
|                                     | C3                       | 26                             | 303                             | 37                               | 804                | 1., 5., 6. |

**Table 8 - Power Dissipation** 

- 1. Not Tested in Production. Parameter is guaranteed by characterization or correlation to other tests.
- I<sub>DD</sub> supply current is the sum of I<sub>AVDD</sub>, I<sub>DVDD</sub> and I<sub>VDDHPI</sub> for the device in normal mode divided by 2.
- 3. IVSW is not tested in production.
- 4. Measured output of switching regulator feeding into device's VBATi pin.
- 5. Full tracking ringing regulation mode was used for these measurements.
- 6. Ringing signal must be cadenced to produce an average power that can be handled by the package.



#### 5.3 DC Characteristics

| Symbol            | Parameter Descriptions                                                                                                                                                                                                                          | Min                                                           | Тур  | Max                             | Unit | Note |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------|---------------------------------|------|------|
| $V_{IL}$          | Digital input low voltage VDDHPI = 3.3V                                                                                                                                                                                                         |                                                               |      | 0.8                             | V    |      |
| V <sub>IH</sub>   | Digital input high voltage VDDHPI = 3.3v                                                                                                                                                                                                        | 2.0                                                           |      |                                 | ]    |      |
| V <sub>IL</sub>   | Digital input low voltage VDDHPI = 2.5v                                                                                                                                                                                                         |                                                               |      | 0.7                             |      |      |
| V <sub>IH</sub>   | Digital input low voltage VDDHPI = 2.5V                                                                                                                                                                                                         | 1.7                                                           |      |                                 |      |      |
| V <sub>IL</sub>   | Digital input low voltage VDDHPI = 1.8V                                                                                                                                                                                                         |                                                               |      | 0.63                            |      |      |
| V <sub>IH</sub>   | Digital input low voltage VDDHPI = 1.8V                                                                                                                                                                                                         | 1.17                                                          |      |                                 |      |      |
| I <sub>IL</sub>   | Digital input leakage current                                                                                                                                                                                                                   | -7                                                            |      | +7                              |      |      |
| I <sub>AIL</sub>  | Analog input leakage current                                                                                                                                                                                                                    | -1                                                            |      | +1                              | μΑ   |      |
| V <sub>HYS</sub>  | Digital input hysteresis                                                                                                                                                                                                                        | 0.16                                                          | 0.25 | 0.34                            | V    | 1.   |
| V <sub>OL</sub>   | Digital output low voltage I/O1 <sub>1</sub> , I/O1 <sub>2</sub> ( $I_{OL}$ = 50 mA) I/O2 <sub>1</sub> , I/O2 <sub>2</sub> ( $I_{OL}$ = 4 mA) I/O2 <sub>1</sub> , I/O2 <sub>2</sub> ( $I_{OL}$ = 8 mA) Other digital outputs ( $I_{OL}$ = 2 mA) |                                                               |      | 0.8<br>0.4<br>0.8<br>0.4<br>0.4 | V    | 2.   |
| V <sub>OH</sub>   | Digital output high voltage I/O2 <sub>1</sub> , I/O2 <sub>2</sub> (I <sub>OH</sub> = 4 mA) I/O2 <sub>1</sub> , I/O2 <sub>2</sub> (I <sub>OH</sub> = 8 mA) Other digital outputs (I <sub>OH</sub> = 400 μA)                                      | V <sub>DVDD</sub> - 0.4 V<br>V <sub>DVDD</sub> - 0.8 V<br>2.4 |      |                                 |      |      |
| I <sub>OL</sub>   | Digital output leakage current (Hi-Z state) 0 < V < DVDD                                                                                                                                                                                        | -7                                                            |      | +7                              | μA   |      |
| $V_{REF}$         | VREF output open circuit voltage (I <sub>VREF</sub> = +/- 100 μA)                                                                                                                                                                               | 1.43                                                          | 1.5  | 1.57                            | V    |      |
| C <sub>IREF</sub> | IREF pin maximum load capacitance                                                                                                                                                                                                               |                                                               |      | 20                              |      |      |
| C <sub>I</sub>    | Digital input capacitance                                                                                                                                                                                                                       |                                                               |      | 4                               | pF   | 1.   |
| Co                | Digital output capacitance                                                                                                                                                                                                                      |                                                               |      | 4                               | 1    |      |
| PSRR <sub>1</sub> | AVDD, DVDD power supply rejection ratio (1.02 kHz, 100 mV <sub>RMS</sub> , either path, GX = GR = 0 dB)                                                                                                                                         | 32                                                            | 38   |                                 | -ID  |      |
| PSRR <sub>2</sub> | VBAT <sub>i</sub> power supply rejection ratio (1.02 kHz, 100 mV <sub>RMS</sub> , either path, GX = GR = 0 dB)                                                                                                                                  | 40                                                            |      |                                 | dB   | 1.   |

- 1. This parameter is guaranteed by characterization or correlation to other tests. Not tested in production.
- 2. I/O1<sub>i</sub>, and I/O2<sub>i</sub> outputs are resistive for less than a 0.8 V drop. Total DC current must not exceed absolute maximum ratings.



## 5.4 DC Feed and Signaling – All States Except Low Power Idle Mode

| Description                                                  | Test Conditions                                                              | Min            | Тур | Max            | Unit | Note   |
|--------------------------------------------------------------|------------------------------------------------------------------------------|----------------|-----|----------------|------|--------|
| ILA programmable range, Active state                         |                                                                              | 18             |     | 49             | mA   | 1.     |
| I <sub>L</sub> , Loop-current accuracy, Active state         | I <sub>L</sub> in constant-current region after ILA calibration              | -10            |     | +10            | %    |        |
| I <sub>RINGD</sub> , RINGD leakage, Ring Open state          | VBAT = -100 V<br>R <sub>L</sub> = 0 to GND or VBAT                           |                |     | 1000           |      | 1      |
| I <sub>TIPD</sub> , TIPD leakage, Tip Open state             | VBAT = -100 V<br>R <sub>L</sub> = 0 to GND or VBAT                           |                |     | 1000           | μΑ   |        |
| TIPD, RINGD leakage, Disconnect state                        | VBAT = -100 V<br>R <sub>L</sub> = 0 to GND or VBAT                           |                |     | 10             |      |        |
| $I_{RINGD}$ , RINGD current accuracy, Tip Open state         | RINGD to ground                                                              | -10            |     | +10            | %    | 1.     |
| V <sub>TIPD</sub> , ground-start signaling                   | TIPD to $-48 \text{ V} = 7 \text{ k}\Omega$ , RINGD to ground = $100 \Omega$ | -7.5           | -5  |                | V    | 7.     |
| TDC, RDC input offset current                                |                                                                              | 1.35           | 1.5 | 1.65           | μA   | 1., 2. |
| Ground key accuracy                                          | After calibration                                                            | -1 mA –<br>15% |     | +1 mA<br>+ 15% |      |        |
| Switch hook accuracy                                         | After calibration                                                            | -20            |     | +20            | 0/   |        |
| Open circuit voltage, V <sub>TIPD</sub> - V <sub>RINGD</sub> | VOC = 48 V, after VOC calibration                                            | -7             |     | +7             | %    |        |
| V <sub>RINGD</sub> , open circuit                            | VOC = 48 V, after VOC calibration                                            | -56.5          |     | -49.0          | V    |        |

#### Notes:

- 1. This parameter is guaranteed by characterization or correlation to other tests. Not tested in production.
- 2. Analog input pad leakage can add to this value see specification under "DC Characteristics" on page 32.

## 5.5 DC Feed and Signaling – Low Power Idle Mode State

| Description                                    | Test Conditions                                | Min | Тур  | Max | Unit | Note |
|------------------------------------------------|------------------------------------------------|-----|------|-----|------|------|
| V <sub>TIPD</sub> - V <sub>RINGD</sub> voltage | VBAT=-52 V, I <sub>LOAD</sub> = 3 mA           | 44  |      |     |      | 1    |
|                                                | R <sub>LOAD</sub> =3.5 KΩ                      | 23  | 28   | 33  | V    | 1.   |
|                                                | VBAT=-52 V, R <sub>LOAD</sub> = open           | 44  | 48   | 51  |      |      |
| I <sub>TIPD</sub> current limit                | TIPD sourcing current                          | 9   | 31   | 70  | mA   | 1.   |
| I <sub>RINGD</sub> current limit               | RINGD sinking current, $R_{LOAD} = 600 \Omega$ | 7.1 | 8.0  | 9.3 |      |      |
| Off-hook current settling time                 | R <sub>LOAD</sub> =200 Ω                       |     | 90   | 800 | μs   |      |
| DC feed resistance                             | I <sub>LOAD</sub> < current limit              |     | 200  |     | 0    | 1.   |
|                                                | I <sub>LOAD</sub> > current limit              |     | 230K |     | Ω    |      |

#### Note:

1. This parameter is guaranteed by characterization or correlation to other tests. Typical values not tested in production.

### 5.6 Metering

| D              | escription | Test Conditions                                               | Min  | Тур | Max  | Unit | Note |
|----------------|------------|---------------------------------------------------------------|------|-----|------|------|------|
| Level accuracy |            | 0.5 V <sub>RMS</sub> , 12 or 16 kHz,<br>200 or 3000 Ω AC load | -5   |     | +10  | %    | 1.   |
| Frequency accu | racy       | 12 or 16 kHz                                                  | -0.1 |     | +0.1 | %    |      |

#### Note:

1. This parameter is guaranteed by characterization or correlation to other tests. Typical values not tested in production.



## 5.7 Ringing

| Description                                               | Test Conditions                                                          | Min | Тур | Max | Unit   | Note  |
|-----------------------------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|--------|-------|
| Ringing Voltage Accuracy                                  | 52.5 V <sub>PK</sub> into a 5 REN load                                   | -7  |     | +7  | %      | 1.    |
| Ringing DC offset, V <sub>TIPD</sub> - V <sub>RINGD</sub> | R <sub>L</sub> = open circuit,<br>programmed rInging = 0 V <sub>PK</sub> | -2  | 0   | +2  | V      | 3.    |
| Harmonic distortion                                       | 52.5 V <sub>PK</sub> into a 5 REN load                                   |     | 3   | 5   | 0/     |       |
| Ringing current limit accuracy                            | R <sub>L</sub> = 600 Ω                                                   | -10 |     | 10  | %      |       |
| Ringing source impedance                                  |                                                                          |     | 200 |     | Ω      | 2.    |
| DC ring trip accuracy                                     | EGBIAS = 1                                                               | -15 |     | +15 | %      | 2.4   |
| AC ring trip accuracy                                     | EGBIAS = 0                                                               | -15 |     | +15 | 70     | 2.,4. |
| Ring trip delay                                           | Periods of ringing                                                       | 1   |     | 3   | cycles |       |

#### Notes:

- 1. This production test is performed without calibration. After calibration, typical accuracy is within +/- 4 %.
- 2. This parameter is guaranteed by characterization or correlation to other tests. Not tested in production.
- 3. After calibration.
- 4. If the ringing current in the loop is near the current limit more than 50% of the time, a ring trip will occur regardless of the average current.

## 5.8 Switching Regulator Controller

The following specifications apply to switching regulator controllers Y and Z.

| Description                  | Test Conditions                        | Min  | Тур | Max | Unit | Note   |
|------------------------------|----------------------------------------|------|-----|-----|------|--------|
| SWISx shutdown threshold     | Referenced to GND                      | 85   | 100 | 115 | mV   |        |
| SWISx hysteresis             |                                        |      | 25  |     | IIIV | 1      |
| SWISx input bias current     |                                        | -10  |     | 10  | μA   | 1.     |
| SWISx shutdown delay         | V <sub>SWISx</sub> > 115 mV            | 12   |     | 88  | ns   | 1., 2. |
| SWCMPx output current        |                                        | -200 |     | 200 | μA   |        |
| SWCMPx operating range       |                                        | 0.4  |     | 2.6 | V    |        |
| SWVSx to SWCMPx gain         |                                        | 0.4  |     | 40  | V/nA |        |
| SWVSx to SWCMPx bandwidth    |                                        | 100  |     |     | kHz  | 1.     |
| SWVSx input offset current   | $R_{VSx} = 1.0 M\Omega$                | 1.3  | 1.5 | 1.7 | μA   |        |
| LFC output impedance         |                                        |      | 12  |     | kΩ   |        |
| SWxV output voltage accuracy | Calibrated -95 V fixed ringing voltage | -100 |     | -90 | V    | 3.     |

- 1. This parameter is guaranteed by characterization or correlation to other tests. Not tested in production.
- 2. Time from SWISx exceeding threshold to SWOUTx voltage passing through DVDD/2.
- 3. Accuracy following battery calibration depends on the battery voltage sense accuracy (+/-4 %) plus the calibration resolution of +/- 0.625 V



## 5.9 Charge Pump Controller and MOSFET Driver

The following specifications apply to the charge pump controller when generating VDDSW and for driving the switching circuit MOSFETs.

| Description                                       | Test Conditions                                           |     | Тур | Max | Unit | Note |
|---------------------------------------------------|-----------------------------------------------------------|-----|-----|-----|------|------|
| VDDSW output voltage range                        | I <sub>VDDSW</sub> = 5 mA                                 | 4.3 | 4.7 | 5.0 | \/   | 1    |
| VDDSW step voltage                                | I <sub>VDDSW</sub> = 5 mA                                 |     | 0.1 |     | v    | 1.   |
| VDDSW output voltage accuracy                     | VDDSW = 4.7 V, I <sub>VDDSW</sub> = 5 mA                  | -3  |     | +3  | %    |      |
| VDDSW undervoltage lockout threshold              | Below the target output voltage                           | 110 | 200 | 290 | mV   |      |
| SWOUTx peak source current                        | V <sub>SWOUTx</sub> = 2.5 V, C <sub>LOAD</sub> = 1.5 nF   | 100 |     |     | mA   | 1.   |
| SWOUTx peak sink current                          | V <sub>SWOUTx</sub> = 2.5 V, C <sub>LOAD</sub> = 1.5 nF   | 200 |     |     | mA   |      |
| Maximum total gate switching charge (per channel) | VDDSW = 4.7 V, f = 512 kHz,<br>VDDSW internally generated | 8   |     |     | nC   | 1.   |

#### Notes:

1. This parameter is guaranteed by characterization or correlation to other tests. Not tested in production.

## 5.10 Voice ADC Signal Sense Accuracy

| Description                                  | Code | Full Scale     | Useful Range   | Min  | Тур | Max  | Unit | Note   |
|----------------------------------------------|------|----------------|----------------|------|-----|------|------|--------|
| Metallic AC coupled voltage (Tip/Ring voice) | 00h  | -3.44 to +3.44 | -3.44 to +3.44 | -4%  |     | +4%  | V    | 1., 2. |
| Voice DAC analog loopback                    | 0Ah  | -2.0 to +2.0   | -1.0 to +1.0   | -12% |     | +12% |      |        |

- 1. All specifications assume calibration.
- 2. The % limits are defined as the % of programmed threshold value or the % of the actual voltage or current on Tip / Ring. The offset and percentage errors are independent and combine as RMS errors.



## 5.11 Supervision ADC Signal Sense Accuracy

| Description                                                         | Code | Full Scale                       | Useful Range              | Min             | Тур | Max            | Unit  | Note              |
|---------------------------------------------------------------------|------|----------------------------------|---------------------------|-----------------|-----|----------------|-------|-------------------|
| Sense at SWVSY                                                      | 01h  |                                  | 100 +- 0                  | -0.5 V – 4 %    |     | +0.5 V +4 %    |       |                   |
| Sense at SWVSZ                                                      | 02h  | 1                                | -180 to 0                 | -0.5 V – 4 %    |     | +0.5 V +4 %    |       |                   |
| Sense at VS1, VS2                                                   | 03h  | 1                                | -180 to +60               | -0.5 V – 4 %    |     | +0.5 V +4 %    |       | 1 0               |
| Tip voltage to ground                                               | 04h  | 1                                | 225 4- 1225               | -0.5 V – 4 %    |     | +0.5 V +4 %    |       | 1., 2.,<br>3., 6. |
| Ring voltage to ground                                              | 05h  | -240 to +240                     |                           | -0.5 V – 4 %    |     | +0.5 V +4 %    |       | .,                |
| Metallic DC line voltage<br>(Tip to Ring)                           | 06h  |                                  |                           | -0.5 V – 5 %    |     | +0.5 V +5 %    | V     |                   |
| Longitudinal DC line voltage<br>(Tip to ground + Ring to<br>ground) | 0Ah  |                                  | -160 to +160              | -1.0 V – 5 %    |     | +1.0 V +5 %    | X     |                   |
| MOSFET drive supply, VDDSW                                          | 10h  | +2 to +10                        | +2.5 to +5.5              | -0.08 V - 0.5 % |     | +0.08 V +0.5 % |       |                   |
| Metallic loop current, IM<br>(Tip to Ring) in Normal Mode           | 07h  | -59.5 to<br>+59.5 <sup>(4)</sup> | -51 to +51 <sup>(4)</sup> | -1.0 mA – 5 %   |     | +1.0 mA +5%    |       |                   |
| Longitudinal loop current, IL (total) in Normal Mode                | 08h  |                                  |                           | -1.0 mA – 5 %   |     | +1.0 mA +5%    | mA    | 1., 2.,<br>6.     |
| Ring current, IB (IM+IL)                                            | 0Eh  | -59.5 to +59.5                   | -42 to +42                | -2.0 mA – 5 %   |     | +2.0 mA +5%    | 1111/ | O.                |
| Tip current, IA<br>(IM-IL)                                          | 0Fh  |                                  |                           | -2.0 mA – 5 %   |     | +2.0 mA +5%    |       |                   |
| Metallic loop current (IM) in Low Gain Mode                         | 08h  | -297.5 to                        | -100 to +100              | -5.0 μA – 5 %   |     | +5.0 µA +5%    | μA    |                   |
| Longitudinal loop current per wire (IL) in Low Gain Mode            | 07h  | +297.5                           | -250 to +250              | -5.0 μA- 5 %    |     | +5.0 µA +5%    | μΑ    |                   |
| Tip voltage to Longitudinal current ratio                           |      |                                  |                           | -6.5            |     | +6.5           |       |                   |
| Ring voltage to Longitudinal current ratio                          | N/A  | N/A                              | N/A                       | -6.5            |     | +6.5           | %     | 1., 5.,<br>6., 7. |
| Metallic voltage to Metallic current ratio                          |      |                                  |                           | -6.5            |     | +6.5           |       |                   |
| Temperature sense                                                   | 0Dh  | -50 to +150                      | -50 to +150               | -15             |     | +15            | °C    | 1., 6.            |

- 1. All specifications assume calibration.
- 2. The % limits are defined as the % of programmed threshold value or the % of the actual voltage or current. The offset and percentage errors are independent and combine as RMS errors.
- 3. This is measured in production by calibrating offset voltage and applying -26 V for voltage to ground and 20 V Metallic. Accurately measuring smaller voltage requires care in offset calibration.
- 4. The Metallic loop current scale and range during ringing are -119 mA to +119 mA.
- 5. These are ratios of voltage to current measurements in Low Gain state performed during production testing.
- 6. Full scale is defined as a digital output code of ±32768.
- 7. Not tested in production.



#### 5.12 Transmission Characteristics – Narrowband Codec Mode

| Description                                                                | Test Conditions                                                                                                                                                                                                                        | Min    | Тур  | Max                    | Unit                               | Note   |
|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|------------------------|------------------------------------|--------|
| TAC – RAC overload level                                                   | Active state, GX = AX = 0 dB                                                                                                                                                                                                           | 3.4    |      |                        | V <sub>PK</sub>                    | 1., 2. |
| Transmit level, A/D                                                        | 0 dBm, GX = GX0, 1014 Hz                                                                                                                                                                                                               |        | 0    |                        | dBm0                               |        |
| Receive level, D/A                                                         | 0 dBm0, GR = GR0, 1014 Hz                                                                                                                                                                                                              |        | 0    |                        | dBm                                |        |
| Gain accuracy, D/A or A/D                                                  | 0 dBm0, 1014 Hz, off-hook                                                                                                                                                                                                              | -0.35  |      | +0.35                  | dB                                 |        |
| Gain accuracy, D/A or A/D                                                  | 0 dBm0, 1014 Hz, on-hook                                                                                                                                                                                                               | -0.5   |      | +0.5                   | UБ                                 |        |
| Idle channel noise V <sub>TIPD</sub> – V <sub>RINGD</sub> DXA, digital out | DRA, digital input = 0, A-law, 0 dBr<br>DRA, digital input = 0, μ-law, 0 dBr<br>V <sub>TIPD</sub> - V <sub>RINGD</sub> = 0 V <sub>AC</sub> , A-law, 0 dBr<br>V <sub>TIPD</sub> - V <sub>RINGD</sub> = 0 V <sub>AC</sub> , μ-law, 0 dBr |        |      | -74<br>16<br>-65<br>19 | dBm0p<br>dBrnC0<br>dBm0p<br>dBrnC0 | 5.     |
| Two-wire return loss                                                       | 200 to 3400 Hz                                                                                                                                                                                                                         | 26     | 30   |                        |                                    |        |
| Longitudinal to metallic balance<br>TIPD - RINGD or DXA                    | 200 to 3400 Hz                                                                                                                                                                                                                         | 50     |      |                        | dB                                 | 7.     |
| DRA to longitudinal signal generation                                      | 300 to 3400 Hz                                                                                                                                                                                                                         | 42     |      |                        |                                    | 7.     |
| Longitudinal current capability, per wire TIPD or RINGD                    | Active state                                                                                                                                                                                                                           | 8.5    |      |                        | mA <sub>RMS</sub>                  |        |
| Longitudinal impedance at TIPD or RINGD                                    | 0 to 100 Hz, LI = 0                                                                                                                                                                                                                    |        | 100  |                        | Ω/pin                              | 1.     |
| Crosstalk between channels TX or RX to TX RX or TX to RX                   | 0 dBm0, 1014Hz, Average<br>0 dBm0, 1014Hz, Average                                                                                                                                                                                     |        |      | -76<br>-78             | dBm0                               | ,,     |
| Attenuation distortion                                                     | 300 to 3000 Hz                                                                                                                                                                                                                         | -0.125 |      | +0.125                 |                                    | 1., 3. |
| Single frequency distortion                                                | A-law or μ-law, off-hook                                                                                                                                                                                                               |        |      | -46                    | dB                                 | 4.     |
| Second harmonic distortion, D/A                                            | GR = 0 dB, linear mode, off-hook                                                                                                                                                                                                       |        |      | -55                    |                                    |        |
| End-to-end absolute group delay                                            | B = Z = 0; $X = R = 1$ , $C/L = 0$                                                                                                                                                                                                     |        |      | 678                    | μs                                 | 1., 6. |
| PESQ-LQ voice quality score                                                | Linear, A-law, or μ-law                                                                                                                                                                                                                |        | 4.30 |                        |                                    | 1.     |

- 1. This parameter is guaranteed by characterization or correlation to other tests. Not tested in production.
- 2. Overload level is defined when THD = 1%.
- 3. See Figure 18 and Figure 19 on page 38.
- 4. 0 dBm0 input signal, 300 to 3400 Hz measurement at any other frequency, 300 Hz to 3400 Hz.
- 5. No single frequency component in the range above 3800 Hz may exceed a level of -55 dBm0.
- 6. The End-to-End Group Delay is the absolute group delay of the echo path with the B filter turned off.
- 7. This parameter is tested at 1 kHz in production. Performance at other frequencies is guaranteed by characterization.



### 5.13 Attenuation Distortion – Narrowband Codec Mode

The signal attenuation in either path is nominally independent of the frequency. The deviations from nominal attenuation will stay within the limits shown in <u>Figure 18</u> and <u>Figure 19</u>. The reference frequency is 1014 Hz and the signal level is -10 dBm0.



Figure 18 - Transmit (A to D) Path Attenuation vs. Frequency



Figure 19 - Receive (D to A) Path Attenuation vs. Frequency

# 5.14 Discrimination Against Out-of-Band Input Signals – Narrowband Codec Mode

When an out-of-band sine wave signal of frequency f, and level A is applied to the analog input, there may be frequency components below 4 kHz at the digital output which are caused by the out-of-band signal. These components are at least the specified dB level below the level of a signal at the same output originating from a 1014-Hz sine wave signal with a level of A dBm0 also applied to the analog input. The minimum specifications are



shown in <u>Table 9</u>. The attenuation of the waveform below amplitude A, between 3400 Hz and 4600 Hz, is given by the formula:

Attenuation = 
$$\left[14 - 14\sin\left(\frac{\pi(4000 - f)}{1200}\right)\right] dB$$

| Frequency of Out-of-Band Signal | Amplitude of Out-of-Band Signal | Level below A        |
|---------------------------------|---------------------------------|----------------------|
| 16.6 Hz < f < 45 Hz             | -25 dBm0 < A ≤ 0 dBm0           | 18 dB                |
| 45 Hz < f < 65 Hz               | -25 dBm0 < A ≤ 0 dBm0           | 25 dB                |
| 65 Hz < f < 100 Hz              | -25 dBm0 < A ≤ 0 dBm0           | 10 dB                |
| 3400 Hz < f < 4600 Hz           | -25 dBm0 < A ≤ 0 dBm0           | see <u>Figure 20</u> |
| 4600 Hz < f < 100 kHz           | -25 dBm0 < A ≤ 0 dBm0           | 32 dB                |

Table 9 - Out of Band Discrimination, Narrowband Codec Mode



Figure 20 - Discrimination Against Out-of-Band Signals

# 5.15 Discrimination Against 12- and 16-kHz Metering Signals – Narrowband Codec Mode

If the Le9632 device is used in a metering application where 12- or 16-kHz tone bursts are injected onto the telephone line toward the subscriber, a portion of these tones may also appear at the transmit input. These out-of-band signals may cause frequency components to appear below 4 kHz at the digital output. For a 12-kHz or 16-kHz tone, the frequency components below 4 kHz are reduced from the input by at least 70 dB. The sum of the peak metering and signal voltages must be within the TAC - RAC pin overload level.

#### 5.16 Spurious Out-of-Band Signals at the Analog Output – Narrowband Codec Mode

With PCM idle code being applied to the digital input and either a quiet  $600 \Omega$  termination or an open being applied to Tip and Ring, any single frequency tone between 0 and 16kHz measured at the analog output shall be less than -50 dBm0. With PCM code words representing a sine wave signal in the range of 300 Hz to 3400 Hz at a level of



0 dBm0 applied to the digital input, the level of the spurious Out-of-Band signals at the analog output is less than the limits shown below.

| Frequency         | Level    |
|-------------------|----------|
| 4.6 kHz to 40 kHz | -32 dBm0 |
| 40 kHz to 240 kHz | -46 dBm0 |
| 240 kHz to 1 MHz  | -36 dBm0 |

With code words representing any sine wave signal in the range 3.4 kHz to 4.0 kHz at a level of 0 dBm0 applied to the digital input, the level of the signals at the analog output are below the limits in <u>Figure 21</u>. The amplitude of the spurious out-of-band signals between 3400 Hz and 4600 Hz is given by the formula:

Level = 
$$\left[ -14 - 14 \sin\left(\frac{\pi(f - 4000)}{1200}\right) \right] dBm0$$



Figure 21 - Spurious Out-of-Band Signals

# 5.17 Overload Compression – Narrowband Codec Mode

<u>Figure 22 on page 41</u> shows the acceptable region of operation for input signal levels above the reference input power (0 dBm0). The conditions for this figure are:

- 1.  $+1.2 \text{ dB} < GX \le +12 \text{ dB}$
- 2.  $-12 \text{ dB} \le \text{GR} < -1.2 \text{ dB}$
- Digital voice output of one VoicePort channel connected to digital voice input of a second VoicePort channel.
- Measurement analog-to-analog

9 8 Fundamental **Output Power** Acceptable (dBm0) Region 3 2.6 3 4 5 6 8 9 Fundamental Input Power (dBm0)

Figure 22 - Analog-to-Analog Overload Compression

# 5.18 Gain Linearity – Narrowband Codec Mode

The gain deviation relative to the gain at -10 dBm0 is within the limits shown in Figure 23 (A-law) and Figure 24 ( $\mu$ -law) for either transmission path when the input is a sine wave signal of 1014 Hz.



Figure 23 - A-law Gain Linearity with Tone Input (Both Paths)





Figure 24 - μ-law Gain Linearity with Tone Input (Both Paths)

# 5.19 Total Distortion Including Quantizing Distortion - Narrowband Codec Mode

The signal to total distortion ratio will exceed the limits shown in <u>Figure 25</u> for either path when the input signal is a sine wave with a frequency of 1014 Hz, using psophometric weighting for A-law and C-message weighting for  $\mu$ -law



Figure 25 - Total Distortion with Tone Input (Both Paths)



# 5.20 Group Delay Distortion - Narrowband Codec Mode

For either transmission path, the group delay distortion is within the limits shown in <u>Figure 26</u>. The minimum value of the group delay is taken as the reference. The signal level should be 0 dBm0





Figure 26 - Group Delay Distortion



#### 5.21 Transmission Characteristics – Wideband Codec Mode

| Description                                                                       | Test Conditions                                                                                                     | Min   | Тур  | Max        | Unit              | Note   |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------|------|------------|-------------------|--------|
| TAC - RAC overload level                                                          | Active state GX = AX = 0 dB                                                                                         | 3.4   |      |            | V <sub>PK</sub>   | 1., 2. |
| Transmit level, A/D                                                               | 0 dBm, GX = GX0, 1014 Hz                                                                                            |       | 0    |            | dBm0              |        |
| Receive level, D/A                                                                | 0 dBm0, GR = GR0, 1014 Hz                                                                                           |       | 0    |            | dBm               |        |
| Gain accuracy, D/A or A/D                                                         | 0 dBm0, 1014 Hz, off-hook                                                                                           | -0.5  |      | +0.5       |                   |        |
| Gain accuracy, D/A or A/D                                                         | 0 dBm0, 1014 Hz, on-hook                                                                                            | -0.5  |      | +0.5       |                   | 1.     |
| Attenuation distortion                                                            | 100 Hz to 6.0 kHz                                                                                                   | -0.25 |      | +0.25      |                   | 3.     |
| Single frequency distortion                                                       | 0 dBm0, Linear Mode, 50 Hz to 7.0 kHz, off-hook                                                                     |       |      | -50        | dB                | 4.     |
| Signal to noise + distortion                                                      | 0 dBm0, Linear Mode, 50 Hz to 7.0 kHz                                                                               | 50    |      |            |                   | 4.     |
| Second harmonic distortion, D/A                                                   | GR = 0 dB, off-hook                                                                                                 |       |      | -55        |                   |        |
| Idle channel noise,<br>V <sub>TIPD</sub> - V <sub>RINGD</sub><br>DXA, digital out | DRA, digital input = 0, linear, 0 dBr<br>V <sub>TIPD</sub> - V <sub>RINGD</sub> = 0 V <sub>AC</sub> , linear, 0 dBr |       |      | -67<br>-67 | dBm0p<br>dBm0p    | 1., 5. |
| End-to-end absolute group delay                                                   | B = Z = 0; X = R = 1, C/L = 0                                                                                       |       |      | 340        | μs                | 1., 6. |
| Two-wire return loss                                                              | 50 to 7000 Hz                                                                                                       | 20    | 26   |            | dB                | 1.     |
| Longitudinal to metallic balance TIPD - RINGD or DXA                              | 50 to 7000 Hz                                                                                                       | 48    |      |            | dB                | 7.     |
| DRA to longitudinal signal generation                                             | 300 to 7000 Hz                                                                                                      | 40    |      |            |                   | 1.     |
| Longitudinal current capability, per wire TIPD or RINGD                           | Active state                                                                                                        | 8.5   |      |            | mA <sub>RMS</sub> | 1.     |
| Longitudinal impedance at TIPD or RINGD                                           | 0 to 100 Hz, LI = 0                                                                                                 |       | 100  |            | $\Omega$ /pin     | 1.     |
| PESQ-LQ voice quality score                                                       | Linear                                                                                                              |       | 4.30 |            |                   | 1.     |

- 1. This parameter is guaranteed by characterization or correlation to other tests. Not tested in production.
- 2. Overload level is defined when THD = 1%.
- 3. See Figure 27, "Transmit (A to D) Path Attenuation vs. Frequency (with High-Pass Filter Enabled)" on page 45 and Figure 28, "Receive (D to A) Path Attenuation vs. Frequency" on page 45.
- 4. 0 dBm0 input signal, 50 to 7000 Hz measurement at any other frequency, 50 to 7000 Hz.
- 5. No single frequency component in the range above 7600 Hz may exceed a level of -55 dBm0.
- 6. The End-to-End Group Delay is the absolute group delay of the echo path with the B filter turned off.
- 7. This parameter is tested at 1 kHz in production. Performance at other frequencies is guaranteed by characterization.



### 5.22 Attenuation Distortion – Wideband Codec Mode

The signal attenuation in either path is nominally independent of the frequency. The deviations from nominal attenuation will stay within the limits shown in <u>Figure 27</u> and <u>Figure 28</u>. The reference frequency is 1014 Hz and the signal level is -10 dBm0.



Figure 27 - Transmit (A to D) Path Attenuation vs. Frequency - (with High-Pass Filter Enabled)



Figure 28 - Receive (D to A) Path Attenuation vs. Frequency



# 5.23 Group Delay Distortion – Wideband Codec Mode

For either transmission path, the group delay distortion is within the limits shown in <u>Figure 29</u>. The minimum value of the group delay is taken as the reference. The signal level should be 0 dBm0.



Figure 29 - Group Delay Distortion



# 6.0 Switching Characteristics and Waveforms

The following are the switching characteristics over operating range, unless otherwise noted. Minimum and maximum values are valid for all digital outputs with a 115 pF load.

#### 6.1 PCM and SPI Mode

The PCM and SPI mode is used to communicate audio and control information to the host processor. Unless otherwise specified, the SPI timing values are valid for VDDHPI = 1.8  $V_{DC}$ , 2.5  $V_{DC}$ , or 3.3  $V_{DC}$ .

#### 6.1.1 SPI Interface

| No. | Symbol            | Parameter                            | Min. | Тур.              | Max. | Unit | Note   |
|-----|-------------------|--------------------------------------|------|-------------------|------|------|--------|
| 1   | t <sub>DCY</sub>  | Data clock period                    | 122  |                   |      |      |        |
| 2   | t <sub>DCH</sub>  | Data clock high pulse width          |      |                   |      |      |        |
| 3   | t <sub>DCL</sub>  | Data clock low pulse width           | 48   |                   |      |      |        |
| 4   | t <sub>DCR</sub>  | Rise time of clock                   |      |                   | 8    |      |        |
| 5   | t <sub>DCF</sub>  | Fall time of clock                   |      |                   | 8    |      |        |
| 6   | t <sub>ICSS</sub> | Chip select setup time, Input mode   | 5    |                   |      |      |        |
| 7   | t <sub>ICSH</sub> | Chip select hold time, Input mode    | 0    |                   |      |      |        |
| 8   | t <sub>ICSL</sub> | Chip select pulse width, Input mode  |      | 8t <sub>DCY</sub> |      |      |        |
| 9   | t <sub>ICSO</sub> | Chip select off time, Input mode     | 0    |                   |      |      | 1.     |
| 10  | t <sub>IDS</sub>  | Input data setup time                | 5    |                   |      | 200  |        |
| 11  | t <sub>IDH</sub>  | Input data hold time                 | 0    |                   |      | ns   |        |
| 12  | t <sub>OLH</sub>  | I/O1, I/O2 output latch valid        |      |                   | 2500 |      |        |
| 13  | tocss             | Chip select setup time, Output mode  | 5    |                   |      |      |        |
| 14  | tocsh             | Chip select hold time, Output mode   | 0    |                   |      |      |        |
| 15  | t <sub>OCSL</sub> | Chip select pulse width, Output mode |      | 8t <sub>DCY</sub> |      |      |        |
| 16  | t <sub>ocso</sub> | Chip select off time, Output mode    | 0    |                   |      |      | 1.     |
| 17  | t <sub>ODD</sub>  | Output data turn on delay            |      |                   | 16   |      | 2., 3. |
| 18  | t <sub>ODH</sub>  | Output data hold time                | 2    |                   |      |      | 4.     |
| 19  | t <sub>ODOF</sub> | Output data turn off delay           | 0    |                   | 10   |      |        |
| 20  | t <sub>ODC</sub>  | Output data valid                    |      |                   | 16   |      | 2.     |
| -   | t <sub>RST</sub>  | Reset pulse width                    | 5    |                   |      | μs   |        |

- VE880 Series devices required a minimum 2.5 μs chip select off-time when reading or writing over the SPI (MPI) interface. The delay is not required by devices belonging to the new ZL880 Series.
- 2. Values shown for VDDHPI = 3.3 V. Maximum  $t_{\rm ODD}$  and  $t_{\rm ODC}$  is 25 ns at 1.8 V and 18 ns at 2.5 V.
- 3. The first data bit is enabled on the falling edge of  $\overline{CS}$  or the falling edge of DCLK, whichever occurs last.
- 4. This parameter is guaranteed by characterization or correlation to other tests. It is not tested in production.





Figure 30 - SPI Interface (Input Mode)



Figure 31 - SPI Interface (Output Mode)



#### 6.1.2 PCM Interface

PCLK shall not exceed 8.192 MHz. Unless otherwise specified, the PCM timing values are valid for VDDHPI =  $1.8 \text{ V}_{DC}$ ,  $2.5 \text{ V}_{DC}$ , or  $3.3 \text{ V}_{DC}$ . See <u>Figure 32 on page 50</u> through <u>Figure 34 on page 51</u> for the PCM interface timing diagrams.

| No. | Symbol           | Parameter                       | Min.                 | Тур | Max                  | Unit | Note |
|-----|------------------|---------------------------------|----------------------|-----|----------------------|------|------|
| 21  | t <sub>PCY</sub> | PCM Clock (PCLK) period         | 122                  |     | 977                  |      | 1.   |
| 22  | t <sub>PCH</sub> | PCLK high pulse width           | 48                   |     |                      |      |      |
| 23  | t <sub>PCL</sub> | PCLK low pulse width            | 48                   |     |                      |      |      |
| 24  | t <sub>PCR</sub> | PCLK rise time                  |                      |     | 8                    |      |      |
| 25  | t <sub>PCF</sub> | PCLK fall time                  |                      |     | 8                    |      |      |
| 26  | t <sub>FSS</sub> | FS setup time                   | 5                    |     | t <sub>PCY</sub> -30 |      |      |
| 27  | t <sub>FSH</sub> | FS hold time                    | 0                    |     |                      |      | 2.   |
| _   | t <sub>FST</sub> | Allowed PCLK or FS jitter time  | -25                  |     | 25                   | ns   | 1.   |
| 30  | t <sub>DXD</sub> | PCM data output delay           |                      |     | 16                   |      | 3.   |
| 31  | t <sub>DXH</sub> | PCM data output hold time       | 2                    |     |                      |      |      |
| 32  | t <sub>DXZ</sub> | PCM data output delay to high Z | 0                    |     | 10                   |      |      |
| 33  | t <sub>DRS</sub> | PCM data input setup time       | 5                    |     |                      |      |      |
| 34  | t <sub>DRH</sub> | PCM data input hold time        | 0                    |     |                      |      | 2.   |
| _   | t <sub>FSL</sub> | FS low pulse width              | 1.5 t <sub>PCY</sub> |     |                      |      | 5.   |

- 1. The PCLK frequency must be an integer multiple of the Frame Sync (FS) frequency. Frame Sync is expected to be an accurate 8 kHz pulse train. The actual PCLK rate depends on the CSEL bit setting in the Chip Configuration register. The minimum frequency is 1.024 MHz and the maximum frequency is 8.192 MHz. If PCLK has jitter, care must be taken to ensure that all setup, hold, and pulse width requirements are met.
- 2. Values shown for VDDHPI = 3.3 V. Minimum  $t_{FSH}$  and  $t_{DRH}$  is 0.3 ns at 1.8 V and 0.2 ns at 2.5 V.
- 3. Values shown for VDDHPI = 3.3 V. Maximum  $t_{TSD}$  and  $t_{DXD}$  is 25 ns at 1.8 V and 18 ns at 2.5 V.
- 4.  $t_{TSO}$  is defined as the time at which the output achieves the Open Circuit state.
- 5. Applies only when FS is active low.





Figure 32 - PCM Highway Timing for XE = 0 (Transmit on Negative PCLK Edge)



Figure 33 - PCM Highway Timing for XE = 1 (Transmit on Positive PCLK Edge)





Figure 34 - PCM Clock Timing

# 6.2 Switcher Output Timing

(See Figure 35 on page 52 for the SWOUTY, SWOUTZ timing diagram)

| No. | Symbol        | Parameter                          | Min | Тур    | Max | Unit | Notes  |
|-----|---------------|------------------------------------|-----|--------|-----|------|--------|
| 1   | Tfall         | Output fall time                   |     | 15     |     | 20   | 1.     |
| 2   | Trise         | Output rise time                   |     | 30     |     | ns   | 1.     |
| 3LP | TPeriod       | Period for Low Power mode          |     | 41.667 |     |      | 2 5    |
| 4LP | Tmax          | Max on-time for Low Power mode     |     | 1.017  |     |      | 2., 5. |
| 3MP | TPeriod       | Period for Medium Power mode       |     | 2.604  |     |      | 2 5    |
| 4MP | Tmax          | Max on-time for Medium Power mode  |     | 1.017  |     | μs   | 3., 5. |
| 3HP | TPeriod       | Period for High Power mode         |     | 1.953  |     |      | 4 5    |
| 4HP | Tmax          | Max on-time for High Power mode    |     | 1.017  |     |      | 4., 5. |
| -   | Duty Cycle LP | Duty cycle Low Power mode          | 0   | 2.5    |     |      | 2., 5. |
| -   | Duty Cycle MP | Duty cycle Medium Power mode       | 0   | 30.4   |     | %    | 3., 5. |
| -   | Duty Cycle HP | Duty cycle High Power mode         | 0   | 52.0   |     |      | 4 5    |
| 5   | Y to Z offset | Delay from SWOUTZ to SWOUTY on     |     | 1.302  |     | μs   | 4., 5. |
|     |               | SWISY leading edge blanking period |     | 120    |     | ns   | 6.     |

- 1. Measured with a 1.5 nF load between SWOUTx and ground.
- 2. Register E6/E7h Write/Read Switching Regulator Control is loaded with Low Power mode 01h.
- 3. Register E6/E7h Write/Read Switching Regulator Control is loaded with Medium Power mode 02h.
- 4. Register E6/E7h Write/Read Switching Regulator Control is loaded with High Power mode 03h.
- 5. Timing values assume SWFS[1:0] = 00b in E4/E5h Write/Read Switching Regulator Parameters. Stated periods and on times scale inversely with frequency selected.
- 6. This is a programmable setting with the default value shown here.





Figure 35 - Switcher Output Waveform SWOUTY, SWOUTZ



# 7.0 Device Pinout

The pins of the Le9632 device are listed and described in this section. Note that there are no ground pins. All ground connections inside this device are made through the exposed pad.



Figure 36 - Le9632 Device Pinout (QFN-53) - Top View



| Pin | Name                    | Туре            | Description                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|-----|-------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1   | AVDD                    | Power           | 3.3 V Analog supply inputs.                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 2   | RTV <sub>1</sub>        | Output          | Drive output for two wire AC impedance scaling resistor.                                                                                                                                                                                                                                                                                                                           |  |  |
| 3   | VREF                    | Output          | Analog Voltage Reference. The VREF output has an external 10 µF ceramic capacitor connected to ground, filtering noise present on the internal voltage reference.                                                                                                                                                                                                                  |  |  |
| 4   | IHL <sub>1</sub>        | Output          | High Level Current Drive Filter.                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 5   | TAC <sub>1</sub>        | Input           | Tip lead AC Sense. A series R + C network is connected from this pin to the Tip lead.                                                                                                                                                                                                                                                                                              |  |  |
| 6   | RAC <sub>1</sub>        | Input           | Ring lead AC sense. A series R + C network is connected from this pin to the Ring lead.                                                                                                                                                                                                                                                                                            |  |  |
| 7   | TDC <sub>1</sub>        | Input           | Tip lead DC Sense. A resistor is connected from this pin to the Tip lead. The connection can be to either side of the protection resistor.                                                                                                                                                                                                                                         |  |  |
| 8   | RDC <sub>1</sub>        | Input           | Ring lead DC Sense. A resistor is connected from this pin to the Ring lead. The connection can be to either side of the protection resistor.                                                                                                                                                                                                                                       |  |  |
| 9   | LFC <sub>1</sub>        | Output          | Connection for longitudinal filter capacitor.                                                                                                                                                                                                                                                                                                                                      |  |  |
| 10  | SWVSY                   | Input           | Voltage sense for switching regulator controller.                                                                                                                                                                                                                                                                                                                                  |  |  |
| 11  | SWCMPY                  | Output          | Compensation connection for switching regulator controller.                                                                                                                                                                                                                                                                                                                        |  |  |
| 12  | SWISY                   | Input           | Current sense input for switching regulator controller.                                                                                                                                                                                                                                                                                                                            |  |  |
| 13  | I/O2 <sub>1</sub> / VS1 | I/O or<br>Input | General Purpose Input/ Output 2 on Channel 1 or Voltage Sense 1. When configured as a voltage sense input, connect a 1.0 M $\Omega$ 1% resistor between this pin and the voltage to be monitored. The maximum working voltage rating of the resistor must be higher than the monitored voltage.                                                                                    |  |  |
| 14  | I/O1 <sub>1</sub>       | I/O             | General Purpose Input/ Output 1 on Channels 1 and 2, respectively. Each of these two I/O's is capable of driving a 150 mW, 3 V relay (external catch diode required) or an LED, sinking up to 70 mA.                                                                                                                                                                               |  |  |
| 15  | DVDD                    | Power           | +3.3 V Digital power supply inputs. For best performance, all of the VDD power supply pins should be connected together at the power supply or power connection to the printed circuit board.                                                                                                                                                                                      |  |  |
| 16  | VDDSW                   | Power           | This voltage is used to drive the switching regulator circuit and is dependent upon the switching regulator design used. This pin must be connected to a +3.3 V supply for bipolar Buck-Boost designs. Leave open for Inverting Boost and FLyback designs, with the charge pump enabled. For either design place a 0.1µF ceramic decoupling capacitor between this pin and ground. |  |  |
| 17  | DVDD                    | Power           | +3.3 V Digital power supply inputs. For best performance, all of the VDD power supply pins should be connected together at the power supply or power connection to the printed circuit board. Connect a 10nF capacitor to ground.                                                                                                                                                  |  |  |
| 18  | SWOUTY                  | Output          | Pulse output for gate drive to switching regulator.                                                                                                                                                                                                                                                                                                                                |  |  |
| 19  | SWOUTZ                  | Output          | Pulse output for gate drive to switching regulator.                                                                                                                                                                                                                                                                                                                                |  |  |
| 20  | FS                      | Input           | Interface synchronization signal for PCM voice                                                                                                                                                                                                                                                                                                                                     |  |  |
| 21  | DXA                     | Output          | PCM Data Output. PCM is written serially out of the device through this pin, most significant bit first. PCLK determines the data rate.                                                                                                                                                                                                                                            |  |  |
| 22  | DRA                     | Input           | PCM Data Input. PCM voice is written serially into the device though this pin, most significant bit first. PCLK determines the data rate.                                                                                                                                                                                                                                          |  |  |
| 23  | PCLK                    | Input           | PCM Data Clock 1.024 to 8.192 MHz. This is the clock for the PCM interfaces.                                                                                                                                                                                                                                                                                                       |  |  |
| 24  | DVDD1V2                 | Output          | Internally generated 1.2 V supply. Connect a 0.1 µF ceramic decoupling capacitor between this pin and ground.                                                                                                                                                                                                                                                                      |  |  |
| 25  | VDDHPI                  | Power           | Digital power supply input for SPI and PCM pins. Place a 0.1 µF ceramic decoupling capacitor between this pin and ground.                                                                                                                                                                                                                                                          |  |  |
| 26  | INT                     | Output          | Interrupt. $\overline{\text{INT}}$ is an active low output signal, which is programmable as either 3 V CMOS compatible or open drain (with external 4.7 K $\Omega$ pull up resistor to VDDHPI required). This pin features a weak (1.0 M $\Omega$ ) internal pull up to VDDHPI.                                                                                                    |  |  |
| 27  | RST                     | Input           | Device Hardware Reset. A logic Low signal at this pin resets the device to its default state.                                                                                                                                                                                                                                                                                      |  |  |



| Pin | Name                             | Туре            | Description                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|----------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28  | DCLK                             | Input           | Data Clock. In the PCM and SPI mode, the Data Clock input shifts data into and out of the microprocessor interface of the device. The maximum clock rate is 8.192 MHz. This pin features a weak (1.0 M $\Omega$ ) internal pull up to VDDHPI.                                                                                                                                                                          |
| 29  | DIN                              | Input           | Data Input. Control data is serially written into the device via the DIN pin, most significant bit first. The Data Clock determines the data rate. This pin features a weak (1.0 $\text{M}\Omega$ ) internal pull up to VDDHPI.                                                                                                                                                                                        |
| 30  | DOUT                             | Output          | Data Output. Control data is serially written out of the device via the DOUT pin, most significant bit first. The Data Clock determines the data rate. DOUT is high impedance except when data is being transmitted, which allows DIN and DOUT to be directly tied together in systems which use a single line for data input and output. This pin features a weak $(1.0 \text{ M}\Omega)$ internal pull up to VDDHPI. |
| 31  | CS                               | Input           | Chip Select input (active low) enables the device so that control data can be written to or read from the part. This pin features a weak (1.0 $M\Omega$ ) internal pull up to VDDHPI.                                                                                                                                                                                                                                  |
| 32  | I/O1 <sub>2</sub>                | I/O             | General Purpose Input/ Output 1 on Channels 1 and 2, respectively. Each of these two I/O's is capable of driving a 150 mW, 3 V relay (external catch diode required) or an LED, sinking up to 70 mA.                                                                                                                                                                                                                   |
| 33  | I/O2 <sub>2</sub> / VS2          | I/O or<br>Input | General Purpose Input/ Output 2 on Channel 2 or Voltage Sense 2. When configured as a voltage sense input, connect a 1.0 M $\Omega$ 1% resistor between this pin and the voltage to be monitored. The maximum working voltage rating of the resistor must be higher than the monitored voltage.                                                                                                                        |
| 34  | SWISZ                            | Input           | Current sense input for switching regulator controller.                                                                                                                                                                                                                                                                                                                                                                |
| 35  | SWCMPZ                           | Output          | Compensation connection for switching regulator controller.                                                                                                                                                                                                                                                                                                                                                            |
| 36  | SWVSZ                            | Input           | Voltage sense for switching regulator controller.                                                                                                                                                                                                                                                                                                                                                                      |
| 37  | LFC <sub>2</sub>                 | Output          | Connection for longitudinal filter capacitor.                                                                                                                                                                                                                                                                                                                                                                          |
| 38  | RDC <sub>2</sub>                 | Input           | Ring lead DC Sense. A resistor is connected from this pin to the Ring lead. The connection can be to either side of the protection resistor.                                                                                                                                                                                                                                                                           |
| 39  | TDC <sub>2</sub>                 | Input           | Tip lead DC Sense. A resistor is connected from this pin to the Tip lead. The connection can be to either side of the protection resistor.                                                                                                                                                                                                                                                                             |
| 40  | RAC <sub>2</sub>                 | Input           | Ring lead AC sense. A series R + C network is connected from this pin to the Ring lead.                                                                                                                                                                                                                                                                                                                                |
| 41  | TAC <sub>2</sub>                 | Input           | Tip lead AC Sense. A series R + C network is connected from this pin to the Tip lead.                                                                                                                                                                                                                                                                                                                                  |
| 42  | IHL <sub>2</sub>                 | Output          | High Level Current Drive Filter.                                                                                                                                                                                                                                                                                                                                                                                       |
| 43  | IREF                             | Input           | Current Reference. An external resistor RREF connected between this pin and analog ground generates an accurate current reference used by the analog circuits on the chip.                                                                                                                                                                                                                                             |
| 44  | RTV <sub>2</sub>                 | Output          | Drive output for two wire AC impedance scaling resistor.                                                                                                                                                                                                                                                                                                                                                               |
| 45  | AVDD                             | Power           | 3.3 V Analog supply inputs.                                                                                                                                                                                                                                                                                                                                                                                            |
| 46  | RSN <sub>2</sub>                 | Input           | High voltage line drive receive current summing node for each channel.                                                                                                                                                                                                                                                                                                                                                 |
| 47  | VBAT <sub>2</sub>                | Supply          | Tracking Negative Battery Supply. Provides power for the high voltage line driver in all states                                                                                                                                                                                                                                                                                                                        |
| 48  | TIPD <sub>2</sub>                | Output          | TIP-lead (A) output to two wire line.                                                                                                                                                                                                                                                                                                                                                                                  |
| 49  | RINGD <sub>2</sub>               | Output          | RING-lead (B) output to the two wire line.                                                                                                                                                                                                                                                                                                                                                                             |
| 50  | RINGD <sub>1</sub>               | Output          | RING-lead (B) output to the two wire line.                                                                                                                                                                                                                                                                                                                                                                             |
| 51  | TIPD <sub>1</sub>                | Output          | TIP-lead (A) output to two wire line.                                                                                                                                                                                                                                                                                                                                                                                  |
| 52  | VBAT <sub>1</sub>                | Supply          | Tracking Negative Battery Supply. Provides power for the high voltage line driver in all states                                                                                                                                                                                                                                                                                                                        |
| 53  | RSN <sub>1</sub>                 | Input           | High voltage line drive receive current summing node for each channel.                                                                                                                                                                                                                                                                                                                                                 |
|     | Exposed Ground<br>Pad (EPAD/GND) | Power           | Thermal Pad and Circuit Ground. Connect to a ground plane on the printed circuit board for thermal conduction and electrical connection to ground return. This is the only ground connection on the device.                                                                                                                                                                                                            |



# 8.0 Application Information

#### 8.1 Line Interface Circuit

<u>Figure 37</u> below shows a typical line interface circuit for the Le9632 configured for operation in the PCM and SPI mode. Decoupling, filtering, and reference generation components are also shown. Two example switching regulator circuits are shown in <u>Figure on page 58</u> and in <u>Figure on page 60</u>.



Figure 37 - Le9632 Line Interface Circuit



### 8.2 Line Interface Circuit Bill of Materials

| Qty. | Item                                                                                                                                                                           | Туре                                            | Value                                                    | Tol.          | Rating                    | Size   | Note   |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------|---------------|---------------------------|--------|--------|
| 6    | C <sub>HL1</sub> , C <sub>HL2</sub> , C <sub>LFC1</sub> ,<br>C <sub>LFC2</sub> , C <sub>VA1</sub> , C <sub>VD1</sub>                                                           | Ceramic Capacitor                               | 4.7 μF, X5R                                              | 20%           | 6.3 V                     | 0402   |        |
| 8    | C <sub>RAC1</sub> , C <sub>RAC2</sub> ,<br>C <sub>RD1</sub> , C <sub>RD2</sub> , C <sub>TAC1</sub> ,<br>C <sub>TAC2</sub> , C <sub>TD1</sub> , C <sub>TD2</sub>                | Ceramic Capacitor                               | 0.022 μF, X7R                                            | 10%           | 250 V                     | 0805   | 1.     |
| 1    | C <sub>REF</sub>                                                                                                                                                               | Ceramic Capacitor                               | 10 μF, X5R                                               | 10%           | 6.3 V                     | 0603   |        |
| 2    | C <sub>V12</sub> , C <sub>VA2</sub>                                                                                                                                            | Ceramic Capacitor                               | 0.1 μF, X7R                                              | 10%           | 16 V                      | 0402   |        |
| 2    | C <sub>VB1</sub> , C <sub>VB2</sub>                                                                                                                                            | Ceramic Capacitor                               | 0.01 μF, X7R                                             | 10%           | 250 V                     | 0805   | 1.     |
| 2    | C <sub>VD2</sub> , C <sub>VHP</sub>                                                                                                                                            | Ceramic Capacitor                               | 0.01 μF, X7R                                             | 10%           | 16 V                      | 0402   |        |
| 2    | C <sub>VP1,</sub> C <sub>VP2</sub>                                                                                                                                             | Ceramic Capacitor                               | 0.1 μF, X7R                                              | 10%           | 250 V                     | 1206   | 1.     |
| 1    | C <sub>VSW</sub>                                                                                                                                                               | Ceramic Capacitor                               | 0.1 μF, X7R                                              | 10%           | 16 V                      | 0402   |        |
| 2    | PTC <sub>1</sub> , PTC <sub>2</sub>                                                                                                                                            | Dual Matched PTC<br>Thermistors                 | 7 Ω, 0.13 A Hold                                         | 20%           | 250 V <sub>RMS</sub> / 3A |        | 2., 3. |
| 1    | R <sub>AV1</sub>                                                                                                                                                               | Resistor                                        | 1.0 Ω                                                    | 5%            | 1/10 W                    | 0402   |        |
| 4    | R <sub>RAC1</sub> ,R <sub>RAC2</sub> ,<br>R <sub>TAC1</sub> , R <sub>TAC2</sub>                                                                                                | Resistor                                        | 10 ΚΩ                                                    | 1%            | 150 V                     | 0805   |        |
| 8    | R <sub>RDCA1</sub> , R <sub>RDCA2</sub> ,<br>R <sub>RDCB1</sub> , R <sub>RDCB2</sub> ,<br>R <sub>TDCA1</sub> , R <sub>TDCA2</sub> ,<br>R <sub>TDCB1</sub> , R <sub>TDCB2</sub> | Resistor                                        | 499 ΚΩ                                                   | 1%            | 200 V                     | 1206   |        |
| 1    | R <sub>REF</sub>                                                                                                                                                               | High-Precision Thin Film<br>Resistor            | 75.0 KΩ                                                  | 0.5%<br>25ppm | 1/16 W                    | 0402   | 4.     |
| 1    | R <sub>SE1</sub>                                                                                                                                                               | Resistor                                        | 1.0 ΜΩ                                                   | 1%            | 50 V                      | 0402   | 5.     |
| 1    | R <sub>T1</sub> , R <sub>T2</sub>                                                                                                                                              | Resistor                                        | 47.5 ΚΩ                                                  | 1%            | 1/16 W                    | 0402   |        |
| 2    | R <sub>VP1</sub> , R <sub>VP2</sub>                                                                                                                                            | Resistor                                        | 4.7 ΚΩ                                                   | 5%            | 1/8 W                     | 0805   | 2.     |
| 1    | U <sub>1</sub>                                                                                                                                                                 | IC, Dual Channel Tracking<br>Wideband VoicePort | Microsemi Le9632                                         |               | -150 V/-100 V             | QFN-53 |        |
| 1    | U <sub>2</sub>                                                                                                                                                                 | IC, Programmable Dual<br>Channel SLIC Protector | Bourns TISP61089Q or<br>TISP6NTP2C, STMicro<br>LCDP1521S |               | -150 V                    | SOIC-8 | 2.     |

- 1. For designs with maximum ringing  $\leq$  85  $V_{PK}$ , these capacitors may be changed to 100 V for lower cost.
- Protection components depend on the target application. The components on the BOM are believed to be suitable for ITU-T Recommendation K.21 (Basic Level) and Telcordia GR-1089-CORE Intra-Building compliance. Please check with Microsemi for component selection for other safety or EMC standards.
- 3. Recommended dual PTCs include Bourns CMF-SDP07 or MF-SD013/250.
- 4. The tolerance and stability of this resistor are critical as they affect calibration and measurement accuracy. Microsemi recommends using resistors with 0.5% tolerance and 25 ppm/°C temperature coefficient for most applications. Examples include Susumu RR0510P-753-D, Panasonic ERA-2AED753X, and Yageo RT0402DRD0775KL. For high-performance applications, 0.1% 25 ppm/°C resistors such as Panasonic ERA-2AEB753X or Yageo RT0402BRD0775KL are recommended.
- 5. Populate only to sense the voltages shown on the schematic. Always make sure that these resistors are selected so that their maximum working DC voltage rating is more than the desired sensed voltage.



# 8.3 Flyback Switching Regulator Circuit





# 8.4 140V<sub>PK</sub> Flyback Switching Regulator Circuit Bill of Materials

| Qty. | Item                                                                         | Туре                                     | Value                                                                                        | Tol. | Rating                       | Size   | Part Number / Note                                                                              |
|------|------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------|------|------------------------------|--------|-------------------------------------------------------------------------------------------------|
| 2    | C <sub>CMP1</sub> ,<br>C <sub>CMP2</sub>                                     | Ceramic Capacitor                        | 1000 pF, X7R                                                                                 | 10%  | 50 V                         | 0402   |                                                                                                 |
| 4    | C <sub>CP1</sub> ,C <sub>CP2,</sub><br>C <sub>CS1</sub> , C <sub>CS2</sub>   | Ceramic Capacitor                        | 220 pF, X7R                                                                                  | 10%  | 50 V                         | 0402   |                                                                                                 |
| 4    | C <sub>FL1</sub> , C <sub>FL2</sub> ,<br>C <sub>PF1</sub> , C <sub>PF2</sub> | Ceramic Capacitor                        | 0.22 μF, X7R                                                                                 | 10%  | 250 V                        | 1210   |                                                                                                 |
| 2    | C <sub>SN1</sub> , C <sub>SN2</sub>                                          | Ceramic Capacitor                        | 100 pF, NPO                                                                                  | 10%  | 100 V                        | 0603   |                                                                                                 |
| 2    | C <sub>SW1</sub> , C <sub>SW2</sub>                                          | Ceramic Capacitor                        | 10 μF, X5R or X7R                                                                            | 20%  | 25 V                         | 1206   |                                                                                                 |
| 2    | D <sub>SW1</sub> , D <sub>SW2</sub>                                          | Ultra-Fast Recovery<br>Rectifier         | t <sub>rr</sub> ≤ 50 nS                                                                      |      | 1 A/<br>400 V                | SMA    | ES1G, US1G, or equivalent                                                                       |
| 2    | R <sub>CMP1</sub> ,<br>R <sub>CMP2</sub>                                     | Resistor                                 | 200 ΚΩ                                                                                       | 1%   | 1/16 W                       | 0402   |                                                                                                 |
| 2    | R <sub>CS1</sub> , R <sub>CS2</sub>                                          | Resistor                                 | 3.01 ΚΩ                                                                                      | 1%   | 1/16 W                       | 0402   |                                                                                                 |
| 2    | R <sub>G1</sub> , R <sub>G2</sub>                                            | Resistor                                 | 4.7 Ω                                                                                        | 5%   | 1/16 W                       | 0402   |                                                                                                 |
| 2    | R <sub>G3</sub> , R <sub>G4</sub>                                            | Resistor                                 | 10 ΚΩ                                                                                        | 5%   | 1/16 W                       | 0402   |                                                                                                 |
| 2    | R <sub>LIM1</sub> , R <sub>LIM2</sub>                                        | Current Sense<br>Resistor                | 0.05 Ω                                                                                       | 1%   | 1/2 W                        | 1206   | Yageo PF1206FRF070R02<br>or equivalent                                                          |
| 4    | R <sub>PF1</sub> , R <sub>PF2</sub> ,<br>R <sub>SN1</sub> , R <sub>SN2</sub> | Resistor                                 | 20 Ω                                                                                         | 5%   | 200 V/<br>1/4 W              | 1206   |                                                                                                 |
| 2    | R <sub>TH1</sub> , R <sub>TH2</sub>                                          | Resistor                                 | 2ΚΩ                                                                                          | 1%   | 1/16 W                       | 0402   | Do not populate. Place holder in case current sense threshold needs to be trimmed due to layout |
| 2    | R <sub>VS1</sub> , R <sub>VS2</sub>                                          | Resistor                                 | 1.00 ΜΩ                                                                                      | 1%   | 150 V                        | 0805   |                                                                                                 |
| 2    | T <sub>1</sub> , T <sub>2</sub>                                              | Flyback<br>Transformer                   | 2.0 μH, 1:10 Turns Ratio                                                                     |      |                              | EP7    | UMEC TG-UTB01999s,<br>TG-UTB02072s, Sumida<br>C8800 or Linkcom LD T0898-<br>50R <sup>(3)</sup>  |
| 1    | X <sub>1</sub>                                                               | MOSFET,<br>Dual N-Channel <sup>(1)</sup> | $R_{DS~(ON)} \le 100~m\Omega,$ $Q_{G(tot~max)}$ @ ( $V_{GS} = 4.5~V$ ) $\le 8~nC$ per device |      | ≥ 3A/<br>40 V <sup>(2)</sup> | SOIC-8 | A&O AO4840, Analog Power<br>AM4942N, Diodes<br>DMN4034SSD-13, or<br>equivalent                  |

<sup>1.</sup> For 85°C applications or ringing at ≥ 65 V<sub>RMS</sub> and 5 REN load, use two single MOSFETs for proper heat dissipation.

<sup>2.</sup> The recommended MOSFETs are all Avalanche (UIS) rated. Alternate, non Avalanche-rated MOSFETs may be considered, but they need to be rated at 60 V or more to avoid damage from switching transients.



#### 8.5 **Inverting Boost Switching Regulator Circuit**





# 8.6 125V<sub>PK</sub> Inverting Boost Switching Regulator Circuit Bill of Materials<sup>1</sup>

| Qty. | Item                                                                         | Туре                                                | Value                                                                                                        | Tol. | Rating          | Size             | Part Number / Note                                                                              |
|------|------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|-----------------|------------------|-------------------------------------------------------------------------------------------------|
| 2    | C <sub>BH1</sub> , C <sub>BH2</sub>                                          | Ceramic Capacitor                                   | 0.22 μF, X7R                                                                                                 | 10%  | 250 V           | 1210             |                                                                                                 |
| 2    | C <sub>CMP1</sub> ,<br>C <sub>CMP2</sub>                                     | Ceramic Capacitor                                   | 1800 pF, X7R                                                                                                 | 10%  | 50 V            | 0402             |                                                                                                 |
| 2    | C <sub>CS1</sub> , C <sub>CS2</sub>                                          | Ceramic Capacitor                                   | 220 pF, X7R                                                                                                  | 10%  | 50 V            | 0402             |                                                                                                 |
| 4    | C <sub>FL1</sub> , C <sub>FL2</sub> ,<br>C <sub>PF1</sub> , C <sub>PF2</sub> | Ceramic Capacitor                                   | 0.22 μF, X7R                                                                                                 | 10%  | 250 V           | 1210             |                                                                                                 |
| 2    | C <sub>SW1</sub> , C <sub>SW2</sub>                                          | Ceramic Capacitor                                   | 10 μF, X5R or X7R                                                                                            | 20%  | 25 V            | 1206             |                                                                                                 |
| 4    | D <sub>SW1</sub> , D <sub>SW2</sub> ,<br>D <sub>SW3</sub> , D <sub>SW4</sub> | Ultra-Fast Recovery<br>Rectifier                    | t <sub>rr</sub> ≤ 50 nS                                                                                      |      | 1 A/<br>200 V   | SMA              | ES1D, US1D, or equivalent                                                                       |
| 2    | R <sub>CMP1</sub> ,<br>R <sub>CMP2</sub>                                     | Resistor                                            | 1.0 ΜΩ                                                                                                       | 1%   | 1/16 W          | 0402             |                                                                                                 |
| 2    | R <sub>CS1</sub> , R <sub>CS2</sub>                                          | Resistor                                            | 1.00 ΚΩ                                                                                                      | 1%   | 1/16 W          | 0402             |                                                                                                 |
| 2    | R <sub>G1</sub> , R <sub>G2</sub>                                            | Resistor                                            | 10 Ω                                                                                                         | 5%   | 1/16 W          | 0402             |                                                                                                 |
| 2    | R <sub>G3</sub> , R <sub>G4</sub>                                            | Resistor                                            | 10 ΚΩ                                                                                                        | 5%   | 1/16 W          | 0402             |                                                                                                 |
| 2    | R <sub>LIM1</sub> , R <sub>LIM2</sub>                                        | Current Sense<br>Resistor                           | 0.025 Ω                                                                                                      | 1%   | 1/2 W           | 1206             | Yageo PF1206FRF070R03L<br>or equivalent                                                         |
| 2    | R <sub>PF1</sub> , R <sub>PF2</sub>                                          | Resistor                                            | 20 Ω                                                                                                         | 5%   | 200 V/<br>1/4 W | 1206             |                                                                                                 |
| 2    | R <sub>TH1</sub> , R <sub>TH2</sub>                                          | Resistor                                            | TBD                                                                                                          | 1%   | 1/16 W          | 0402             | Do not populate. Place holder in case current sense threshold needs to be trimmed due to layout |
| 2    | R <sub>VS1</sub> , R <sub>VS2</sub>                                          | Resistor                                            | 1.00 ΜΩ                                                                                                      | 1%   | 150 V           | 0805             |                                                                                                 |
| 2    | L <sub>1</sub> , L <sub>2</sub>                                              | Power Inductor                                      | 4.7 μH, I <sub>SAT</sub> ≥ 4.0 A                                                                             | 20%  |                 | 6x6 or<br>8x8 mm | Bourns SRN6045-4R7Y or equivalent                                                               |
| 1    | X1, X2                                                                       | MOSFET,<br>N-Channel, Logic<br>Level <sup>(1)</sup> | $R_{DS (ON)} \le 300 \text{ m}\Omega,$<br>$Q_{G(tot max)} @ (V_{GS} = 4.5 \text{ V})$<br>$\le 10 \text{ nC}$ |      | 150 V           | SOT223           | Fairchild FDT86246L, Diodes<br>DMN15H310SE or<br>equivalent                                     |

A 150V VBAT Inverting Boost option is available. A150V design requires 200V MOSFETs, which will yield a less efficient design. MOSFETs such as ST STD5N20L or Diodes ZXMN28B20K can be used. Consult Microsemi Applications for options.



# 9.0 Programming the Le9632

The Le9632 device is programmed through the *VoicePath Application Program Interface II (VP-API-II)*. This API hides the complexity of the device and its internal registers and provides a much simpler interface to the software engineer. The *VoicePath Software Development Kit (SDK)* accelerates the development cycle and reduces the development time. It also allows the user to build on proven software that is currently used to control over 100 million subscriber lines worldwide.

## 9.1 Programmable Features

The features directly supported by *VP-API-II* are dependent upon the underlying device capabilities. The following features are supported by the *VP-API-II* for the Le9632:

- · AC and DC coefficient programming
- · Ringing parameter (amplitude, frequency, bias, type) and power management
- Tone generation (frequency, amplitude, and modulation)
- · Programmable tone and ringing cadence
- Universal Caller ID generation (Types 1 and 2) with FSK and DTMF signaling
- Loop start signaling, including dial pulse detection
- Ground start signaling
- Seamless integration of the Microsemi VeriVoice Professional Test Suite Software for Telcordia<sup>®</sup> GR-909-CORE metallic loop testing
- Three modes of interrupt support (Level Triggered, Efficient Polling and Simple Polling)

#### 9.2 VoicePath SDK Overview

The VP-API-II is an OS independent, C source library that abstracts the Microsemi ZL880, VE792, VE880, VE890 and miSLIC™ device registers into a common application interface used for configuration and control of the devices.

Two versions of the *VP-API-II* are available from the Microsemi Software Delivery System (SDS) web site – <a href="http://sds.microsemi.com/software.php">http://sds.microsemi.com/software.php</a>. The first version of the software (*LE71SK0002*) contains the full software source and requires a Software License Agreement (SLA). The second version of the software (*LE71SDKAPIL*) called *VP-API-II* Lite is a subset of the full *VP-API-II* source and allows for basic configuration, control and event handling of the devices. The *Lite* version does not include Caller ID generation, tone or ringing cadence support. *VP-API-II* Lite does not require an SLA and is suitable for open-source applications. The miSLIC device is supported by *VP-API-II* versions 2.25.0 and later.

The following sections cover the more commonly used aspects of the VP-API-II. See the VoicePath API-II Reference Guide (Doc ID #143271) for complete coverage of this software.



#### 9.2.1 Introduction

The Microsemi VoicePath Application Programming Interface II (VP-API-II) is a C source code module that provides a standard software interface for controlling, testing, and passing digitized voice through a set of subscriber lines using the Microsemi family of voice termination devices. This section describes a few of the device and line control capabilities using the VP-API-II interface. For a complete list, refer to VP-API-II Reference Guide. VP-API-II uses the layered architecture shown below. The block in the diagram in blue outline and bold print is Microsemi provided code, the blocks in gray outline are customer provided code. The solid blue block is the actual Microsemi device.



Figure 38 - VP-API-II Software Architecture

#### 9.2.2 Customer Application

This block represents the user's line management module that performs tasks such as initializing the system, configuring lines, changing the line states in response to line events and other inputs, switching digitized voice traffic, etc. Microsemi provides example implementations of this layer as part of the *VoicePath SDK*.

#### 9.2.3 VoicePath API-II

The *VoicePath API-II* is the core component of the Microsemi *VoicePath SDK*. This software module runs on the host microprocessor that controls one or more Microsemi voice telephony devices. This code is provided by Microsemi and should not require modification by the application developer.

### 9.2.4 Hardware Abstraction Layer

The Hardware Abstraction Layer (HAL) provides access to Microsemi voice telephony devices through the SPI interface, depending on the selected device and mode. The HAL software is platform dependent and must be implemented by the *VP-API-II* user. Microsemi provides example HAL source code with the *VoicePath SDK*.



# 9.2.5 System Services Layer

The System Services layer provides critical section, timing and interrupt control functions. These functions are system-dependent and must be implemented specifically for each platform on which the *VP-API-II* is used. Microsemi provides example System Services code for use with the Microsemi *ZTAP*. The following functions are included in the System Services layer.

| Function Name        | Description                                                                                                                  |  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------|--|
| VpSysEnterCritical() | A semaphore operation to provide protected access to device or shared memory. Required only in multi-threaded architectures. |  |
| VpSysExitCritical()  | A semaphore operation to release protected access to device or shared memory. Required only in multi-threaded architectures. |  |
| VpSysWait()          | Delay operator used to suspend program/thread execution. Delay parameter passed in 125 μs steps.                             |  |
| VpSysDebugPrintf()   | Print mechanism used by VP-API-II debug features.                                                                            |  |
| VpSysTestInt()       | Interrupt function for Efficient Poll Mode. Required for backward compatibility with VE880 code.                             |  |

Table 10 - VP-API-II Functions for System Services

# 9.3 System Configuration Functions

Two main functions in VP-API-II are required in all applications are listed below:

| Function Name        | Description                                                                                                                      |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------|
| VpMakeDeviceObject() | Configures a specific device (chip select) to a device context. Provides VP-API-II with device specific type (deviceType).       |
| VpMakeLineObject()   | Configures a specific line (channel) to a line and device context. Provides <i>VP-API-II</i> with line specific type (termType). |

Table 11 - VP-API-II Functions for System Configuration

When using the Le9632 device, the following settings must be used:

- The value for deviceType in VpMakeDeviceObject() must be: VP\_DEV\_886\_SERIES or VP DEV 887 SERIES
- The value for termType in VpMakeLineObject() must be:
  - VP TERM FXS GENERIC when channelId = 0 and Normal Standby operation is desired
  - VP TERM FXS LOW PWR when channelld = 0 and Low Power Standby operation is desired.

Please refer to VP-API-II Reference Guide for additional details.

#### 9.4 Initialization

The *VP-API-II* functions that perform initialization are listed below. Please refer to <u>10.0, "VP-API-II Profiles" on page</u> <u>68</u> for the use of these functions with each associated *Profile*.

| Function Name  | Description                                                                                                              |
|----------------|--------------------------------------------------------------------------------------------------------------------------|
| VpInitDevice() | Resets and initializes device with parameters defined in the specified <i>Profiles</i> .                                 |
| VpInitLine()   | Resets and initializes line with parameters defined in the specified <i>Profiles</i> .                                   |
| VpInitRing()   | User function to provide Ringing Cadence. Also allows use selection of <i>Caller ID Profile</i> associated with ringing. |



#### 9.5 Line State Control

The following sections describe the Line State information to perform control functions such as DC feed, ringing generation, and channel line test.

| Function Name    | Description                                                       |                         |        |
|------------------|-------------------------------------------------------------------|-------------------------|--------|
| VpSetLineState() | Sets line to state specified. After VpInitDevice() or VpInitLine( | ), the default line sta | ate is |
|                  | VP_LINE_DISCONNECT.                                               |                         |        |

Table 12 - VP-API-II Functions for Line State Control

# 9.5.1 VP LINE DISCONNECT

In the VP\_LINE\_DISCONNECT state, the SLIC block outputs are shut off providing a high impedance to the line. This state can be used for denial of service. The switching regulator is active and outputs the programmed SWFV floor voltage. The voice channel is normally deactivated, but can be activated and used with the converter configuration command to monitor the voltages on Tip or Ring for line diagnostics.

# 9.5.2 VP\_LINE\_STANDBY

The VP\_LINE\_STANDBY state is used when On-Hook. This state behaves differently based on the FXS line termination type selected according to "System Configuration Functions" on page 64.

If the termination type <code>VP\_TERM\_FXS\_GENERIC</code> is selected, the DC feed is active, and hook supervision functions are enabled. The loop feed polarity is controlled by the <code>VP-API-II</code>. The high voltage switching regulator only generates the voltage needed to support the DC line voltage defined by the DC feed curve shown in <a href="Figure 15">Figure 15</a>. "Active State I / V Characteristic" on page 23. The DC feed drives Tip and Ring to the programmed VOC. Voice transmission is disabled to save power.

If the termination type VP\_TERM\_FXS\_LOW\_PWR is selected, a special *Low Power Idle Mode (LPIM)* state is supported to reduce on-hook power consumption, while still being able to detect off-hook transitions. In this mode, the DC feed is not active and a voltage is presented to the Ring lead. The line voltage is monitored so that any transitions to off-hook state can be detected. Voice transmission is disabled in this state.

# 9.5.3 VP\_LINE\_OHT, VP\_LINE\_OHT\_POLREV

In the <code>VP\_LINE\_OHT</code> states, the DC feed is activated and voice transmission is enabled. <code>VP\_LINE\_OHT</code> allows the transmission of Caller ID information. Hook supervision functions are operating. The switching regulator only generates the negative high voltage needed to support the DC line voltage defined by the DC feed curve. In this way, power consumption is minimized.

# 9.5.4 VP\_LINE\_ACTIVE, VP\_LINE\_ACTIVE\_POLREV, VP\_LINE\_TALK, VP\_LINE\_TALK\_POLREV

In the VP\_LINE\_ACTIVE and VP\_LINE\_TALK states, the DC feed is activated. The PCM highway is enabled in VP\_LINE\_TALK and disabled in VP\_LINE\_ACTIVE. Both states allow the transmission of Caller ID information for Type 2 Caller ID. Hook supervision functions are operating. The switching regulator only generates the negative high voltage needed to support the DC line voltage defined by the DC feed curve. In this way, power consumption is minimized.

# 9.5.5 VP LINE TIP OPEN

In the <code>VP\_LINE\_TIP\_OPEN</code> state, the device provides a high impedance on the Tip lead and drives the Ring lead to the programmed VOC voltage. The loop supervision detector monitors the ground key current. When this current is larger than the programmed threshold, the <code>VP-API-II</code> reports a ground start event. This state can also be used to



determine Ring to ground leakage and Ring to ground capacitance in combination with the appropriate converter configuration.

# 9.5.6 VP\_LINE\_RING\_OPEN

In the <code>VP\_LINE\_RING\_OPEN</code> state, the device provides a high impedance on the Ring lead and drives the Tip lead to the programmed VOC voltage. The loop supervision detector monitors the ground key current. When this current is larger than the programmed threshold, the <code>VP-API-II</code> reports a ground start event. This state can also be used to determine Tip to ground leakage and Tip to ground capacitance in combination with the appropriate converter configuration.

# 9.5.7 VP\_LINE\_RINGING, VP\_LINE\_RINGING\_POLREV

In the VP\_LINE\_RINGING state, the voice DAC is used to apply the ringing signal generated from Signal Generator A and the Bias generator to the SLIC block. Internal feedback maintains a low (200  $\Omega$ ) system output impedance during ringing. The current limit is increased in the *Ringing* state and is programmable via the parameter, ILR. In order to minimize line transients, entry and exit from the VP\_LINE\_RINGING states are intelligently managed by the Le9632. When ringing is requested by the user, the corresponding signal generators are started but not applied to the subscriber line until the ringing voltage is equal to the on-hook Tip-Ring voltage. This algorithm, known as *Ring Entry*, assures that there is a smooth line transition when entering the VP\_LINE\_RINGING state. *Ring Entry* is guaranteed to occur within one period of the programmed ringing frequency. *Ring Exit* is an analogous procedure whereby the ringing signal is not immediately removed from the line after a ring trip or new state request. The ringing signal will persist until its voltage is equal to the required line voltage. Ring Entry and Ring Exit are configured using the *VP-API-II* option VP\_OPTION\_ID\_RING\_CNTRL.

While in the <code>VP\_LINE\_RINGING</code> state, the integrated switching regulator may be programmed. See "Device Profile" on page 70 and "Ringing Profile" on page 73 for information on setting the switcher topology.

# 9.5.8 VP\_LINE\_HOWLER, VP\_LINE\_HOWLER\_POLREV

In the <code>VP\_LINE\_HOWLER</code> state, the transmit (A to D) voice path and impedance generation are disabled. Gain is increased by 11.5 dB compared to a 0 dBr D/A setting.

#### 9.6 VpShutdownDevice()

This function puts all lines into the VP\_LINE\_DISABLED state, shuts down all power supplies, stops all timers, and masks all interrupts for the specified device. The device must be reinitialized with VpInitDevice() to be used again.

### 9.7 Line Status Monitoring

Line status is monitored by the VP-API-II using the functions listed in Table 13.

| Function Name     | Description                                                                                                                                                                                    |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VpGetEvent()      | Typically used to implement event driven method to monitor line status. Provides event queue such that a single event reported for each instance function is called (when an event is active). |  |
| VpGetLineStatus() | Typically used to implement polling method to monitor line status.                                                                                                                             |  |
|                   | VP_INPUT_HOOK Hook Status timing per Dial Pulse Detection.                                                                                                                                     |  |
|                   | VP_INPUT_RAW_HOOK Real time hook status. Changes during Dial Pulse                                                                                                                             |  |
|                   | VP INPUT GKEY Real time ground key status.                                                                                                                                                     |  |

Table 13 - VP-API-II Functions for Line Status Monitoring



# 9.8 Input / Output Control

The Le9632 device features four general purpose I/O pins that can be configured by the user as inputs, outputs, or relay drivers. All I/O pins are configured and accessed through the VP-API-II using the functions listed in <a href="Table 14">Table 14</a>

| Function Name            | Description                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre>VpSetOption()</pre> | VP_DEVICE_OPTION_ID_DEVICE_IO - Used to configure pins individually as input, output, or as a voltage sense pin. The parameter $directionPins\_31\_0$ used to set pin as input (0) or output (1). The bit in $directionPins\_31\_0$ corresponding to I/O is (I/O1 <sub>1</sub> = 0x1, I/O1 <sub>2</sub> = 0x2, I/O2 <sub>1</sub> = 0x4, and IO2 <sub>2</sub> = 0x8). Other bits in $directionPins\_31\_0$ are ignored. |
|                          | Configuring output type done by setting corresponding bit location in <code>outputTypePins_31_0</code> with <code>VP_OUTPUT_DRIVEN_PIN</code> (driven). Note that when writing a '1' to a driven pin results in voltage being present on the corresponding I/O pin.                                                                                                                                                    |
| VpGetOption()            | VP_DEVICE_OPTION_ID_DEVICE_IO - Retrieves current I/O pin configuration. When calling VpGetOption(), an event (Response Category, Event ID VP_LINE_EVID_RD_OPTION) is generated and must be processed by the host application. The host application then calls VpGetResults() with pointer to structure of type VpOptionDeviceIoType that is filled in by VP-API-II with current I/O configuration data.               |
| VpDeviceIoAccess()       | The accessMask_31_0 parameter provides bit field access to the I/O pins as (I/O1 <sub>1</sub> = 0x1, I/O1 <sub>2</sub> = 0x2, I/O2 <sub>1</sub> = 0x4, and IO2 <sub>2</sub> = 0x8). Access is by 'OR' combination, so accessMask_31_0 = 0x0F provides access to all lines simultaneously.  The accessType parameter indicates read (VP_DEVICE_IO_READ) or write (VP_DEVICE_IO_WRITE) operation.                        |
| vpbeviceToAccess ()      | For write operation, $deviceIOData_31_0$ is used to set lines to '0' or '1'. The bit mask is same as $accessMask_31_0$ (I/O1 <sub>1</sub> is set to value in $deviceIOData_31_0$ location 0x1, I/O1 <sub>2</sub> in $deviceIOData_31_0$ location 0x2, and so on). All other parameters ( $accessMask_63_32$ and $deviceIOData_63_32$ ) are ignored for the Le9632.                                                     |

Table 14 - VP-API-II Functions for Configuring and Accessing I/O Lines

#### 9.9 VoicePath API-II Software and QuickStarts

Both versions of the *VP-API-II* software are distributed with minimalistic examples known as QuickStarts. These examples are intended to provide *VP-API-II* users with a starting point for their end application. The QuickStarts show how to properly setup, initialize, and configure the VP-API. Additionally, the examples show how to properly respond to VP-API events. The QuickStarts code also provide examples of the platform specific Hardware Abstraction Layer and System Service Layer functions discussed in <u>9.2.4</u>, "Hardware Abstraction Layer" and <u>9.2.5</u>, "System Services Layer".

#### 9.10 DTMF

The VP-API II offers a software based DTMF (Dual-tone Multi-frequency) signal detection feature for Microsemi miSLIC<sup>TM</sup> devices. This feature can be used for applications where the host processor does not have access to voice data and therefore cannot run its own DTMF decode algorithm.



## 10.0 VP-API-II Profiles

*Profiles* are structures that contain design data to meet specific system requirements. Many *VP-API-II* functions take *Profiles* as one or more arguments. There are several types of *Profiles*. Each defines a different set of parameters for a service aspect of the device. <u>Table 15</u> provides a summary of all the *Profiles* that are used by the *VP-API-II* with the Le9632 device. *Profiles* are created using *VP Profile Wizard*.

| Profile Name    | Description                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device          | The Device Profile provides default start-up values for device specific configuration options that are normally set at initialization and never changed. These options include the Pulse Code Modulation (PCM) bus clock frequency and configuration information, interrupt mode, voltage monitoring mode, dial pulse correction, device mode register, and switching regulator configuration. |
| AC FXS          | Used for programming the transmission characteristics of the system, the AC FXS Profile holds the programmable gain and filter coefficient data. Over 70 country specific AC FXS Profiles are provided and the user can select the one or ones that are required for his or her application.                                                                                                   |
| DC              | The DC Profile holds the DC feed and loop supervision parameters.                                                                                                                                                                                                                                                                                                                              |
| Ringing         | The <i>Ringing Profile</i> contains the necessary commands and data to set up the ring generator of an FXS channel. Different <i>Profiles</i> can be used to vary the ringing characteristics of a line. Options available in the <i>Ringing Profile</i> include ringing waveform, frequency, amplitude, DC offset, ring trip method, maximum peak power, and ring cadence control.            |
| Tone            | The <i>Tone Profile</i> defines the various call progress tones that might be used in the FXS channel. The tones include dial tone, busy, ring back, re-order, and howler. This <i>Profile</i> is compatible with the one used with the <i>VE880</i> family.                                                                                                                                   |
| Ringing Cadence | The Ringing Cadence Profile defines the cadence that is associated with ringing. This Profile is compatible with the one used with the VE880 family.                                                                                                                                                                                                                                           |
| Tone Cadence    | The <i>Tone Cadence Profile</i> defines the various call progress cadences that might be used in a system. The cadences include stutter dial, busy, ring back, and reorder. This <i>Profile</i> is compatible with the one used with the <i>VE880</i> family.                                                                                                                                  |
| Caller ID       | The Caller ID Profile defines the on- and off-hook signal generation for services such as Caller ID and message waiting indication. This Profile abstracts the physical and data link layers of the protocol. FSK and DTMF signaling are supported. This Profile is compatible with the one used with the VE880 family.                                                                        |
| Metering        | The <i>Metering Profile</i> sets the frequency (12kHz or 16kHz), transition type, peak current, and echo voltage limits. This <i>Profile</i> is not compatible with the one used with the <i>VE880</i> family due to added parameters.                                                                                                                                                         |

Table 15 - VP-API-II Profile Types

# 10.1 Profile Wizard Project Definition

The *Profile Wizard* application allows the user to define the requirements of the telephone line characteristics, switching and signaling with an intuitive user interface. After selecting the requirements, the user can generate the corresponding *Profiles* (.c and .h files) which the *VP-API-II* software uses to initialize and control the Le9632 device. Microsemi provides many example *Profiles* based on known country or standard requirements.

After launching *Profile Wizard*, it presents the user with the option of creating a new project based on a Microsemi telephony device family or reference design or to open an existing project.



#### 10.2 Profile Wizard Main Menu

<u>Figure 39</u> shows a typical screen shot of the main menu of *Profile Wizard*. Note that the user can select from many standard country *Profiles*. In this example, the default files for Australia are selected.



Figure 39 - Profile Wizard - Main Menu



#### 10.3 Device Profile

#### 10.3.1 Overview

The *Device Profile* configures device or circuit level parameters for the entire device. This *Profile* is required to enable reliable host communication with the device, to configure the switching regulator, and to define *VP-API-II* driver parameters. An example *Device Profile* configuration for the *miSLIC<sup>TM</sup>* using *VP Profile Wizard* is shown below.



Figure 40 - Profile Wizard – Device Profile Configuration

Table 16 lists the VP-API-II functions which use values that are defined in the Device Profile.

| Function Name             | Description                                                                                                                                                           |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre>VpInitDevice()</pre> | Resets and initializes device with parameters defined in <i>Device Profile</i> and optionally configures all lines on the device with AC, DC, and Ringing parameters. |
| VpCalLine()               | This function may need to be called under some circumstances following the above function. Refer to the VP-API-II Reference Guide for more details.                   |

Table 16 - VP-API-II Functions For Device Configuration



#### 10.4 AC FXS Profiles

AC FXS Profiles are used to define the input impedance, receive and transmit frequency response, hybrid balance, and initial gain values. Microsemi provides AC FXS Profile examples for over 70 countries including the following:

| Input Impedance                          | Network Balance Impedance                      | Notes                                                                                                                                                                                                                                                                                                                               |
|------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 150 Ω + (510 Ω // 47 nF)                 | 150 Ω + (510 Ω // 47 nF)                       | Russia                                                                                                                                                                                                                                                                                                                              |
| 200 Ω + (680 Ω // 100 nF)                | 200 Ω + (680 Ω // 100 nF)                      | China                                                                                                                                                                                                                                                                                                                               |
| 220 Ω + (820 Ω // 115 nF)                | 220 Ω + (820 Ω // 115 nF)                      | Bulgaria, Germany, and South Africa                                                                                                                                                                                                                                                                                                 |
| 220 Ω + (820 Ω // 120 nF)                | 220 Ω + (820 Ω // 120 nF)                      | Australia                                                                                                                                                                                                                                                                                                                           |
| 270 Ω + (750 Ω // 150 nF)                | 270 Ω + (750 Ω // 150 nF)                      | Belgium, Croatia, Denmark, Egypt, Estonia, France, Greece, Hungary, Iceland, Ireland, Israel, Italy, Ivory Coast, Netherlands, Nigeria, Norway, Portugal, Romania, Spain, Sweden, Switzerland, and Turkey                                                                                                                           |
| 270 Ω + (910 Ω // 120 nF)                | 270 Ω + (1200 Ω // 120 nF)                     | Finland                                                                                                                                                                                                                                                                                                                             |
| 370 Ω + (620 Ω // 310 nF)                | 370 $\Omega$ + (620 $\Omega$ // 310 nF)        | New Zealand                                                                                                                                                                                                                                                                                                                         |
| $300 \Omega$ + (1000 $\Omega$ // 220 nF) | 370 Ω + (620 Ω // 310 nF)                      | United Kingdom                                                                                                                                                                                                                                                                                                                      |
| 600 Ω                                    | 600 Ω                                          | USA, Argentina, Armenia, Belarus, Canada, Chile, Colombia, Czech Republic, Ecuador, El Salvador, Georgia, Hong Kong, India, Indonesia, Jordan, Korea, Kuwait, Malaysia, Mexico, Pakistan, Paraguay, Peru, Philippines, Poland, Qatar, Saudi Arabia, Singapore, South Korea, Taiwan, Thailand, Ukraine, UAE, Uruguay, and Venezuela. |
| 600 Ω + 1.0 μF                           | 600 Ω + 1.0 μF                                 | Japan and PBX                                                                                                                                                                                                                                                                                                                       |
| 900 Ω                                    | 900 Ω                                          | Brazil                                                                                                                                                                                                                                                                                                                              |
| 900 Ω + 2.16 μF                          | 800 $\Omega$ // (0.05 $\mu$ F + 100 $\Omega$ ) | Telcordia GR-57-CORE Non-Loaded Loop                                                                                                                                                                                                                                                                                                |

Table 17 - Supported AC Source Impedances

#### Notes:

- Table 17 provides suggested AC source impedances for the listed countries and are believed to be accurate as of the date of publication of
  this document. However, standards can and do change from time to time or new ones may be introduced. Some countries may support
  more than one standard AC source impedance. Customers are responsible for using the appropriate AC FXS Profiles for their application.
- 2. VP Profile Wizard makes it easy to add additional countries as long as they are based on the supported impedances.
- The standard files provided with VP Profile Wizard are for FXS interfaces with two 7 ohm PTC's in series with Tip and Ring. Please contact
  Microsemi CMPG Customer Applications if alternate series resistor or PTC resistance values are planned.
- 4. Narrowband and Wideband versions of these Profiles are available.

Table 18 below lists the VP-API-II functions that which use values that are defined in the AC FXS Profile.

| Function Name  | Description                                                                                                                                                                                  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VpInitDevice() | Resets and initializes device with parameters defined in <i>Device Profile</i> and optionally configures all lines on the device with AC, DC, and Ringing parameters.                        |
| VpInitLine()   | Resets and initializes line with AC, DC, and Ringing parameters.                                                                                                                             |
| VpConfigLine() | Configures line with AC, DC, and Ringing parameters. Similar to VpInitLine() but line is not reset. Values not provided in function call result in line retaining previously set parameters. |
| VpCalLine()    | This function may need to be called under some circumstances following the functions listed above. Refer to the VP-API-II Reference Guide for more details.                                  |

Table 18 - VP-API-II Functions Using AC FXS Profile



# 10.5 DC Profile

*DC Profiles* are used to define the feed and loop supervision conditions of the line. An example *DC Profile* for  $miSLIC^{TM}$  devices using *VP Profile Wizard* is shown in Figure 41 below.



Figure 41 - Profile Wizard - DC Profile Configuration Example

Table 19 lists the VP-API-II functions which use values that are defined in the DC Profile.

| Function Name  | Description                                                                                                                                                                                  |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VpInitDevice() | Resets and initializes device with parameters defined in <i>Device Profile</i> and optionally configures all lines on the device with AC, DC, and Ringing parameters.                        |  |
| VpInitLine()   | Resets and initializes line with AC, DC, and Ringing parameters.                                                                                                                             |  |
| VpConfigLine() | Configures line with AC, DC, and Ringing parameters. Similar to VpInitLine() but line is not reset. Values not provided in function call result in line retaining previously set parameters. |  |
| VpCalLine()    | This function may need to be called under some circumstances following the functions listed above. Refer to the <i>ZL880 VP-API-II Reference Guide</i> for more details.                     |  |

Table 19 - VP-API-II Functions For DC Feed and Hook Detection Configuration



# 10.6 Ringing Profile

The *Ringing Profile* is used to define the type of ringing, ringing frequency, amplitude, offset, ring trip threshold, and ringing current limit. The *Ringing Profile* for the Le9632 using *VP Profile Wizard* is shown in <u>Figure 42</u> below..



Figure 42 - Profile Wizard - Ringing Profile Configuration Example

Table 20 lists the VP-API-II functions which use values that are defined in the Ringing Profile.

| Function Name  | Description                                                                                                                                                                                  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VpInitDevice() | Resets and initializes device with parameters defined in <i>Device Profile</i> and optionally configures all lines on the device with AC, DC, and Ringing parameters.                        |
| VpInitLine()   | Resets and initializes line with AC, DC, and Ringing parameters.                                                                                                                             |
| VpConfigLine() | Configures line with AC, DC, and Ringing parameters. Similar to VpInitLine() but line is not reset. Values not provided in function call result in line retaining previously set parameters. |
| VpCalLine()    | This function may need to be called under some circumstances following the functions listed above. Refer to the <i>VP-API-II Reference Guide</i> for more details.                           |

Table 20 - VP-API-II Functions For Ringing and Ring Trip Definition



# 10.7 Tone Profile

*Tone Profiles* provide the capability to program up to four simultaneous tones on the line. The *Tone Profile* for the Le9632 using *VP Profile Wizard* is shown in <u>Figure 43</u> below.



Figure 43 - Profile Wizard - Tone Profile Configuration

Table 21 lists the VP-API-II function which uses values that are defined in the Tone Profile.

| Function Name   | Description                                                         |
|-----------------|---------------------------------------------------------------------|
| VpSetLineTone() | Starts a tone on the line. The tone can be cadenced or "always on". |

Table 21 - VP-API-II Function Using Tone Profile



#### 10.8 Tone Cadence Profile

*VP-API-II* Tone Cadencing is a highly flexible set of operators the user selects to implement any country-specific ringing or tone cadence requirements including Special Information Tones (SIT) and howler tones. Figure 44 shows how to define cadences for call progress tones with *VP Profile Wizard*.



Figure 44 - Profile Wizard - Tone Cadence Profile Example

The VP-API-II Cadencer supports the following operations:

- 1. Time -- Delays (in a non-blocking fashion) program execution.
- 2. Generator Control -- Enable/Disable selection on a per-generator basis.
- 3. Branch -- Forces the cadencing to return to a previous step with "repeat" for n number of times. If n == 0, repeat forever.
- 4. Line State -- Sets line to specific VP-API-II Line State.

<u>Table 22</u> lists the VP-API-II function which uses values that are defined in the *Tone Cadence Profile*.

| Function Name   | Description                                                                                                                                          |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| VpSetLineTone() | Provides tone cadencing for up to four tones. Also supports country-specific howler tone cadencing (AUS, UK, NTT) with ramp frequency and amplitude. |

Table 22 - VP-API-II Function For Tone Cadencing



# 10.9 Ringing Cadence Profile

*VP-API-II* ringing cadencing is a flexible set of operators the user selects to implement any country-specific ringing cadence. Figure 45 shows how to define cadences for ringing generation with *VP Profile Wizard*. Note that events that are associated with Type 1 (on-hook) Caller ID ringing are included by this Profile.



Figure 45 - Profile Wizard - Ringing Cadence Profile Example

The VP-API-II Cadencer supports the following operations:

- 1. Time -- Delays (in a non-blocking fashion) program execution.
- 2. Generator Control -- Enable/Disable selection on a per-generator basis.
- 3. Branch -- Forces the cadencing to return to a previous step with "repeat" for n number of times. If n == 0, repeat forever.
- 4. Line State -- Sets line to specific VP-API-II line state.
- 5. Send CID -- Starts Caller ID (CID) on the line while continuing to run cadence. Used for Type 1 Caller ID when CID occurs after first regular ringing cycle in order to achieve a precise delay between the first and second rings.
- 6. Wait On Caller ID -- Starts Caller ID on the line and suspends currently running cadence. Used for Type 1 Caller ID when CID occurs prior to the first regular ringing cycle.

Table 23 lists the VP-API-II functions which use values that are defined in the Ringing Cadence Profile.

| Function Name    | Description                                                                                                              |
|------------------|--------------------------------------------------------------------------------------------------------------------------|
| VpSetLineState() | VP_LINE_RINGING and VP_LINE_RINGING_POLREV for Ringing Cadence.                                                          |
| VpInitRing()     | User function to provide Ringing Cadence. Also allows use selection of <i>Caller ID Profile</i> associated with ringing. |

Table 23 - VP-API-II Functions For Ringing Cadencing



#### 10.10 Caller ID Profile

The Caller ID block uses Generators C and D to generate phase-continuous 1200 baud FSK tones for on- or off-hook information such as Calling Line ID (or Caller ID) and Visual Message Waiting Indication (VMWI). The duration of each (bit) tone is fixed at 0.833 ms (1200 baud).

Bell 202 tone frequencies are used in the North American and some international markets, and the ITU-T Recommendation V.23 tone frequencies are used in most of Europe and other international markets. The signal generator amplitude may need to be adjusted depending on the programmed loss plan. Data transmission levels are normally specified as -13.5 dBm +/-1.5 dB.

Exact preamble and mark sequences are generated by adjusting the framing mode and sending the appropriate number of characters. The *VP-API-II* abstracts this into a simple driver level interface. *VP Profile Wizard* enables the user to select the Caller ID parameters and build them into the *Caller ID Profile*, which generates the necessary coefficients and instructions for the *VP-API-II*. Note that the signal level in the example below is -7.5 dBm0, which corresponds to a transmitted signal of -13.5 dBm0 to the line due to the 6 dB D/A loss in the default *AC Profile*.



Figure 46 - Profile Wizard – Type 1 Caller ID Profile Example

Table 24 lists the VP-API-II functions which use values that are defined in the Caller ID Profile.

| Function Name   | Description                                                                                                                             |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| VpInitRing()    | User function to provide Caller ID Profile associated with ringing.                                                                     |
| VpSendCid()     | Configures and starts Caller ID immediately. Used for Type 2 Caller ID.                                                                 |
| VpInitCid()     | Input for Caller ID Message Data up to 32 bytes.                                                                                        |
| VpContinueCid() | Input for Caller ID Message Data up to 16 bytes. Called after VpInitCid() or VpSendCid() when event VP_LINE_EVID_CID_DATA is generated. |

Table 24 - VP-API-II Functions For Caller ID



# 10.11 Metering Profile

The *Metering Profile* allows the user to define the pulse metering frequency (12 or 16 kHz), peak current, and voltage limit. Figure 47 shows an example screen shot of the *Metering Profile* definition in *VP Profile Wizard*.



Figure 47 - Profile Wizard - Metering Profile Example

Table 25 lists the VP-API-II functions which use values that are defined in the Metering Profile.

| Function Name  | Description                                                     |
|----------------|-----------------------------------------------------------------|
| VpInitMeter()  | Configures the metering signal generator of an individual line. |
| VpStartMeter() | Starts metering pulses.                                         |

Table 25 - VP-API-II Functions for Metering



# 11.0 Package Outline

The package outline and recommended land pattern of the Le9632 are described in this section.



Figure 48 - Le9632 Package Pin Pitch





Figure 49 - Le9632 Package Outline Drawing





Figure 50 - Recommended Land Pattern (QFN-53) - Top View



# 12.0 Related Collateral

The following documentation is available on the Microsemi website www.microsemi.com/voice-line-circuits.

#### 12.1 Documentation

- Le9622 Data Sheet Document Number 157378
- Le9632 Data Sheet Document Number 157379
- Le9643 Data Sheet Document Number 157127
- Le9653 Data Sheet Document Number 157152
- Le9622/Le9632 Product Brief Document Number 157380
- Le9643/Le9653 Product Brief Document Number 157126
- VP-API-II Reference Guide Document Number 143271 (included with software download)
- Line Test API (LT-API) User's Guide Document Number 081470 (included with software download)
- VeriVoice Professional Data Sheet Document Number 1457775 (included with software download)

# 12.1.1 Application Notes

- EMI Radiated Immunity Document Number 146127
- Two Layer PCB Design Document Number 146669
- VP-API II Based DTMF Detection Document Number 154520

# 12.2 Development Hardware

Contact your sales representative for the latest Le9632 reference design hardware.

#### ZLR963222H Line Module

- The ZLR963222H Line Module features one Le9632 miSLIC™ Line Circuits operating in SPI/PCM mode with Microsemi's 135V Full Tracking Inverting Boost topology. The design also uses off the shelf inductors instead of a custom transformer. The supplies are designed to operate from a nominal 12V +/-3V supply.

# 12.3 Downloads, Firmware and Drivers

Le9632 IBIS Model, available at www.microsemi.com/voice-line-circuits.



### 12.4 Development Software

URLs for the following software is available on the Microsemi website www.microsemi.com/voice-line-circuits.

#### Le71SK0002 VoicePath API-II Software

- The *VP-API-II* is a set of C source used by the host application to interface to the *VE880*, *VE890*, *ZL880*, *and miSLIC Series* and other Microsemi voice product families.

#### Le71SDKAPIL API-II Lite

The VP-API-II Lite is identical to VP-API-II, with reduced functionality. VP-API-II Lite does not support tone or ringing cadencing, Caller ID, or Metering signal generation.

#### Le71SDKTK Microsemi CMPG Toolkit

- The Microsemi CMPG Toolkit application is a scripting environment that allows for the development and distribution of Tcl related collateral for Microsemi CMPG hardware and software products. The Toolkit includes several custom Microsemi CMPG Tcl extension packages, i.e. VP-Script and Mini-PBX.
- The *VP-Script* application is intended to provide a robust interactive GUI and scripting environment for each of Microsemi CMPG's currently manufactured Microprocessor Interface (MPI) devices as well as for the next generation Host Bus Interface (HBI) devices.
- *Mini-PBX* provides an interactive GUI for the *Voice Path API-II* and the *LT-API* libraries, i.e. *VeriVoice* and *LineCare*.

#### Le71SDKPRO Profile Wizard

- The VP Profile Wizard is a Microsoft Windows GUI application that aids in the organization and creation of country Profiles used in the VP-API-II into a single project file.

#### Le71SDKZTAP ZTAP Support Package

The ZTAP is the latest in Microsemi CMPG's hardware platforms designed to provide a demonstration and development vehicle for Microsemi CMPG's voice devices. In standalone mode, it operates as a basic call control environment that will automatically run Microsemi CMPG line modules. When used with Microsemi CMPG Toolkit, devices/lines can be monitored and programmed with user specified parameters. Voice quality measurements can be made in either E1 or T1 mode by connecting standard test equipment to the ZTAP.

#### ZL880SLVVP VeriVoice Professional Test Suite

- The VeriVoice™ Professional Test Suite provides customers with the most cost effective, reliable VoIP line testing tools available on the market. The VeriVoice Test Suite Software is used in conjunction with VoicePath™ API-II and API-II Lite software to provide line test and self-test for select devices from the miSLIC™ Series and ZL880 VoicePort™ Series. The VeriVoice™ Professional Test Suite software is available in C code, allowing for easy integration and customization by a developer.

#### ZLS880VVMT VeriVoice Manufacturing Test Package

The VeriVoice™ Manufacturing Test Package is a stand-alone, self contained test package intended to facilitate factory testing of new products based on Microsemi CMPG's miSLIC™ Series, ZL880 Series, VE880 Series, and VE890 chipsets. The software is distributed as a portable, platform-independent C source code module. The software is architected as a rapid set of tests which provide thorough test cover. The software eliminates the need for expensive test equipment.

# LE71SDKWIN WinSLAC™ Software (available in Software Delivery System)

The WinSLAC™ utility is a software program that aids in the design and development of telephony interfaces and related voice band applications.



# 13.0 Change History

# 13.1 Version 2 to Version 3

- Upgrade Status from Advance to Preliminary
- Added Maximum device junction temperature in 4.1, "Absolute Maximum Ratings".
- Modify thermal constants to align with latest simulations, replace  $\theta_{JC(BOTTOM)}$  with JEDEC standard  $\theta_{JC}$  in 4.1, "Absolute Maximum Ratings"
- Update part number recommendation for L1/L2 in <u>8.6, "125VPK Inverting Boost Switching Regulator Circuit Bill of Materials1"</u>

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

# For more information about all Microsemi products visit our website at www.microsemi.com

TECHNICAL DOCUMENTATION - NOT FOR RESALE



Microsemi Corporate Headquarters
One Enterprise, Aliso Viejo CA 92656 USA
Within the USA: +1 (800) 713-4113
Outside the USA: +1 (949) 380-6100
Sales: +1 (949) 380-6136
Fax: +1 (949) 215-4996
email: sales.support@microsemi.com
www.microsemi.com

Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive and system solutions for communications, defense & security, aerospace and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif., and has approximately 4,400 employees globally. Learn more at www.microsemi.com.

© 2017 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Microchip: LE9632RQCT