

# **SY100EP196V**

## 3.3V/5V 2.5 GHz Programmable Delay Chip with Fine Tune Control

#### **Features**

- Pin-for-Pin, Plug-In Compatible with the ON Semiconductor MC100EP196
- Maximum Frequency >2.5 GHz
- Programmable Range: 2.2 ns to 12.2 ns
- · 10 ps Increments
- · 30 ps Fine Tuning Range
- PECL Mode Operating Range: V<sub>CC</sub> = 3.0V to 5.5V with V<sub>EE</sub> = 0V
- NECL Mode Operating Range: V<sub>CC</sub> = 0V with V<sub>EE</sub> = -3.0V to -5.5V
- · Open Input Default State
- · Safety Clamp on Inputs
- A Logic High on the /EN Pin will Force Q to Logic Low
- D[0:10] can Accept Either ECL, CMOS, or TTL Inputs
- V<sub>BB</sub> Output Reference Voltage
- · Available in a 32-Lead TQFP Package

#### **Applications**

- · Clock Deskewing
- Timing Adjustment
- · Aperture Centering

#### **General Description**

The SY100EP196V is a programmable delay line, varying the time a logic signal takes to traverse from IN to Q. This delay can vary from about 2.2 ns to about 12.2 ns. The input can be PECL, LVPECL, NECL, or LVNECL.

The delay varies in discrete steps based on a control word presented to SY100EP196V. The 10-bit width of this latched control register allows for delay increments of approximately 10 ps. In addition, delay may be varied continuously in about a 30 ps range by setting the voltage at the FTUNE pin.

An eleventh control bit allows the cascading of multiple SY100EP196V devices, for a wider delay range. Each additional SY100EP196V effectively doubles the delay range available.

For maximum flexibility, the control register interface accepts CMOS or TTL level signals, as well as the input level at the IN and /IN pins.

#### Package Type



## **Typical Applications Circuit**



## **Functional Block Diagram**



#### 1.0 ELECTRICAL CHARACTERISTICS

### **Absolute Maximum Ratings †**

| Supply Voltage (V <sub>CC</sub> ) PECL Mode (V <sub>EE</sub> = 0V) | 0.5V to +6.0V                   |
|--------------------------------------------------------------------|---------------------------------|
| Supply Voltage (V <sub>EE</sub> ) NECL Mode (V <sub>CC</sub> = 0V) | +0.5V to -6.0V                  |
| Any Input Voltage (V <sub>IN</sub> ) PECL Mode                     | 0.5V to V <sub>CC</sub> + 0.5V  |
| Any Input Voltage (V <sub>IN</sub> ) NECL Mode                     | +0.5V to V <sub>EE</sub> – 0.5V |
| ECL Continuous Output Current (I <sub>OUT</sub> )                  | 50 mA                           |
| ECL Surge Output Current (I <sub>OUT</sub> )                       | 100 mA                          |
| I <sub>BB</sub> Sink/Source Current                                | ±0.5 mA                         |
| ESD Rating (Note 1)                                                |                                 |

#### **Operating Ratings ††**

| Supply Voltage ( $V_{CC}$ ) PECL Mode ( $V_{EE} = 0V$ )            | +3.0V to +5.5V |
|--------------------------------------------------------------------|----------------|
| Supply Voltage (V <sub>EE</sub> ) NECL Mode (V <sub>CC</sub> = 0V) |                |

**† Notice:** Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**†† Notice:** The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.

Note 1: Devices are ESD sensitive. Handling precautions recommended.

#### DC ELECTRICAL CHARACTERISTICS

| Electrical Characteristics: T <sub>A</sub> = -40°C to +85°C |                                       |      |      |      |       |                              |  |  |  |  |
|-------------------------------------------------------------|---------------------------------------|------|------|------|-------|------------------------------|--|--|--|--|
| Parameters                                                  | Symbol                                | Min. | Тур. | Max. | Units | Conditions                   |  |  |  |  |
| Dawar Cumhi Valtara (DECL)                                  | V                                     | 3.0  | 3.3  | 3.6  | V     |                              |  |  |  |  |
| Power Supply Voltage (PECL)                                 | $V_{CC}$                              | 4.5  | 5.0  | 5.5  | V     | _                            |  |  |  |  |
| Davier Cumby Veltage (NECL)                                 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | -3.6 | -3.3 | -3.0 | W     |                              |  |  |  |  |
| Power Supply Voltage (NECL)                                 | V <sub>EE</sub>                       | -5.5 | -5.0 | -4.5 | V     | _                            |  |  |  |  |
| Power Supply Current (Note 1)                               | I <sub>EE</sub>                       | _    | 150  | 175  | mA    | No load, over supply voltage |  |  |  |  |

Note 1: Required 500 Ifpm air flow when using +5V or -5V power supply.

## (100kEP) LVPECL DC ELECTRICAL CHARACTERISTICS

| Electrical Characteristics: V <sub>CC</sub> = 3.3V, V <sub>EE</sub> = 0V; T <sub>A</sub> = -40°C to +85°C (Note 1, Note 2) |                 |      |      |      |       |                                                            |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------|-----------------|------|------|------|-------|------------------------------------------------------------|--|--|--|--|
| Parameters                                                                                                                 | Symbol          | Min. | Тур. | Max. | Units | Conditions                                                 |  |  |  |  |
| Output HIGH Voltage                                                                                                        | V <sub>OH</sub> | 2155 | 2280 | 2405 | mV    | Figure 4-4, All loading with $50\Omega$ to $V_{CC}$ – $2V$ |  |  |  |  |
| Output LOW Voltage                                                                                                         | V <sub>OL</sub> | 1355 | 1480 | 1605 | mV    | Figure 4-4, All loading with $50\Omega$ to $V_{CC} - 2V$   |  |  |  |  |
| Input HIGH Voltage, PECL                                                                                                   |                 | 2075 | _    | 2420 | mV    |                                                            |  |  |  |  |
| Input HIGH Voltage, CMOS                                                                                                   | $V_{IH}$        | 1815 | _    | _    | mV    | Figure 4-6 Figure 4-7                                      |  |  |  |  |
| Input HIGH Voltage, TTL                                                                                                    |                 | 2000 | _    | _    | mV    |                                                            |  |  |  |  |
| Input LOW Voltage, PECL                                                                                                    |                 | 1355 | _    | 1675 | mV    |                                                            |  |  |  |  |
| Input LOW Voltage, CMOS                                                                                                    | $V_{IL}$        | _    | _    | 1485 | mV    | Figure 4-6 Figure 4-7                                      |  |  |  |  |
| Input LOW Voltage, TTL                                                                                                     |                 | _    | _    | 800  | mV    |                                                            |  |  |  |  |
| Output Voltage Reference                                                                                                   | $V_{BB}$        | 1775 | 1875 | 1975 | mV    | _                                                          |  |  |  |  |
| Input Select Voltage                                                                                                       | $V_{CF}$        | 1610 | 1720 | 1825 | mV    | _                                                          |  |  |  |  |

## (100kEP) LVPECL DC ELECTRICAL CHARACTERISTICS (CONTINUED)

| Electrical Characteristics: V <sub>CC</sub> = 3.3V, V <sub>EE</sub> = 0V; T <sub>A</sub> = -40°C to +85°C (Note 1, Note 2) |                    |      |      |      |       |            |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------|--------------------|------|------|------|-------|------------|--|--|--|
| Parameters                                                                                                                 | Symbol             | Min. | Тур. | Max. | Units | Conditions |  |  |  |
| Mode Connection                                                                                                            | V <sub>EF</sub>    | 1900 | 2000 | 2100 | mV    | _          |  |  |  |
| Input HIGH Voltage Common<br>Mode Range (Note 3)                                                                           | V <sub>IHCMR</sub> | 2.0  | _    | 3.3  | V     | Figure 4-9 |  |  |  |
| Input HIGH Current                                                                                                         | I <sub>IH</sub>    | _    | _    | 150  | μA    | _          |  |  |  |
| Input LOW Current (IN)                                                                                                     |                    | 0.5  | _    | _    | μA    | _          |  |  |  |
| Input LOW Current (/IN)                                                                                                    | - IIL              | -150 | _    | _    | μΑ    | _          |  |  |  |

- Note 1: Device is guaranteed to meet the DC specifications, shown in the table above, after thermal equilibrium has been established. The device is tested in a socket such that transverse airflow of ≥500 lfpm is maintained
  - 2: Input and output parameters vary 1:1 with V<sub>CC</sub>.
  - **3:** V<sub>IHCMR</sub> maximum varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

## (100kEP) PECL DC ELECTRICAL CHARACTERISTICS

| Electrical Characteristics: V <sub>CC</sub> = 5.0V, V <sub>EE</sub> = 0V; T <sub>A</sub> = -40°C to +85°C (Note 1, Note 2) |                    |      |      |      |       |                                                          |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------|--------------------|------|------|------|-------|----------------------------------------------------------|--|--|--|
| Parameters                                                                                                                 | Symbol             | Min. | Тур. | Max. | Units | Conditions                                               |  |  |  |
| Output HIGH Voltage                                                                                                        | V <sub>OH</sub>    | 3855 | 3980 | 4105 | mV    | Figure 4-4, All loading with $50\Omega$ to $V_{CC} - 2V$ |  |  |  |
| Output LOW Voltage                                                                                                         | V <sub>OL</sub>    | 3055 | 3180 | 3305 | mV    | Figure 4-4, All loading with $50\Omega$ to $V_{CC} - 2V$ |  |  |  |
| Input HIGH Voltage, PECL                                                                                                   |                    | 3775 | _    | 4120 | mV    |                                                          |  |  |  |
| Input HIGH Voltage, CMOS                                                                                                   | $V_{IH}$           | 2750 | _    | _    | mV    | Figure 4-6 Figure 4-7                                    |  |  |  |
| Input HIGH Voltage, TTL                                                                                                    |                    | 2000 | _    | _    | mV    |                                                          |  |  |  |
| Input LOW Voltage, PECL                                                                                                    |                    | 3055 | _    | 3375 | mV    |                                                          |  |  |  |
| Input LOW Voltage, CMOS                                                                                                    | $V_{IL}$           | _    | _    | 2250 | mV    | Figure 4-6 Figure 4-7                                    |  |  |  |
| Input LOW Voltage, TTL                                                                                                     |                    | _    | _    | 800  | mV    |                                                          |  |  |  |
| Output Voltage Reference                                                                                                   | $V_{BB}$           | 3475 | 3575 | 3675 | mV    | —                                                        |  |  |  |
| Input HIGH Voltage Common<br>Mode Range (Note 3)                                                                           | V <sub>IHCMR</sub> | 2.0  | _    | 5.0  | V     | Figure 4-9                                               |  |  |  |
| Input HIGH Current                                                                                                         | I <sub>IH</sub>    | _    | _    | 150  | μA    | _                                                        |  |  |  |
| Input LOW Current (IN)                                                                                                     | _                  | 0.5  | _    | _    | μA    | _                                                        |  |  |  |
| Input LOW Current (/IN)                                                                                                    | I <sub>IL</sub>    | -150 | _    | _    | μA    | _                                                        |  |  |  |

- Note 1: Device is guaranteed to meet the DC specifications, shown in the table above, after thermal equilibrium has been established. The device is tested in a socket such that transverse airflow of ≥500 lfpm is maintained
  - 2: Input and output parameters vary 1:1 with V<sub>CC</sub>.
  - 3: V<sub>IHCMR</sub> maximum varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

## (100kEP) NECL DC ELECTRICAL CHARACTERISTICS

| Electrical Characteristics: V <sub>CC</sub> = 0V, V <sub>EE</sub> = -5.5V to -3.0V; T <sub>A</sub> = -40°C to +85°C (Note 1) |                    |                       |       |       |       |                                                          |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------|-------|-------|-------|----------------------------------------------------------|--|--|--|--|
| Parameters                                                                                                                   | Symbol             | Min.                  | Тур.  | Max.  | Units | Conditions                                               |  |  |  |  |
| Output HIGH Voltage                                                                                                          | V <sub>OH</sub>    | -1145                 | -1020 | -895  | mV    | Figure 4-5, All loading with $50\Omega$ to $V_{CC} - 2V$ |  |  |  |  |
| Output LOW Voltage                                                                                                           | V <sub>OL</sub>    | -1945                 | -1820 | -1695 | mV    | Figure 4-5, All loading with $50\Omega$ to $V_{CC} - 2V$ |  |  |  |  |
| Input HIGH Voltage, NECL                                                                                                     | V <sub>IH</sub>    | -1225                 | _     | -880  | mV    | Figure 4-8                                               |  |  |  |  |
| Input LOW Voltage, NECL                                                                                                      | $V_{IL}$           | -1945                 | _     | -1625 | mV    | Figure 4-8                                               |  |  |  |  |
| Output Voltage Reference                                                                                                     | $V_{BB}$           | -1525                 | -1425 | -1325 | mV    | _                                                        |  |  |  |  |
| Input HIGH Voltage Common<br>Mode Range (Note 2)                                                                             | V <sub>IHCMR</sub> | V <sub>EE</sub> + 2.0 | _     | 0     | V     | Figure 4-10                                              |  |  |  |  |
| Input HIGH Current                                                                                                           | I <sub>IH</sub>    | _                     | _     | 150   | μA    | _                                                        |  |  |  |  |
| Input LOW Current (IN)                                                                                                       |                    | 0.5                   | _     | _     | μA    | _                                                        |  |  |  |  |
| Input LOW Current (/IN)                                                                                                      | I <sub>IL</sub>    | -150                  | _     | _     | μA    | _                                                        |  |  |  |  |

- Note 1: Device is guaranteed to meet the DC specifications, shown in the table above, after thermal equilibrium has been established. The device is tested in a socket such that transverse airflow of ≥500 lfpm is maintained.
  - 2: V<sub>IHCMR</sub> maximum varies 1:1 with V<sub>EE</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

#### **AC ELECTRICAL CHARACTERISTICS**

**Electrical Characteristics:**  $V_{CC} = 3.0$  to 5.5V,  $V_{EE} = 0$ V or  $V_{CC} = 0$ V,  $V_{EE} = -3.0$  to -5.5V;  $T_{A} = -40$ °C to +85°C (Note 1, Note 2)

| (Note 1, Note 2)                                                |                      |      |       |       |                     |       |                        |       | •     |       |       |
|-----------------------------------------------------------------|----------------------|------|-------|-------|---------------------|-------|------------------------|-------|-------|-------|-------|
| Parameter                                                       | $T_A = -40^{\circ}C$ |      |       | T,    | <sub>A</sub> = +25° | С     | T <sub>A</sub> = +85°C |       |       | Units |       |
| Parameter                                                       | Symbol               | Min. | Тур.  | Max.  | Min.                | Тур.  | Max.                   | Min.  | Тур.  | Max.  | Units |
| Maximum Frequency (Note 3)                                      | f <sub>MAX</sub>     | l    | 2.5   | _     | 1                   | 2.5   | 1                      | _     | 2.5   | 1     | GHz   |
| Propagation Delay, IN to Q; D[0-10]=0                           |                      | 1650 | 2000  | 2450  | 1800                | 2050  | 2600                   | 1950  | 2250  | 2750  | ps    |
| Propagation Delay, IN to Q;<br>D[0-10]=1023                     |                      | 9500 | 11500 | 13500 | 9800                | 12200 | 14000                  | 10600 | 13300 | 15800 | ps    |
| Propagation Delay, /EN to Q:<br>D[0-10]=0                       | t <sub>PD</sub>      | 1600 | 2150  | 2600  | 1800                | 2300  | 2800                   | 2000  | 2500  | 3000  | ps    |
| Propagation Delay, D10 to CASCADE                               |                      | 300  | 420   | 500   | 325                 | 450   | 550                    | 325   | 525   | 625   | ps    |
| Programmable Range t <sub>PD(MAX)</sub> to t <sub>PD(MIN)</sub> | t <sub>RANGE</sub>   | 7850 | 9450  | _     | 8200                | 10000 |                        | 8850  | 10950 | l     | ps    |
| Step Delay, D0 High (Note 4)                                    |                      |      | 9     | _     |                     | 10    |                        | _     | 10    |       | ps    |
| Step Delay, D1 High                                             |                      | _    | 25    | —     | _                   | 26    | _                      | _     | 27    | _     | ps    |
| Step Delay, D2 High                                             |                      | _    | 42    | —     | _                   | 42    | _                      | _     | 43    | _     | ps    |
| Step Delay, D3 High                                             |                      | _    | 75    | _     | _                   | 80    | _                      | _     | 81    | _     | ps    |
| Step Delay, D4 High                                             | Δt                   | _    | 142   | _     | _                   | 143   | _                      | _     | 150   | _     | ps    |
| Step Delay, D5 High                                             | Δι                   | _    | 296   | _     | _                   | 300   | _                      | _     | 310   | _     | ps    |
| Step Delay, D6 High                                             |                      | _    | 532   | _     | _                   | 540   | _                      | _     | 565   | _     | ps    |
| Step Delay, D7 High                                             |                      | _    | 1080  | —     | _                   | 1095  | _                      | _     | 1140  | _     | ps    |
| Step Delay, D8 High                                             |                      | _    | 2100  | —     | _                   | 2150  | _                      | _     | 2250  | _     | ps    |
| Step Delay, D9 High                                             |                      | _    | 4250  | —     | _                   | 4300  | _                      | —     | 4500  | _     | ps    |
| Linearity (Note 5)                                              | Lin                  | _    | ±10   | _     | _                   | ±10   | _                      | _     | ±10   | _     | %LSB  |
| Duty Cycle Skew t <sub>PHL</sub> to t <sub>PLH</sub> (Note 6)   | t <sub>SKEW</sub>    | _    | _     | _     | _                   | 25    | _                      | _     | _     | _     | ps    |

### AC ELECTRICAL CHARACTERISTICS (CONTINUED)

**Electrical Characteristics:**  $V_{CC} = 3.0$  to 5.5V,  $V_{EE} = 0V$  or  $V_{CC} = 0V$ ,  $V_{EE} = -3.0$  to -5.5V;  $T_A = -40$ °C to +85°C (Note 1, Note 2)

| Parameter                              | Cumbal           | T <sub>A</sub> = -40°C |      |      | T <sub>A</sub> = +25°C |      |      | T <sub>A</sub> = +85°C |      |      | Units             |
|----------------------------------------|------------------|------------------------|------|------|------------------------|------|------|------------------------|------|------|-------------------|
| Parameter                              | Symbol           | Min.                   | Тур. | Max. | Min.                   | Тур. | Max. | Min.                   | Тур. | Max. | Units             |
| Setup Time, D to LEN                   |                  | 200                    | 0    | _    | 200                    | 0    | _    | 200                    | 0    | _    | ps                |
| Setup Time, D to IN (Note 7)           | t <sub>S</sub>   | 300                    | 140  | _    | 300                    | 160  | _    | 300                    | 180  | _    | ps                |
| Setup Time, /EN to IN (Note 8)         |                  | 300                    | 150  | _    | 300                    | 170  | _    | 300                    | 180  | _    | ps                |
| Hold Time, LEN to D                    |                  | 200                    | 60   | _    | 200                    | 100  | _    | 200                    | 80   | _    | ps                |
| Hold Time IN to /EN (Note 9)           | t <sub>H</sub>   | 400                    | 250  | _    | 400                    | 280  | _    | 400                    | 300  | _    | ps                |
| Release Time, /EN to IN (Note 10)      |                  | _                      | _    | _    | _                      | 500  | _    | _                      | _    | _    | ps                |
| Release Time, SETMAX to LEN            | t <sub>R</sub>   | 400                    | 200  | _    | 400                    | 250  | _    | 400                    | 300  | _    | ps                |
| Release Time, SETMIN to LEN            |                  | 350                    | 275  | _    | 350                    | 200  | _    | 350                    | 335  | _    | ps                |
| Cycle-to-Cycle Jitter (Note 11)        | t <sub>JIT</sub> | _                      | 0.2  | <1   | _                      | 0.2  | <1   | _                      | 0.2  | <1   | ps <sub>RMS</sub> |
| Differential Input Voltage Swing       | $V_{PP}$         | 150                    | 800  | 1200 | 150                    | 800  | 1200 | 150                    | 800  | 1200 | mV                |
| Output Rise/Fall Time,                 | t <sub>r</sub>   |                        | 180  | 250  |                        | 210  | 300  |                        | 230  | 325  | ps                |
| 20% to 80% (Q)<br>20% to 80% (CASCADE) | t <sub>f</sub>   |                        | 180  | 250  | _                      | 210  | 300  | _                      | 230  | 325  | ps                |

- Note 1: AC characteristics are guaranteed by design and characterization.
  - 2: Measured using 750 mV source, 50% duty cycle clock source.
  - 3: Refer to the Typical Operating Characteristics for output swing performance.
  - 4: The delays of the individual bits are cumulative.
  - 5: Linearity is the deviation from the ideal delay.
  - **6:** Duty cycle skew guaranteed only for differential operation measured from the crosspoint of the input edge to the crosspoint of the corresponding output edge.
  - 7: Setup time defines the amount of time prior to an edge on IN, /IN that the D[0:9] bits must be set to guarantee the new delay will occur for that edge.
  - 8: Setup time is the minimum that /EN must be asserted prior to the next transition of IN, /IN to prevent an output response greater than ±75 mV to that IN, /IN transition.
  - **9:** Hold time is the minimum time that /EN must remain asserted after a negative going IN or a positive going /IN to prevent an output response greater than ±75 mV to that IN, /IN transition.
  - **10:** Release time is the minimum time that /EN must be deasserted prior to the next IN, /IN transition to ensure an output response that meets the specified IN to Q propagation delay and transition times.
  - 11: This is the amount of generated jitter added to an otherwise jitter free clock signal, going from IN, /IN to Q, /Q, where the clock may be any frequency between 0.0 GHz and 2.5 GHz.

#### TEMPERATURE SPECIFICATIONS

| Parameters                    | Symbol            | Min. | Тур. | Max. | Units | Conditions         |  |  |  |
|-------------------------------|-------------------|------|------|------|-------|--------------------|--|--|--|
| Temperature Ranges            |                   |      |      |      |       |                    |  |  |  |
| Ambient Temperature Range     | T <sub>A</sub>    | -40  |      | +85  | °C    | _                  |  |  |  |
| Lead Temperature              | $T_J$             | _    | _    | +260 | °C    | Soldering, 20 sec. |  |  |  |
| Storage Temperature Range     | T <sub>A</sub>    | -65  | _    | +150 | °C    |                    |  |  |  |
| Package Thermal Resistance    |                   |      |      |      |       |                    |  |  |  |
|                               | $\theta_{JA}$     | _    | 50   | _    | °C/W  | Still-Air          |  |  |  |
| Thermal Resistance, TQFP-32Ld | $\theta_{JA}$     | _    | 42   | _    | °C/W  | 500lfpm            |  |  |  |
|                               | $\theta_{\sf JC}$ | _    | 20   | _    | °C/W  | _                  |  |  |  |

#### 2.0 TYPICAL OPERATING CHARACTERISTICS

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.



FIGURE 2-1: Q, /Q Output Swing vs. Frequency.



FIGURE 2-3: Propagation Delay vs. FTUNE Voltage.



FIGURE 2-2: Supply Current vs. Temperature.



FIGURE 2-4: Delay vs. Tap.

## 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1.

TABLE 3-1: PIN FUNCTION TABLE

| Pin Number                                 | Pin Name             | Pin Function                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23, 25, 26,<br>27, 29, 30,<br>31, 32, 1, 2 | D[0:9]               | CMOS, ECL, or TTL Select Inputs: These digital control signals adjust the amount of delay from IN to Q. Please refer to the AC Electrical Characteristics and Table 8-1 for delay values. Figure 6-4 through Figure 6-8 show how to interface these inputs to various logic family standards. These inputs default to logic low when left unconnected. Bit 0 is the least significant bit, and bit 9 is the most significant bit. |
| 3                                          | D[10]                | CMOS, ECL, or TTL Select Input: This input latches just like D[0:9] does. It drives the CASCADE, /CASCADE differential pair. Use only when cascading two or more SY100EP196V to extend the range of delays required.                                                                                                                                                                                                              |
| 4, 5                                       | IN, /IN              | ECL Input: This is the signal to be delayed. If this input pair is left unconnected, this is equivalent to a logic low input.                                                                                                                                                                                                                                                                                                     |
| 6                                          | VBB                  | Voltage Output Reference: When using a single-ended logic source for IN and /IN, connect the unused input of the differential pair to this pin. This pin can also re-bias AC-coupled inputs to IN and /IN. When used, de-couple this pin to VCC through an 0.01 $\mu\text{F}$ capacitor. Limit current sinking or sourcing to 0.5 mA or less.                                                                                     |
| 7                                          | VEF                  | Voltage Output: Connect this pin to VCF when the D inputs are ECL. Refer to the Digital Control Logic Standard section to interface the D inputs to CMOS or TTL.                                                                                                                                                                                                                                                                  |
| 8                                          | VCF                  | Voltage Input: The voltage at this pin sets the logic transition threshold for the D inputs.                                                                                                                                                                                                                                                                                                                                      |
| 9, 24, 28                                  | VEE                  | Most Negative Supply. Supply ground for PECL systems.                                                                                                                                                                                                                                                                                                                                                                             |
| 10                                         | LEN                  | ECL Control Input: When logic low, the D inputs flow through. Any changes to the D inputs reflect in the delay between IN, /IN and Q, /Q. When logic high, the logic values at D are latched, and these latched bits determine the delay.                                                                                                                                                                                         |
| 11                                         | SETMIN               | ECL Control Input: When logic high, the contents of the D register are reset. This sets the delay to the minimum possible, equivalent to D[0:9] being set to 0000000000. When logic low, the value of the D register, or the logic value of SETMAX determines the delay from IN, /IN to Q, /Q. This input defaults to logic low when left unconnected.                                                                            |
| 12                                         | SETMAX               | ECL Control Input: When logic high and SETMIN is logic low, the contents of the D register are set high, and the delay is set to one step greater than the maximum possible with D[0:9] set to 1111111111. When logic low, the value of the D register, or the logic value of SETMIN determines the delay from IN, /IN to Q, /Q. This input defaults to logic low when left unconnected.                                          |
| 13, 18, 19,<br>22                          | VCC                  | Most Positive Supply: Supply ground for NECL systems. Bypass to VEE with 0.1 $\mu F$ and 0.01 $\mu F$ low ESR capacitors.                                                                                                                                                                                                                                                                                                         |
| 14, 15                                     | CASCADE,<br>/CASCADE | 100k ECL Outputs: These outputs are used when cascading two or more SY100EP196V to /CASCADE extend the delay range required. Refer to Table 8-1 for delay values.                                                                                                                                                                                                                                                                 |
| 16                                         | /EN                  | ECL Control Input: When set active low, Q, /Q are a delayed version of IN, /IN. When set inactive high, IN, /IN are gated such that Q, /Q become a differential logic low. This input defaults to logic low when left unconnected.                                                                                                                                                                                                |
| 17                                         | FTUNE                | Voltage Control Input: By varying the voltage at this pin from VCC through VEE, the delay may be fine tuned by approximately ±15 ps.                                                                                                                                                                                                                                                                                              |
| 20, 21                                     | Q, /Q                | 100k ECL Outputs: This signal pair is the delayed version of IN, /IN.                                                                                                                                                                                                                                                                                                                                                             |

## 4.0 DIAGRAMS



FIGURE 4-1:

Differential Input Structure.



FIGURE 4-2: Structure.

Single-Ended Input



FIGURE 4-3:

Emitter Output Structure.



FIGURE 4-4: LVPECL.

Output Levels, PECL,



FIGURE 4-5:

Output Levels, NECL.

## SY100EP196V



FIGURE 4-6: Input Levels, PECL.



FIGURE 4-7: Input Levels, CMOS, TTL.



FIGURE 4-8: Input Levels, NECL.



FIGURE 4-9: Input Common Mode, PECL, LVPECL.



FIGURE 4-10: Input Common Mode, NECL.

#### 5.0 TERMINATING PECL



FIGURE 5-1: Parallel Termination, Thevenin Equivalent.

**Note:** For 5V systems: R1 =  $82\Omega$ , R2 =  $130\Omega$ .



FIGURE 5-2: Three Resistor "Y Termination".

- **Note 1:** Power saving alternative to Thevenin termination.
  - 2: Place termination resistors as close to destination inputs as possible.
  - 3:  $R_b$  resistor set the DC bias voltage, equal to  $V_t$ . For +3.3V systems,  $R_b$  = 46 $\Omega$  to 50 $\Omega$ . For +5V systems,  $R_b$  = 110 $\Omega$ .



FIGURE 5-3: Terminating Unused I/O.

- Note 1: Unused output (/Q) must be terminated to balance the output.
  - 2: Microchip's differential I/O logic devices include a V<sub>BB</sub> reference pin.
  - 3: Connect unused input through  $50\Omega$  to  $V_{BB}$ . Bypass with a 0.01  $\mu F$  capacitor to  $V_{CC}$ , not GND, as PECL is referenced to  $V_{CC}$ .

#### 6.0 INTERFACING DIAGRAMS



FIGURE 6-1: Interfacing to a Single-Ended PECL Signal.



FIGURE 6-2: Interfacing to and Inverting a Single-Ended PECL Signal.



**FIGURE 6-3:** Re-Biasing an AC-Coupled Signal.



FIGURE 6-4: Connecting PECL Signals to the D Inputs.



FIGURE 6-5: Connecting LVPECL Signals to the D Inputs.



**FIGURE 6-6:** Connecting CMOS Signals to the D Inputs (Note:  $V_{CF}$  and  $V_{EF}$  are not connected).



**FIGURE 6-7:** Connecting TTL Signals to the D Inputs with  $V_{CC} = 3.3V$ .



**FIGURE 6-8:** Connecting TTL Signals to the D Inputs with  $V_{CC} = 5.0V$ .

#### 7.0 FUNCTIONAL DESCRIPTION

SY100EP196V is a programmable delay line, varying the delay of a PECL or NECL input signal by any amount between about 2.2 ns and 12.2 ns. A 10-bit digital control register affords delay steps of approximately 10 ps.

SY100EP196V implements the delay using a multiplexer chain and a set of fixed delay elements. Under digital control, various subsets of the delay elements are included in the signal chain. To simplify interfacing, the 10-bit digital delay control word interfaces to PECL, CMOS, or TTL interface standards.

Since multiplexers must appear in the delay path, SY100EP196V has a minimum delay of about 2.2 ns. Delays below this value are not possible. In addition, when cascading multiple SY100EP196V to extend the delay range, the minimum delay is about 2.2 ns times the number of SY100EP196V in cascade. An eleventh control bit, D[10], along with the CASCADE and /CASCADE outputs and the SETMIN and SETMAX inputs, simplifies the task of cascading.

#### 7.1 Signal Path Logic Standard

The signal path, from IN, /IN to Q, /Q, interfaces to PECL, LVPECL, or NECL signals, as shown in Table 7-6. The choice of signal path logic standard may limit possible choices for the delay control inputs, D.

#### 7.2 Input Enable

The /EN input gates the signal at IN, /IN. When disabled, the input is effectively gated out, just as if a logic low was being provided to SY100EP196V.

TABLE 7-1: /EN TRUTH TABLE

| /EN | Value at Q, /Q    |
|-----|-------------------|
| L   | IN, /IN Delayed   |
| Н   | Logic Low Delayed |

#### 7.3 Digital Control Latch

SY100EP196V can capture the digital delay control word into its internal 11-bit latch, 10 bits for D[0:9], and an extra bit for the D[10] cascade control. The LEN input controls the action of this latch, as per Table 7-2.

Note that the LEN input is always PECL, LVPECL, or NECL, the same as the IN, /IN signal pair. The 11-bit delay control word, however, may also be CMOS or TTL.

TABLE 7-2: LEN TRUTH TABLE

| LEN | Latch Action         |
|-----|----------------------|
| L   | Pass Through D[0:10] |
| Н   | Latch D[0:10]        |

The nominal delay value is based on the binary value in D[0:9], where D[0] is the least significant bit, and D[9] is the most significant bit. This delay (in picoseconds) from IN, /IN to Q, /Q is about:

#### **EQUATION 7-1:**

 $\Delta t = 2200 + 10 \times value(D[9:0]) + delay(FTUNE)$ 

#### 7.4 Digital Control Logic Standard

When used in systems where  $V_{EE}$  connects to ground, SY100EP196V may interface either to PECL, CMOS, or TTL on its D[0:10] inputs. To this end, the VCF pin sets the threshold at which the D inputs switch between logic low and logic high.

As shown in Table 7-3, connecting VCF to VEF sets the threshold to PECL (if  $V_{CC}$  is 5V) or LVPECL (if  $V_{CC}$  is 3.3V). Leaving VCF and VEF open yields a threshold suitable for detecting CMOS output logic levels. Leaving VEF open and connecting VCF to a 1.5V source allows the D inputs to accept TTL signals.

TABLE 7-3: DIGITAL CONTROL STANDARD TRUTH TABLE

| Logic Standard | VCF Connects to |
|----------------|-----------------|
| ECL, PECL      | VEF             |
| CMOS           | No Connect      |
| TTL            | 1.5V Source     |

If a 1.5V source is not available, connecting VCF to VEE through an appropriate resistor will bias VCF at about 1.5V. The value of this resistor depends on the  $V_{CC}$  supply, as indicated in Table 7-4.

TABLE 7-4: RESISTOR VALUES FOR TTL INPUT

| V <sub>CC</sub> | Resistor Value |
|-----------------|----------------|
| 3.3V            | 1.5 kΩ         |
| 5.0V            | 500Ω           |

#### 7.5 Cascade Logic

SY100EP196V is designed to ease cascading multiple devices in order to achieve a greater delay range. The SETMIN and SETMAX pins accomplish this, as set out in the applications section below. SETMIN and SETMAX override the delay by changing the value in the D latch register. Table 7-5 lists the action of these pins.

TABLE 7-5: SETMIN AND SETMAX ACTION

| SETMIN | SETMAX        | Nominal Delay (ps) |
|--------|---------------|--------------------|
| L      | L             | As per D Latch     |
| L      | Н             | 2200 + 10 x 1024   |
| Н      | L 2200        |                    |
| Н      | H Not Allowed |                    |

#### 7.6 Fine Tune Control

In addition to the digital delay control, the FTUNE input permits a continuous variation in delay. Though it may be set to any voltage between  $V_{CC}$  and  $V_{EE}$ , most of the delay variation occurs between  $V_{EE}$  and  $V_{EE}$  + 1.5V. Refer to the Typical Operating Characteristics. For convenience, a  $V_{CC}$  of 3.3V is assumed. Typically, the FTUNE input will be fed by a DAC whose purpose is to provide extremely fine delay under digital control.

TABLE 7-6: SIGNAL PATH LOGIC STANDARD

| Logic  | V <sub>CC</sub> | V <sub>EE</sub> | Delay Control Input<br>Choices |
|--------|-----------------|-----------------|--------------------------------|
| PECL   | +4.5V to +5.5V  | 0V              | PECL, CMOS, TTL                |
| LVPECL | +3.0V to +3.6V  | 0V              | LVPECL, CMOS, TTL              |
| NECL   | 0V              | −3.0V to −5.5V  | NECL                           |

#### 8.0 APPLICATION INFORMATION

For best performance, use good high frequency layout techniques, filter VCC supplies, and keep ground connections short. Use multiple vias where possible. Also, use controlled impedance transmission lines to interface with the SY100EP196V data inputs and outputs.

#### 8.1 VBB Supply

The VBB pin is an internally generated supply, and is available for use only by the SY100EP196V. When unused, this pin should be left unconnected. The two common uses for VBB are to handle a single-ended PECL input, and to re-bias inputs for AC-coupling applications.

If IN, /IN is driven by a single-ended output, VBB is used to bias the unused input. Please refer to Figure 6-1 and Figure 6-2. The PECL signal driving SY100EP196V may optionally be inverted in this case.

When the signal is AC-coupled, VBB is used, as shown in Figure 6-3, to re-bias IN, /IN. This ensures that SY100EP196V inputs are within its acceptable common mode range.

In all cases, VBB current sinking or sourcing must be limited to  $0.5\ \text{mA}$  or less.

#### 8.2 Setting D Input Logic Thresholds

As explained earlier, in all designs where the SY100EP196V VEE supply is at zero volts, the D inputs may accommodate CMOS and TTL level signals, as well as PECL or LVPECL. Figure 6-4 through Figure 6-8 show how to connect VCF and VEF for all possible cases.

#### 8.3 Cascading

Two or more SY100EP196V may be cascaded, in order to extend the range of delays permitted. Each additional SY100EP196V adds about 2200ps to the minimum delay, and adds another 10240 ps to the delay range.

Internal cascade circuitry has been included in the SY100EP196V. Using this internal circuitry, SY100EP196V may be cascaded without any external gating.

Examples of cascading two, three, or four SY100EP196V appear in Figure 8-1 through Figure 8-3. Table 8-1 lists the nominal delay for all the cases that appear in those figures.



FIGURE 8-1: Cascading Two SY100EP196V.



FIGURE 8-2: Cascading Three SY100EP196V.



FIGURE 8-3: Cascading Four SY100EP196V.

TABLE 8-1: LIST OF NOMINAL DELAY VALUES FOR CASCADED SY100EP196V

| .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |                |            | ·/ (LOLO : O.)     | 57 (O 57 (D E D C |             |            |  |
|-----------------------------------------|----------------|------------|--------------------|-------------------|-------------|------------|--|
|                                         | Control Inputs | •          | Nominal Delay (ps) |                   |             |            |  |
| D[11]                                   | D[10]          | D[9:0]     | One Chip           | Two Chips         | Three Chips | Four Chips |  |
| 0                                       | 0              | 0000000000 | 2200               | 4400              | 6600        | 8800       |  |
| 0                                       | 0              | 000000001  | 2210               | 4410              | 6610        | 8810       |  |
| 0                                       | 0              | 000000010  | 2220               | 4420              | 6620        | 8820       |  |
| 0                                       | 0              | 000000100  | 2240               | 4440              | 6640        | 8840       |  |
| 0                                       | 0              | 0000001000 | 2280               | 4480              | 6680        | 8880       |  |
| 0                                       | 0              | 0000010000 | 2360               | 4560              | 6760        | 8960       |  |
| 0                                       | 0              | 0000100000 | 2520               | 4720              | 6920        | 9120       |  |
| 0                                       | 0              | 0001000000 | 2840               | 5040              | 7240        | 9440       |  |
| 0                                       | 0              | 0010000000 | 3480               | 5680              | 7880        | 10080      |  |
| 0                                       | 0              | 0100000000 | 4760               | 6960              | 9160        | 11360      |  |
| 0                                       | 0              | 1000000000 | 7320               | 9520              | 11720       | 13920      |  |
| 0                                       | 0              | 1111111111 | 12430              | 14630             | 16830       | 19030      |  |
| 0                                       | 1              | 0000000000 | _                  | 14640             | 16840       | 19040      |  |
| 0                                       | 1              | 000000001  | _                  | 14650             | 16850       | 19050      |  |

TABLE 8-1: LIST OF NOMINAL DELAY VALUES FOR CASCADED SY100EP196V (CONTINUED)

|       | Control Input | s          | Nominal Delay (ps) |           |             |            |  |  |  |
|-------|---------------|------------|--------------------|-----------|-------------|------------|--|--|--|
| D[11] | D[10]         | D[9:0]     | One Chip           | Two Chips | Three Chips | Four Chips |  |  |  |
| 0     | 1             | 000000010  | _                  | 14660     | 16860       | 19060      |  |  |  |
| 0     | 1             | 000000100  | _                  | 14680     | 16880       | 19080      |  |  |  |
| 0     | 1             | 000001000  | _                  | 14720     | 16920       | 19120      |  |  |  |
| 0     | 1             | 0000010000 | _                  | 14800     | 17000       | 19200      |  |  |  |
| 0     | 1             | 0000100000 | _                  | 14960     | 17160       | 19360      |  |  |  |
| 0     | 1             | 0001000000 | _                  | 15280     | 17480       | 19680      |  |  |  |
| 0     | 1             | 0010000000 | _                  | 15920     | 18120       | 20320      |  |  |  |
| 0     | 1             | 0100000000 | _                  | 17200     | 19400       | 21600      |  |  |  |
| 0     | 1             | 1000000000 | _                  | 19760     | 21960       | 24160      |  |  |  |
| 0     | 1             | 1111111111 | _                  | 24870     | 27070       | 29270      |  |  |  |
| 1     | 0             | 000000000  | _                  | _         | 27080       | 29280      |  |  |  |
| 1     | 0             | 000000001  | _                  | _         | 27090       | 29290      |  |  |  |
| 1     | 0             | 000000010  | _                  | _         | 27100       | 29300      |  |  |  |
| 1     | 0             | 000000100  | _                  | _         | 27120       | 29320      |  |  |  |
| 1     | 0             | 000001000  | _                  | _         | 27160       | 29360      |  |  |  |
| 1     | 0             | 0000010000 | _                  | _         | 27240       | 29440      |  |  |  |
| 1     | 0             | 0000100000 | _                  | _         | 27400       | 29600      |  |  |  |
| 1     | 0             | 0001000000 | _                  | _         | 27720       | 29920      |  |  |  |
| 1     | 0             | 0010000000 | _                  | _         | 28360       | 30560      |  |  |  |
| 1     | 0             | 0100000000 | _                  | _         | 29640       | 31840      |  |  |  |
| 1     | 0             | 1000000000 | _                  | _         | 32200       | 34400      |  |  |  |
| 1     | 0             | 1111111111 | _                  | _         | 37310       | 39510      |  |  |  |
| 1     | 1             | 000000000  | _                  | _         | 27080       | 39520      |  |  |  |
| 1     | 1             | 000000001  | _                  | _         | 27090       | 39530      |  |  |  |
| 1     | 1             | 000000010  | _                  | _         | 27100       | 39540      |  |  |  |
| 1     | 1             | 000000100  | _                  | _         | 27120       | 39560      |  |  |  |
| 1     | 1             | 000001000  | _                  | _         | 27160       | 39600      |  |  |  |
| 1     | 1             | 0000010000 | _                  | _         | 27240       | 39680      |  |  |  |
| 1     | 1             | 0000100000 | _                  | _         | 27400       | 39840      |  |  |  |
| 1     | 1             | 0001000000 | _                  | _         | 27720       | 40160      |  |  |  |
| 1     | 1             | 0010000000 | _                  | _         | 28360       | 40800      |  |  |  |
| 1     | 1             | 0100000000 | _                  | _         | 29640       | 42080      |  |  |  |
| 1     | 1             | 1000000000 | _                  | _         | 32200       | 44640      |  |  |  |
| 1     | 1             | 1111111111 | _                  | _         | 37310       | 49750      |  |  |  |

#### 9.0 PACKAGING INFORMATION

## 9.1 Package Marking Information

## 32-Lead TQFP\*



#### Example



Legend: XX...X Product code or customer-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

e3 Pb-free JEDEC® designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package.

•, ▲, ▼ Pin one index is identified by a dot, delta up, or delta down (triangle mark).

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Package may or may not include the corporate logo.

Underbar (\_) and/or Overbar (¯) symbol may not be to scale.

## 32-Lead 7 mm x 7 mm TQFP Package Outline and Recommended Land Pattern



#### 32-Lead Thin Plastic Quad Flatpack (CMA) - 7x7 mm Body [TQFP] Micrel Legacy Package TQFP7x7-32L

For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |            |          |      |
|--------------------------|-------------|------------|----------|------|
| Dimension                | MIN         | NOM        | MAX      |      |
| Number of Leads          | N           |            | 32       |      |
| Lead Pitch               | е           |            | 0.80 BSC |      |
| Overall Height           | Α           | -          | -        | 1.20 |
| Standoff                 | A1          | 0.05       | -        | 0.15 |
| Molded Package Thickness | A2          | 0.95       | 1.00     | 1.05 |
| Overall Length           | D           |            | 9.00 BSC |      |
| Molded Package Length    | D1          | 7.00 BSC   |          |      |
| Overall Width            | Е           | 9.00 BSC   |          |      |
| Molded Package Width     | E1          | 7.00 BSC   |          |      |
| Foot Length              | L           | 0.45       | 0.60     | 0.75 |
| Footprint                | L1          |            | 1.00 REF |      |
| Lead Width               | b           | 0.30       | 0.37     | 0.45 |
| Lead Thickness           | С           | 0.09       | -        | 0.20 |
| Lead Angle               | θ1          | 0°         | -        | 1    |
| Foot Angle               | θ           | 0° 3.5° 7° |          |      |
| Mold Draft Angle Top     | Θ2          | 11° 12° 13 |          |      |
| Mold Draft Angle Bottom  | Θ3          | 11°        | 12°      | 13°  |
| Lead Bend Radius         | R1          | 0.08       | -        | -    |
| Lead Bend Radius         | R2          | 0.08       | -        | 0.20 |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated

Dimensioning and tolerancing per ASME Y14.5M
 BSC: Basic Dimension. Theoretically exact value shown without tolerances.
 REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-1174 Rev A Sheet 2 of 2

## 32-Lead Thin Plastic Quad Flatpack (CMA) - 7x7 mm Body [TQFP] Micrel Legacy Package TQFP7x7-32L

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

|                                  | MILLIMETERS |          |      |      |
|----------------------------------|-------------|----------|------|------|
| Dimension                        | MIN         | NOM      | MAX  |      |
| Contact Pitch                    | E           | 0.80 BSC |      |      |
| Contact Pad Spacing              | C1          |          | 8.40 |      |
| Contact Pad Spacing              | C2          | 8.40     |      |      |
| Contact Pad Width (Xnn)          | Х           |          |      | 0.55 |
| Contact Pad Length (Xnn)         | Υ           |          |      | 1.55 |
| Contact Pad to Contact Pad (Xnn) | G 0.25      |          |      |      |

#### Notes

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-3174 Rev A

# SY100EP196V

NOTES:

## APPENDIX A: REVISION HISTORY

## Revision A (March 2021)

- Converted Micrel document SY100EP196V to Microchip data sheet template DS20006520A.
- Minor text changes throughout.

# SY100EP196V

NOTES:

## PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART NO                | PART NO. X X -XX              |                       | E                                       | Examples:             |   |      |                                             |                                                                                                   |
|------------------------|-------------------------------|-----------------------|-----------------------------------------|-----------------------|---|------|---------------------------------------------|---------------------------------------------------------------------------------------------------|
| Device                 | Voltage<br>Option             | Package               | Temperature<br>Range                    | Special<br>Processing | а | 1)   | SY100EP196VTG:                              | SY100EP196V, 3.3V/5V,<br>32-Lead TQFP,<br>-40°C to 85°C Temp.<br>Range, 250/Tray                  |
| Device:                | SY100EP1                      |                       | 5V 2.5 GHz Progra<br>vith Fine Tune Cor |                       | b | )    | SY100EP196VTG-TR:                           | SY100EP196V, 3.3V/5V, 32-Lead TQFP, -40°C to 85°C Temp. Range, 1,000/Reel                         |
| Voltage Option:        | V =                           | 3.3V/5V               |                                         |                       | N | lote |                                             | tifier only appears in the                                                                        |
| Package:               | T =                           | 32-Lead 7             | mm x 7 mm TQFI                          | P                     |   |      | used for ordering pu<br>the device package  | r description. This identifier is<br>urposes and is not printed on<br>. Check with your Microchip |
| Temperature<br>Range:  | G =                           | –40°C to 8            | 85°C                                    |                       |   |      | Sales Office for pac<br>Tape and Reel optic | kage availability with the on.                                                                    |
| Special<br>Processing: | <br><blank>=<br/>TR =</blank> | 250/Tray<br>1,000/Ree | ıl                                      |                       |   |      |                                             |                                                                                                   |

# SY100EP196V

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- · Microchip believes that its family of products is secure when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods being used in attempts to breach the code protection features of the Microchip devices. We believe that these methods require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Attempts to breach these code protection features, most likely, cannot be accomplished without violating Microchip's intellectual property rights.
- Microchip is willing to work with any customer who is concerned about the integrity of its code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable." Code protection is constantly evolving. We at Microchip are
  committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection
  feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or
  other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication is provided for the sole purpose of designing with and using Microchip products. Information regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDI-RECT, SPECIAL, PUNITIVE, INCIDENTAL OR CONSEQUEN-TIAL LOSS, DAMAGE, COST OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2021, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-7953-6

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



## Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

China - Chengdu Tel: 86-28-8665-5511

China - Chongqing Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian

Tel: 86-29-8833-7252 China - Xiamen

Tel: 86-592-2388138 China - Zhuhai

Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

Japan - Tokyo

Tel: 81-3-6880- 3770

Korea - Daegu Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

**Vietnam - Ho Chi Minh** Tel: 84-28-5448-2100

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4485-5910

Fax: 45-4485-2829 **Finland - Espoo** Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

Germany - Garching

Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

**Germany - Heilbronn** Tel: 49-7131-72400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611

Fax: 39-0331-466781

**Italy - Padova** Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## Microchip:

SY100EP196VTG TR SY100EP196VTG SY100EP196VTG-TR