

# SST49LF008A

## 8-Mbit Firmware Hub

### Features

- Firmware Hub for Intel 8xx Chipsets
- 8-Mbit SuperFlash<sup>®</sup> Memory Array for Code/Data Storage:
  - 1024K x 8
- Flexible Erase Capability:
  - Uniform 4-KByte sectors
  - Uniform 64-KByte overlay blocks
  - 64-KByte top Boot Block protection
  - Chip Erase for PP mode only
- · Single 3.0V-3.6V Read and Write Operations
- · Superior Reliability:
  - Endurance: 100,000 cycles (typical)
  - Greater than 100 years data retention
- Low-Power Consumption:
  - Active Read current: 6 mA (typical)
  - Standby current: 10 µA (typical)
- · Fast Sector Erase/Byte Program Operation:
  - Sector Erase time: 18 ms (typical)
  - Block Erase time: 18 ms (typical)
  - Chip Erase time: 70 ms (typical)
  - Byte Program time: 14 µs (typical)
  - Chip Rewrite time: 15 seconds (typical)
  - Single-pulse program or erase
  - Internal timing generation
- Two Operational Modes:
  - Firmware Hub Interface (FWH) mode for In-System operation
  - Parallel Programming (PP) mode for fast production programming
- Firmware Hub Hardware Interface Mode:
  - Five-signal communication interface supporting byte read and write
  - 33 MHz clock frequency operation
  - WP# and TBL# pins provide hardware write-protect for entire chip and/or top Boot Block
  - Block Locking Register for all blocks
  - Standard SDP Command set
  - Data# Polling and Toggle Bit for End-of-Write detection
  - 5 GPI pins for system design flexibility
  - 4 ID pins for multichip selection

- Parallel Programming (PP) Mode:
  - 11-pin multiplexed address and 8-pin data I/O interface
  - Supports fast In-System or PROM programming for manufacturing
- · CMOS and PCI I/O Compatibility
- All Non-Pb (lead-free) Devices are RoHS
   Compliant

#### Packages

- 32-Lead PLCC
- 32-Lead TSOP (8 mm x 13.4 mm)
- · Non-Pb (Lead-Free) Packages Available

### **Product Description**

The SST49LF008A Flash memory devices are designed to be read-compatible with the Intel<sup>®</sup> 82802 Firmware Hub (FWH) device for PC BIOS application. These devices provide protection for the storage and update of code and data, in addition to adding system design flexibility through five general-purpose inputs. Two interface modes are supported by the SST49LF008A:

- Firmware Hub (FWH) Interface mode for in-system programming
- Parallel Programming (PP) mode for fast factory programming of PC BIOS applications

The SST49LF008A Flash memory devices are manufactured with Microchip's proprietary, high-performance SuperFlash technology. The split-gate cell design and thick-oxide tunneling injector attain better reliability and manufacturability compared with alternate approaches. The SST49LF008A devices significantly improve performance and reliability while lowering power consumption.

The SST49LF008A devices write (Program or Erase) with a single 3.0V-3.6V power supply. They use less energy during Erase and Program than alternative Flash memory technologies. The total energy consumed is a function of the applied voltage, current and time of application.

Since, for any given voltage range, the SuperFlash technology uses less current to program and has a shorter erase time, the total energy consumed during any erase or program operation is less than that of alternative Flash memory technologies.

The SST49LF008A products provide a maximum Byte Program time of 20  $\mu$ sec. The entire memory can be erased and programmed byte-by-byte, typically in 15 seconds when using status detection features such as Toggle Bit or Data# Polling to indicate the completion of Program operation.

The SuperFlash technology provides fixed erase and program times independent of the number of erase/program cycles performed. Therefore, the system software or hardware does not have to be calibrated or correlated to the accumulated number of erase/program cycles, as is necessary with alternative Flash memory technologies, whose erase and program times increase with accumulated erase/program cycles.

To protect against inadvertent writes, the SST49LF008A devices employ hardware and software data (SDP) protection schemes. They are offered with a typical endurance of 100,000 cycles. Data retention is rated at greater than 100 years. To meet high-density surface mount requirements, the SST49LF008A devices are offered in 32-lead PLCC and 32-lead TSOP packages.

See Figure 2-1 for pin assignments and Table 2-1 for pin descriptions.

## 1.0 BLOCK DIAGRAM



#### FIGURE 1-1: FUNCTIONAL BLOCK DIAGRAM

## 2.0 PIN DESCRIPTION

#### FIGURE 2-1: PIN DESCRIPTIONS



## TABLE 2-1: PIN DESCRIPTION

| 0h.a.l         | Dia Nama      | 32-Lead | 32-Lead | <b>T</b>            | Inte  | rface | Functions                                                                                                              |
|----------------|---------------|---------|---------|---------------------|-------|-------|------------------------------------------------------------------------------------------------------------------------|
| Symbol         | Pin Name      | PLCC    | TSOP    | Type <sup>(1)</sup> | PP FW | FWH   | Functions                                                                                                              |
| NC             | No Connection | 1       | 1       | I                   | Х     | Х     | Unconnected pins                                                                                                       |
| RST#<br>(RST#) | Reset         | 2       | 10      | I                   | Х     | х     | Reset the operation of the device                                                                                      |
| A9<br>(FGPI3)  |               | 3       | 11      |                     |       |       |                                                                                                                        |
| A8<br>(FGPI2)  |               | 4       | 12      |                     |       |       |                                                                                                                        |
| A7<br>(FGPI1)  |               | 5       | 13      |                     |       |       | Input for low-order addresses during Read                                                                              |
| A6<br>(FGPI0)  |               | 6       | 14      |                     |       |       | and Write operations. Addresses are internally latched during a Write cycle. For                                       |
| A5<br>(WP#)    | Address       | 7       | 15      | I                   | Х     |       | the programming interface, these<br>addresses are latched by R/C# and share<br>the same pins as the high-order address |
| A4<br>(TBL#)   |               | 8       | 16      |                     |       |       | inputs.                                                                                                                |
| A3 (ID3)       |               | 9       | 17      |                     |       |       |                                                                                                                        |
| A2 (ID2)       |               | 10      | 18      |                     |       |       |                                                                                                                        |
| A1 (ID1)       |               | 11      | 19      |                     |       |       |                                                                                                                        |
| A0 (ID0)       |               | 12      | 20      |                     |       |       |                                                                                                                        |

**Note 1:** I = Input, O = Output

| o              |                                   | 32-Lead | 32-Lead | <b>T</b>            | Inte | face | Functions                                                                                                                                                                                                                                                                                                                                 |
|----------------|-----------------------------------|---------|---------|---------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol         | Pin Name                          | PLCC    | TSOP    | Type <sup>(1)</sup> | PP   | FWH  | Functions                                                                                                                                                                                                                                                                                                                                 |
| DQ0<br>(FWH0)  |                                   | 13      | 21      |                     |      |      | Output data during read cycles and receive input data during write cycles.                                                                                                                                                                                                                                                                |
| DQ1<br>(FWH1)  | Data                              | 14      | 22      | I/O                 | х    |      | Data are internally latched during a Write cycles.<br>cycle. The outputs are in tri-state when                                                                                                                                                                                                                                            |
| DQ2<br>(FWH2)  |                                   | 15      | 23      |                     |      |      | OE# is high.                                                                                                                                                                                                                                                                                                                              |
| Vss<br>(Vss)   | Ground                            | 16      | 4       | PWR                 | Х    | х    | Circuit ground (OV reference). All Vss<br>pins must be grounded.                                                                                                                                                                                                                                                                          |
| DQ3<br>(FWH3)  |                                   | 17      | 25      |                     |      |      |                                                                                                                                                                                                                                                                                                                                           |
| DQ4<br>(RES)   |                                   | 18      | 26      |                     |      |      | Output data during read cycles and receive input data during write cycles.                                                                                                                                                                                                                                                                |
| DQ5<br>(RES)   | Data                              | 19      | 27      | I/O                 | х    |      | Data are internally latched during a Write cycles.<br>cycle. The outputs are in tri-state when                                                                                                                                                                                                                                            |
| DQ6<br>(RES)   |                                   | 20      | 28      |                     |      |      | OE# is high.                                                                                                                                                                                                                                                                                                                              |
| DQ7<br>(RES)   |                                   | 21      | 29      |                     |      |      |                                                                                                                                                                                                                                                                                                                                           |
| NC             | No Connection                     | 22      | 2       | Ι                   | Х    | Х    | Unconnected pins                                                                                                                                                                                                                                                                                                                          |
| WE#<br>(FWH4)  | FWH Input                         | 23      | 31      | I                   |      | х    | Input communications                                                                                                                                                                                                                                                                                                                      |
| OE#<br>(INIT#) | Initialize                        | 24      | 32      | I                   |      | x    | This is the second RESET pin for<br>in-system use. This pin is internally<br>combined with the RST# pin. If this pin or<br>RST# pin is driven low, identical operation<br>is exhibited.                                                                                                                                                   |
| Vdd<br>(Vdd)   | Power Supply                      | 25      | 8       | PWR                 | Х    | х    | Provide power supply (3.0V-3.6V)                                                                                                                                                                                                                                                                                                          |
| NC             | No Connection                     | 26      | 3       |                     | х    | х    | Unconnected pins                                                                                                                                                                                                                                                                                                                          |
| NC             | No Connection                     | 27      | 9       | 1                   | ~    | ^    |                                                                                                                                                                                                                                                                                                                                           |
| Vss<br>(Vss)   | Ground                            | 28      | 24      | PWR                 | Х    | х    | Circuit ground (OV reference). All Vss pins must be grounded.                                                                                                                                                                                                                                                                             |
| IC (IC)        | Interface<br>Configuration<br>Pin | 29      | 5       | I                   | х    | x    | This pin determines which interface is operational. When held high, Programmer mode is enabled and when held low, FWH mode is enabled. This pin must be set up at power-up or before return from Reset and not change during device operation. This pin is internally pulled down with a resistor between 20 k $\Omega$ -100 k $\Omega$ . |
| A10<br>(FGPI4) | Address                           | 30      | 6       | I                   | Х    |      | Input for low-order addresses during Read<br>and Write operations. Addresses are<br>internally latched during a write cycle. For<br>the programming interface, these<br>addresses are latched by R/C# and share<br>the same pins as the high-order address<br>inputs.                                                                     |

TABLE 2-1: PIN DESCRIPTION (CONTINUED)

**Note 1:** I = Input, O = Output

| Symbol        | Din Nome             | 32-Lead | 32-Lead | Type <sup>(1)</sup> | Inter | face | Eurotiona                                                                                                                                                 |
|---------------|----------------------|---------|---------|---------------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol        | Pin Name             | PLCC    | TSOP    | туре                | PP    | FWH  | Functions                                                                                                                                                 |
| R/C#<br>(CLK) | Row/Column<br>Select | 31      | 7       | I                   | х     |      | Select for the programming interface, this<br>pin determines whether the address pins<br>are pointing to the row addresses or to the<br>column addresses. |
| Vdd<br>(Vdd)  | Power Supply         | 32      | 30      | PWR                 | Х     | х    | Provide power supply (3.0V-3.6V)                                                                                                                          |

## TABLE 2-1: PIN DESCRIPTION (CONTINUED)

**Note 1:** I = Input, O = Output

## **Device Memory Map**

| TBL#       | Block 15    | OFFFFFH     | •<br>Boot Block   |
|------------|-------------|-------------|-------------------|
| IDL#       | Bioontito   | ОГООООН     | • BOOL BIOCK      |
|            |             |             | •                 |
|            | Block 14    |             | •                 |
|            |             | 0E0000H     | •                 |
|            |             | 0DFFFFH     | •                 |
|            | Block 13    |             | •                 |
|            |             |             | •                 |
|            | Block 12    | 0CFFFFH     | •                 |
|            | BIOORTE     | ОСОООН      |                   |
|            |             |             | •                 |
|            | Block 11    | {           | •                 |
|            |             | 0В0000Н     | •                 |
|            |             | 0AFFFFH     | •                 |
|            | Block 10    | {           | •                 |
|            |             | 0A0000H     | •                 |
|            | Block 9     | 09FFFFH     | •                 |
|            | DIOCK 5     | Овоооон     | •                 |
|            |             | ( 08FFFFH   | •                 |
|            | Block 8     |             | •                 |
| WP# for    |             | 080000н     | •                 |
| Block 0~14 |             | 07FFFFH     | •                 |
| 1          | Block 7     | {           | •                 |
|            |             | 070000H     | •                 |
|            | Plack 6     | 06FFFFH     | •                 |
|            | Block 6     | 060000н     | •                 |
|            |             | 05FFFFH     | •                 |
|            | Block 5     |             | •                 |
|            |             | 050000н     | •                 |
|            |             | 04FFFFH     | •                 |
|            | Block 4     | {           | •                 |
|            |             | 040000H     | •                 |
|            | Plack 2     | 03FFFFH     |                   |
|            | Block 3     | озоооон 📖   | •                 |
|            |             | 02FFFFH     | •                 |
|            | Block 2     | {           | •                 |
|            |             | l 020000н 🖳 | •                 |
|            |             | 01FFFFH     | •                 |
|            | Block 1     | {           | •                 |
|            |             | 010000H     | •                 |
|            |             |             | 4-KByte Sector 15 |
|            |             |             | •                 |
|            | Block 0     | 002000н     | 4-KByte Sector 2  |
|            | (64 KBytes) |             |                   |
|            | · - /       | 001000H     | 4-KByte Sector 1  |
|            |             | 000000н     | 4-KByte Sector 0  |

## 3.0 DESIGN CONSIDERATIONS

Microchip recommends a high-frequency  $0.1 \,\mu\text{F}$  ceramic capacitor to be placed as close as possible between VDD and Vss, less than 1 cm away from the VDD pin of the device. Additionally, a low-frequency 4.7  $\mu\text{F}$  electrolytic capacitor should be placed between VDD and Vss within 1 cm of the VDD pin. If you use a socket for programming purposes, add an additional 1  $\mu\text{F}$ -10  $\mu\text{F}$  next to each socket.

The RST# pin must remain stable at VIH throughout the erase operation. WP# must also remain stable at VIH during the erase and program operations for non-Boot Block sectors. To write data to the top Boot Block sectors, the TBL# pin must also remain stable at VIH during the erase and program operations.

## 4.0 PRODUCT IDENTIFICATION

The product identification mode identifies the device as the SST49LF008A and manufacturer as Microchip.

#### TABLE 4-1: PRODUCT IDENTIFICATION

|                   | Byte  | Data | JEDEC ID Address Location |
|-------------------|-------|------|---------------------------|
| Manufacturer's ID | 0000H | BFH  | FFBC0000H                 |
| Device ID         | 0001H | 5AH  | FFBC0001H                 |

## 5.0 MODE SELECTION

The SST49LF008A Flash memory devices can operate in two distinct interface modes:

- the Firmware Hub Interface (FWH) mode
- the Parallel Programming (PP) mode

The Interface Configuration (IC) pin is used to set the Interface mode selection. If the IC pin is set to logic high, the device is in PP mode; if the IC pin is set to low, the device is in the FWH mode. The IC selection pin must be configured prior to device operation. The IC pin is internally pulled down if the pin is not connected.

In FWH mode, the device is configured to interface with its host using Intel<sup>®</sup> Firmware Hub proprietary protocol. Communication between the host and the SST49LF008A occurs via the 4-bit I/O communication signals, FWH[3:0] and the FWH4.

In PP mode, the device is programmed via an 11-bit address and 8-bit data I/O parallel signals. The address inputs are multiplexed in row and column selected by control signal R/C# pin. The column addresses are mapped to the higher internal addresses and the row addresses are mapped to the lower internal addresses. See Device Memory Map for address assignments.

## 6.0 FIRMWARE HUB (FWH) MODE

#### 6.1 Device Operation

The FWH mode uses a 5-signal communication interface, FWH[3:0] and FWH4, to control operations of the SST49LF008A. Operations such as Memory Read and Memory Write use Intel<sup>®</sup> FWH proprietary protocol. JEDEC<sup>®</sup> Standard Software Data Protection (SDP) Byte Program, Sector Erase and Block Erase command sequences are incorporated into the FWH memory cycles. Chip Erase is only available in PP mode.

The device enters Standby mode when FWH4 is high and no internal operation is in progress. The device is in ready mode when FWH4 is low and there is no activity is on the FWH bus.

## 6.2 Firmware Hub Interface Cycles

Addresses and data are transferred to and from the SST49LF008A by a series of "fields", where each field contains 4 bits of data. The SST49LF008A supports only single-byte reads and writes, and all fields are one clock cycle in length. Field sequences and contents are strictly defined for read and write operations.

Addresses in this section refer to addresses as seen from the SST49LF008A's "point of view". Some calculations will be required to translate these to the actual locations in the memory map (and vice versa) if multiple memory devices are used on the bus. Table 6-1 and Table 6-2 list the field sequences for read and write cycles.

| Clock<br>Cycle | Field<br>Name | Field Contents<br>FWH[3:0] <sup>(1)</sup> | FWH[3:0]<br>Direction | Comments                                                                                                                                                                                                        |
|----------------|---------------|-------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1              | START         | 1101                                      | IN                    | FWH4 must be active (low) for the part to respond. Only the last<br>start field (before FWH4 transitions high) should be recognized.<br>The START field contents indicate a FWH memory Read cycle.              |
| 2              | IDSEL         | 0000 <b>to</b> 1111                       | IN                    | Indicates which FWH device should respond. If the IDSEL (ID select) field matches the value ID[3:0], then that particular device will respond to the whole bus cycle.                                           |
| 3-9            | IMADDR        | YYYY                                      | IN                    | These seven-clock cycles make up the 28-bit memory address.<br>YYYY is one nibble of the entire address. Addresses are<br>transferred most significant nibble first.                                            |
| 10             | IMSIZE        | 0000 <b>(1 byte)</b>                      | IN                    | This size field indicates how many bytes will be transferred during multibyte operations. The SST49LF008A will only support single-byte operations. IMSIZE = 0000b                                              |
| 11             | TAR0          | 1111                                      | IN<br>then Float      | In this clock cycle, the host (Intel ICH) has driven the bus and<br>then floated it to all '1's before floating the bus prior to the next<br>clock cycle. This is the first part of the bus "turnaround cycle". |
| 12             | TAR1          | 1111 <b>(float)</b>                       | Float<br>then OUT     | The SST49LF008A takes control of the bus during this cycle.<br>During the next clock cycle, it will be driving "sync data".                                                                                     |
| 13             | RSYNC         | 0000 (READY)                              | OUT                   | During this clock cycle, the FWH will generate a "ready-sync"<br>(RSYNC) indicating that the least significant nibble of the least<br>significant byte will be available during the next clock cycle.           |
| 14             | DATA          | YYYY                                      | OUT                   | YYYY is the least significant nibble of the least significant data byte.                                                                                                                                        |
| 15             | DATA          | YYYY                                      | OUT                   | YYYY is the most significant nibble of the least significant data byte.                                                                                                                                         |
| 16             | TAR0          | 1111                                      | OUT<br>then Float     | In this clock cycle, the SST49LF008A has driven the bus to all '1's and then floats the bus prior to the next clock cycle. This is the first part of the bus "turnaround cycle".                                |
| 17             | TAR1          | 1111 <b>(float)</b>                       | Float<br>then IN      | The host (Intel ICH) resumes control of the bus during this cycle.                                                                                                                                              |

|  | TABLE 6-1: | FWH READ CYCLE |
|--|------------|----------------|
|--|------------|----------------|

Note 1: Field contents are valid on the rising edge of the present clock cycle.

#### FIGURE 6-1: SINGLE BYTE READ WAVEFORMS



| Clock<br>Cycle | Field<br>Name | Field Contents<br>FWH[3:0] <sup>(1)</sup> | FWH[3:0]<br>Direction | Comments                                                                                                                                                                                                                         |  |  |
|----------------|---------------|-------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1              | START         | 1110                                      | IN                    | FWH4 must be active (low) for the part to respond. Only the last<br>start field (before FWH4 transitions high) should be recognized.<br>The START field contents indicate a FWH memory Read cycle.                               |  |  |
| 2              | IDSEL         | 0000 <b>to</b> 1111                       | IN                    | Indicates which SST49LF008A device should respond. If the IDSEL (ID select) field matches the value ID[3:0], then that particular device will respond to the whole bus cycle.                                                    |  |  |
| 3-9            | IMADDR        | YYYY                                      | IN                    | These seven-clock cycles make up the 28-bit memory address.<br>YYYY is one nibble of the entire address. Addresses are<br>transferred most significant nibble first.                                                             |  |  |
| 10             | IMSIZE        | 0000 <b>(1 byte)</b>                      | IN                    | This size field indicates how many bytes will be transferred during multibyte operations. The FWH only supports single-byte writes. IMSIZE = 0000b                                                                               |  |  |
| 11             | DATA          | YYYY                                      | IN                    | This field is the least significant nibble of the data byte. This data<br>is either the data to be programmed into the Flash memory or<br>any valid Flash command.                                                               |  |  |
| 12             | DATA          | YYYY                                      | IN                    | This field is the most significant nibble of the data byte.                                                                                                                                                                      |  |  |
| 13             | TAR0          | 1111                                      | IN<br>then Float      | In this clock cycle, the host (Intel ICH) has driven the bus and<br>then allowed it to float to all '1's before letting the bus float prior<br>to the next clock cycle. This is the first part of the bus "turnaround<br>cycle". |  |  |
| 14             | TAR1          | 1111 <b>(float)</b>                       | Float<br>then OUT     | The SST49LF008A takes control of the bus during this cycle.<br>During the next clock cycle it will be driving the "sync" data.                                                                                                   |  |  |
| 15             | RSYNC         | 0000                                      | OUT                   | The SST49LF008A outputs the values 0000, indicating that it has received data or a Flash command.                                                                                                                                |  |  |
| 16             | TAR0          | 1111                                      | OUT<br>then Float     | In this clock cycle, the SST49LF008A has driven the bus to all '1's and then floats the bus prior to the next clock cycle. This is the first part of the bus "turnaround cycle".                                                 |  |  |
| 17             | TAR1          | 1111 <b>(float)</b>                       | Float<br>then IN      | The host (Intel ICH) resumes control of the bus during this cycle.                                                                                                                                                               |  |  |

TABLE 6-2:FWH WRITE CYCLE

Note 1: Field contents are valid on the rising edge of the present clock cycle.

### FIGURE 6-2: WRITE WAVEFORMS



## 6.3 Abort Mechanism

If FWH4 is driven low for one or more clock cycles during a FWH cycle, the cycle will be terminated, and the device will wait for the ABORT command. The host may drive the FWH[3:0] with '1111b' (ABORT command) to return the device to Ready mode.

If an abort occurs during a write operation, the data may be incorrectly altered.

## 6.4 Response to Invalid Fields

During FWH operations, the FWH will not explicitly indicate that it has received invalid field sequences. The response to specific invalid fields or sequences is as follows:

#### Address out of range:

The FWH address sequence is 7 fields long (28 bits), but only the last five address fields (20 bits) will be decoded by SST49LF008A. Address  $A_{22}$  has the special function of directing reads and writes to the Flash core ( $A_{22} = 1$ ) or to the register space ( $A_{22} = 0$ ).

#### Invalid IMSIZE field:

If the FWH receives an invalid size field during a read or write operation, the device will reset and no operation will be attempted. The SST49LF008A will not generate any kind of response in this situation. Invalid size fields for a Read/Write cycle are anything but 0000b.

### 6.5 Device Memory Hardware Write Protection

The Top Boot Lock (TBL#) and Write-Protect (WP#) pins are provided for hardware write protection of device memory in the SST49LF008A. The TBL# pin is used to write-protect 16-boot sectors (64 Kbyte) at the highest Flash memory address range for the SST49LF008A. The WP# pin write protects the remaining sectors in the Flash memory.

An active-low signal at the TBL# pin prevents program and erase operations of the top boot sectors. When TBL# pin is held high, write protection of the top boot sectors is then determined by the Boot Block Locking register. The WP# pin serves the same function for the remaining sectors of the device memory. The TBL# and WP# pins' write protection functions operate independently of one another.

Both the TBL# and WP# pins must be set to their required protection states prior to starting a program or erase operation. A logic level change occurring at the TBL# or WP# pin during a program or erase operation could cause unpredictable results. TBL# and WP# pins cannot be left unconnected.

TBL# is internally OR'ed with the top Boot Block Locking register. When TBL# is low, the top Boot Block is hardware write-protected regardless of the state of the Write Lock bit for the Boot Block Locking register. Clearing the Write-Protect bit in the register when TBL# is low will have no functional effect, even though the register may indicate that the block is no longer locked.

WP# is internally OR'ed with the Block Locking register. When WP# is low, the blocks are hardware write-protected regardless of the state of the Write Lock bit for the corresponding Block Locking registers. Clearing the Write-Protect bit in any register when WP# is low will have no functional effect, even though the register may indicate that the block is no longer locked.

## 6.6 Reset

A VIL on INIT# or RST# pin initiates a device Reset. The INIT# and RST# pins have the same function internally. It is required to drive the INIT# or RST# pins low during a system Reset to ensure proper CPU initialization. During a read operation, driving the INIT# or RST# pins low deselects the device and places the output drivers, FWH[3:0], in a high-impedance state. The Reset signal must be held low for a minimal duration of time, TRSTP. Reset latency will occur if a Reset procedure is performed during a program or operation (see Table 10-10 for more erase information). A device Reset during an active program or erase operation will abort the operation, and memory contents may become invalid due to data being altered or corrupted from an incomplete erase or program operation.

## 6.7 Write Operation Status Detection

The SST49LF008A device provides two software means to detect the completion of a write (Program or Erase) cycle in order to optimize the system write cycle time. The software detection includes two STATUS bits: Data# Polling  $(DQ_7)$  and Toggle Bit  $(DQ_6)$ . The End-of-Write detection mode is incorporated into the FWH Read cycle. The actual completion of the nonvolatile write is asynchronous with the system; therefore, either a Data# Polling or Toggle Bit read may be simultaneous with the completion of the Write cycle. If this occurs, the system may get an erroneous result, i.e., valid data may appear to conflict with either DQ7 or DQ<sub>6</sub>. In order to prevent spurious rejection, if an erroneous result occurs, the software routine should include a loop to read the accessed location an additional two times. If both reads are valid, then the device has completed the Write cycle; otherwise, the rejection is valid.

## 6.8 Data# Polling (DQ<sub>7</sub>)

When the SST49LF008A device is in an internal Program operation, any attempt to read  $DQ_7$  will produce the complement of the true data. Once the Program operation is completed,  $DQ_7$  will produce true data. Note that even though  $DQ_7$  may have valid data immediately following the completion of an internal write operation, the remaining data outputs may still be invalid; valid data on the entire data bus will appear in subsequent successive read cycles after an interval of 1 µs. During an internal Erase operation, any attempt to read  $DQ_7$  will produce a '0'. Once the internal Erase operation is completed,  $DQ_7$  will produce a '1'. Proper status will not be given using Data# Polling if the address is in the invalid range.

## 6.9 Toggle Bit (DQ<sub>6</sub>)

During the internal Program or Erase operation, any consecutive attempts to read  $DQ_6$  will produce alternating '0's and '1's, i.e., toggling between '0' and '1'. When the internal Program or Erase operation is completed, the toggling will stop.

## 6.10 Multiple Device Selection

The four ID pins, ID[3:0], allow multiple devices to be attached to the same bus by using different ID strapping in a system. When the SST49LF008A is used as a boot device, ID[3:0] must be strapped as 0000; all subsequent devices should use a sequential up-count strapping (i.e. 0001, 0010, 0011 etc.).

The SST49LF008A will compare the strapping values, and if there is a mismatch, the device will ignore the remainder of the cycle and go into Standby mode. For further information regarding FWH device mapping and paging, refer to the Intel<sup>®</sup> 82801(ICH) I/O Controller Hub documentation. Because there is no ID support in PP mode, to program multiple devices a stand-alone PROM programmer is recommended.

## 7.0 REGISTERS

There are three types of registers available on the SST49LF008A: the General Purpose Inputs register, the Block Locking registers and the JEDEC ID registers. These registers appear at their respective address locations in the 4-GB system memory map. Unused register locations will read as 00H. Attempts to read or write to any registers during internal write operations will be ignored.

## 7.1 General Purpose Inputs Register

The General Purpose Inputs register (GPI\_REG) passes the state of FGPI[4:0] pins at power-up on the SST49LF008A. It is recommended that the FGPI[4:0] pins be in the desired state before FWH4 is brought low for the beginning of the bus cycle and remain in that state until the end of the cycle. There is no default value since this is a pass-through register. The GPI register for the boot device appears at FFBC0100H in the 4-GB system memory map and will appear elsewhere if the device is not the boot device. The register is not available for read when the device is in erase/program operation. See Table 7-1 for the GPI\_REG bits and function.

| Bit | Function                                              | Pin #      |            |  |
|-----|-------------------------------------------------------|------------|------------|--|
| DIL | Function                                              | 32-LD PLCC | 32-LD TSOP |  |
| 7:5 | Reserved                                              | —          | —          |  |
| 4   | FGPI[4]<br>Reads status of general purpose input pin. | 30         | 6          |  |
| 3   | FGPI[3]<br>Reads status of general purpose input pin. | 3          | 11         |  |
| 2   | FGPI[2]<br>Reads status of general purpose input pin. | 4          | 12         |  |
| 1   | FGPI[1]<br>Reads status of general purpose input pin. | 5          | 13         |  |
| 0   | FGPI[0]<br>Reads status of general purpose input pin. | 6          | 14         |  |

TABLE 7-1: GENERAL PURPOSE INPUTS REGISTER

## 7.2 Block Locking Registers

The SST49LF008A provides software-controlled lock protection through a set of Block Locking registers.

The Block Locking registers are read/write registers, accessible through standard addressable memory locations specified in Table 7-2. Unused register locations will read as 00H.

| TABLE 7-2: BLOCK LOCKING REGISTERS FOR SST49LF008/ | <b>\</b> (1) |
|----------------------------------------------------|--------------|
|----------------------------------------------------|--------------|

| Register     | Block Size | Protected Memory Address Range | Memory Map Register Address |
|--------------|------------|--------------------------------|-----------------------------|
| T_BLOCK_LK   | 64K        | 0FFFFH-0F0000H                 | FFBF0002H                   |
| T_MINUS01_LK | 64K        | 0EFFFFH-0E0000H                | FFBE0002H                   |
| T_MINUS02_LK | 64K        | 0DFFFFH-0D0000H                | FFBD0002H                   |
| T_MINUS03_LK | 64K        | 0CFFFFH-0C0000H                | FFBC0002H                   |
| T_MINUS04_LK | 64K        | 0BFFFFH-0B0000H                | FFBB0002H                   |
| T_MINUS05_LK | 64K        | 0AFFFFH-0A0000H                | FFBA0002H                   |
| T_MINUS06_LK | 64K        | 09FFFFH-090000H                | FFB90002H                   |
| T_MINUS07_LK | 64K        | 08FFFFH-080000H                | FFB80002H                   |
| T_MINUS08_LK | 64K        | 07FFFH-070000H                 | FFB70002H                   |

**Note 1:** Default value at power up is 01H.

| Register     | Block Size | Protected Memory Address Range | Memory Map Register Address |
|--------------|------------|--------------------------------|-----------------------------|
| T_MINUS09_LK | 64K        | 06FFFFH-060000H                | FFB60002H                   |
| T_MINUS10_LK | 64K        | 05FFFFH-050000H                | FFB50002H                   |
| T_MINUS11_LK | 64K        | 04FFFFH-040000H                | FFB40002H                   |
| T_MINUS12_LK | 64K        | 03FFFFH-030000H                | FFB30002H                   |
| T_MINUS13_LK | 64K        | 02FFFFH-020000H                | FFB20002H                   |
| T_MINUS14_LK | 64K        | 01FFFFH-010000H                | FFB10002H                   |
| T_MINUS15_LK | 64K        | 00FFFFH-000000H                | FFB00002H                   |

TABLE 7-2: BLOCK LOCKING REGISTERS FOR SST49LF008A<sup>(1)</sup> (Continued)

**Note 1:** Default value at power up is 01H.

| Reserved Bit[72] | Lock-Down Bit[1] | Write Lock Bit | Lock Status                              |
|------------------|------------------|----------------|------------------------------------------|
| 000000           | 0                | 0              | Full Access                              |
| 000000           | 0                | 1              | Write Locked (Default State at Power-Up) |
| 000000           | 1                | 0              | Locked Open (Full Access Locked Down)    |
| 000000           | 1                | 1              | Write Locked Down                        |

## 7.3 Write Lock

The Write Lock bit, bit 0, controls the lock state described in Table 7-3. The default Write status of all blocks after power-up is write locked. When bit 0 of the Block Locking register is set, Program and Erase operations for the corresponding block are prevented. Clearing the Write Lock bit will unprotect the block. The Write Lock bit must be cleared prior to starting a program or erase operation since it is sampled at the beginning of the operation.

The Write Lock bit functions in conjunction with the hardware Write Lock pin TBL# for the top Boot Block. When TBL# is low, it overrides the software locking scheme. The top Boot Block Locking register does not indicate the state of the TBL# pin.

The Write Lock bit functions in conjunction with the hardware WP# pin for blocks 0 to 6. When WP# is low, it overrides the software locking scheme. The Block Locking register does not indicate the state of the WP# pin.

## 7.4 Lock Down

The Lock Down bit, bit 1, controls the Block Locking register as described in Table 7-3. When in the FWH interface mode, the default Lock Down status of all blocks upon power-up is not locked down. Once the Lock Down bit is set, any future attempted changes to that Block Locking register will be ignored. The Lock Down bit is only cleared upon a device Reset with RST# or INIT# or power down. Current Lock Down status of a particular block can be determined by reading the corresponding Lock Down bit.

Once a block's Lock Down bit is set, the Write Lock bits for that block can no longer be modified and the block is locked down in its current state of write accessibility.

## 7.5 JEDEC ID Registers

The Lock Down bit, bit 1, controls the Block Locking register as described in Table 7-3. When in the FWH interface mode, the default Lock Down status of all blocks upon power-up is not locked down. Once the Lock Down bit is set, any future attempted changes to that Block Locking register will be ignored. The Lock Down bit is only cleared upon a device Reset with RST# or INIT# or power down. Current Lock Down status of a particular block can be determined by reading the corresponding Lock Down bit.

## 8.0 PARALLEL PROGRAMMING MODE

## 8.1 Device Operation

Commands are used to initiate the memory operation functions of the device. The data portion of the software command sequence is latched on the rising edge of WE#. During the software command sequence, the row address is latched on the falling edge of R/C# and the column address is latched on the rising edge of R/C#.

### 8.2 Reset

A VIL on RST# pin initiates a device Reset.

### 8.3 Read

The Read operation of the SST49LF008A device is controlled by OE#. OE# is the output control and is used to gate data from the output pins. Refer to Figure 10-6 for further details.

## 8.4 Byte Program Operation

The SST49LF008A device is programmed on a byte-by-byte basis. Before programming, one must ensure that the sector containing the byte to be programmed is fully erased. The Byte Program operation is initiated by executing a four-byte command load sequence for Software Data Protection with address (BA) and data in the last byte sequence. During the Byte Program operation, the row address (A10-A0) is latched on the falling edge of R/C# and the column address (A21-A11) is latched on the rising edge of R/C#. The data bus is latched on the rising edge of WE#. The Program operation, once initiated, will be completed within 20 µs. See Figure 10-7 for the Program operation timing diagram, Figure 10-10 for the timing waveforms and Figure 10-18 for the flowchart. During the Program operation, the only valid reads are Data# Polling and Toggle Bit. During the internal Program operation, the host is free to perform additional tasks. Any commands written during the internal Program operation will be ignored.

## 8.5 Sector Erase Operation

The Sector Erase operation allows the system to erase the device on a sector-by-sector basis. The sector architecture is based on uniform sector size of 4 Kbytes. The Sector Erase operation is initiated by executing a six-byte command load sequence for Software Data Protection with Sector Erase command (30H) and Sector Address (SA) in the last bus cycle. The internal Erase operation begins after the sixth WE# pulse. The End-of-Erase can be determined using either Data# Polling or Toggle Bit methods (see Figure 10-11 for Sector Erase timing waveforms). Any commands written during the Sector Erase operation will be ignored.

## 8.6 Block Erase Operation

The Block Erase operation allows the system to erase the device in 64-KByte uniform block size for the SST49LF008A. The Block Erase operation is initiated by executing a six-byte command load sequence for Software Data Protection with Block Erase command (50H) and block address. The internal Block Erase operation begins after the sixth WE# pulse. The End-of-Erase can be determined using either Data# Polling or Toggle Bit methods (see Figure 10-12 for timing waveforms). Any commands written during the Block Erase operation will be ignored.

## 8.7 Chip Erase

The SST49LF008A device provides a Chip Erase operation only in PP mode, which allows the user to erase the entire memory array to the state of all '1's. This is useful when the entire device must be quickly erased.

The Chip Erase operation is initiated by executing a six-byte Software Data Protection command sequence with the Chip Erase command (10H) and the address 5555H in the last byte sequence. The internal Erase operation begins with the rising edge of the sixth WE#. During the internal Erase operation, the only valid read is Toggle bit or Data# Polling. See Table 9-1 for the command sequence, Figure 10-13 for timing diagram and Figure 10-21 for the flowchart. Any commands written during the Chip Erase operation will be ignored.

## 8.8 Write Operation Status Detection

The SST49LF008A device provides two software means to detect the completion of a write (Program or Erase) cycle in order to optimize the system Write cycle time. The software detection includes two STATUS bits: Data# Polling (DQ<sub>7</sub>) and Toggle bit (DQ<sub>6</sub>). The End-of-Write detection mode is enabled after the rising edge of WE#, which initiates the internal Program or Erase operation.

The actual completion of the nonvolatile write is asynchronous with the system; therefore, either a Data# Polling or Toggle bit read may be simultaneous with the completion of the Write cycle. If this occurs, the system may get an erroneous result, i.e., valid data may appear to conflict with either  $DQ_7$  or  $DQ_6$ . In order to prevent spurious rejection, if an erroneous result occurs, the software routine should include a loop to read the accessed location an additional two

times. If both reads are valid, then the device has completed the Write cycle; otherwise, the rejection is valid.

## 8.9 Data# Polling (DQ<sub>7</sub>)

When the SST49LF008A device is in the internal Program operation, any attempt to read DQ7 will produce the complement of the true data. Once the Program operation is completed, DQ<sub>7</sub> will produce true data. Note that even though DQ7 may have valid data immediately following the completion of an internal Write operation, the remaining data outputs may still be invalid: valid data on the entire data bus will appear in subsequent successive Read cycles after an interval of 1 µs. During an internal Erase operation, any attempt to read DQ7 will produce a '0'. Once the internal Erase operation is completed, DQ7 will produce a '1'. Data# Polling is valid after the rising edge of the fourth WE# pulse for Program operation. For Sector or Chip Erase, Data# Polling is valid after the rising edge of the sixth WE# pulse.

See Figure 10-8 for the Data# Polling timing diagram and Figure 10-19 for a flowchart. Proper status will not be given using Data# Polling if the address is in the invalid range.

## 8.10 Toggle Bit (DQ<sub>6</sub>)

During the internal Program or Erase operation, any consecutive attempts to read  $DQ_6$  will produce alternating '0's and '1's, i.e., toggling between 0 and 1. When the internal Program or Erase operation is completed, the toggling will stop. The device is then ready for the next operation. The Toggle bit is valid after the rising edge of fourth WE# pulse for Program operation. For Sector, Block or Chip Erase, the Toggle bit is valid after the rising edge of sixth WE# pulse. See Figure 10-9 for the Toggle Bit timing diagram and Figure 10-19 for a flowchart.

| Mode                   | RST# | OE# | WE# | DQ                                               | Address                                              |
|------------------------|------|-----|-----|--------------------------------------------------|------------------------------------------------------|
| Read                   | Vін  | VIL | Vін | Dout                                             | Ain                                                  |
| Program                | Vін  | Vін | VIL | DIN                                              | Ain                                                  |
| Erase                  | Vін  | Vін | VIL | X <sup>(1)</sup>                                 | Sector or Block Address,<br>XXH for Chip Erase       |
| Reset                  | VIL  | Х   | Х   | High-Z                                           | Х                                                    |
| Write Inhibit          | Vін  | VIL | Х   | High-Z/Dout                                      | Х                                                    |
|                        | Х    | Х   | Vін | High-Z/Dout                                      | Х                                                    |
| Product Identification | Vін  | VIL | Vih | Manufacturer's ID (BFH) Device ID <sup>(2)</sup> | A18 - A1 = VIL, A0 = VIL<br>A18 - A1 = VIL, A0 = VIH |

 TABLE 8-1:
 OPERATION MODES SELECTION (PP MODE)

Note 1: X can be VIL or VIH, but no other value.

2: Device ID = 5AH for SST49LF008A.

## 9.0 DATA PROTECTION

The SST49LF008A device provides both hardware and software features to protect nonvolatile data from inadvertent writes.

### 9.1 Hardware Data Protection

**Noise/Glitch Protection**: A WE# pulse of less than 5 ns will not initiate a write cycle.

**VDD Power-Up/Power-Down Detection**: The Write operation is inhibited when VDD is less than 1.5V.

**Write Inhibit Mode**: Forcing OE# low and WE# high will inhibit the Write operation. This prevents inadvertent writes during power-up or power-down.

## 9.2 Software Data Protection (SDP)

The SST49LF008A provides the JEDEC<sup>®</sup>-approved Software Data Protection scheme for all data alteration operations, i.e., Program and Erase. Any program operation requires the inclusion of a series of three-byte sequences. The three-byte load sequence is used to initiate the Program operation, providing optimal protection from inadvertent write operations, e.g., during the system power-up or power-down.

Any erase operation requires the inclusion of a six-byte load sequence. The SST49LF008A device is shipped with the Software Data Protection permanently enabled. See Table 9-1 for the specific software command codes. During the SDP command sequence, invalid commands will abort the device to Read mode, within TRC.

| Command Sequence                   | 1 <sup>st</sup> W<br>Cycl |      | 2 <sup>nd</sup> W<br>Cycle |      | 3 <sup>rd</sup> W<br>Cycle |      | 4 <sup>th</sup> W<br>Cycle |      | 5 <sup>th</sup> Wi<br>Cycle |      | 6 <sup>th</sup> W<br>Cycl |      |
|------------------------------------|---------------------------|------|----------------------------|------|----------------------------|------|----------------------------|------|-----------------------------|------|---------------------------|------|
|                                    | Addr <sup>(2)</sup>       | Data | Addr <sup>(2)</sup>        | Data | Addr <sup>(2)</sup>        | Data | Addr <sup>(2)</sup>        | Data | Addr <sup>(2)</sup>         | Data | Addr <sup>(2)</sup>       | Data |
| Byte Program                       | 5555H                     | AAH  | 2AAAH                      | 55H  | 5555H                      | A0H  | BA <sup>(3)</sup>          | Data |                             | _    | —                         | —    |
| Sector Erase                       | 5555H                     | AAH  | 2AAAH                      | 55H  | 5555H                      | 80H  | 5555H                      | AAH  | 2AAAH                       | 55H  | SAx <sup>(4)</sup>        | 30H  |
| Block Erase                        | 5555H                     | AAH  | 2AAAH                      | 55H  | 5555H                      | 80H  | 5555H                      | AAH  | 2AAAH                       | 55H  | BAx <sup>(5)</sup>        | 50H  |
| Chip Erase <sup>(6)</sup>          | 5555H                     | AAH  | 2AAAH                      | 55H  | 5555H                      | 80H  | 5555H                      | AAH  | 2AAAH                       | 55H  | 5555H                     | 10H  |
| Software ID Entry <sup>(7,8)</sup> | 5555H                     | AAH  | 2AAAH                      | 55H  | 5555H                      | 90H  | _                          |      | _                           | _    |                           | —    |
| Software ID Exit <sup>(9)</sup>    | XXH                       | F0H  | _                          | _    | _                          | _    | _                          |      | _                           | _    |                           |      |
| Software ID Exit <sup>(9)</sup>    | 5555H                     | AAH  | 2AAAH                      | 55H  | 5555H                      | F0H  |                            |      | _                           | _    |                           |      |

#### TABLE 9-1: SOFTWARE COMMAND SEQUENCE

**Note 1:** FWH mode uses consecutive write cycles to complete a command sequence; PP mode uses consecutive bus cycles to complete a command sequence.

2: Address format A<sub>14</sub>-A<sub>0</sub> (Hex), Addresses A<sub>21</sub>-A<sub>15</sub> can be VIL or VIH, but no other value, for the Command sequence in PP mode.

- 3: BA = Program Byte Address
- 4: SAx for Sector Erase Address
- 5: BAx for Block Erase Address
- 6: Chip Erase is supported in PP mode only.
- 7: Manufacturer's ID = BFH is read with  $A_0 = 0$ , With  $A_{19}$ - $A_1 = 0$ ; 49LF008A Device ID = 5AH is read with  $A_0 = 1$ .
- 8: The device does not remain in Software Product ID mode if powered down.
- 9: Both Software ID Exit operations are equivalent.

## **10.0 ELECTRICAL SPECIFICATIONS**

## Absolute Maximum Ratings (†)

| Temperature under bias                                                   | 55°C to +125°C        |
|--------------------------------------------------------------------------|-----------------------|
| Storage temperature                                                      | 65°C to +150°C        |
| DC voltage on any pin to ground potential                                | 0.5V to VDD + 0.5V    |
| Transient voltage (<20 ns) on any pin to ground potential <sup>(1)</sup> | 2.0V to VDD + 2.0V    |
| Package power dissipation capability (TA = +25°C)                        | 1.0W                  |
| Surface mount solder reflow temperature <sup>(2)</sup>                   | +260°C for 10 seconds |
| Output short circuit current <sup>(3)</sup>                              | 50 mA                 |

**† NOTICE:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Note 1: Do not violate processor or chipset limitations on the INIT# pin.

- 2: Excluding certain with-Pb 32-PLCC units, all packages are +260°C capable in both non-Pb and with-Pb solder versions. Certain with-Pb 32-PLCC package types are capable of +240°C for 10 seconds (contact the factory for the latest information).
- **3:** Output shorted for no more than one second. No more than one output shorted at a time. This note applies to non-PCI outputs.

The AC and DC specifications for the FWH Interface signals (FWH[3:0], CLK, FWH4 and RST#) as defined in Section 4.2.2 of the *PCI Local Bus Specification, Rev. 2.1*. Refer to Table 10-3 for the DC voltage and current specifications.

Refer to the tables in **Section 10.0** "**Electrical Specifications**" for the AC timing specifications for Clock, Read/Write and Reset operations.

#### TABLE 10-1: OPERATING RANGE

| Range      | Ambient Temp. | Vdd       |
|------------|---------------|-----------|
| Commercial | 0°C to +85°C  | 3.0V-3.6V |

## TABLE 10-2: AC CONDITIONS OF TEST<sup>(1,2)</sup>

| Input Rise/Fall Time | Output Load |
|----------------------|-------------|
| 3 ns                 | CL = 30 pF  |

Note 1: See Figures 10-16 and 10-17.

2: FWH interface signals use PCI load test conditions.

#### TABLE 10-3: DC OPERATING CHARACTERISTICS (ALL INTERFACES)<sup>(1)</sup>

| Symbol | Symbol Parameter Limits Unit Max. |   | Limits           |    | Test Conditions <sup>(1)</sup>                                                                                                                 |  |
|--------|-----------------------------------|---|------------------|----|------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol |                                   |   | lest conditions. |    |                                                                                                                                                |  |
| IDD    | Active VDD Current                | _ |                  |    | LCLK (FWH mode) and Address Input<br>(PP mode) = VILT/VIHT at f = 33 MHz<br>(FWH mode) or 1/TRC MIN (PP Mode)<br>All other inputs = VIL or VIH |  |
|        | Read                              | _ | 12               | mA | All outputs = open, VDD = VDD maximum                                                                                                          |  |
|        | Write <sup>(2)</sup>              |   | 24               | mA | Note 3                                                                                                                                         |  |

| Symphol             | Deremeter                                 | Li      | mits      | Unit | Test Conditions <sup>(1)</sup>                                                                                                                                                                                                           |
|---------------------|-------------------------------------------|---------|-----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol              | Parameter                                 | Min.    | Max.      | Unit | Test conditions, '                                                                                                                                                                                                                       |
| ISB                 | Standby VDD Current<br>(FWH Interface)    | _       | 100       | μA   | LCLK (FWH mode) and Address Input<br>(PP mode) = VILT/VIHT at f = 33 MHz<br>(FWH mode) or 1/TRC MIN (PP Mode)<br>LFRAME# = 0.9 VDD, f = 33 MHz, CE# = 0.9 VDD,<br>VDD = VDD maximum<br>All other inputs $\geq$ 0.9 VDD or $\leq$ 0.1 VDD |
| IRY <sup>(4)</sup>  | Ready Mode VDD Current<br>(FWH Interface) | _       | 10        | mA   | LCLK (FWH mode) and Address Input<br>(PP mode) = VILT/VIHT at f = 33 MHz (FWH mode)<br>or 1/TRC MIN (PP Mode)<br>LFRAME# = VIL, f = 33 MHz,<br>VDD = VDD maximum<br>All other inputs $\geq$ 0.9 VDD or $\leq$ 0.1 VDD                    |
| li                  | Input Current for IC,<br>ID [3:0] Pins    | -       | 200       | μA   | VIN = GND to VDD, VDD = VDD maximum                                                                                                                                                                                                      |
| ILI                 | Input Leakage Current                     | —       | 1         | μA   | VIN = GND to VDD, VDD = VDD maximum                                                                                                                                                                                                      |
| Ilo                 | Output Leakage Current                    | —       | 1         | μA   | VOUT = GND to VDD, VDD = VDD maximum                                                                                                                                                                                                     |
| Іні <sup>(5)</sup>  | INIT# Input High-Voltage                  | 1.0     | VDD + 0.5 | V    | VDD = VDD maximum                                                                                                                                                                                                                        |
| lili <sup>(5)</sup> | INIT# Input Low-Voltage                   | -0.5    | 0.4       | V    | VDD = VDD minimum                                                                                                                                                                                                                        |
| lı∟                 | Input Low-Voltage                         | -0.5    | 0.3 Vdd   | V    | VDD = VDD minimum                                                                                                                                                                                                                        |
| Іін                 | Input High-Voltage                        | 0.5 Vdd | VDD + 0.5 | V    | VDD = VDD minimum                                                                                                                                                                                                                        |
| IOL                 | Output Low-Voltage                        | —       | 0.1 Vdd   | V    | IOL = 1500 μA, VDD = VDD minimum                                                                                                                                                                                                         |
| Іон                 | Output High-Voltage                       | 0.9 Vdd | —         | V    | IOH = 500 µA, VDD = VDD minimum                                                                                                                                                                                                          |

## TABLE 10-3: DC OPERATING CHARACTERISTICS (ALL INTERFACES)<sup>(1)</sup> (Continued)

Note 1: Test conditions apply to PP mode.

2: IDD active while Erase or Program is in progress.

3: For PP Mode: OE# = WE# = VIH; For FWH mode: f = 1/TRC MIN, LFRAME# = VIH, CE# = VIL.

4: The device is in Ready Mode when no activity is on the FWH bus.

5: Do not violate processor or chipset specification regarding INIT# voltage.

#### TABLE 10-4: RECOMMENDED SYSTEM POWER-UP TIMINGS

| Symbol                   | Parameter                   | Minimum | Units |
|--------------------------|-----------------------------|---------|-------|
| TPU-READ <sup>(1)</sup>  | Power-Up to Read Operation  | 100     | μs    |
| TPU-WRITE <sup>(1)</sup> | Power-Up to Write Operation | 100     | μs    |

**Note 1:** This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

#### TABLE 10-5: PIN IMPEDANCE<sup>(1)</sup>

| Parameter           | Description         | Test<br>Condition | Units |
|---------------------|---------------------|-------------------|-------|
| CI/0 <sup>(2)</sup> | I/O Pin Capacitance | $V_{I/O} = 0V$    | 12 pF |
| CIN <sup>(2)</sup>  | Input Capacitance   | VIN = 0V          | 12 pF |
| LPIN <sup>(3)</sup> | Pin Inductance      | _                 | 20 nH |

Note 1: VDD = 3.3V, TA = +25°C, f = 1 MHz, other pins open.

**2:** This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

3: Refer to PCI specifications.

| Symbol              | Parameter      | Minimum Specification | Unit   | Test Method         |
|---------------------|----------------|-----------------------|--------|---------------------|
| NEND <sup>(1)</sup> | Endurance      | 10,000                | Cycles | JEDEC Standard A117 |
| TDR <sup>(1)</sup>  | Data Retention | 100                   | Years  | JEDEC Standard A103 |
| ILTH <sup>(1)</sup> | Latch Up       | 100 + Idd             | mA     | JEDEC Standard A78  |

TABLE 10-6: RELIABILITY CHARACTERISTICS

**Note 1:** This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.

#### TABLE 10-7: CLOCK TIMING PARAMETERS

| Symbol | Parameter                    | Minimum | Maximum | Units |
|--------|------------------------------|---------|---------|-------|
| Тсүс   | CLK Cycle Time               | 30      | —       | ns    |
| Тнідн  | CLK High Time                | 11      | —       | ns    |
| ILOW   | CLK Low Time                 | 11      | —       | ns    |
|        | CLK Slew Rate (peak-to-peak) | 1       | 4       | V/ns  |
|        | RST# or INIT# Slew Rate      | 50      | —       | mV/ns |

#### FIGURE 10-1: CLK WAVEFORM



#### TABLE 10-8: AC OPERATING CHARACTERISTICS (FWH MODE)

| Symbol              | Parameter                                        | Minimum | Maximum | Units |
|---------------------|--------------------------------------------------|---------|---------|-------|
| Тсүс                | Clock Cycle Time                                 | 30      | _       | ns    |
| Tsu                 | Data Set-Up Time to Clock Rising                 | 7       | —       | ns    |
| Трн                 | Clock Rising to Data Hold Time                   | 0       | —       | ns    |
| TVAL <sup>(1)</sup> | Clock Rising to Data Valid                       | 2       | 11      | ns    |
| Твр                 | Byte Programming Time                            | —       | 20      | μs    |
| TSE                 | Sector Erase Time                                | —       | 25      | ms    |
| Тве                 | Block Erase Time                                 | —       | 25      | ms    |
| TSCE                | Chip Erase Time                                  | —       | 100     | ms    |
| TON                 | Clock Rising to Active (Float to Active Delay)   | 2       | —       | ns    |
| TOFF                | Clock Rising to Inactive (Active to Float Delay) | —       | 28      | ns    |

Note 1: Minimum and maximum times have different loads. See PCI specifications.

| Symbol               | Devementer             | Limits                     |                           | Unito | Test Canditions                                 |  |
|----------------------|------------------------|----------------------------|---------------------------|-------|-------------------------------------------------|--|
| Symbol               | Parameter              | Min.                       | Max.                      | Units | Test Conditions                                 |  |
|                      |                        | -12 Vdd                    | _                         | mA    | 0 < VOUT ≤ 0.3 VDD                              |  |
|                      | Switching Current High | -17.1 (Vdd - Vout)         | —                         | mA    | 0.3 VDD < VOUT < 0.9 VDD                        |  |
| Iон(AC)              |                        | _                          | Equation C <sup>(2)</sup> | _     | 0.7 Vdd < Vout < Vdd                            |  |
|                      | (Test Point)           | _                          | -32 Vdd                   | mA    | Vout = 0.7 Vdd                                  |  |
|                      | Switching Current Low  | 16 Vdd                     | Equation C <sup>(2)</sup> | mA    | $\text{VDD} > \text{VOUT} \geq 0.6 \text{ VDD}$ |  |
| IOL(AC)              |                        | 26.7 Vout                  | _                         | mA    | 0.6 VDD > VOUT > 0.1 VDD                        |  |
| IOL(AC)              |                        | _                          | _                         | _     | 0.18 VDD > VOUT > 0                             |  |
|                      | (Test Point)           | —                          | 38 Vdd                    | mA    | Vout = 0.18 Vdd                                 |  |
| ICL                  | Low Clamp Current      | -25 + (VIN + 1)/0.015      | _                         | mA    | -3 < VIN ≤ -1                                   |  |
| Існ                  | High Clamp Current     | 25 + (VIN - VDD - 1)/0.015 | _                         | mA    | $VDD + 4 > VIN \le VDD + 1$                     |  |
| slewr <sup>(3)</sup> | Output Rise Slew Rate  | 1                          | 4                         | V/ns  | 0.2 VDD - 0.6 VDD load                          |  |
| slewr <sup>(3)</sup> | Output Fall Slew Rate  | 1                          | 4                         | V/ns  | 0.6 VDD - 0.2 VDD load                          |  |

#### TABLE 10-9: AC INPUT/OUTPUT SPECIFICATIONS (FWH MODE)<sup>(1)</sup>

**Note 1:** VDD = 3.0V-3.6V

2: See PCI specifications.

**3:** PCI specification output load is used.

## TABLE 10-10: RESET TIMING PARAMETERS (FWH MODE)<sup>(1)</sup>

| Symbol              | Parameter                                              |     | Max. | Units |
|---------------------|--------------------------------------------------------|-----|------|-------|
| TPRST               | VDD Stable to Reset Low                                | 1   | —    | ms    |
| TKRST               | Clock Stable to Reset Low                              |     | —    | μs    |
| TRSTP               | RST# Pulse Width                                       | 100 | —    | ns    |
| TRSTF               | RST# Low to Output Float                               | _   | 48   | ns    |
| Trst <sup>(2)</sup> | RST# High to FWH4 Low                                  | 1   | —    | μs    |
| TRSTE               | RST# Low to Reset during Sector/Block Erase or Program | _   | 10   | μs    |

**Note 1:** VDD = 3.0V-3.6V

2: There will be a latency of TRSTE if a Reset procedure is performed during a program or erase operation.

#### FIGURE 10-2: RESET TIMING DIAGRAM



FIGURE 10-3: OUTPUT TIMING PARAMETERS







#### TABLE 10-11: INTERFACE MEASUREMENT CONDITION PARAMETERS

| Symbol                 | Value   | Units |
|------------------------|---------|-------|
| Vтн <sup>(1)</sup>     | 0.6 VDD | V     |
| VTL <sup>(1)</sup>     | 0.2 VDD | V     |
| VTEST                  | 0.4 VDD | V     |
| VMAX <sup>(1)</sup>    | 0.4 VDD | V     |
| Input Signal Edge Rate | 1 V/ns  | V     |

**Note 1:** The input test environment is done with 0.1 VDD of overdrive over VIH and VIL. Timing parameters must be met with no more overdrive than this.

VMAX specified the maximum peak-to-peak waveform allowed for measuring input timing. Production testing may use different voltage values but must correlate results back to these parameters.

| Symbol | Parameter                       | Min. | Max. | Units |
|--------|---------------------------------|------|------|-------|
| TRC    | Read Cycle Time                 | 270  | —    | ns    |
| TRST   | RST# High to Low Address Setup  | 1    | _    | μs    |
| TAS    | R/C# Address Set-Up Time        | 45   | _    | ns    |
| Тан    | R/C# Address Hold Time          | 45   | —    | ns    |
| ΤΑΑ    | Address Access Time             | _    | 120  | ns    |
| TOE    | Output Enable Access Time       | —    | 60   | ns    |
| Tolz   | OE# Low to Active Output        | 0    | —    | ns    |
| Тонz   | OE# High to High-Z Output       | —    | 35   | ns    |
| Тон    | Output Hold from Address Change | 0    | —    | ns    |

## TABLE 10-12: READ CYCLE TIMING PARAMETERS (PP MODE)<sup>(1)</sup>

**Note 1:** VDD = 3.0V-3.6V

## TABLE 10-13: PROGRAM/ERASE CYCLE TIMING PARAMETERS (PP MODE)<sup>(1)</sup>

| Symbol | Parameter                        | Min. | Max. | Units |
|--------|----------------------------------|------|------|-------|
| TRST   | RST# High to Low Address Setup   | 1    | —    | μs    |
| TAS    | R/C# Address Setup Time          | 50   | —    | ns    |
| Тан    | R/C# Address Hold Time           | 50   | —    | ns    |
| Тсwн   | R/C# to Write Enable High Time   | 50   | —    | ns    |
| TOES   | OE# High Setup Time              | 20   | _    | ns    |
| Тоен   | OE# High Hold Time               | 20   | —    | ns    |
| TOEP   | OE# to Data# Polling Delay       | _    | 40   | ns    |
| TOET   | OE# to Toggle Bit Delay          | _    | 40   | ns    |
| TWP    | WE# Pulse Width                  | 100  | —    | ns    |
| Тwpн   | WE# Pulse Width High             | 100  | —    | ns    |
| TDS    | Data Setup Time                  | 50   | _    | ns    |
| Трн    | Data Hold Time                   | 5    | —    | ns    |
| TIDA   | Software ID Access and Exit Time | _    | 150  | ns    |
| Твр    | Byte Programming Time            | _    | 20   | μs    |
| TSE    | Sector Erase Time                | _    | 25   | ms    |
| Тве    | Block Erase Time                 | _    | 25   | ms    |
| TSCE   | Chip Erase Time                  | _    | 100  | ms    |

**Note 1:** VDD = 3.0V-3.6V

## TABLE 10-14: RESET TIMING PARAMETERS (PP MODE)<sup>(1)</sup>

| Symbol              | Parameter                                              | Min. | Max. | Units |
|---------------------|--------------------------------------------------------|------|------|-------|
| TPRST               | VDD Stable to Reset Low                                | 1    | —    | ms    |
| TRSTP               | RST# Pulse Width                                       | 100  | —    | ns    |
| TRSTF               | RST# Low to Output Float                               | _    | 48   | ns    |
| Trst <sup>(2)</sup> | RST# High to Low Address Setup                         |      | —    | μs    |
| TRSTE               | RST# Low to Reset during Sector/Block Erase or Program | —    | 10   | μs    |
| TRSTC               | RST# Low to Reset during Chip Erase                    | _    | 50   | μs    |

**Note 1:** VDD = 3.0V-3.6V

**2:** There will be a Reset latency of TRSTE or TRSTC if a Reset procedure is performed during a Program or Erase operation.







## SST49LF008A



#### **FIGURE 10-8:** DATA# POLLING TIMING DIAGRAM (PP MODE)



#### FIGURE 10-7: WRITE CYCLE TIMING DIAGRAM (PP MODE)









#### FIGURE 10-11: SECTOR ERASE TIMING DIAGRAM (PP MODE)

















#### FIGURE 10-16: AC INPUT/OUTPUT REFERENCE WAVEFORMS (PP MODE)



#### FIGURE 10-17: TEST LOAD EXAMPLE (PP MODE)













#### FIGURE 10-20: SOFTWARE PRODUCT COMMAND FLOWCHARTS

#### FIGURE 10-21: ERASE COMMAND SEQUENCE



## 11.0 PACKAGING INFORMATION

## 11.1 Package Marking Information



| Part Number | 1 <sup>st</sup> Line Marking Codes |                        |  |
|-------------|------------------------------------|------------------------|--|
| Fart Number | PLCC                               | TSOP                   |  |
| SST49LF008A | SST49LF008A-33-4C-NHE              | SST49LF008A-33-4C-TU   |  |
| 33149LF000A | SST49LF008A-33-4C-NHE-T            | SST49LF008A-33-4C-TU-T |  |

| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>e3 | Part number or part number code<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code (2 characters for small packages)<br>Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn) |
|--------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | _ ·                                 | small packages with no room for the Pb-free $JEDEC^{^{(\!\!\!R)\!}}$ designator narking will only appear on the outer carton or reel label.                                                                                                                                                            |
| Note:  | be carrie                           | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>s for customer-specific information.                                                                                                                      |



#### 32-Lead Plastic Leaded Chip Carrier (L) - Rectangle [PLCC]

Microchip Technology Drawing C04-023 Rev C Sheet 1 of 2

## 32-Lead Plastic Leaded Chip Carrier (L) - Rectangle [PLCC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                       | INCHES |      |          |      |
|-----------------------|--------|------|----------|------|
| Dimension             | MIN    | NOM  | MAX      |      |
| Number of Pins        | Ν      |      | 32       |      |
| Pitch                 | е      |      | .050 BSC |      |
| Pins along Length     | ND     |      | 7        |      |
| Pins along Width      | NE     |      | 9        |      |
| Overall Height        | Α      | .125 | .132     | .140 |
| Contact Height        | A1     | .060 | .0775    | .095 |
| Standoff §            | A3     | .015 | -        | -    |
| Corner Chamfer        | CH1    | .042 | .045     | .048 |
| Chamfers              | CH2    | -    | -        | .020 |
| Side Chamfer Height   | CH3    | .023 | .026     | .029 |
| Overall Length        | D      | .485 | .490     | .495 |
| Overall Width         | E      | .585 | .590     | .595 |
| Molded Package Length | D1     | .447 | .450     | .453 |
| Molded Package Width  | E1     | .547 | .550     | .553 |
| Footprint Length      | D2     | .376 | .411     | .446 |
| Footprint Width       | E2     | .476 | .511     | .546 |
| Lead Thickness        | С      | .008 | .010     | .013 |
| Upper Lead Width      | b1     | .026 | .029     | .032 |
| Lower Lead Width      | b      | .013 | .017     | .021 |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-023 Rev C Sheet 2 of 2

## 32-Lead Plastic Leaded Chip Carrier (L) - Rectangle [PLCC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

|                                   |                  | INCHES |          |      |
|-----------------------------------|------------------|--------|----------|------|
| Dimension                         | Dimension Limits |        | NOM      | MAX  |
| Contact Pitch                     | Contact Pitch E  |        | .050 BSC |      |
| Contact Pad Spacing               | C1               |        | .425     |      |
| Contact Pad Spacing C2            |                  |        | .524     |      |
| Contact Pad Width (X32) X1        |                  |        |          | .026 |
| Contact Pad Length (X32) Y1       |                  |        |          | .100 |
| Contact Pad to Center Pad (X28) G |                  | .008   |          |      |

Notes:

- 1. Dimensioning and tolerancing per ASME Y14.5M
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-2023 Rev C

## 32-Lead Plastic Thin Small Outline Package (6JW) - 8x13.4 mm Body [TSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





Microchip Technology Drawing C04-628 Rev A Sheet 1 of 2

#### 32-Lead Plastic Thin Small Outline Package (6JW) - 8x13.4 mm Body [TSOP]

For the most current package drawings, please see the Microchip Packaging Specification located at Note: http://www.microchip.com/packaging



| Units                    |    | MILLIMETERS |      |      |  |
|--------------------------|----|-------------|------|------|--|
| Dimension Limits         |    | MIN         | NOM  | MAX  |  |
| Number of Terminals      | N  | 32          |      |      |  |
| Pitch                    | е  | 0.50 BSC    |      |      |  |
| Overall Height           | Α  | Т           | -    | 1.20 |  |
| Standoff                 | A1 | 0.05        | 0.10 | 0.15 |  |
| Molded Package Thickness | A2 | 0.95        | 1.00 | 1.05 |  |
| Overall Length           | D  | 13.40 BSC   |      |      |  |
| Molded Package Length    | D1 | 11.80 BSC   |      |      |  |
| Overall Width            | Е  | 8.00 BSC    |      |      |  |
| Terminal Thickness       | С  | -           | -    | 0.21 |  |
| Terminal Width           | b  | 0.17        | 1    | 0.23 |  |
| Terminal Length          | L  | 0.30        | -    | 0.70 |  |
| Foot Angle               | θ  | 0°          | -    | 5°   |  |

Notes:

- 1. Pin 1 visual index feature may vary but must be located within the hatched area.
- Dimensions D1 and E do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side.

3. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-628 Rev A Sheet 2 of 2

## 32-Lead Plastic Thin Small Outline Package (6JW) - 8x13.4 mm Body [TSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

| Units                            |    | MILLIMETERS |          |      |
|----------------------------------|----|-------------|----------|------|
| Dimension Limits                 |    | MIN         | NOM      | MAX  |
| Contact Pitch                    | Е  |             | 0.50 BSC |      |
| Contact Pad Spacing              | С  |             | 12.90    |      |
| Contact Pad Width (X32)          | Х  |             |          | 0.30 |
| Contact Pad Length (X32)         | Y  |             |          | 1.30 |
| Contact Pad to Contact Pad (X30) | G1 | 0.20        |          |      |

#### Notes:

- 1. Dimensioning and tolerancing per ASME Y14.5M
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-2628 Rev A

## APPENDIX A: REVISION HISTORY

## **Revision E (February 2025)**

Corrected 32-Lead PLCC and 32-Lead TSOP package markings.

### **Revision D (November 2024)**

Updated Package Marking section.

### Revision C (August 2024)

Replaced 8 mm x 14 mm TSOP package (WHE) with 8 mm x 13.4 mm TSOP package (TU); minor editorial updates throughout the document.

#### Revision B (December 2020)

Converted document to Microchip format; Removed 40-lead TSOP package.

## Revision A (October 2011)

Applied new document format; Released document under letter revision system; Updated Spec number from S71161 to DS25085.

# SST Document S71161 Revision 11 (March 2006)

Removed 4 Mbit WH/WHE device – refer to EOL Product Data Sheet S71161(03); Added statement that non-Pb devices are RoHS compliant to Features section; Updated Surface Mount Solder Reflow Temperature information; Removed leaded part numbers; Applied new formatting.

## SST Document S71161 Revision 10 (November 2004)

Removed 32-PLCC (NH/NHE) Package and associated MPNs for the 4-Mbit device – refer to EOL Product Data Sheet S71161(03); Clarified the Solder Temperature Profile under "Absolute Maximum Stress Ratings" on page 22.

## SST Document S71161 Revision 9 (October 2004)

Removed 2-Mbit and 3-Mbit devices – refer to EOL Product Data Sheet S71161(01).

# SST Document S71161 Revision 8 (December 2003)

2004 Data Book; Updated document status to Data Sheet.

## SST Document S71161 Revision 7 (June 2003)

Added 40-lead TSOP for SST49LF008A only; Corrected the IDD Test Conditions in Table 12 on page 23.

# SST Document S71161 Revision 6 (July 2001)

2002 Data Book; Changed Transient Voltage from -1.0V to VDD +1.0V to -2.0V to VDD +2.0V to match Intel FWH spec per IBM requirement; Added footnote for Transient Voltage; Updated footnote for Output Short Circuit Current; Updated Data# Polling description; Corrected the values in Table 5 on page 14: General Purpose Inputs Register; Added note to Table 12 on page 23: DC Operating Characteristics.

## **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.



| Valid Combinations      |  |  |  |  |
|-------------------------|--|--|--|--|
| SST49LF008A-33-4C-TU    |  |  |  |  |
| SST49LF008A-33-4C-NHE   |  |  |  |  |
| SST49LF008A-33-4C-TU-T  |  |  |  |  |
| SST49LF008A-33-4C-NHE-T |  |  |  |  |

**Note 1:** Valid combinations are those products in mass production or will be in mass production. Contact Microchip's sales representative to confirm availability of valid combinations and to determine availability of new combinations.

## **Microchip Information**

## Trademarks

The "Microchip" name and logo, the "M" logo, and other names, logos, and brands are registered and unregistered trademarks of Microchip Technology Incorporated or its affiliates and/or subsidiaries in the United States and/or other countries ("Microchip Trademarks"). Information regarding Microchip Trademarks can be found at

https://www.microchip.com/en-us/about/legal-information/microchip-trademarks.

ISBN: 979-8-3371-0540-6

## Legal Notice

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at www.microchip.com/en-us/support/design-help/client-support-services.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

## **Microchip Devices Code Protection Feature**

Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products.