

# PD Controller with Switching Regulator for AF/AT/UPOE/ HDBaseT/4-pair PoE Applications

#### **Product Overview**

Microchip's PD70211 is an advanced PD interface IC with integrated switching Pulse-Width Modulation (PWM) regulator control for powered devices in PoE applications. It supports IEEE® 802.3af, IEEE 802at, HDBaseT, and general 2/4-pair configurations.

The PD70211 front-end includes an advanced classification block that supports 2, 3, 4, and 6 event classification. Using the SUPP\_Sx pins, it also identifies the four pairs of cable that actually receive power and generate appropriate flags.

The IC features an internal bleeder for discharging the input capacitor of the DC/DC converter rapidly to ensure fast re-detection and port power-up, in case of a sudden removal and re-insertion of the Ethernet cable into the RJ-45. The advanced PWM current-mode section supports synchronous Flyback and Active Clamp Forward topologies, as well as Buck, Boost, and so on.

#### **Features**

The PD70211 device has the following key features.

- Supports IEEE 802.3af/at, HDBaseT, and other 2-pair/4-pair configurations
- Wall adapter support (Rear Aux method)
- PD detection and programmable classification
- 2, 3, 4, and 6 event classification
- Integrated 0.3 Ω isolating (series-pass) FET
- Inrush current limiting
- Less than 10 μA offset current during detection
- Advanced PWM section
- Lead-free QFN-36 (6 mm × 6 mm) package

The following table lists the Microchip PD products offerings.

**Table 1. Microchip Powered Device Products Offerings** 

| Part      | Туре               | Package             | IEEE<br>802.3af | IEEE<br>802.3at | HDBase<br>T (PoH) | UPoE |
|-----------|--------------------|---------------------|-----------------|-----------------|-------------------|------|
| PD70100   | Front end          | 3 mm × 4 mm 12L DFN | x               | _               | _                 | _    |
| PD70101   | Front end + PWM    | 5 mm × 5 mm 32L QFN | x               | _               | _                 | _    |
| PD70200   | Front end          | 3 mm × 4 mm 12L DFN | x               | x               | _                 | _    |
| PD70201   | Front end + PWM    | 5 mm × 5 mm 32L QFN | x               | x               | _                 | _    |
| PD70210   | Front end          | 4 mm × 5 mm 16L DFN | x               | x               | x                 | x    |
| PD70210A  | Front end          | 4 mm × 5 mm 16L DFN | x               | x               | x                 | x    |
| PD70210AL | Front end          | 5 mm × 7 mm 38L QFN | x               | x               | x                 | x    |
| PD70211   | Front end + PWM    | 6 mm × 6 mm 36L QFN | x               | x               | x                 | x    |
| PD70224   | Ideal Diode Bridge | 6 mm x 8 mm 40L QFN | x               | x               | x                 | x    |

## **Applications**

The following are the applications of the PD70211 device.

- HDBaseT up to 95 W
- IEEE 802.3af and IEEE 802at
- Power forwarding
- Indoor and outdoor PoE

The following figure shows a basic PD block diagram using PD70211.

Figure 1. Basic PD Block Diagram



Microchip offers complete reference design packages and Evaluation Boards (EVBs). For access to these design packages, device datasheets, or application notes, consult your local Microchip Client Engagement Manager or visit our website at <a href="https://www.microchip.com/poe">www.microchip.com/poe</a>. For technical support, consult your local consult your local Embedded Solutions Engineers or go to <a href="https://www.microchip.com/support">www.microchip.com/support</a>. For help in designing the dc/dc portion of your circuit, see our MPLAB Analog Designer (MAD) tool at <a href="https://www.microchip.com/mad-poe">www.microchip.com/mad-poe</a>.

# **Table of Contents**

| Pro | duct C  | Overview                                     | 1  |
|-----|---------|----------------------------------------------|----|
|     | 1.      | Features                                     | 1  |
|     | 2.      | Applications                                 | 2  |
| 1.  | Func    | tional Descriptions                          | 5  |
| 2.  | Elect   | rical Specifications                         | 7  |
|     | 2.1.    | Absolute Maximum Ratings                     | 7  |
|     | 2.2.    | Operating Ratings                            | 8  |
|     | 2.3.    | Thermal Properties                           | 8  |
|     | 2.4.    | Electrical Characteristics                   | 9  |
| 3.  | Pin C   | Configuration                                | 16 |
| 4.  | Pack    | age Specifications                           | 22 |
|     | 4.1.    | Recommended PCB Layout                       | 24 |
| 5.  | Appli   | cations Information                          | 28 |
|     | 5.1.    | Peripheral Devices                           | 28 |
|     | 5.2.    | Setting Switching Frequency                  | 28 |
|     | 5.3.    | Setting Soft-Start                           | 28 |
|     | 5.4.    | Setting Pulse-Skip Mode Threshold            | 29 |
|     | 5.5.    | Setting UVLO/Hysteresis Thresholds           | 29 |
|     | 5.6.    | Setting the Voltage Divider for Output Rails | 30 |
|     | 5.7.    | Selecting the Sense Resistor                 | 30 |
|     | 5.8.    | Operation with an External DC Source         | 31 |
| 6.  | Orde    | ring Information                             | 34 |
| 7.  | Refe    | rence Documents                              | 35 |
| 8.  | Revis   | sion History                                 | 36 |
| The | e Micro | ochip Website                                | 37 |
| Pro | duct C  | Change Notification Service                  | 37 |
| Cu  | stome   | Support                                      | 37 |
| Mic | rochip  | Devices Code Protection Feature              | 37 |
| Leç | jal Not | ice                                          | 38 |
| Tra | demar   | ks                                           | 38 |
| Qu  | ality M | anagement System                             | 39 |
| Wo  | rldwid  | e Sales and Service                          | 40 |

## 1. Functional Descriptions

The following figures show the functional blocks of the PD70211 device.

Figure 1-1. PD70211 Block Diagram (Front-End Section)



Figure 1-2. PD70211 Block Diagram (PWM Section)



# 2. Electrical Specifications

The following sections describe the electrical specifications of the PD70211 device.

### 2.1 Absolute Maximum Ratings

Performance is not necessarily guaranteed over this entire range. These are maximum stress ratings only. Exceeding these ratings, even momentarily, can cause immediate damage or negatively impact long-term operating reliability. Voltages are with respect to IC ground (VPN\_IN).

Table 2-1. Absolute Maximum Ratings<sup>1</sup>

| Parameter                                 |       | Min  | Max                    | Units |
|-------------------------------------------|-------|------|------------------------|-------|
| VPP, VPN_OUT, RDET                        |       | -0.3 | 74                     | V     |
| AT_FLAG, HD_FLAG, 4P_AT_FLAG, 4P_HD       | _FLAG | -0.3 | 20                     | V     |
| SUPP_S1, SUPP_S2                          |       | 0    | V <sub>VPP</sub> + 1.5 | V     |
| RREF, RCLS, WA_EN                         |       | -0.3 | 5                      | V     |
| VAUX_VCC                                  |       | -0.3 | 20                     | V     |
| PG, SG                                    |       | -0.3 | 20                     | V     |
| VL                                        |       | -0.3 | 6                      | V     |
| VH (with respect to VAUX_VCC)             |       | 0.3  | -6                     | V     |
| ENABLE                                    |       |      |                        |       |
| All other pins                            |       | -0.3 | VL + 0.3               | V     |
| Junction temperature                      |       | -40  | 150                    | °C    |
| Lead soldering temperature (40 s, reflow) |       | _    | 260                    | °C    |
| Storage temperature, MSL3                 |       | -65  | 150                    | °C    |
| ESD rating                                | НВМ   | _    | ±1.5 <sup>1</sup>      | kV    |
|                                           | MM    | _    | ±50                    | V     |
|                                           | CDM   | _    | ±500                   | V     |

#### Note:

1. The VPP, VAUX/VCC, and RREF pins pass ±1 kV HBM only.

#### 2.2 Operating Ratings

Performance is generally guaranteed over this range, as detailed in the 2.4.1 Electrical Characteristics of Front-End Section. Voltages are with respect to IC ground (VPN\_IN).

Table 2-2. Operating Ratings of Front-End Section

| Parameter                        | Min  | Max  | Units |
|----------------------------------|------|------|-------|
| VPP                              | 0    | 57   | V     |
| Ambient temperature <sup>1</sup> | -40  | 85   | °C    |
| Detection range                  | 1.1  | 10.1 | V     |
| Mark event range                 | 4.9  | 10.1 | V     |
| Class event range                | 13.7 | 20.9 | V     |

#### Note:

1. The corresponding maximum operating junction temperature is 125 °C.

Performance is generally guaranteed over the range, as detailed in the 2.4.2 Electrical Characteristics of PWM Section. Voltages are with respect to IC ground.

Table 2-3. Operating Ratings of PWM Section

| Parameter                                               | Min | Max  | Units |
|---------------------------------------------------------|-----|------|-------|
| VCC                                                     | 7.8 | 20   | V     |
| F <sub>SW</sub> (Adjustable Frequency Range)            | 100 | 500  | kHz   |
| Maximum duty cycle                                      | _   | 44.5 | %     |
| f <sub>sw_synch</sub> (Synchronization Frequency Range) | 200 | 1000 | kHz   |

#### 2.3 Thermal Properties

The following table lists the thermal specifications of the PD70211 device.

**Table 2-4. Thermal Properties** 

| Thermal Resistance | Min | Тур  | Max | Units |
|--------------------|-----|------|-----|-------|
| $\theta_{JA}$      | _   | 22.3 | _   | °C/W  |
| $\theta_{JP}$      | _   | 3    | _   | °C/W  |
| $\theta_{JC}$      | _   | 4    | _   | °C/W  |

**Note:** The  $\theta$ Jx numbers assume no forced airflow. Junction temperature is calculated using  $T_J = T_A + (P_D \times q_{jA})$ . In particular,  $\theta_{JA}$  is a function of the PCB construction. Published thermal resistance is for a four-layer board in accordance with the JESD-51 (JEDEC) standards.

#### 2.4 Electrical Characteristics

This section describes the electrical characteristics of the front-end and PWM sections, thermal protection mechanism against excessive internal temperature, and wall adapter mode functionality.

#### 2.4.1 Electrical Characteristics of Front-End Section

Unless otherwise specified under conditions, the minimum and maximum ratings stated in the following table apply over the entire specified operating ratings of the PD70211 device. Typical values are determined either by design or by production testing at 25 °C ambient temperature. Voltages are with respect to IC ground (VPN\_IN).

**Table 2-5. Typical Electrical Performance** 

| Symbol                  | Parameter                                      | Conditions                                      | Min  | Тур | Max  | Units |
|-------------------------|------------------------------------------------|-------------------------------------------------|------|-----|------|-------|
| Input Voltage           | )                                              |                                                 |      |     |      |       |
| I <sub>IN</sub>         | IC input current with I <sub>CLASS</sub> off   | VPP = 55 V                                      | _    | 1   | 3    | mA    |
| Detection Ph            | ase                                            |                                                 |      |     |      |       |
| V <sub>DET</sub>        | Detection range                                | _                                               | 1.1  | _   | 10.1 | V     |
| R <sub>DET_TH</sub>     | R <sub>DET</sub> disconnect threshold          | _                                               | 10.1 | _   | 12.8 | V     |
| R <sub>DS_DET_ON</sub>  | ON-Resistance of internal FET during detection | _                                               | _    | _   | 50   | Ω     |
| R <sub>DS_DET_OFF</sub> | OFF-Resistance of internal FET after detection | _                                               | 2    | _   | _    | ΜΩ    |
| I <sub>OFFSET_DET</sub> | Input offset current                           | 1.1 V ≤ VPP ≤ 10.1 V,<br>T <sub>J</sub> ≤ 85 °C | _    | _   | 5    | μА    |
| V <sub>R_DET_ON</sub>   | Threshold when VPP goes low                    | _                                               | 2.8  | 3.0 | 4.85 | V     |
| Classification          | n Phase                                        |                                                 |      | '   | '    |       |
| V <sub>CLS_ON</sub>     | Classification sink turn-ON threshold          | _                                               | 11.4 | _   | 13.7 | V     |
| V <sub>CLS_OFF</sub>    | Classification sink turn-OFF threshold         | _                                               | 20.9 | _   | 23.9 | V     |
| V <sub>HYS_CLS_ON</sub> | Hysteresis of VCLS_ON threshold                | _                                               | _    | 1   | _    | V     |
| V <sub>MARK_TH</sub>    | Mark detection threshold (VPP falling)         | _                                               | 10.1 | _   | 11.4 | V     |
| I <sub>MARK</sub>       | Current sink in the mark event region          | _                                               | 0.25 | _   | 4    | mA    |
| I <sub>CLASS_CLIM</sub> | Current limit of class current                 | _                                               | 50   | 68  | 80   | mA    |

| contin                   | ued                                                  |                                                                              |      |      |      |       |
|--------------------------|------------------------------------------------------|------------------------------------------------------------------------------|------|------|------|-------|
| Symbol                   | Parameter                                            | Conditions                                                                   | Min  | Тур  | Max  | Units |
| I <sub>CLASS</sub>       | Classification current sink                          | R <sub>CLASS</sub> = not present (class 0)                                   | _    | _    | 3    | mA    |
|                          |                                                      | $R_{CLASS} = 133 \Omega \text{ (class 1)}$                                   | 9.5  | 10.5 | 11.5 | mA    |
|                          |                                                      | $R_{CLASS}$ = 69.8 Ω (class 2)                                               | 17.5 | 18.5 | 19.5 | mA    |
|                          |                                                      | $R_{CLASS} = 45.3 \Omega \text{ (class 3)}$                                  | 26.5 | 28.0 | 29.5 | mA    |
|                          |                                                      | $R_{CLASS}$ = 30.9 Ω (class 4)                                               | 38.0 | 40.0 | 42.0 | mA    |
| Isolation FE             | т                                                    |                                                                              |      |      |      |       |
| R <sub>DSON</sub>        | ON resistence                                        | Total resistance between VPN_IN to VPN_OUT;                                  | _    | _    | 0.3  | Ω     |
|                          |                                                      | I <sub>LOAD</sub> < 600 mA, -40 °C < T <sub>A</sub> < 85 °C                  |      |      |      |       |
| I <sub>CLIM_INRUSH</sub> | Inrush current limit                                 | _                                                                            | 105  | 240  | 325  | mA    |
| OCP                      | Overcurrent protection                               | _                                                                            | 2.2  | _    | _    | Α     |
| ILOAD                    | Continuous operation load                            | _                                                                            | _    | _    | 2    | Α     |
| Undervoltag              | e Lockout                                            |                                                                              |      |      |      |       |
| UVLO <sub>ON</sub>       | Threshold that marks start of inrush phase           | _                                                                            | 36   | _    | 42   | V     |
| UVLO <sub>OFF</sub>      | Threshold where pass- FET turns OFF as VPP collapses | _                                                                            | 30.5 | _    | 34.5 | V     |
| DC-DC Input              | Cap Discharger                                       |                                                                              | _    |      |      |       |
| I <sub>CAP_DIS</sub>     | Discharge current                                    | 7 V ≤ VPP ≤ 30 V                                                             | 22.8 | _    | 60   | mA    |
| t <sub>dis</sub>         | Discharge time                                       | C <sub>DC_DC</sub> ≤ 264 μF                                                  | _    | _    | 500  | ms    |
|                          |                                                      | (by design, not tested)                                                      |      |      |      |       |
| timer <sub>dis</sub>     | Discharge timer                                      | Time for which discharge circuit is activated                                | 430  | _    | _    | ms    |
| References,              | Rails, and Logic                                     |                                                                              |      |      |      |       |
| $V_{AUX}$                | Auxiliary voltage                                    | 0 mA < I <sub>AUX</sub> < 4 mA                                               | 9.8  | 10.5 | 12.0 | V     |
| I <sub>AUX</sub>         | Maximum continuous current from V <sub>AUX</sub>     | _                                                                            | 4    | _    | _    | mA    |
| I <sub>AUX</sub>         | Auxiliary current limit                              | _                                                                            | 10   | _    | 32   | mA    |
| $V_{REF}$                | Bandgap reference voltage                            | _                                                                            | 1.17 | 1.2  | 1.23 | V     |
| t <sub>FLAG_LO</sub>     | Low level flag                                       | For AT_FLAG, HD_FLAG,<br>4P_AT_FLAG, 4P_HD_FLAG,<br>I <sub>FLAG</sub> = 3 mA | _    | _    | 0.4  | V     |
| I <sub>FLAG</sub>        | Flag current driving capability                      | For AT_FLAG, HD_FLAG,<br>4P_AT_FLAG, 4P_HD_FLAG                              | 5    | -    | -    | mA    |

| conti                | continued                                              |                                                 |     |     |     |       |  |  |  |  |
|----------------------|--------------------------------------------------------|-------------------------------------------------|-----|-----|-----|-------|--|--|--|--|
| Symbol               | Parameter                                              | Conditions                                      | Min | Тур | Max | Units |  |  |  |  |
| t <sub>FLAG</sub>    | Delay timer between start of inrush and flags declared | For AT_FLAG, HD_FLAG,<br>4P_AT_FLAG, 4P_HD_FLAG | 80  | _   | _   | ms    |  |  |  |  |
| V <sub>SUPP_HI</sub> | SUPP_Sx high voltage threshold                         | For SUPP_S1 and SUPP_S2                         | 25  | _   | 35  | V     |  |  |  |  |
| Wall Adapt           | er                                                     |                                                 | ·   |     |     |       |  |  |  |  |
| V <sub>IH</sub>      | Input high logic                                       | _                                               | 2.4 | -   | _   | V     |  |  |  |  |
| V <sub>IL</sub>      | Input low logic                                        | _                                               | _   |     | 8.0 | V     |  |  |  |  |

Table 2-6. Truth Table for Status of Flags

| Number of Fingers "N"<br>(N-Event classification) | SUPP_S1      | SUPP_S2             | AT_FLAG | HD_FLAG | 4P_AT_FLAG | 4P_HD_FLAG |  |
|---------------------------------------------------|--------------|---------------------|---------|---------|------------|------------|--|
| 1                                                 | X            | X                   | Hi-Z    | Hi-Z    | Hi-Z       | Hi-Z       |  |
| 2                                                 | Н            | L                   | 0V      | Hi-Z    | Hi-Z       | Hi-Z       |  |
| 2                                                 | L            | Н                   | 0V      | Hi-Z    | Hi-Z       | Hi-Z       |  |
| 2                                                 | Н            | Н                   | 0V      | Hi-Z    | 0V         | Hi-Z       |  |
| 3                                                 | L            | Н                   | 0V      | 0V      | Hi-Z       | Hi-Z       |  |
| 3                                                 | Н            | L                   | 0V      | 0V      | Hi-Z       | Hi-Z       |  |
| 3                                                 | Н            | Н                   | 0V      | 0V      | 0V         | Hi-Z       |  |
| 4                                                 | X            | X                   | 0V      | 0V      | 0V         | Hi-Z       |  |
| 5                                                 | Reserved for | Reserved for future |         |         |            |            |  |
| 6                                                 | X            | X                   | 0V      | 0V      | 0V         | 0V         |  |

### 2.4.2 Electrical Characteristics of PWM Section

Unless otherwise specified under conditions, the minimum and maximum ratings listed in the following table apply over the entire specified operating ratings of the PD70211 device. Typical values stated, are determined either by design or by production testing at 25 °C ambient. Voltages are with respect to IC ground (VPN\_IN).

**Table 2-7. Typical Electrical Performance** 

| Symbol                  | Parameter                                                  | Conditions                                                                                               | Min   | Тур   | Max   | Units                      |
|-------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------|-------|-------|----------------------------|
| Input Voltage           | Current                                                    |                                                                                                          |       |       |       |                            |
| V <sub>CC_UVLO_UP</sub> | UVLO threshold with input rising                           | V <sub>CC</sub> rise time ≥ 0.5 ms                                                                       | 8.85  | 9.15  | 9.5   | V                          |
| V <sub>CC_UVLO_DN</sub> | UVLO threshold with input falling                          | V <sub>CC</sub> rise time ≥ 0.5 ms                                                                       | 7     | 7.3   | 7.6   | V                          |
| I <sub>VCC_SD</sub>     | IC input current (no switching)                            | V <sub>ENABLE</sub> = Low, or<br>V <sub>VCC</sub> < V <sub>CC_UVLO_UP</sub>                              | _     | 1     | 2000  | μΑ                         |
| lvcc_Q                  | IC input current<br>(switching, no load on<br>SG, PG, VDD) | $V_{\text{ENABLE}}$ = High, and $V_{\text{VCC}}$ > $V_{\text{CC\_UVLO\_UP}}$ , $f_{\text{SW}}$ = 500 kHz | _     | _     | 3     | mA                         |
| Input UVLO/PI           | FW                                                         |                                                                                                          |       |       |       |                            |
| V <sub>INS_TH</sub>     | Threshold on VINS pin                                      | Rising or falling                                                                                        | 1.171 | 1.200 | 1.229 | V                          |
| V <sub>HYST_HIGH</sub>  | Hysteresis pin high voltage                                | I <sub>HYST_SOURCING</sub> = 1 mA                                                                        | 2.8   | _     | _     | V                          |
| V <sub>HYST_LOW</sub>   | Hysteresis pin low voltage                                 | I <sub>HYST_SINKING</sub> = 3 mA                                                                         | _     | _     | 0.4   | V                          |
| LDOs                    |                                                            |                                                                                                          | '     | '     | '     | '                          |
| VL                      | _                                                          | I <sub>VDD_EXT</sub> < 5 mA (current out of pin)                                                         | 4.75  | 5     | 5.25  | V                          |
| VH                      | VH rail (with respect to V <sub>CC</sub> )                 | _                                                                                                        | _     | -5    | _     | V                          |
| Soft Start              | '                                                          |                                                                                                          |       |       |       |                            |
| I <sub>SS_CH</sub>      | Current out of SS pin during charging phase                | RFREQ = 33.3 k $\Omega$ , V <sub>SS</sub> = 0.5 V                                                        | 32    | 36    | 40    | μΑ                         |
| I <sub>SS_DISCH</sub>   | Current into SS pin during discharging phase               | RFREQ = $33.3 \text{ k}\Omega$ ,<br>V <sub>SS</sub> = $0.5 \text{ V}$                                    | _     | 10    | _     | % of<br>I <sub>SS_CH</sub> |
| V <sub>SS_CH</sub>      | Soft start charge completed threshold                      | By design only                                                                                           | 90    | _     | 95    | % of<br>VREF               |
| V <sub>SS_DISCH</sub>   | Soft start discharge completed threshold                   | _                                                                                                        | _     | 50    | _     | mV                         |
| R <sub>SS_DISCH</sub>   | Soft-start pin discharge FET resistance                    | _                                                                                                        | _     | 50    | _     | Ω                          |

| continue                 | ed                                                        |                                                              |       |       |       |               |
|--------------------------|-----------------------------------------------------------|--------------------------------------------------------------|-------|-------|-------|---------------|
| Symbol                   | Parameter                                                 | Conditions                                                   | Min   | Тур   | Max   | Units         |
| t <sub>DISCH</sub>       | Soft-start discharge FET on-time                          | _                                                            | _     | 32    | _     | Switch cycles |
| Switching Free           | quency and Synchronizati                                  | on                                                           |       |       |       |               |
| f <sub>sw_range</sub>    | Switching frequency accuracy                              | RFREQ = 33.2 kΩ                                              | 285   | 315   | 345   | kHz           |
| f <sub>sync_max</sub>    | Maximum synchronization frequency                         | _                                                            | 1     | -     | _     | MHz           |
| V <sub>SYNC_HI</sub>     | SYNC pin high threshold                                   | _                                                            | 2.4   | _     | _     | V             |
| V <sub>SYNC_LO</sub>     | SYNC pin low threshold                                    | _                                                            | _     | _     | 0.8   | V             |
| t <sub>sync</sub>        | Minimum pulse width of SYNC pulse                         | _                                                            | 100   | _     | _     | ns            |
| D <sub>sync_max</sub>    | Maximum SYNC pulse duty cycle                             | _                                                            | _     | _     | 90    | %             |
| Error Amplifie           | r                                                         | '                                                            |       |       |       | '             |
| VREF                     | Reference voltage                                         | _                                                            | 1.171 | 1.200 | 1.229 | V             |
| Gain <sub>DC_OPL</sub>   | DC open-loop gain                                         | Rload = 100 kΩ                                               | 70    | 100   | _     | dB            |
| AV <sub>UGBW</sub>       | Unity gain bandwidth                                      | Cload = 10 pF (By design only)                               | 2     | 5     | _     | MHz           |
| I <sub>COMP_OUT</sub>    | Output sourcing current                                   | $0.2 \text{ V} \le \text{V}_{\text{COMP}} \le 1.3 \text{ V}$ | 110   | _     | 620   | μΑ            |
| I <sub>COMP_IN</sub>     | Output sinking current                                    | $0.2 \text{ V} \le \text{V}_{\text{COMP}} \le 1.3 \text{ V}$ | 145   | _     | 495   | μΑ            |
| V <sub>EA_CMR_MAX</sub>  | Maximum of input common-mode range                        | _                                                            | 2     | _     | _     | V             |
| V <sub>CLAMP</sub>       | COMP pin high clamp                                       | _                                                            | 1.8   | 2.1   | 2.6   | V             |
| PWM Compara              | ator                                                      |                                                              |       |       |       |               |
| V <sub>OFFSET</sub>      | Inserted offset in inverted input                         | _                                                            | 200   | _     | 300   | mV            |
| V <sub>RCLP</sub>        | Voltage set on RCLP pin<br>by external resistor to<br>GND | _                                                            | 0     | -     | 1     | V             |
| Current Sense            | Amplifier                                                 |                                                              |       |       |       |               |
| Gain <sub>CSA</sub>      | DC Gain                                                   | 0 mA < I <sub>AUX</sub> < 4 mA                               | 4.75  | 5     | 5.25  | V             |
| I <sub>AUX</sub>         | Maximum continuous current from V <sub>AUX</sub>          | _                                                            | 4     | _     | _     | mA            |
| V <sub>CSA_CMR_MAX</sub> | Maximum input common-<br>mode range                       | _                                                            | 2     | -     | _     | V             |

| continu                 | ed                                                                      |                                                      |      |     |      |       |
|-------------------------|-------------------------------------------------------------------------|------------------------------------------------------|------|-----|------|-------|
| Symbol                  | Parameter                                                               | Conditions                                           | Min  | Тур | Max  | Units |
| t <sub>BLANK</sub>      | Blanking time                                                           | _                                                    | 50   |     | 100  | ns    |
| V <sub>ILIM</sub>       | Current limit threshold on output of current sense amplifier            | Where PWM pulses start to get truncated              | 1.1  | 1.2 | 1.3  | V     |
| V <sub>ILIMHICCUP</sub> | Current limit threshold on output of current sense amplifier capability | Where PWM pulses start to get omitted in hiccup mode | 1.7  | 1.8 | 1.9  | V     |
| Differential Vo         | oltage Amplifier                                                        |                                                      |      | '   |      |       |
| Gain <sub>DA</sub>      | DC gain of differential voltage amplifier                               | _                                                    | 6.68 | 7.0 | 7.14 | V     |
| A <sub>VUGBW_DA</sub>   | Unity gain bandwidth of differential voltage amplifier                  | _                                                    | _    | 5   | _    | MHz   |
| V <sub>DA_CMR_MAX</sub> | Maximum of input common-mode range                                      | _                                                    | 3.5  | _   | _    | V     |
| Drivers                 |                                                                         |                                                      | _    |     | _    |       |
| R <sub>PG_HI</sub>      | Drive resistance when PG is high                                        | _                                                    | _    | 10  | _    | Ω     |
| R <sub>PG_LO</sub>      | Drive resistance when PG is low                                         | _                                                    | _    | 5   | _    | Ω     |
| t <sub>PG_MIN</sub>     | Minimum on-time of PG                                                   | _                                                    | _    | _   | 120  | ns    |
| D <sub>MAX</sub>        | PG maximum duty cycle                                                   | _                                                    | 44.5 | _   | 50   | %     |
| R <sub>SG_HI</sub>      | Drive resistance when SG is high                                        | _                                                    | _    | 10  | _    | Ω     |
| R <sub>SG_LO</sub>      | Drive resistance when SG is low                                         | _                                                    | _    | 10  | _    | Ω     |
| t <sub>DEAD</sub>       | Deadtime                                                                | _                                                    | 60   | 110 | 190  | ns    |
| Logic Levels            | on VINS and ENABLE                                                      |                                                      |      |     |      | '     |
| $V_{HI}$                | Input high threshold                                                    | _                                                    | 2    | _   | _    | V     |
| V <sub>LO</sub>         | Input low threshold                                                     | _                                                    | _    | _   | 0.8  | V     |
| Thermal Prote           | ection                                                                  |                                                      |      |     |      |       |
| T <sub>SD</sub>         | Thermal shutdown (rising)                                               | _                                                    | _    | 157 | _    | °C    |
| T <sub>HYST</sub>       | Thermal shutdown hysteresis                                             | _                                                    | _    | 15  | 30   | °C    |

#### 2.4.3 Thermal Protection

The PD70211 device is protected from the excessive internal temperatures that might occur during various operating procedures. The following two temperature sensors are located on the chip monitor temperatures.

- Isolating switch (pass-FET)
- · Classification current sink

Each of the given temperature sensors activates a protection mechanism that disconnects the Isolation (pass) FET or the classification circuit, respectively. This action protects the device from being permanently damaged or even from long-term degradation.

#### 2.4.4 Wall Adapter Mode

The PD70211 device supports wall adapter functionality. That is, by setting WA\_EN pin high, it gives priority to the wall adapter jack to supply the load.

The WA\_EN pin is used while connecting a wall adapter voltage between VPP and VPN\_OUT by means of an OR-ing diode.

While WA EN, the wall adapter enable pin, is held low (referenced to VPN IN), the front-end works as a normal PD.

When WA EN pin is raised high (referenced to VPN IN), the following three internal operations are forced:

- · The Isolation FET is turned OFF.
- All output flags, like AT\_FLAG, HD\_FLAG, 4P\_AT\_FLAG, and 4P\_HD\_FLAG are activated (low state).
- V<sub>AUX</sub> output voltage is turned ON.

While activating the WA\_EN pin, the wall adapter supplies the input voltage for the DC-DC converter. Having WA\_EN pin at high state does not disable detection and classification modes.

# 3. Pin Configuration

The following figure shows the device pin diagram from the top-view.

Figure 3-1. PD70211 Pinout



The following table lists the pin descriptions of the PD70211 device.

**Table 3-1. Pin Descriptions** 

| Pin<br>Number | Designator | Description                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | SUPP_S1    | Input pin for sensing the voltage on the diode bridge connected to the data pairs. This pin along with the SUPP_S2 pin can be used to distinguish between 2-pair and 4-pair operation. (For PSEs that operate in 4 pairs but generates the classification procedure on only one pair and not on both pairs). Signal is referenced to VPN_IN. Place a 10 k $\Omega$ resistor in the input of this pin. |
| 2             | SUPP_S2    | Input pin for sensing the voltage on the diode bridge connected to the data pairs. This pin along with the SUPP_S1 pin can be used to distinguish between 2-pair and 4-pair operation. (For PSEs that operate in 4 pairs but generates the classification procedure on only one pair and not on both pairs). Signal is referenced to VPN_IN. Place a 10 k $\Omega$ resistor in the input of this pin. |

| conti         | nued       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin<br>Number | Designator | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3             | 4P_AT_FLAG | Open drain output. The pin gets actively pulled low when a 4-pair version of a (non-standard) Type 2 PD-PSE mutually identify each other via classification. There is a minimum 80 ms delay from the moment when the input capacitor is fully charged to this signal activity. Signal is referenced to VPN_OUT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4             | RREF       | Bias current resistor. A 60.4 k $\Omega$ , 1% resistor is connected between RREF and IC ground (VPN_IN).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 5             | RCLASS     | Sets the Class of the PD. Connect RCLASS (programming resistor) between this pin and IC ground (VPN_IN). Allowed values are 133 $\Omega$ , 69.8 $\Omega$ , 45.3 $\Omega$ , and 30.9 $\Omega$ for Class 1, 2, 3, and 4 respectively. If RCLASS is not present, the PD draws up to 3 mA during classification, therefore, indicating Class 0 (default Type 1) to the PSE. Signal is referenced to VPN_IN.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6             | HD_FLAG    | Open drain output. The pin gets actively pulled low when a 2-pair HDBaseT PD-PSE mutually identify each other through classification. There is a minimum of 80 ms delay from the moment when the input capacitor is fully charged to this signal activity. Signal is referenced to VPN_OUT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 7             | AT_FLAG    | Open drain output. This pin gets actively pulled low when a Type 2 PD-PSE mutually identifies each other through classification. There is a minimum of 80 ms delay from the moment when the input capacitor is fully charged to this signal activity. Signal is referenced to VPN_OUT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 8, 9          | VPN_IN     | Lower rail of the incoming PSE voltage rail—from the negative terminal of the two OR-ed bridge rectifiers (the corresponding upper PoE rail is VPP).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 10, 11        | VPN_OUT    | This is in effect, the switched ground for establishing continuity to the PWM section after successful detection, classification, and power-up. It is connected to the power ground and PWM controller IC's ground plane of the DC-DC converter section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 12            | ENABLE     | A logic-level input to enable the converter. It can be pulled up constantly, for example, with a 100 k $\Omega$ resistor to VDD, to forcibly enable the converter, provided the input supply has exceeded any applicable UVLO thresholds as set on the VINS pin or on the VCC pin. Internally, the ENABLE pin goes to the input of an OR-gate, the other input terminal of which is tied to "POK"—a signal provided by the front-end. If the ENABLE pin is forced high, the output of the OR-gate goes high and the converter is allowed to start (provided all UVLO's are past). If the ENABLE pin is held low, the internal node "POK" goes active/high when the PD's front-end conducts (power OK), so the OR-gate goes high once again. In this case, the switching converter turns ON as required by the PoE standard. However, for supporting wall adapters, injecting power after the front-end (at the input of the converter), the converter can be turned ON forcefully, without the front-end signaling "PGOOD", by not tying the ENABLE pin low, but by tying it high (to VDD). That turns ON the converter irrespective of the state of the front-end (conducting or not), and whether there is any incoming PoE power or not. |

| contir        | continued  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin<br>Number | Designator | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 13            | VINS       | The VINS pin is a programmable UVLO pin. The converter turns ON provided the voltage on the VINS pin is above 1.2 V (and VCC is not in UVLO, and ENABLE pin is also high—connected to VDD, for example). The converter stops switching (turns OFF) when the voltage on the VINS pin falls below 1.2 V (or if ENABLE is taken low, or if VCC falls outside its operating range). Thus, by connecting a voltage divider between input rail and IC ground, the UVLO threshold to enable switching can be set. However, to have a smooth startup, it is advisable to have some hysteresis too, by means of a resistor between VINS and HYST as explained in pin 14.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 14            | HYST       | This is the output of the UVLO comparator as shown in the Figure 1-2. PD70211 Block Diagram (PWM Section) "hysteresis resistor" from HYST pin must be connected to VINS pin to create positive feedback (and hysteresis). Initially, as the input voltage is rising, the VINS pin voltage is below 1.2 V and so the output of the UVLO comparator is low, leading the hysteresis resistor to fall in parallel to the lower resistor of the UVLO divider placed at the VINS pin, assisting it to pull down the VINS pin voltage further. As soon as the rising UVLO threshold is exceeded (VINS > 1.2 V), the output of the UVLO comparator suddenly goes high (up to VDD) and the hysteresis resistor, effectively comes partially across the upper resistor of the UVLO divider, assisting it in to pull up the voltage on the VINS pin. This feedback, therefore, increases the voltage on the VINS pin. Now, the input rail has to fall to a much lower level to allow the VINS pin voltage to fall below 1.2 V. That is how hysteresis is created by positive feedback action through the hysteresis resistor. The exact math is shown in the 5. Applications Information section. Note that the HYST pin always toggles between high or low depending on whether the voltage on the VINS pin is above or below 1.2 V, respectively. This can always be used to indicate when the input rail is above the programmed rising threshold and when it falls below the programmed falling threshold. |  |  |  |  |
| 15            | SYNC       | Synchronizes the LX7309 to a frequency higher than its default value as set on R <sub>FREQ</sub> pin. The synchronizing clock must be 2x the desired sync frequency, with a maximum synchronizing clock frequency of 1 MHz (for 500 kHz PWM frequency). The PG pin's rising edge occurs at the same instant as the rising edge of the clock being applied on the SYNC pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 16            | RFREQ      | Connect a programming resistor from this pin to IC ground (pin GND) to set the switching frequency. A typical value of the programming resistor is 49.9 k $\Omega$ , and this value provides a frequency of 215 kHz. Halving it roughly doubles the frequency, whereas doubling it halves the frequency. Note that the converter is designed to operate from 100 kHz to 500 kHz based on this pin. Switching frequency equation: $Freq = \frac{1}{(90pF \times RFREQ) + 150ns}$ where Freq is [Hz] and $R_{FREQ}$ is in [ $\Omega$ ] For more information, see the 5.2 Setting Switching Frequency section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |

| cont          | inued      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin<br>Number | Designator | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 17            | SS         | This is the soft-start pin. Typically, a 0.1 $\mu$ F capacitor, the "soft-start capacitor", is connected between this pin and IC ground (pin GND). The capacitor gets charged up to 1.2 V by an internal resistor, and the voltage on the capacitor, in effect, forms the input voltage reference $V_{REF}$ of the error amplifier. But, note that this capacitor serves other functions too; for example, it controls the rate of hiccupping under overcurrent fault conditions. Therefore, even if the internal reference is not being used (as in isolated topologies with a TL431 on the secondary side), the soft-start capacitor is recommended to be in place always. The actual capacitor used is determined by the application. For more information, see the 5.3 Setting Soft-Start section. |
| 18            | RCLP       | Low power clamp resistor. A resistor can be connected from this pin to IC ground (pin GND) to set the exact level at which pulse-skipping mode is entered at light loads. However, the usual default is to connect this pin directly to IC ground, in which case pulse-skipping mode is disabled. The method to select the threshold (and RCLP resistor value) is described in the 5. Applications Information section.                                                                                                                                                                                                                                                                                                                                                                                |
| 19            | VSN        | The negative input of the internal differential-sense voltage amplifier. Note that the common-mode range of the differential voltage amplifier is 3.5 V and its gain is 7. This differential amplifier can be used for implementing topologies where the "system (output) ground" is different from the IC ground. Both output rails (output rail and its return) can then be step-downed, by equal amounts, using identical voltage dividers, to bring the voltage below 3.5 V. Then, differential sensing can be used, and finally the output of the differential voltage amplifier (pin DAO) can be connected to the FB pin.                                                                                                                                                                        |
| 20            | VSP        | The positive input of the internal differential-sense voltage amplifier. Note that it must always be connected in such a way that VSP is at a higher voltage than VSN. Also, keep in mind that since the differential voltage amplifier has a gain of 7 and the output of that amplifier is connected to the feedback pin, which compares that against a 1.2 V reference, in effect, the difference between VSP and VSN stabilizes to 1.2 V/7 = 0.171 V in steady state. That is how the (identical) voltage dividers present on VSP and VSN are designed.                                                                                                                                                                                                                                             |
| 21            | COMP       | This is the output of the internal error amplifier, and the input of the PWM comparator. It is brought out to support isolated topologies because in such cases, there is an error amplifier already present on the secondary side (for example, a TL431 or equivalent). Therefore, the error amplifier of the converter section can be passed. On the other hand, in non-isolated topologies, the error amplifier of the converter can be used directly or through the differential voltage amplifier stage.                                                                                                                                                                                                                                                                                          |
| 22            | DAO        | This is the output of the internal differential voltage amplifier (gain = 7). When this amplifier is used, DAO is connected to the feedback pin (FB). Part of the compensation network is between the two pins, and this network is typical of any Type 3 error amplifier input, with or without a differential amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 23            | FB         | This is the feedback pin of the IC. It is internally compared to a 1.2 V reference. If the internal error amplifier is not used and the COMP pin is being used to inject the error signal (as in isolated topologies), the FB pin can be either tied high (to VDD), or connected to COMP.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| contir        | continued  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin<br>Number | Designator | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 24            | GND        | This is the IC ground or the analog (quiet) ground of the IC. Pin 20 is the Power Ground (PGND). Typically, the analog ground and PGND can be connected on a copper island on the component side, and then connect that through several vias very close to the chip on to a large ground plane which extends up to the lower side of the current sense resistor. All chip decoupling can then be very simple with respect to the copper island on the component side.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 25            | VL         | This is created by an internal LDO and basically provides a housekeeping rail for the IC itself, which is 5 V with respect to the IC ground. A 1 $\mu$ F ceramic cap placed close to this pin, connected to IC ground is recommended for proper decoupling. This pin can also provide up to 5 mA for external circuitry if required, thermal aspects (IC dissipation) being considered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 26            | SG         | Secondary gate driver. It drives a synchronous FET or an active clamp FET. It is derived from VCC (~12 V), and has a 10 $\Omega$ limiting resistor. Therefore, it can be used to drive a gate-drive transformer directly. It is usually complementary to the primary gate driver pin (PG). But, there is a typical 110 ns blanking time between the two to prevent cross-conduction. SG is held firmly low in pulse-skip mode (if allowed). It is also low during soft-start. It allows forced PWM (continuous conduction) mode by allowing negative inductor currents. It does not support diode-emulation mode (discontinuous conduction mode). However, in pulse-skip mode, as the SG stays OFF, the converter automatically lapses into discontinuous conduction mode through the body-diode of the synchronous FET. This pin can be left floating, if unused.                                                                                                                                               |  |  |  |  |
| 27            | PGND       | Power ground (for internal SG and PG drivers). This is ideal for VCC decoupling and the Primary-side current sense resistor's lower terminal. GND and PGND can be combined into a single large ground plane. Note that the power ground plane is firmly connected to VPN_OUT, which is the drain side of the PD's low-side pass-FET (it stands for Negative Port Voltage Out).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 28            | CSN        | The negative input of the internal current-sense voltage amplifier. Note that the common-mode range of the differential current-sense amplifier is 2 V and its gain is 5. This is used for high-side current sensing up to 2 V. It is then placed on the (steady) output side of a Buck inductor, and the maximum output voltage is 1.8 V for using this type of sensing. Ensure that CSN is at a lower voltage compared to the positive input of the current-sense amplifier (CSP). Current sensing can also be implemented in a more basic fashion for "low-side" sensing, with a resistor in the return (ground) of the Buck. In that case, CSN is shown connected to IC ground. However, to avoid noise from ground bounce, it is best to route this on the PCB in Kelvin manner to the lower end of the sense resistor. This is important because the peak operating voltage on the sense resistor is only 200 mV and PCB-related noise can cause jitter in the switching waveform in current-mode control. |  |  |  |  |
| 29            | CSP        | The positive input of the internal current-sense voltage amplifier. See description of pin 28 (CSN). Note that the output of the current-sense amplifier is amplified five times. Therefore, a 0.2 V current-sense voltage translates to a 1 V swing at the input of the PWM comparator. Higher voltages lead to hiccup mode protection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 30            | PG         | This stands for primary gate driver. It drives the main FET, and has a 5 $\Omega$ or 10 $\Omega$ limiting drive resistor switched between a voltage close to VCC rail and the IC ground. For guaranteeing proper shutdown during OFF time, it is necessary to add a 470 k $\Omega$ resistor from PG to VINS, as shown in Figure 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |

| conti         | nued       |                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin<br>Number | Designator | Description                                                                                                                                                                                                                                                                                                                                                                                                 |
| 31            | VH         | Internal rail of –5 V with respect to VCC, brought out only for decoupling purposes. Connect a 0.1 µF ceramic cap very close, from this pin to VAUX_VCC pin.                                                                                                                                                                                                                                                |
| 32            | VAUX_VCC   | Auxiliary voltage rail from front-end to the VCC (supply) input of the PWM section. The front-end provides a few mA of startup current for the PWM controller (at typically 10.5 V). Signal is referenced to VPN_OUT and is activated once front-end power up sequence ends. After initial startup of PWM section, a bias winding can be connected to this pin through a diode, to sustain the PWM section. |
| 33            | WA_EN      | While this input is low (referenced to VPN_IN) the chip work according to internal flow diagram. When this input is high, it enable wall adapter feature. Place 100 nF to 1 uF/10 V capacitor from WA_EN to VPN_IN pins, locate it close to device. When WA_EN is not used, connect it to VPN_IN. For further information, see the Operation with an External DC Source section.                            |
| 34            | 4P_HD_FLAG | Open drain output. The pin gets actively pulled low when a 4-pair HDBaseT PD-PSE mutually identify each other via classification. There is a minimum 80 ms delay from the moment that the input capacitor is fully charged to this signal activity. Signal is referenced to VPN_OUT.                                                                                                                        |
| 35            | VPP        | Upper rail of the incoming PSE voltage rail—from the positive terminal of the two OR-ed bridge rectifiers (the corresponding lower PoE rail is VPN_IN).                                                                                                                                                                                                                                                     |
| 36            | RDET       | Internally connects to VPN_IN during detection phase and disengages after it is over. A 25 k $\Omega$ (or 24.9 k $\Omega$ ), 1% resistor is connected between this pin and VPP.                                                                                                                                                                                                                             |
| 37            | EPAD       | Connected on PCB plane to VPN_IN.                                                                                                                                                                                                                                                                                                                                                                           |

## 4. Package Specifications

The following figure shows a 6 mm × 6 mm, 36-pin QFN PD70211 package.

Figure 4-1. QFN Package



**Note:** Dimensions do not include protrusions; they must not exceed 0.155 mm (0.006") on any side. Lead dimension does not include solder coverage.

Table 4-1. Package Dimensions 1, 2, 3, 4

| Units                                 |    | Millimeters |      |      |
|---------------------------------------|----|-------------|------|------|
| Dimension Limits                      |    | Min.        | Nom. | Max. |
| Number of Terminals                   | N  | 36          |      |      |
| Pitch                                 | е  | 0.50 BSC    |      |      |
| Overall Height                        | Α  | 0.80        | 0.90 | 1.00 |
| Standoff                              | A1 | 0.00        | 0.02 | 0.05 |
| Terminal Thickness                    | A3 | 0.20 REF    |      |      |
| Overall Length                        | D  | 6.00 BSC    |      |      |
| Exposed Pad Length                    | D2 | 4.00        | 4.10 | 4.20 |
| Overall Width                         | E  | 6.00 BSC    |      |      |
| Exposed Pad Width                     | E2 | 4.00        | 4.10 | 4.20 |
| Terminal Width                        | b  | 0.20        | 0.25 | 0.30 |
| Terminal Length                       | L  | 0.45        | 0.55 | 0.65 |
| Terminal-to-Exposed-Pad               | K  | 0.40 REF    |      |      |
| Exposed Pad Index Chamfer CH 0.35 REF |    |             |      |      |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated.
- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - a. BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - b. REF: Reference Dimension, usually without tolerance, for information purposes only.
- 4. For the most current package drawings, please see the Microchip Packaging Specification located at www.microchip.com/packaging.

## 4.1 Recommended PCB Layout

The following figures show the PD70211 PCB layout based on the IPC7093A October 2020 standard. All previously published footprints are still supported.

Figure 4-2. Solder Mask (Top View)



Figure 4-3. Copper Layer (Top View)



Figure 4-4. Paste Mask (Top View)



Note: Paste mask stencil is 5mil thick. All paste mask openings have a radius of 0.05 mm.

Figure 4-5. Pin Geometry



## 5. Applications Information

The following sections describe the PD70211 application.

#### 5.1 Peripheral Devices

An 82 nF to 100 nF/100 V capacitor must be placed between device VPP and VPN\_IN pins, and located as close as possible to the device.

A 58 V TVS must be placed between device VPP and VPN\_IN pins for protection against voltage transients. For complete surge protection, see <a href="https://www.microchip.com/DS00003410B">www.microchip.com/DS00003410B</a>.

A 10 KΩ resistor must be placed on SUPP\_S1 and SUPP\_S2 lines between diode bridge and PD70211 device.

When WA\_EN is used, a 100 nF to 1 uF/10V capacitor must be placed between WA\_EN and VPN\_IN pins close to PD70211 device. Consult Microchip Technology for optimized recommendation.

When not used, WA EN must be connected to VPN IN pin.

### 5.2 Setting Switching Frequency

The R<sub>FREQ</sub> resistor is connected from R<sub>FREQ</sub> pin to IC ground. Based on that, the following frequency is obtained:

$$Freq = \frac{1}{(90pF \times R_{FREQ}) + 150ns}$$

where, Freq is [Hz] and  $R_{\text{FREO}}$  is  $\Omega.$ 

For example, by setting  $R_{FREQ} = 49900\Omega$ :

$$Freq = \frac{1}{(90pF \times 49900\Omega) + 150ns} = \sim 215000Hz$$

Any frequency between 100 kHz to 500 kHz can be set.

**Note:** When synchronizing, the default frequency (as set by R<sub>FREQ</sub>) must be lower than the synchronization clock. If the synchronization breaks, the converter lapses back to the default value. When synchronizing, the frequency can be increased to 1 MHz.

#### 5.3 Setting Soft-Start

A capacitor is connected between SS pin and IC ground. The current charging of the capacitor is:

$$I_{SS\_CHG} = \frac{1.2V}{RFREO}$$
 (in seconds)

For example, if  $R_{FREQ} = 49.9k$ , then:

$$I_{SS\_CHG} = \frac{1.2V}{49.9 \times 10^3}$$
 (in Amperes) =  $2.4 \times 10^{-5} \Rightarrow 24 \mu A$ 

Therefore, charging a 0.1 µF ceramic cap on the SS pin from 0 V to 1.2 V takes:

$$t_{SS} = \frac{C \times \Delta V}{I_{SS~CHG}} \text{ (in seconds)} = \frac{0.1 \mu \times 1.2}{24 \mu} \text{ (in seconds)} = \frac{0.12}{24} \text{ (in seconds)} = 5 \times 10^{-3} \text{(in seconds)} \Rightarrow 5 \text{ms}$$

This is the soft-start time in this case.

#### 5.4 Setting Pulse-Skip Mode Threshold

If an RCLP programming resistor is placed between RCLP pin and IC ground, the clamping voltage level is given by:

$$V_{CLP} = \frac{0.3 \times RCLP}{RFREQ}$$
 (in Volts)

For example, if RCLP =  $R_{FREQ}$ , assuming that both are 49.9k, then the converter enters pulse skipping when the output of the current sense amplifier drops to 0.3 V.

Note: The gain with this current amplifier is 5.

Therefore, in terms of the voltage on the sense resistor (input of the current amplifier), 0.3 V/5 = 0.06 V. As the converter is usually designed in such a way that its peak is around 0.2 V (the peak of Rsense voltage before it starts to current limit), ratio of 0.06 V/0.2 V = 0.3 is obtained. In other words, the converter enters pulse-skipping when the output current is 30% of the maximum designed output current.

### 5.5 Setting UVLO/Hysteresis Thresholds

**Note:** A 470k resistor from PG pin to VINS pin is required for guaranteeing proper termination of gate drive pulse during UVLO.

For example, a divider is connected to input at the VINS pin, and resistors are called  $R_{UPPER}$  and  $R_{LOWER}$ . RHYST, a hysteresis resistor from the output of the UVLO comparator, which provides positive feedback on to the VINS pin, is also present, as explained in the 3. Pin Configuration section. When the input voltage is rising, in effect, the hysteresis resistor is in parallel to the lower resistor  $R_{LOWER}$ . When the voltage on the VINS pin rises above 1.2 V, the UVLO comparator flips and the hysteresis resistor appears connected to 5 V (output of the UVLO comparator). The equivalent configurations are shown in Figure 5-1. After solving the equations, the following example indicates the set thresholds. The values are as used in Figure 1-2.

$$R_{UPPER} = 270k; R_{LOWER} = 8.66k; R_{HYST} = 270k$$

Part 1: (VINS less than 1.2V)

Equivalent lower resistor is a parallel combination of  $R_{LOWER}$  and  $R_{HYST}$ 

$$R_{\text{LOWER\_EQUIV}} = \frac{R_{\text{LOWER}} \times R_{\text{HYST}}}{R_{\text{LOWER}} + R_{\text{HYST}}} = \frac{8.66k \times 270k}{8.66k + 270k} = 8.391k$$

The rising voltage threshold is

The Hsing Voltage threshold is
$$V_{\text{UVLO\_UP}} = \text{VREF} \times \frac{R_{\text{UPPER}} + R_{\text{LOWER\_EQUIV}}}{R_{\text{LOWER\_EQUIV}}} = 1.2\text{V} \times \frac{270\text{k} + 8.391\text{k}}{8.391\text{k}} = 39.8\text{V}$$

Part 2: (VINS greater than 1.2V)

$$\begin{aligned} V_{UVLO\_DN} = VREF \times \frac{R_{UPPER}}{R_{LOWER}} - \left(VDD - VREF\right) \times \frac{R_{UPPER}}{R_{HYST}} + VREF \\ 1.2V \times \frac{270k}{8.66k} - \left(3.8V\right) \times \frac{270k}{270k} + 1.2 = 34.8V \end{aligned}$$

Therefore, with the selected resistors, a rising threshold of 39.8 V and a falling threshold of 34.8 V is achieved.



Figure 5-1. Equivalent Diagrams for UVLO and Hysteresis

#### 5.6 Setting the Voltage Divider for Output Rails

Generically, the equation is stated as:

$$V_{OUT} = V_{X} \times \frac{R_{UP} + R_{LOW}}{R_{LOW}}$$

Where, R<sub>UP</sub> is the name given to the upper resistor (connected to output rail) and R<sub>LOW</sub> is the name given to the resistor connected to lower rail (usually IC ground). However, with so many topologies, in effect the following three cases in all the typical schematics presented so far are present.

- Non-isolated topologies with simple divider connected directly to FB pin. For this, V<sub>X</sub> = 1.2 V is used.
- Isolated topologies with divider to another reference (such as TL431 with an internal reference of 2.5 V). For this, V<sub>x</sub> = 2.5 V is used.
- Non-isolated topologies with a differential divider connected to differential voltage amplifier of the LX7309. The same preceding divider equation is used, but with V<sub>X</sub> = 0.171 V (that is, 1.2 V divided by the gain of the differential amplifier 7). Two identical dividers are required.

### 5.7 Selecting the Sense Resistor

In a Buck topology, the center of the switch current ramp equals the output current. To that, about 30% for the "I<sub>PEAK+</sub>" peak current must be added because of the rising ramp caused by the inductor. That is a factor of 1.3. Some headroom for proper transient response at maximum load must also be included. As the peak voltage on the sense resistor is 0.2 V, to leave headroom, it must be planned in such a way that the switch current peak stays at around 0.18 V at the most, at maximum load. This means the following:

$$R_{SENSE} = \frac{0.138}{5A} = 0.028 \Omega$$

An adjust resistor must be placed in parallel (for example, the 22  $\Omega$  placeholder).

For a Forward converter (Buck with a transformer), instead of the  $I_{OR}$  load current as shown in the preceeding equation, the reflected load current of  $I_{O/n}$  can be used, where n is the turns ratio (number of primary-side turns divided by number of secondary-side turns). The sense resistance must also be lowered further (by means of the adjust resistor), to account for the magnetization current component on the switch side.

Therefore, roughly:

$$R_{SENSE} \approx \frac{0.138}{I_0} \times \frac{N_p}{N_S}$$
 (Forward)

For a Boost or Buck-Boost, account for the fact must be made that the peak current is not just 1.3 times of maximum load current, but it is actually:

$$I_{PEAK} = 1.3 \times \frac{I_0}{1-D}$$
 (where D can be as high as 44%)

Therefore, the following equation for sense resistor must be used.

$$R_{SENSE} = \frac{0.18 \times (1 - D)}{1.3 \times I_0} = \frac{0.101}{1.3 \times I_0} = \frac{1}{13 \times I_0}$$

$$R_{SENSE} = \frac{0.077}{I_0} \text{ (Boost, Buck-Boost)}$$

For example, if the maximum load current is 5 A, the sense resistor value to use is:

$$R_{SENSE} = \frac{0.077}{5A} = 0.015 \Omega$$

This is roughly half of the Buck (same load current).

For a Flyback topology (Buck-Boost with a transformer), the reflected output current is used:

$$R_{SENSE} \approx \frac{0.077}{I_0} \times \frac{N_p}{N_S}$$
 (Flyback)

## 5.8 Operation with an External DC Source

PD applications utilizing PD70211 IC might be operated with an external power source (DC wall adaptor). Figure 5-2 and Figure 5-3 show the two cases of providing power with an external source.

- External source connected to application's low voltage supply rails. External source voltage level is dependent on DC-DC output characteristics. See Figure 5-2 for more details.
- External source connected to PD device output connection towards the application (VPP to VPNOUT). External source voltage level is dependent on DC-DC input requirements. See Figure 5-3 for more details.

Figure 5-2. External Power Input Connected to Application Supply Rails



Figure 5-3. External Power Input Connected to PD70211 Output



The PD70211 WA\_EN pin disables the Isolation switch and the PSE input power, when an external adapter is connected.

The WA\_EN resistors divider depends on the  $V_{\text{INH}}$  threshold of the PD70211.

Figure 5-4 shows the resistors that must be selected in external adapter connection.

Figure 5-4. External Power Input Resistors Dividers



R1 and R2 set a rough threshold for PFET Q1 enable, to detect whether the external adapter exists or not. It must be set at a lower threshold than the PD70211 disable levels.

R3 and R4 set the PD70211 disable threshold.

Therefore, in case of 36 V – 57 V external adapter, the disable setting can be selected as follows:

PFET enable threshold = 30 V.

R1 and R2 setting must be such that the value of Q1 VGS is less than 20 V at maximum voltage condition of the external adapter.

While external adapter voltage is more than 30 V, Q1 is above its VGS<sub>th</sub> value.

$$VGS = Vext\_adapter \times \frac{R1}{R1 + R2}$$

R1 is selected as 2  $k\Omega$ .

$$R2 = R1 \times \frac{Vext\_adapter - VGS}{VGS}$$

Using R1 =  $2 k\Omega$ , Vext\_adapter = 30 V, and VGS = maximum VGSth = 3.5 V, the R2 value is obtained:

$$R2 = 15k\Omega$$

R3 and R4 are set to the range of few  $k\Omega$  (10's of  $k\Omega$ ) using the following equation:

(I) 
$$PD70211\_Wa\_en = Vext\_adapter\_PD70211 \times \frac{R4}{(R3+R4)}$$

Using R3 = 15 k $\Omega$ , Vext\_adapter = 33.7 V, and from this data sheet PD70211\_WA\_EN = 2.4 V as the turn OFF minimum threshold.

Solving the equation, the valid resistor's values for an adapter of 36 V and above are achieved.

$$R3 = 15k\Omega$$

$$R4 = 1.15k\Omega$$

For complete information and details of various connection methods, see www.microchip.com/DS00003472A.

# 6. Ordering Information

The following table lists the ordering information of the PD70211 device.

#### **Table 6-1. Ordering Information**

| Ambient<br>Temperature | Туре                          | Part Marking                                                      | Ordering P/N  | Package                               |
|------------------------|-------------------------------|-------------------------------------------------------------------|---------------|---------------------------------------|
| –40 °C to 85 °C        | RoHS<br>compliant,<br>Pb-free | MSCC Logo<br>70211<br>Z Z e4 <sup>1</sup><br>YYWWNNN <sup>2</sup> | PD70211ILQ-TR | QFN-36<br>(6 mm × 6 mm, 0.5 mm pitch) |

#### Notes:

- 1. ZZ e4: ZZ = Random character with no meaning, e4 = Second level interconnect.
- 2. YY = Year, WW = Week, NNN = Trace code.

## 7. Reference Documents

- 1. AN3533 PD70210(A) PD70211 System Layout Guidelines.
- 2. AN3471 Designing a Type 1/2 802.3 or HDBaseT Type 3 Powered Device Using PD702x1 and PD701x1 ICs.
- 3. AN3472 Implementing Auxiliary Power in PoE.

# 8. Revision History

| Revision | Date    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| В        | 09/2021 | <ul> <li>Updated Figure 4-1. QFN Package and Table 4-1. Package Dimensions.</li> <li>Updated section Recommended PCB Layout.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| A        | 10/2020 | <ul> <li>Following is the summary of changes:</li> <li>The document was updated as per the Microchip standards.</li> <li>Document ID PD-000390461 was changed to DS00003672A.</li> <li>Added Table 1 to the Features section.</li> <li>Added new Figure 1 and note in the 2 Applications section.</li> <li>Updated units column of Table 2-5.</li> <li>Updated units column of Table 2-7.</li> <li>Edited the note in the 2.3 Thermal Properties section.</li> <li>Updated Figure 3-1 and Table 3-1 in the Pin Configuration section.</li> <li>Added K dimension values in Table 4-1 in the Package Specifications section.</li> <li>Changed Figure 4-4 in the Recommended PCB Layout section.</li> <li>Updated the 5.1 Peripheral Devices section.</li> <li>Edited the 5.7 Selecting the Sense Resistor section.</li> <li>Added the 7. Reference Documents section.</li> <li>Updated package specifications in Table 6-1 and notes in the 6. Ordering Information section.</li> </ul> |  |
| 2.0      | 09/2019 | <ul> <li>Following is the summary of changes:</li> <li>Re-drew the QFN package diagram.</li> <li>Corrected a typo in pin name in the Applications Information section.</li> <li>Removed the column 'note' was from the Ordering Information table.</li> <li>Converted the document to Microsemi formatting standards.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 1.4      | 07/2017 | Updated the marking and MSL3 information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 1.31     | 07/2016 | Following is the summary of changes:  Removed 'PD' in IC marking description  Removed name of the front-end die (PD70210A) in functional block diagram  Updated revision number and date in the footer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 1.3      | 10/2015 | <ul> <li>Following is the summary of changes:</li> <li>Fixed Vaux pin description</li> <li>Added UVLO_ON missing information</li> <li>PD70224 was changed to PD70211 in figures 9, 10, and 11.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 1.2      |         | Updated a typo in part marking definition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 1.1      | 01/2015 | Added a PCB footprint recommendation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 1.0      | 08/2014 | Added frequency setting information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 0.6      | 07/2014 | Flags maximum voltage was reduced and WA_EN information was added.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 0.3      | 03/2013 | General updates were made.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 0.2      | 03/2012 | Minor edits were made to the class values.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 0.1      | 02/2012 | It was the first publication of this document.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |

## The Microchip Website

Microchip provides online support via our website at <a href="www.microchip.com/">www.microchip.com/</a>. This website is used to make files and information easily available to customers. Some of the content available includes:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's
  guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip design partner program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## **Product Change Notification Service**

Microchip's product change notification service helps keep customers current on Microchip products. Subscribers will receive email notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, go to www.microchip.com/pcn and follow the registration instructions.

## **Customer Support**

Users of Microchip products can receive assistance through several channels:

- · Distributor or Representative
- · Local Sales Office
- · Embedded Solutions Engineer (ESE)
- Technical Support

Customers should contact their distributor, representative or ESE for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in this document.

Technical support is available through the website at: www.microchip.com/support

# Microchip Devices Code Protection Feature

Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner and under normal
  conditions.
- There are dishonest and possibly illegal methods being used in attempts to breach the code protection features
  of the Microchip devices. We believe that these methods require using the Microchip products in a manner
  outside the operating specifications contained in Microchip's Data Sheets. Attempts to breach these code
  protection features, most likely, cannot be accomplished without violating Microchip's intellectual property rights.
- Microchip is willing to work with any customer who is concerned about the integrity of its code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code
  protection does not mean that we are guaranteeing the product is "unbreakable." Code protection is constantly
  evolving. We at Microchip are committed to continuously improving the code protection features of our products.
  Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act.
  If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue
  for relief under that Act.

## **Legal Notice**

Information contained in this publication is provided for the sole purpose of designing with and using Microchip products. Information regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL OR CONSEQUENTIAL LOSS, DAMAGE, COST OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2021, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-8679-4

# **Quality Management System**

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# **Worldwide Sales and Service**

| AMERICAS                  | ASIA/PACIFIC          | ASIA/PACIFIC            | EUROPE                                        |
|---------------------------|-----------------------|-------------------------|-----------------------------------------------|
| Corporate Office          | Australia - Sydney    | India - Bangalore       | Austria - Wels                                |
| 2355 West Chandler Blvd.  | Tel: 61-2-9868-6733   | Tel: 91-80-3090-4444    | Tel: 43-7242-2244-39                          |
| Chandler, AZ 85224-6199   | China - Beijing       | India - New Delhi       | Fax: 43-7242-2244-393                         |
| ГеІ: 480-792-7200         | Tel: 86-10-8569-7000  | Tel: 91-11-4160-8631    | Denmark - Copenhagen                          |
| Fax: 480-792-7277         | China - Chengdu       | India - Pune            | Tel: 45-4485-5910                             |
| Technical Support:        | Tel: 86-28-8665-5511  | Tel: 91-20-4121-0141    | Fax: 45-4485-2829                             |
| www.microchip.com/support | China - Chongqing     | Japan - Osaka           | Finland - Espoo                               |
| Web Address:              | Tel: 86-23-8980-9588  | Tel: 81-6-6152-7160     | Tel: 358-9-4520-820                           |
| www.microchip.com         | China - Dongguan      | Japan - Tokyo           | France - Paris                                |
| Atlanta                   | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770    | Tel: 33-1-69-53-63-20                         |
| Ouluth, GA                | China - Guangzhou     | Korea - Daegu           | Fax: 33-1-69-30-90-79                         |
| el: 678-957-9614          | Tel: 86-20-8755-8029  | Tel: 82-53-744-4301     | Germany - Garching                            |
| ax: 678-957-1455          | China - Hangzhou      | Korea - Seoul           | Tel: 49-8931-9700                             |
| Austin, TX                | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200      | Germany - Haan                                |
| Tel: 512-257-3370         | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400                          |
| Boston                    | Tel: 852-2943-5100    | Tel: 60-3-7651-7906     | Germany - Heilbronn                           |
| Vestborough, MA           | China - Nanjing       | Malaysia - Penang       | Tel: 49-7131-72400                            |
| Tel: 774-760-0087         | Tel: 86-25-8473-2460  | Tel: 60-4-227-8870      | Germany - Karlsruhe                           |
| ax: 774-760-0088          | China - Qingdao       | Philippines - Manila    | Tel: 49-721-625370                            |
| Chicago                   | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065      | Germany - Munich                              |
| tasca, IL                 | China - Shanghai      | Singapore               | Tel: 49-89-627-144-0                          |
| el: 630-285-0071          | Tel: 86-21-3326-8000  | Tel: 65-6334-8870       | Fax: 49-89-627-144-44                         |
| Fax: 630-285-0075         | China - Shenyang      | Taiwan - Hsin Chu       | Germany - Rosenheim                           |
| )allas                    | Tel: 86-24-2334-2829  | Tel: 886-3-577-8366     | Tel: 49-8031-354-560                          |
| Addison, TX               | China - Shenzhen      | Taiwan - Kaohsiung      | Israel - Ra'anana                             |
| el: 972-818-7423          | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830     | Tel: 972-9-744-7705                           |
| Fax: 972-818-2924         | China - Suzhou        | Taiwan - Taipei         | Italy - Milan                                 |
| Detroit                   | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600    | Tel: 39-0331-742611                           |
| lovi, MI                  | China - Wuhan         | Thailand - Bangkok      | Fax: 39-0331-466781                           |
| el: 248-848-4000          | Tel: 86-27-5980-5300  | Tel: 66-2-694-1351      | Italy - Padova                                |
| louston, TX               | China - Xian          | Vietnam - Ho Chi Minh   | Tel: 39-049-7625286                           |
| el: 281-894-5983          | Tel: 86-29-8833-7252  | Tel: 84-28-5448-2100    | Netherlands - Drunen                          |
| ndianapolis               | China - Xiamen        | 101. 04-20-0440-2100    | Tel: 31-416-690399                            |
| loblesville, IN           | Tel: 86-592-2388138   |                         | Fax: 31-416-690340                            |
| el: 317-773-8323          | China - Zhuhai        |                         | Norway - Trondheim                            |
| Eax: 317-773-5453         | Tel: 86-756-3210040   |                         | Tel: 47-72884388                              |
| el: 317-536-2380          | Tel. 00-730-3210040   |                         | Poland - Warsaw                               |
| os Angeles                |                       |                         | Tel: 48-22-3325737                            |
| Mission Viejo, CA         |                       |                         | Romania - Bucharest                           |
| el: 949-462-9523          |                       |                         | Tel: 40-21-407-87-50                          |
| Fax: 949-462-9608         |                       |                         |                                               |
|                           |                       |                         | <b>Spain - Madrid</b><br>Tel: 34-91-708-08-90 |
| el: 951-273-7800          |                       |                         |                                               |
| Raleigh, NC               |                       |                         | Fax: 34-91-708-08-91                          |
| el: 919-844-7510          |                       |                         | Sweden - Gothenberg                           |
| lew York, NY              |                       |                         | Tel: 46-31-704-60-40                          |
| el: 631-435-6000          |                       |                         | Sweden - Stockholm                            |
| San Jose, CA              |                       |                         | Tel: 46-8-5090-4654                           |
| el: 408-735-9110          |                       |                         | UK - Wokingham                                |
| el: 408-436-4270          |                       |                         | Tel: 44-118-921-5800                          |
| Canada - Toronto          |                       |                         | Fax: 44-118-921-5820                          |
| Геl: 905-695-1980         |                       |                         |                                               |
| Fax: 905-695-2078         |                       |                         |                                               |

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Microchip:

PD70211ILQ-TR