

### **10-Bit Dual-Channel Digital Potentiometers** with Selectable SPI/I<sup>2</sup>C Serial Interface

### Features

- Dual-Channel Digital Potentiometers
- 10-Bit Resolution: 1,023 Resistors (1,024 Steps) Zero to Full Scale
- Resistance Options:
  - MCP42U83-502: 5 kΩ
  - MCP42U83-103: 10 kΩ
  - MCP42U83-203: 20 kΩ
  - MCP42U83-503: 50 kΩ
  - MCP42U83-104: 100 kΩ
- Flexible Power Supply Options:
  - Single Voltage Rail: 2.7V to 5.5V
     (V<sub>DD</sub> V<sub>SS</sub> where DGND = V<sub>SS</sub> = 0V)
  - Dual Voltage Rail:  $\pm 2.25V$  to  $\pm 2.75V$ (V<sub>DD</sub> - V<sub>SS</sub> where DGND = 0V)
- Multiple-Time Programmable (MTP) Nonvolatile (NV) Memory with 1,000 Write Cycles.
- User-Selectable Serial Interface Using a Dedicated Hardware Pin:
- SPI: 20 MHz Read/Write Operation
- I<sup>2</sup>C: 100 kHz, 400 kHz, 1.7 MHz and 3.4 MHz Communication Speeds
- Resistor Network Terminal Disconnect.
- · Can Be Configured as Potentiometer or Rheostat.
- Cyclic Redundancy Check (CRC) for Robust
- Communication; Software CRC Enable/Disable.
- SPI Daisy-Chain Support for up to 128 devices.
- Dedicated Commands for Software Reset.
- Device Status Indication Using Internal Register.
- Configuration Lock Bits Can Be Modified Using Software Commands.
- Dedicated Register Bits to Select How to Update Wipers: Independently or Synchronously.
- Dedicated Bit to Latch Wiper Values and Trigger Output Update.
- 3 General Purpose MTP Memory Locations for Storing Custom Data.
- Counter Registers to Track Number of MTP Writes to Wiper and GP Data Registers.
- Extended Temperature Range: -40°C to +125°C.
- Package Types:
  - 14-Lead TSSOP (4.4 mm Body)
  - 16-Lead VQFN (4x4x1 mm Body)

### **General Description**

MCP42U83 devices are 10-bit dual-channel digital potentiometers, having both volatile and nonvolatile MTP memory with 1,000 write cycles.

The features provided by MCP42U83 facilitate device integration into automotive and industrial applications.

MCP42U83 can have either a single-ended or a dual power supply without requiring any initial configuration. Configuring the operating mode in a dedicated register allows MCP42U83 to be used either as a potentiometer or as a rheostat (variable resistor). The internal resistor ladder has 1,023 resistors with 1,024 wiper connection points, from zero to full scale.

All three terminals (A, B and W) can be independently disconnected from the resistor ladder to reduce power consumption or to configure the part as a potentiometer or as a rheostat.

For the serial communication interface, select between Serial Peripheral Interface (SPI) and Inter-Integrated Circuit (I<sup>2</sup>C) using a single device pin – SPI2C.

Use the A0 and A1 hardware pins to configure the  $I^2C$  address. These pins control the last two bits of the standard 7-bit  $I^2C$  address.

Use SPI to connect several MCP42U83 devices in Daisy-Chain mode.

Both SPI and I<sup>2</sup>C have internal CRC modules to support hardware data integrity checks.

A special register shows the status of MCP42U83 in real-time. A series of dedicated commands can reset the device to a known state or force reinitialization. This ensures full user control of the initialization sequence and that proper steps can be taken based on the real status of the system.

### Package Types (Top View)



### MCP42U83 Device Characteristics

| Device       | End-to-End<br>Resistance<br>(typical)<br>R <sub>AB</sub> <sup>(1)</sup> (kΩ) | Package Type                   | Number of<br>Channels | Number<br>of Taps | Memory  | POR Wiper<br>Setting | V <sub>DD</sub> Operating<br>Range <sup>(2)</sup> (V) |
|--------------|------------------------------------------------------------------------------|--------------------------------|-----------------------|-------------------|---------|----------------------|-------------------------------------------------------|
| MCP42U83-502 | 5                                                                            |                                |                       | 1,024             | RAM/MTP | 200h                 | 2.7 to 5.5                                            |
| MCP42U83-103 | 10                                                                           |                                |                       |                   |         |                      |                                                       |
| MCP42U83-203 | 20                                                                           | 14-Lead ISSOP,<br>16-Lead VOEN | 2                     |                   |         |                      |                                                       |
| MCP42U83-503 | 50                                                                           |                                |                       |                   |         |                      |                                                       |
| MCP42U83-104 | 100                                                                          |                                |                       |                   |         |                      |                                                       |

Note 1: Floating either terminal A or terminal B allows MCP42U83 to be used as a rheostat (variable resistor).

2: MCP42U83 also supports  $\pm 2.25V$  to  $\pm 2.75V$  when the DGND pin is set midpoint between V<sub>DD</sub> and V<sub>SS</sub>.

### **Functional Block Diagram**



NOTES:

### 1.0 ELECTRICAL SPECIFICATIONS

### 1.1 Absolute Maximum Ratings †

| Voltage on VDD pin with respect to VSS pin.                                         |                                 |
|-------------------------------------------------------------------------------------|---------------------------------|
| Voltage on VSS pin with respect to DGND pin                                         | DGND + 0.6V to DGND – 6.5V      |
| Voltage on VDD pin with respect to DGND pin                                         | DGND – 0.6V to DGND + 6.5V      |
| Voltage on SCL, SDA, A0 and A1 pins with respect to DGND pin                        | DGND – 0.6V to DGND + 6.5V      |
| Voltage on SCK, SDI and NC pins with respect to DGND pin                            | DGND – 0.6V to DGND + 6.5V      |
| Voltage on all other pins (P0A, P0W, P0B, P1A, P1W and P1B) with respect to VSS     | S pin0.6V to $V_{DD}$ + 0.6V    |
| Maximum current into supply pins.                                                   | ±20 mA                          |
| Maximum $I_W$ current into P0A, P0W, P0B, P1A, P1W and P1B pins (continuous).       | ±3 mA                           |
| Package Power Dissipation (P <sub>DIS</sub> ) <sup>(*)</sup> :                      |                                 |
| 14-I ead TSSOP                                                                      | 946 mW                          |
| 16-Lead VQFN                                                                        |                                 |
|                                                                                     |                                 |
| Electrostatic Discharge (ESD) Protection on all pins:                               |                                 |
| Human Body Model (HBM)                                                              | ≥±2 kV                          |
| Charge Device Model (CDM)                                                           | ≥±2 kV                          |
| Latch-up (per JEDEC JESD78A) at +125°C                                              | ± 100 mA                        |
| Storage Temperature (T <sub>STG</sub> )                                             | 65°C to +150°C                  |
| Ambient Temperature under Bias (T <sub>A</sub> )                                    | 40°C to +125°C                  |
| Maximum Junction Temperature (T <sub>J</sub> )                                      | +150°C                          |
| Soldering Temperature of Leads (10 seconds)                                         | +300°C                          |
| * Power Dissipation ( $P_{DIS}$ ) is calculated using Equation 1-1, for $T_A = +50$ | °C and T <sub>J</sub> = +150°C. |

EQUATION 1-1:

$$P_{DIS} = V_{DD} \times (I_{DD} - \sum I_{OH}) + \sum [I_{OH} \times (V_{DD} - V_{OH})] + \sum (V_{OL} \times I_{OL})$$

Where:

- $V_{OL}$  = Output Low Voltage (V)
- $I_{OL}$  = Output Low Current (mA)
- **†** Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these, or any other conditions above those indicated in the operation listings of this specification, is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### **1.2 Electrical Characteristics**

**Standard Operating Conditions:** Unless otherwise indicated,  $T_A = -40^{\circ}$ C to  $+125^{\circ}$ C (extended temperature),  $V_{DD} = 2.7$ V to 5.5V, DGND = 0V,  $V_{SS} = 0$ V. All parameters apply across the specified operating ranges unless noted. Typical characteristics represent values for  $V_{DD} = 5.5$ V, DGND = 0V,  $V_{SS} = 0$ V and  $T_A = +25^{\circ}$ C.

| Parameter                            | Symbol                    | Min.  | Typical | Max.                | Units | Conditions                                                                         |
|--------------------------------------|---------------------------|-------|---------|---------------------|-------|------------------------------------------------------------------------------------|
| Power Supply                         |                           |       |         |                     |       | 1                                                                                  |
| Single Supply Range                  | V <sub>DD</sub>           | 2.7   | _       | 5.5                 | V     | DGND = 0V, V <sub>SS</sub> = 0V                                                    |
| Dual Supply Range                    | V <sub>DD</sub>           | 2.25  | _       | 2.75                | V     | DGND = 0V                                                                          |
|                                      | V <sub>SS</sub>           | -2.25 | _       | -2.75               | V     | DGND = 0V                                                                          |
| VDD (rising) to Ensure<br>Device POR | V <sub>POR</sub>          |       |         | I I                 |       | RAM retention voltage (V <sub>RAM</sub> ) < V <sub>POR</sub>                       |
|                                      |                           | _     | _       | 2.6                 | V     | Single Supply. V <sub>DD</sub> > DGND =<br>V <sub>SS</sub>                         |
|                                      |                           | _     | _       | 2.25 <sup>(1)</sup> | V     | Dual Supply. V <sub>DD</sub> > DGND ><br>V <sub>SS</sub>                           |
| Supply Current                       | I <sub>DD</sub>           | _     | 1       | 2                   | μA    | Serial communication inactive                                                      |
|                                      | I <sub>DD,NV</sub> _Write | _     | 15      | _                   | mA    | During nonvolatile (NV) write<br>only.<br>Digital inputs = VDD or DGND<br>(Note 1) |
| Potentiometer                        |                           |       |         |                     |       |                                                                                    |
| Resolution (Note 1)                  | N                         |       | _       | 10                  | bits  | 1,024 Taps.<br>Potentiometer or Rheostat<br>operating mode.                        |
| End-to-End Resistance                | R <sub>AB</sub>           | 4.5   | 5       | 5.5                 | kΩ    | MCP42U83-502 devices                                                               |
|                                      |                           | 9     | 10      | 11                  | kΩ    | MCP42U83-103 devices                                                               |
|                                      |                           | 18    | 20      | 22                  | kΩ    | MCP42U83-203 devices                                                               |
|                                      |                           | 45    | 50      | 55                  | kΩ    | MCP42U83-503 devices                                                               |
|                                      |                           | 90    | 100     | 110                 | kΩ    | MCP42U83-104 devices                                                               |
| Integral Nonlinearity<br>Error       | P-INL                     | -1    | _       | 1                   | LSb   | $P0A = P1A = V_{DD}$ , $P0B = P1B = V_{SS}$ , Unloaded                             |
| Differential Nonlinearity<br>Error   | P-DNL                     | -1    | _       | 1                   | LSb   | $P0A = P1A = V_{DD}$ , $P0B = P1B = V_{SS}$ , Unloaded                             |

**Note 1:** Not production tested. Parameter ensured by design.

**Standard Operating Conditions:** Unless otherwise indicated,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$  (extended temperature),  $V_{DD} = 2.7V$  to 5.5V, DGND = 0V,  $V_{SS} = 0V$ . All parameters apply across the specified operating ranges unless noted. Typical characteristics represent values for  $V_{DD} = 5.5V$ , DGND = 0V,  $V_{SS} = 0V$  and  $T_A = +25^{\circ}C$ .

| Parameter                                     | Symbol            | Min.  | Typical | Max. | Units  | Conditions                  |                                                    |  |  |
|-----------------------------------------------|-------------------|-------|---------|------|--------|-----------------------------|----------------------------------------------------|--|--|
| Potentiometer (continued)                     |                   |       |         |      |        |                             |                                                    |  |  |
| Full Scale Error                              | FSE               | -10   | -5      | 0    | LSb    | R <sub>AB</sub> = 5 kΩ      |                                                    |  |  |
|                                               |                   | -5    | -2.5    | 0    | LSb    | R <sub>AB</sub> = 10 kΩ     | P0A = P1A =                                        |  |  |
|                                               |                   | -2.5  | -1      | 0    | LSb    | R <sub>AB</sub> = 20 kΩ     | V <sub>DD</sub> ,<br>P0B = P1B =                   |  |  |
|                                               |                   | -1.25 | -0.4    | 0    | LSb    | R <sub>AB</sub> = 50 kΩ     | V <sub>SS</sub> , Unloaded,<br>Code = full-scale   |  |  |
|                                               |                   | -1    | -0.35   | 0    | LSb    | R <sub>AB</sub> = 100<br>kΩ |                                                    |  |  |
| Zero Scale Error                              | ZSE               | 0     | 4       | 10   | LSb    | R <sub>AB</sub> = 5 kΩ      | P0A = P1A =                                        |  |  |
|                                               |                   | 0     | 2       | 4    | LSb    | R <sub>AB</sub> = 10 kΩ     |                                                    |  |  |
|                                               |                   | 0     | 1       | 2    | LSb    | R <sub>AB</sub> = 20 kΩ     | V <sub>DD</sub> ,<br>P0B = P1B =<br>Vss. Unloaded. |  |  |
|                                               |                   | 0     | 0.5     | 1.25 | LSb    | R <sub>AB</sub> = 50 kΩ     | Code = zero-<br>scale                              |  |  |
|                                               |                   | 0     | 0.4     | 1    | LSb    | R <sub>AB</sub> = 100<br>kΩ |                                                    |  |  |
| Nominal Resistance<br>Temperature Coefficient | P-R <sub>TC</sub> | _     | 43      | _    | ppm/°C | R <sub>AB</sub> = 5 kΩ      |                                                    |  |  |
| (Note 2)                                      |                   | _     | 25      | _    | ppm/°C | R <sub>AB</sub> = 10 kΩ     | P0A = P1A =                                        |  |  |
|                                               |                   | _     | 12      | _    | ppm/°C | R <sub>AB</sub> = 20 kΩ     | V <sub>DD</sub> ,<br>P0B = P1B =                   |  |  |
|                                               |                   | _     | 10      | _    | ppm/°C | R <sub>AB</sub> = 50 kΩ     | V <sub>SS</sub> , Unloaded,<br>Code = midscale     |  |  |
|                                               |                   | _     | 9       |      | ppm/°C | R <sub>AB</sub> = 100<br>kΩ |                                                    |  |  |

Note 1: Not production tested. Parameter ensured by design.

**Standard Operating Conditions:** Unless otherwise indicated,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$  (extended temperature),  $V_{DD} = 2.7V$  to 5.5V, DGND = 0V,  $V_{SS} = 0V$ . All parameters apply across the specified operating ranges unless noted. Typical characteristics represent values for  $V_{DD} = 5.5V$ , DGND = 0V,  $V_{SS} = 0V$  and  $T_A = +25^{\circ}C$ .

| Parameter                                       | Symbol                    | Min. | Typical | Max.                        | Units  | Co                                                            | nditions                                       |  |  |  |
|-------------------------------------------------|---------------------------|------|---------|-----------------------------|--------|---------------------------------------------------------------|------------------------------------------------|--|--|--|
| Potentiometer (continue                         | Potentiometer (continued) |      |         |                             |        |                                                               |                                                |  |  |  |
| Ratiometric Temperature<br>Coefficient (Note 2) | V <sub>TC</sub>           | _    | 2.2     | —                           | ppm/°C | R <sub>AB</sub> = 5 kΩ                                        |                                                |  |  |  |
|                                                 |                           | —    | 2.5     | _                           | ppm/°C | R <sub>AB</sub> = 10 kΩ                                       | P0A = P1A =                                    |  |  |  |
|                                                 |                           | _    | 2.6     | _                           | ppm/°C | R <sub>AB</sub> = 20 kΩ                                       | V <sub>DD</sub> ,<br>P0B = P1B =               |  |  |  |
|                                                 |                           | _    | 0.7     | _                           | ppm/°C | R <sub>AB</sub> = 50 kΩ                                       | V <sub>SS</sub> , Unloaded,<br>Code = midscale |  |  |  |
|                                                 | — 1.1                     | _    | ppm/°C  | R <sub>AB</sub> = 100<br>kΩ |        |                                                               |                                                |  |  |  |
| Channel-to-Channel<br>Matching (Note 2)         | P-RM <sub>AB</sub>        | —    | 0.31    | _                           | %      | R <sub>AB</sub> = 5 kΩ                                        |                                                |  |  |  |
|                                                 |                           | —    | 0.19    | _                           | %      | R <sub>AB</sub> = 10 kΩ                                       |                                                |  |  |  |
|                                                 |                           | —    | 0.28    | _                           | %      | R <sub>AB</sub> = 20 kΩ                                       | Code = midscale                                |  |  |  |
|                                                 |                           | _    | 0.08    | _                           | %      | R <sub>AB</sub> = 50 kΩ                                       |                                                |  |  |  |
|                                                 |                           | _    | 0.21    | _                           | %      | R <sub>AB</sub> = 100<br>kΩ                                   |                                                |  |  |  |
| Power Supply Sensitivity<br>(Note 1)            | PSS                       | _    | 0.0005  | 0.0046                      | %/%    | $P0A = P1A = V_{SS},$ $V_{DD} = 2.7V \text{ tc}$ Code = midsc | 2.7V, P0B = P1B =<br>5.5V, Unloaded,<br>cale   |  |  |  |

**Note 1:** Not production tested. Parameter ensured by design.

**Standard Operating Conditions:** Unless otherwise indicated,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$  (extended temperature),  $V_{DD} = 2.7V$  to 5.5V, DGND = 0V,  $V_{SS} = 0V$ . All parameters apply across the specified operating ranges unless noted. Typical characteristics represent values for  $V_{DD} = 5.5V$ , DGND = 0V,  $V_{SS} = 0V$  and  $T_A = +25^{\circ}C$ .

| Parameter                                            | Symbol            | Min. | Typical | Max. | Units  | Coi                                                  | nditions                                   |  |
|------------------------------------------------------|-------------------|------|---------|------|--------|------------------------------------------------------|--------------------------------------------|--|
| Rheostat                                             |                   |      |         |      |        |                                                      |                                            |  |
| Wiper-to-End Resistance                              | R <sub>WB</sub>   | 4.5  | 5       | 5.5  | kΩ     | MCP42U83-5                                           | MCP42U83-502 devices only                  |  |
|                                                      |                   | 9    | 10      | 11   | kΩ     | MCP42U83-1                                           | 03 devices only                            |  |
|                                                      |                   | 18   | 20      | 22   | kΩ     | MCP42U83-2                                           | 03 devices only                            |  |
|                                                      |                   | 45   | 50      | 55   | kΩ     | MCP42U83-5                                           | 03 devices only                            |  |
|                                                      |                   | 90   | 100     | 110  | kΩ     | MCP42U83-1                                           | 04 devices only                            |  |
| Wiper Resistance                                     | R <sub>W</sub>    | _    | 19      | 40   | Ω      | R <sub>AB</sub> = 5 k                                | $PXB = V_{SS}, I_W = (V_{SS}, -1)/$        |  |
|                                                      |                   | _    | 19      | 40   | Ω      | R <sub>AB</sub> = 10 k                               | R <sub>WB_TYP</sub> , Code = zero-scale    |  |
|                                                      |                   | _    | 19      | 40   | Ω      | R <sub>AB</sub> = 20 k                               |                                            |  |
|                                                      |                   |      | 32      | 60   | Ω      | R <sub>AB</sub> = 50 k                               |                                            |  |
|                                                      |                   |      | 32      | 60   | Ω      | R <sub>AB</sub> = 100 k                              |                                            |  |
| Integral Nonlinearity<br>Error ( <b>Note 2</b> )     | R-INL             | -2   |         | 2    | LSb    | P0B = P1B =<br>(V <sub>DD</sub> -1)/R <sub>WB</sub>  | V <sub>SS</sub> , I <sub>W</sub> =<br>_TYP |  |
| Differential Nonlinearity<br>Error ( <b>Note 2</b> ) | R-DNL             | -1   | _       | 1    | LSb    | P0B = P1B =<br>= (V <sub>DD</sub> -1)/R <sub>V</sub> | V <sub>SS</sub> , I <sub>W</sub><br>vb_typ |  |
| Nominal Resistance                                   | R-R <sub>TC</sub> | _    | 42      | _    | ppm/°C | R <sub>AB</sub> = 5 kΩ                               |                                            |  |
| (Note 2)                                             |                   |      | 23      | _    | ppm/°C | R <sub>AB</sub> = 10 kΩ                              |                                            |  |
|                                                      |                   | _    | 9       |      | ppm/°C | R <sub>AB</sub> = 20 kΩ                              | P0B = P1B =<br>V <sub>SS</sub> ,           |  |
|                                                      |                   | —    | 7       |      | ppm/°C | R <sub>AB</sub> = 50 kΩ                              | Code = full-scale                          |  |
|                                                      |                   | _    | 5       | _    | ppm/°C | R <sub>AB</sub> = 100<br>kΩ                          |                                            |  |

Note 1: Not production tested. Parameter ensured by design.

**Standard Operating Conditions:** Unless otherwise indicated,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$  (extended temperature),  $V_{DD} = 2.7V$  to 5.5V, DGND = 0V,  $V_{SS} = 0V$ . All parameters apply across the specified operating ranges unless noted. Typical characteristics represent values for  $V_{DD} = 5.5V$ , DGND = 0V,  $V_{SS} = 0V$  and  $T_A = +25^{\circ}C$ .

| Parameter                               | Symbol             | Min. | Typical | Max. | Units | Co                          | nditions                                               |
|-----------------------------------------|--------------------|------|---------|------|-------|-----------------------------|--------------------------------------------------------|
| Rheostat (continued)                    |                    |      | ·       |      | ·     |                             |                                                        |
| Channel-to-Channel<br>Matching (Note 2) | R-RM <sub>WB</sub> | _    | 0.09    | _    | %     | R <sub>AB</sub> = 5 kΩ      |                                                        |
|                                         |                    | _    | 0.1     | —    | %     | R <sub>AB</sub> = 10 kΩ     |                                                        |
|                                         |                    |      | 0.16    | —    | %     | R <sub>AB</sub> = 20 kΩ     | Code = full-scale                                      |
|                                         |                    |      | 0.08    | —    | %     | R <sub>AB</sub> = 50 kΩ     |                                                        |
|                                         |                    | _    | 0.11    | _    | %     | R <sub>AB</sub> = 100<br>kΩ |                                                        |
| Power Supply Rejection                  | PSRR               | _    | -51     | -    | dB    | R <sub>AB</sub> = 5 kΩ      |                                                        |
|                                         |                    |      | -57     | -    | dB    | R <sub>AB</sub> = 10 kΩ     | I <sub>W</sub> = 2.7V/R <sub>WB</sub> ,                |
|                                         |                    | _    | -64     | -    | dB    | R <sub>AB</sub> = 20 kΩ     | $V_{SS}$ ,<br>$V_{DD} = 2.7V$ to                       |
|                                         |                    | _    | -66     | -    | dB    | R <sub>AB</sub> = 50 kΩ     | 5.5V,<br>Code = midscale                               |
|                                         |                    | _    | -74     | -    | dB    | R <sub>AB</sub> = 100<br>kΩ |                                                        |
| Dynamic Characteristics                 | 5                  |      |         | L    |       |                             | 1                                                      |
| -3dB Bandwidth (Note 1)                 | BW                 |      | 1166    | _    | MHz   | R <sub>AB</sub> = 5 kΩ      | P0A - P0B = ±1                                         |
|                                         |                    | _    | 586     | —    | MHz   | R <sub>AB</sub> = 10 kΩ     | V <sub>P-P</sub> ,<br>P1A - P1B = ±1                   |
|                                         |                    |      | 294     | —    | MHz   | R <sub>AB</sub> = 20 kΩ     | V <sub>P-P</sub> ,<br>P0B - V <sub>SS</sub> =<br>2 75V |
|                                         |                    | _    | 166     | —    | MHz   | R <sub>AB</sub> = 50 kΩ     | P1B - V <sub>SS</sub> =<br>2.75V,                      |
|                                         |                    | _    | 83      | _    | MHz   | R <sub>AB</sub> = 100<br>kΩ | C <sub>L</sub> = 10 pF,<br>Code = midscale             |
| Total Harmonic Distortion               | THD                | _    | 0.0063  | —    | %     | R <sub>AB</sub> = 5 kΩ      |                                                        |
|                                         |                    |      | 0.0037  | _    | %     | R <sub>AB</sub> = 10 kΩ     | P0A = P1A = 1                                          |
|                                         |                    | _    | 0.0041  | _    | %     | R <sub>AB</sub> = 20 kΩ     | f = 1 kHz,<br>P0B = P1B =                              |
|                                         |                    | _    | 0.0047  | _    | %     | R <sub>AB</sub> = 50 kΩ     | V <sub>SS</sub> ,<br>Code = midscale                   |
|                                         |                    | _    | 0.0088  | _    | %     | R <sub>AB</sub> = 100<br>kΩ |                                                        |

Note 1: Not production tested. Parameter ensured by design.

| <b>Standard Operating Conditions:</b> Unless otherwise indicated, $T_A = -40^{\circ}$ C to $+125^{\circ}$ C (extended temperature), $V_{DD} = 2.7$ V to 5.5V, DGND = 0V, $V_{SS} = 0$ V. All parameters apply across the specified operating ranges unless noted. Typical characteristics represent values for $V_{DD} = 5.5$ V, DGND = 0V, $V_{SS} = 0$ V and $T_A = +25^{\circ}$ C. |                                                                                   |    |      |   |        |                                                                                                         |                                      |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----|------|---|--------|---------------------------------------------------------------------------------------------------------|--------------------------------------|--|--|
| Parameter                                                                                                                                                                                                                                                                                                                                                                             | Symbol         Min.         Typical         Max.         Units         Conditions |    |      |   |        |                                                                                                         |                                      |  |  |
| Dynamic Characteristics                                                                                                                                                                                                                                                                                                                                                               | (continued)                                                                       |    |      |   |        |                                                                                                         |                                      |  |  |
| Resistor Noise Density                                                                                                                                                                                                                                                                                                                                                                | E <sub>NWB</sub>                                                                  | _  | 4.6  | _ | nV/√Hz | R <sub>AB</sub> = 5 kΩ                                                                                  |                                      |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                   | _  | 6.4  | _ | nV/√Hz | R <sub>AB</sub> = 10 kΩ                                                                                 | P0A = P1A =<br>V <sub>DD</sub> ,     |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                   | _  | 9.1  | _ | nV/√Hz | R <sub>AB</sub> = 20 kΩ                                                                                 | P0B = P1B =<br>V <sub>SS</sub> ,     |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                   | _  | 14.3 | _ | nV/√Hz | R <sub>AB</sub> = 50 kΩ                                                                                 | f = 1 kHz,<br>Unloaded, Code         |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                   | _  | 20.2 |   | nV/√Hz | R <sub>AB</sub> = 100<br>kΩ                                                                             |                                      |  |  |
| Wiper Terminals (P0A, P1A, P0W, P1W, P0B, P1B)                                                                                                                                                                                                                                                                                                                                        |                                                                                   |    |      |   |        |                                                                                                         |                                      |  |  |
| Leakage Current                                                                                                                                                                                                                                                                                                                                                                       | IL.                                                                               | -1 | _    | 1 | μΑ     | $\begin{array}{l} P0A=P1A=V_{SS},P0W=P1W\\ =V_{SS}\\ (Potentiometer\ configuration\\ only) \end{array}$ |                                      |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                   | -1 | _    | 1 | μA     | P0B = P1B =<br>(Rheostat cor                                                                            | V <sub>SS</sub><br>nfiguration only) |  |  |
| P0A, P1A Pin<br>Capacitances ( <b>Note 2</b> )                                                                                                                                                                                                                                                                                                                                        | 6                                                                                 | _  | 90   | _ | pF     | R <sub>AB</sub> = 5/10/<br>20 kΩ                                                                        |                                      |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                       | C <sub>A</sub>                                                                    | _  | 56   | _ | pF     | R <sub>AB</sub> = 50/<br>100 kΩ                                                                         |                                      |  |  |
| P0W, P1W Pin<br>Capacitances (Note 2)                                                                                                                                                                                                                                                                                                                                                 |                                                                                   | _  | 150  |   | pF     | R <sub>AB</sub> = 5/10/<br>20 kΩ                                                                        | Codo - midagolo                      |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                       | C <sub>W</sub>                                                                    |    | 78   |   | pF     | R <sub>AB</sub> = 50/<br>100 kΩ                                                                         |                                      |  |  |
| P0B, P1B Pin<br>Capacitances ( <b>Note 2</b> )                                                                                                                                                                                                                                                                                                                                        |                                                                                   |    | 90   |   | pF     | R <sub>AB</sub> = 5/10/<br>20 kΩ                                                                        |                                      |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                       | υB                                                                                |    | 56   | _ | pF     | R <sub>AB</sub> = 50/<br>100 kΩ                                                                         |                                      |  |  |

**Note 1:** Not production tested. Parameter ensured by design.

| Standard Operating Conditions: Unless otherwise indicated, T <sub>A</sub> = -40°C to +125°C (extended temperature), V <sub>DD</sub> = 2.7V to 5.5V, |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| DGND = 0V, V <sub>SS</sub> = 0V. All parameters apply across the specified operating ranges unless noted. Typical characteristics represent         |
| values for $V_{DD}$ = 5.5V, DGND = 0V, $V_{SS}$ = 0V and $T_A$ = +25°C.                                                                             |

| Parameter                            | Symbol                             | Min.                   | Typical | Max.                   | Units  | Conditions                                                 |  |  |  |
|--------------------------------------|------------------------------------|------------------------|---------|------------------------|--------|------------------------------------------------------------|--|--|--|
| Digital Inputs/Outputs (S            | CL, SCA, A0                        | , A1)                  |         |                        |        | <u>.</u>                                                   |  |  |  |
| High Input Threshold                 | V <sub>IH</sub>                    | 0.7 x V <sub>DD</sub>  | _       | _                      | V      |                                                            |  |  |  |
| Low Input Threshold                  | V <sub>IL</sub>                    | _                      | _       | 0.3 x V <sub>DD</sub>  | V      |                                                            |  |  |  |
| Output Low Voltage<br>(SDA)          | V <sub>OL</sub>                    | _                      |         | 0.4                    | V      | V <sub>DD</sub> > 2V, I <sub>OL</sub> = 3 mA               |  |  |  |
| Input Leakage Current                | IIL                                | -1                     | _       | 1                      | μA     | V <sub>IN</sub> = V <sub>DD</sub> , V <sub>IN</sub> = DGND |  |  |  |
| Pin Capacitance (Note 2)             | C <sub>IN</sub>                    | _                      | 15      | —                      | pF     |                                                            |  |  |  |
| Digital Inputs (SPI2C, SCK, SDI, CS) |                                    |                        |         |                        |        |                                                            |  |  |  |
| High Input Threshold                 | V <sub>IH</sub>                    | 0.45 x V <sub>DD</sub> | _       | —                      | V      |                                                            |  |  |  |
| Low Input Threshold                  | V <sub>IL</sub>                    | —                      | _       | 0.15 x V <sub>DD</sub> | V      |                                                            |  |  |  |
| Input Leakage Current                | IIL                                | -1                     | _       | 1                      | μA     | V <sub>IN</sub> = V <sub>DD</sub> , V <sub>IN</sub> = DGND |  |  |  |
| Pin Capacitance (Note 2)             | C <sub>IN</sub> , C <sub>OUT</sub> | —                      | 15      | —                      | pF     |                                                            |  |  |  |
| Digital Outputs (SDO)                |                                    |                        |         |                        |        |                                                            |  |  |  |
| Output Low Voltage                   | V <sub>OL</sub>                    | DGND                   | _       | 0.3 x V <sub>DD</sub>  | V      | I <sub>OL</sub> = 200 μA                                   |  |  |  |
| Output High Voltage                  | V <sub>OH</sub>                    | 0.7 x V <sub>DD</sub>  | _       | V <sub>DD</sub>        | V      | I <sub>OH</sub> = -200 μA                                  |  |  |  |
| Pin Capacitance (Note 2)             | C <sub>OUT</sub>                   | —                      | 40      | —                      | pF     |                                                            |  |  |  |
| Nonvolatile Memory Reli              | ability                            |                        |         |                        |        |                                                            |  |  |  |
| Endurance (Note 2)                   | TP <sub>END</sub>                  | _                      | _       | 1,000                  | Cycles | All NV registers                                           |  |  |  |
| Data Retention (Note 2)              | TP <sub>DR</sub>                   | _                      | _       | 10                     | Years  | T <sub>A</sub> = +125°C                                    |  |  |  |

**Note 1:** Not production tested. Parameter ensured by design.

### TABLE 1-1: TEMPERATURE SPECIFICATIONS

**Standard Operating Conditions:** Unless otherwise indicated,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$  (extended temperature),  $V_{DD} = 2.7V$  to 5.5V, DGND = 0V,  $V_{SS} = 0V$ . All parameters apply across the specified operating ranges unless noted. Typical characteristics represent values for  $V_{DD} = 5.5V$ , DGND = 0V,  $V_{SS} = 0V$  and  $T_A = +25^{\circ}C$ .

| Parameter                         | Symbol           | Min. | Typical | Max. | Units | Conditions |
|-----------------------------------|------------------|------|---------|------|-------|------------|
| Temperature Ranges                |                  |      |         |      |       |            |
| Specified Temperature Range       | Τ <sub>Α</sub>   | -40  | _       | +125 | °C    |            |
| Operating Temperature Range       | T <sub>OP</sub>  | -40  | —       | +125 | °C    |            |
| Storage Temperature Range         | T <sub>STG</sub> | -65  | —       | +150 | °C    |            |
| Thermal Package Resistances       |                  |      |         |      |       |            |
| Thermal Resistance, 14-Lead TSSOP | $\theta_{JA}$    | —    | 105.7   | _    | °C/W  |            |
| Thermal Resistance, 16-Lead VQFN  | $\theta_{JA}$    | —    | 32.9    | _    | °C/W  |            |

### 1.3 General Timing Characteristics



### FIGURE 1-1: General Timing Characteristics.

### TABLE 1-2: GENERAL TIMING CHARACTERISTICS

**Standard Operating Conditions:** Unless otherwise indicated,  $T_A = -40^{\circ}$ C to  $+125^{\circ}$ C (extended temperature),  $V_{DD} = 2.7$ V to 5.5V, DGND = 0V,  $V_{SS} = 0$ V. All parameters apply across the specified operating ranges unless noted. Typical characteristics represent values for  $V_{DD} = 5.5$ V, DGND = 0V,  $V_{SS} = 0$ V and  $T_A = +25^{\circ}$ C.

| Parameter                    | Symbol               | Min. | Typical | Max. | Units | Conditions                                                              |                                                |  |
|------------------------------|----------------------|------|---------|------|-------|-------------------------------------------------------------------------|------------------------------------------------|--|
| POR Delay (Note 1, 2)        | t <sub>POR</sub>     | _    |         | 400  | μs    | P0A = P1A = V <sub>DD</sub> , P0B = P1B = V <sub>SS</sub> ,<br>Unloaded |                                                |  |
| Write NV Address (Note 1)    | t <sub>WriteNV</sub> | _    | 10      | 100  | ms    |                                                                         |                                                |  |
| Wiper Settling Time (Note 1) | t <sub>S</sub>       |      | 1.3     | —    | μs    | R <sub>AB</sub> = 5 kΩ                                                  |                                                |  |
|                              |                      |      | 2.3     | —    | μs    | R <sub>AB</sub> = 10 kΩ                                                 | $POA = P1A = V_{DD},$<br>$POB = P1B = V_{SS},$ |  |
|                              |                      |      | 4.3     | —    | μs    | R <sub>AB</sub> = 20 kΩ                                                 | $C_{LOAD} = 10 \text{ pF},$                    |  |
|                              |                      |      | 9.7     | —    | μs    | R <sub>AB</sub> = 50 kΩ                                                 | From code = 0 to midscale (Note 3)             |  |
|                              |                      | _    | 21      | _    | μs    | R <sub>AB</sub> = 100 kΩ                                                |                                                |  |

Note 1: Not production tested. Parameter ensured by characterization.

**2:** Measured from  $V_{POR}$  threshold to ±0.5% of midscale value.

3: Measure from the last byte's 8<sup>th</sup> rising edge of the clock cycle to ±0.5% of midscale value.





FIGURE 1-2: I<sup>2</sup>C Bus Start/Stop Bits Timing Waveforms.

### TABLE 1-3: I<sup>2</sup>C BUS START/STOP BITS TIMING CHARACTERISTICS

| Standard Ope<br>voltage range i | rating Cond<br>s described | litions: Unless other<br>in the DC Specificat | wise indicated, T <sub>A</sub><br>ions table. | = -40°C to | +125°C (e | xtended te | mperature). The operating                                                     |
|---------------------------------|----------------------------|-----------------------------------------------|-----------------------------------------------|------------|-----------|------------|-------------------------------------------------------------------------------|
| Parameter                       | Symbol                     | Characteristic                                | Mode                                          | Min.       | Max.      | Units      | Conditions                                                                    |
| _                               | <i>f</i> <sub>SCL</sub>    | I <sup>2</sup> C Frequency                    | Standard mode                                 |            | 100       | kHz        | C <sub>B</sub> = 400 pF,<br>V <sub>DD</sub> = 2.7V to 5.5 V ( <b>Note 1</b> ) |
|                                 |                            |                                               | Fast mode                                     |            | 400       | kHz        | C <sub>B</sub> = 400 pF,<br>V <sub>DD</sub> = 2.7V to 5.5 V                   |
|                                 |                            |                                               | High Speed 1.7                                |            | 1.7       | MHz        | C <sub>B</sub> = 400 pF,<br>V <sub>DD</sub> = 4.5V to 5.5 V ( <b>Note 1</b> ) |
|                                 |                            |                                               | High Speed 3.4                                |            | 3.4       | MHz        | C <sub>B</sub> = 100 pF,<br>V <sub>DD</sub> = 4.5V to 5.5 V ( <b>Note 1</b> ) |
| 90                              | t <sub>SU:STA</sub>        | Setup Time for                                | Standard mode                                 | 4,700      | _         | ns         | Note 1                                                                        |
|                                 |                            | condition                                     | Fast mode                                     | 600        | —         | ns         |                                                                               |
|                                 |                            |                                               | High Speed 1.7                                | 160        | —         | ns         | Note 1                                                                        |
|                                 |                            |                                               | High Speed 3.4                                | 160        | —         | ns         | Note 1                                                                        |
| 91                              | t <sub>HD:STA</sub>        | Hold Time for repeated START                  | Standard mode                                 | 4,000      | —         | ns         | After this period, the first clock pulse is generated. <b>Note 1</b>          |
|                                 |                            | condition                                     | Fast mode                                     | 600        | _         | ns         | After this period, the first clock pulse is generated.                        |
|                                 |                            |                                               | High Speed 1.7                                | 160        | —         | ns         | Note 1                                                                        |
|                                 |                            |                                               | High Speed 3.4                                | 160        | —         | ns         | Note 1                                                                        |
| 92                              | t <sub>SU:STO</sub>        | Setup Time for                                | Standard mode                                 | 4,000      | —         | ns         | Note 1                                                                        |
|                                 |                            | STOP condition                                | Fast mode                                     | 600        | —         | ns         |                                                                               |
|                                 |                            |                                               | High Speed 1.7                                | 160        | —         | ns         | Note 1                                                                        |
|                                 |                            |                                               | High Speed 3.4                                | 160        | —         | ns         | Note 1                                                                        |
| 111                             | t <sub>SP</sub>            | Pulse width of                                | Standard mode                                 | _          | 50        | ns         | Note 1                                                                        |
|                                 |                            | spikes that must                              | Fast mode                                     | —          | 50        | ns         |                                                                               |
|                                 |                            | the input filter                              | High Speed 1.7                                | _          | 10        | ns         | Note 1                                                                        |
|                                 |                            |                                               | High Speed 3.4                                | —          | 10        | ns         | Note 1                                                                        |



FIGURE 1-3: I<sup>2</sup>C Bus Data Timing Waveforms.

### TABLE 1-4: I<sup>2</sup>C BUS DATA TIMING CHARACTERISTICS

**Standard Operating Conditions:** Unless otherwise indicated,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$  (extended temperature). The operating voltage range is described in the **DC Specifications** table.

| Parameter | Symbol                                  | Characteristic       | Mode                 | Min.       | Max.       | Units     | Conditions |
|-----------|-----------------------------------------|----------------------|----------------------|------------|------------|-----------|------------|
| 90        | t <sub>SU:STA</sub>                     |                      |                      |            |            |           |            |
| 91        | t <sub>HD:STA</sub>                     | For details, see Tak | ole 1-3, "I2C Bus \$ | Start/Stop | Bits Timin | g Charact | eristics". |
| 92        | t <sub>SU:STO</sub>                     |                      |                      |            |            |           |            |
| 100       | 100 t <sub>HIGH</sub> SCL Cle<br>Period | SCL Clock High       | Standard mode        | 4,000      | —          | ns        | Note 1     |
|           |                                         | Period               | Fast mode            | 600        | —          | ns        |            |
|           |                                         |                      | High Speed 1.7       | 120        | —          | ns        | Note 1     |
|           |                                         |                      | High Speed 3.4       | 60         | —          | ns        | Note 1     |
| 101       | t <sub>LOW</sub>                        | SCL Clock Low        | Standard mode        | 4,700      | —          | ns        | Note 1     |
|           | Period                                  | Period               | Fast mode            | 1,300      | —          | ns        |            |
|           |                                         |                      | High Speed 1.7       | 320        | —          | ns        | Note 1     |
|           |                                         |                      | High Speed 3.4       | 160        | —          | ns        | Note 1     |

- 2: Not production tested. Parameter ensured by design.
- 3: MCP42U83 must internally provide a hold time ≥ 300 ns for the SDA signal to bridge the undefined region of the falling edge of the SCL signal. The SDA signal is with respect to the minimum value of the High Input Threshold (V<sub>IH</sub>) of the SCL signal.
- 4: The maximum fall time (t<sub>F</sub>) for the SDA and SCL bus lines is specified at 300 ns. The maximum t<sub>F</sub> for SDA output stage is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>F</sub>.
- 5: t<sub>HD:DAT</sub> is measured from the SCL falling edge. It applies to data in transmission and acknowledgment.
- **6:** A Fast mode (500 kHz) I<sup>2</sup>C bus device can be used in a Standard mode (100 kHz) I<sup>2</sup>C bus system if the data input setup time is 250 ns ( $t_{SU:DAT}$  = 250 ns). This automatically occurs when the I<sup>2</sup>C bus device does not stretch the low period of the SCL signal. If the bus device stretches the low period of the SCL signal, it must output the next data bit on the SDA line. According to the Standard mode I<sup>2</sup>C bus specification, the sum of the maximum rise time ( $t_{R_{MAX}}$ ) and  $t_{SU:DAT}$  must be 1,250 ns before the SCL line is released:  $t_{R_{MAX}} + t_{SU:DAT} = 1,000 \text{ ns} + 250 \text{ ns} = 1,250 \text{ ns}$ .
- 7: The maximum data hold time  $(t_{HD:DAT})$  can be 3.45 µs for Standard mode and 0.9 µs for Fast mode. However,  $t_{HD:DAT}$  must be less than the maximum  $t_{AA}$  (output valid from clock) by a transition time. The maximum  $t_{HD:DAT}$  must be met only when MCP42U83 does not stretch the low period of the SCL signal ( $t_{LOW}$ ). If the clock stretches the SCL signal, the data must be valid by the setup time ( $t_{SU:DAT}$ ) before MCP42U83 releases the clock.

| voltage range is described in the <b>DC Specifications</b> table. |                     |                |                |                              |       |       |                                            |
|-------------------------------------------------------------------|---------------------|----------------|----------------|------------------------------|-------|-------|--------------------------------------------|
| Parameter                                                         | Symbol              | Characteristic | Mode           | Min.                         | Max.  | Units | Conditions                                 |
| 102A                                                              | t <sub>RSCL</sub>   | SCL Rise Time  | Standard mode  | —                            | 1,000 | ns    | Note 2                                     |
|                                                                   |                     |                | Fast mode      | 20                           | 300   | ns    | Note 2                                     |
|                                                                   |                     |                | High Speed 1.7 | 20                           | 80    | ns    | Note 2                                     |
|                                                                   |                     |                | High Speed 1.7 | 20                           | 160   | ns    | After a repeated start or ACK bit (Note 2) |
|                                                                   |                     |                | High Speed 3.4 | 10                           | 40    | ns    | Note 2                                     |
|                                                                   |                     |                | High Speed 3.4 | 10                           | 80    | ns    | After a repeated start or ACK bit (Note 2) |
| 102B                                                              | t <sub>RSDA</sub>   | SDA Rise Time  | Standard mode  | _                            | 1,000 | ns    | Note 2                                     |
|                                                                   |                     |                | Fast mode      | 20                           | 300   | ns    | Note 2                                     |
|                                                                   |                     |                | High Speed 1.7 | 20                           | 160   | ns    | Note 2                                     |
|                                                                   |                     |                | High Speed 3.4 | 10                           | 80    | ns    | Note 2                                     |
| 103A                                                              | t <sub>FSCL</sub>   | SCL Fall Time  | Standard mode  | —                            | 300   | ns    | Notes 2, 3, 4                              |
|                                                                   |                     |                | Fast mode      | 20 x<br>V <sub>DD</sub> /5.5 | 300   | ns    | Notes 2, 3, 4                              |
|                                                                   |                     |                | High Speed 1.7 | 20                           | 80    | ns    | Note 2                                     |
|                                                                   |                     |                | High Speed 3.4 | 10                           | 40    | ns    | Note 2                                     |
| 103B                                                              | t <sub>FSDA</sub>   | SDA Fall Time  | Standard mode  | —                            | 300   | ns    | Notes 2, 3, 4                              |
|                                                                   |                     |                | Fast mode      | 20 x<br>V <sub>DD</sub> /5.5 | 300   | ns    | Notes 2, 3, 4                              |
|                                                                   |                     |                | High Speed 1.7 | 20                           | 160   | ns    | Note 2                                     |
|                                                                   |                     |                | High Speed 3.4 | 10                           | 80    | ns    | Note 2                                     |
| 106                                                               | t <sub>HD:DAT</sub> | Data Hold Time | Standard mode  | 0 <sup>(3)</sup>             | (7)   | ns    | Notes 1, 5                                 |
|                                                                   |                     |                | Fast mode      | 0 <sup>(3)</sup>             | (7)   | ns    | Note 5                                     |
|                                                                   |                     |                | High Speed 1.7 | 0 (3)                        | 150   | ns    | Note 1                                     |
|                                                                   |                     |                | High Speed 3.4 | 0 (3)                        | 70    | ns    | Note 1                                     |

### TABLE 1-4: I<sup>2</sup>C BUS DATA TIMING CHARACTERISTICS (CONTINUED)

Note 1: Not production tested. Parameter ensured by characterization.

2: Not production tested. Parameter ensured by design.

3: MCP42U83 must internally provide a hold time ≥ 300 ns for the SDA signal to bridge the undefined region of the falling edge of the SCL signal. The SDA signal is with respect to the minimum value of the High Input Threshold (V<sub>IH</sub>) of the SCL signal.

4: The maximum fall time (t<sub>F</sub>) for the SDA and SCL bus lines is specified at 300 ns. The maximum t<sub>F</sub> for SDA output stage is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>F</sub>.

5: t<sub>HD:DAT</sub> is measured from the SCL falling edge. It applies to data in transmission and acknowledgment.

6: A Fast mode (500 kHz) I<sup>2</sup>C bus device can be used in a Standard mode (100 kHz) I<sup>2</sup>C bus system if the data input setup time is 250 ns ( $t_{SU:DAT}$  = 250 ns). This automatically occurs when the I<sup>2</sup>C bus device does not stretch the low period of the SCL signal. If the bus device stretches the low period of the SCL signal, it must output the next data bit on the SDA line. According to the Standard mode I<sup>2</sup>C bus specification, the sum of the maximum rise time ( $t_{R_{MAX}}$ ) and  $t_{SU:DAT}$  must be 1,250 ns before the SCL line is released:  $t_{R_{MAX}} + t_{SU:DAT} = 1,000 \text{ ns} + 250 \text{ ns} = 1,250 \text{ ns}$ .

7: The maximum data hold time  $(t_{HD:DAT})$  can be 3.45 µs for Standard mode and 0.9 µs for Fast mode. However,  $t_{HD:DAT}$  must be less than the maximum  $t_{AA}$  (output valid from clock) by a transition time. The maximum  $t_{HD:DAT}$  must be met only when MCP42U83 does not stretch the low period of the SCL signal ( $t_{LOW}$ ). If the clock stretches the SCL signal, the data must be valid by the setup time ( $t_{SU:DAT}$ ) before MCP42U83 releases the clock.

### TABLE 1-4: I<sup>2</sup>C BUS DATA TIMING CHARACTERISTICS (CONTINUED)

**Standard Operating Conditions:** Unless otherwise indicated,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$  (extended temperature). The operating voltage range is described in the **DC Specifications** table.

| voltage range is | suescribeu             | in the DC Specificat              |                |       |       |       |            |
|------------------|------------------------|-----------------------------------|----------------|-------|-------|-------|------------|
| Parameter        | Symbol                 | Characteristic                    | Mode           | Min.  | Max.  | Units | Conditions |
| 107              | t <sub>SU:DAT</sub>    | Data Input Setup                  | Standard mode  | 250   | —     | ns    | Note 1     |
|                  |                        | lime                              | Fast mode      | 250   | —     | ns    | Note 6     |
|                  |                        |                                   | High Speed 1.7 | 10    | —     | ns    | Note 1     |
|                  |                        |                                   | High Speed 3.4 | 10    | —     | ns    | Note 1     |
| 109              | 9 t <sub>AA</sub> Outp | t <sub>AA</sub> Output Valid from | Standard mode  | _     | 3,450 | ns    | Note 1     |
|                  |                        | Clock                             | Fast mode      | _     | 900   | ns    |            |
|                  |                        |                                   | High Speed 1.7 |       | N/A   | ns    |            |
|                  |                        |                                   | High Speed 3.4 |       | N/A   | ns    |            |
| 110              | t <sub>BUF</sub>       | Bus Free Time                     | Standard mode  | 4,700 | _     | ns    | Note 1     |
|                  |                        | and START<br>conditions           | Fast mode      | 1,300 | _     | ns    |            |
|                  |                        |                                   | High Speed 1.7 | N/A   | _     | ns    |            |
|                  |                        |                                   | High Speed 3.4 | N/A   | _     | ns    |            |

Note 1: Not production tested. Parameter ensured by characterization.

2: Not production tested. Parameter ensured by design.

3: MCP42U83 must internally provide a hold time ≥ 300 ns for the SDA signal to bridge the undefined region of the falling edge of the SCL signal. The SDA signal is with respect to the minimum value of the High Input Threshold (V<sub>IH</sub>) of the SCL signal.

4: The maximum fall time (t<sub>F</sub>) for the SDA and SCL bus lines is specified at 300 ns. The maximum t<sub>F</sub> for SDA output stage is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>F</sub>.

5: t<sub>HD:DAT</sub> is measured from the SCL falling edge. It applies to data in transmission and acknowledgment.

- 6: A Fast mode (500 kHz) I<sup>2</sup>C bus device can be used in a Standard mode (100 kHz) I<sup>2</sup>C bus system if the data input setup time is 250 ns ( $t_{SU:DAT}$  = 250 ns). This automatically occurs when the I<sup>2</sup>C bus device does not stretch the low period of the SCL signal. If the bus device stretches the low period of the SCL signal, it must output the next data bit on the SDA line. According to the Standard mode I<sup>2</sup>C bus specification, the sum of the maximum rise time ( $t_{R_MAX}$ ) and  $t_{SU:DAT}$  must be 1,250 ns before the SCL line is released:  $t_{R_MAX} + t_{SU:DAT} = 1,000 \text{ ns} + 250 \text{ ns} = 1,250 \text{ ns}$ .
- 7: The maximum data hold time (t<sub>HD:DAT</sub>) can be 3.45 µs for Standard mode and 0.9 µs for Fast mode. However, t<sub>HD:DAT</sub> must be less than the maximum t<sub>AA</sub> (output valid from clock) by a transition time. The maximum t<sub>HD:DAT</sub> must be met only when MCP42U83 does not stretch the low period of the SCL signal (t<sub>LOW</sub>). If the clock stretches the SCL signal, the data must be valid by the setup time (t<sub>SU:DAT</sub>) before MCP42U83 releases the clock.

### 1.5 SPI Timings



FIGURE 1-4: SPI Timing Waveforms.

### TABLE 1-5: SPI TIMING CHARACTERISTICS

**Standard Operating Conditions:** Unless otherwise indicated,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$  (extended temperature). The operating voltage range is described in the **DC Specifications** table.

| Parameter | Symbol               | Characteristic                                                  | Min. | Max. | Units | Conditions                                                      |
|-----------|----------------------|-----------------------------------------------------------------|------|------|-------|-----------------------------------------------------------------|
| _         | fscк                 | SCK Input Frequency                                             | _    | 20   | MHz   | Read/Write command,<br>C <sub>L</sub> = 20 pF ( <b>Note 1</b> ) |
| 70        | t <sub>CSA2SCH</sub> | NCS Active ( $V_{IL}$ ) to SCK Rising Edge                      | 25   | _    | ns    | Note 1                                                          |
| 71        | t <sub>SCH</sub>     | SCK Input High Time                                             | 20   | _    | ns    | Note 1                                                          |
| 72        | t <sub>SCL</sub>     | SCK Input Low Time                                              | 20   | _    | ns    | Note 1                                                          |
| 73        | t <sub>DIV2SCH</sub> | SDI Input Valid to SCK Rising Edge<br>(Setup Time)              | 15   | _    | ns    | Note 1                                                          |
| 74        | t <sub>SCH2DIL</sub> | SCK Rising Edge to SDI Input Invalid (Hold Time)                | 10   | _    | ns    | Note 1                                                          |
| 77        | t <sub>CSH2DOZ</sub> | NSC Inactive (V <sub>IH</sub> ) to SDO Output<br>High Impedance | _    | 20   | ns    | Note 2                                                          |
| 80        | t <sub>SCL2DOV</sub> | SCK Falling Edge to SDO Data<br>Output Valid                    | _    | 20   | ns    | Note 1                                                          |
| 81        | t <sub>SSL2DOV</sub> | NCS Active (V <sub>IL</sub> ) to SDO Data<br>Output Valid       | _    | 20   | ns    | Note 2                                                          |
| 82        | t <sub>SCH2SCL</sub> | SCK Rising Edge to NCS Inactive $(V_{IH})$ (Hold Time)          | 25   | _    | ns    | Note 1                                                          |
| 83        | t <sub>CSA2CSL</sub> | NCS Input High Time                                             | 50   |      | ns    | Note 1                                                          |

**Note 1:** Not production tested. Parameter ensured by characterization.

**2:** Not production tested. Parameter ensured by design.

3: All input signals are specified with  $t_R = 1$ ns/V and  $t_F = 1$ ns/V (10% to 90% of V<sub>DD</sub>) and all timed values referred to V<sub>IH</sub> (min.) and V<sub>IL</sub> (max.) levels.

NOTES:

### 2.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (for example, outside specified power supply range) and therefore outside the warranted range.

### 2.1 Electrical Data

Note: Unless otherwise indicated,  $T_A = +25^{\circ}C$  and  $V_{DD} = 5.5V$ .

Potentiometer mode. P0A = P1A = VDD, P0B = P1B = VSS, VSS = DGND = GND.



**FIGURE 2-1:** Supply Static Current  $(I_{DD})$  vs. Temperature, across  $V_{DD}$ . VSS = DGND = GND.



**FIGURE 2-2:** Ratiometric Temperature Coefficient ( $V_{TC}$ ) vs. Wiper Position (Code 0 to 128), across  $V_{DD}$  and  $R_{AB}$ .



**FIGURE 2-3:** Ratiometric Temperature Coefficient ( $V_{TC}$ ) vs. Wiper Position (Code 128 to 1,023), across  $V_{DD}$  and  $R_{AB}$ .



**FIGURE 2-4:** Zero Scale Error (ZSE) vs. Temperature, across  $V_{DD}$  and  $R_{AB}$ .



**FIGURE 2-5:** Full Scale Error (FSE) vs. Temperature, across  $V_{DD}$  and  $R_{AB}$ . †



**FIGURE 2-6:** Power Supply Rejection Ration (PSRR) vs. Frequency, across R<sub>AB</sub>.

### 2.2 Linearity Data

2.2.1 RESISTANCE OPTION –  $R_{AB} = 5 \text{ k}\Omega$ 

Note: Unless otherwise indicated,  $T_A = +25^{\circ}C$  and  $V_{DD} = 5.5V$ .

### 2.2.1.1 Potentiometer Mode



**FIGURE 2-7:** Potentiometer Integral Nonlinearity (P-INL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperature.



**FIGURE 2-8:** Potentiometer Differential Nonlinearity (P-DNL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperature.



Rheostat Mode

2.2.1.2

**FIGURE 2-9:** Rheostat Integral Nonlinearity (R-INL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperature.



**FIGURE 2-10:** Rheostat Differential Nonlinearity (R-DNL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperature.



**FIGURE 2-11:** Wiper Resistance  $(R_W)$  in Rheostat Mode vs. Wiper Position (Code), across V<sub>DD</sub> and Temperature.

### 2.2.2 RESISTANCE OPTION – $R_{AB}$ = 10 k $\Omega$

Note: Unless otherwise indicated,  $T_A = +25^{\circ}C$  and  $V_{DD} = 5.5V$ .

### 2.2.2.1 Potentiometer Mode



**FIGURE 2-12:** Potentiometer Integral Nonlinearity (P-INL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.



**FIGURE 2-13:** Potentiometer Differential Nonlinearity (P-DNL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.





**FIGURE 2-14:** *Rheostat Integral Nonlinearity* (*R-INL*) *Error vs. Wiper Position (Code), across V*<sub>DD</sub> *and Temperatures.* 



**FIGURE 2-15:** Rheostat Differential Nonlinearity (R-DNL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.



**FIGURE 2-16:** Wiper Resistance ( $R_W$ ) in Rheostat Mode vs Wiper Position (Code), across  $V_{DD}$  and Temperatures.

### 2.2.3 RESISTANCE OPTION – $R_{AB}$ = 20 k $\Omega$

**Note:** Unless otherwise indicated,  $T_A = +25^{\circ}C$  and  $V_{DD} = 5.5V$ .

### 2.2.3.1 Potentiometer Mode



**FIGURE 2-17:** Potentiometer Integral Nonlinearity (P-INL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.



**FIGURE 2-18:** Potentiometer Differential Nonlinearity (P-DNL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.





**FIGURE 2-19:** Rheostat Integral Nonlinearity (*R-INL*) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.



**FIGURE 2-20:** Rheostat Differential Nonlinearity (R-DNL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.



**FIGURE 2-21:** Wiper Resistance  $(R_W)$  in Rheostat Mode vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.

### 2.2.4 RESISTANCE OPTION – $R_{AB}$ = 50 k $\Omega$

Note: Unless otherwise indicated,  $T_A = +25^{\circ}C$  and  $V_{DD} = 5.5V$ .

### 2.2.4.1 Potentiometer Mode



**FIGURE 2-22:** Potentiometer Integral Nonlinearity (P-INL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.



**FIGURE 2-23:** Potentiometer Differential Nonlinearity (P-DNL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.



**FIGURE 2-24:** Rheostat Integral Nonlinearity (R-INL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.



**FIGURE 2-25:** Rheostat Differential Nonlinearity (R-DNL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.



**FIGURE 2-26:** Wiper Resistance  $(R_W)$  in Rheostat Mode vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.

### 2.2.5 RESISTANCE OPTION – $R_{AB}$ = 100 k $\Omega$

Note: Unless otherwise indicated,  $T_A = +25^{\circ}C$  and  $V_{DD} = 5.5V$ .

### 2.2.5.1 Potentiometer Mode



**FIGURE 2-27:** Potentiometer Integral Nonlinearity (P-INL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.



**FIGURE 2-28:** Potentiometer Differential Nonlinearity (P-DNL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.





**FIGURE 2-29:** Rheostat Integral Nonlinearity (R-INL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.



**FIGURE 2-30:** Rheostat Differential Nonlinearity (R-DNL) Error vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.



**FIGURE 2-31:** Wiper Resistance  $(R_W)$  in Rheostat Mode vs. Wiper Position (Code), across V<sub>DD</sub> and Temperatures.

### 3.0 PIN DESCRIPTION

MCP42U83 pin descriptions are listed in Table 3-1.

Overviews for the pin functions are provided in **Section 3.1** through **Section 3.14**.

| Pin N            | umber           |         | I/O T | Гуре             | Buffer Type |                  | Description                               |                                           |
|------------------|-----------------|---------|-------|------------------|-------------|------------------|-------------------------------------------|-------------------------------------------|
| 14-Lead<br>TSSOP | 16-Lead<br>VQFN | Symbol  | SPI   | l <sup>2</sup> C | SPI         | l <sup>2</sup> C | SPI Mode I <sup>2</sup> C Mode            |                                           |
| 1                | 16              | VDD     | Р     | Р                | —           | —                | Positive Power Supply                     |                                           |
| 2                | 1               | SDO/A1  | 0     | I                | —           | ST               | SPI Serial Data Output                    | I <sup>2</sup> C Target Address Bit 1 Pin |
| 3                | 2               | SCK/SCL | I     | I                | ST          | ST               | SPI Serial Clock Input                    | I <sup>2</sup> C Serial Clock Input       |
| 4                | 3               | SDI/SDA | I     | I/O              | ST          | ST               | SPI Serial Data Input                     | I <sup>2</sup> C Serial Data              |
| 5                | 4               | CS/A0   | I     | I                | ST          | ST               | SPI Chip Select                           | I <sup>2</sup> C Target Address Bit 0 Pin |
| 6                | 5               | SPI2C   | I     | I                | ST          | ST               | SPI/I <sup>2</sup> C Interface Select Pin |                                           |
| 7                | 6               | DGND    | Р     | Р                | _           | _                | Digital Interface Ground                  |                                           |
| 8                | 7               | P0B     | А     | A                | _           | _                | Potentiometer 0 B Terminal                |                                           |
| 9                | 8               | P0W     | А     | A                | _           | _                | Potentiometer 0 Wiper Ter                 | minal                                     |
| 10               | 9               | P0A     | А     | A                | _           | _                | Potentiometer 0 A Termina                 | ıl                                        |
| 11               | 10              | VSS     | Р     | Р                | _           | _                | Negative Power Supply                     |                                           |
| 12               | 11              | P1B     | А     | А                | _           | _                | Potentiometer 1 B Termina                 | al                                        |
| 13               | 12              | P1W     | А     | А                | _           | _                | Potentiometer 1 Wiper Ter                 | minal                                     |
| 14               | 13              | P1A     | А     | A                | _           | _                | Potentiometer 1 A Terminal                |                                           |
| _                | 14              | NC      | —     | —                | —           | —                | Not Connected                             |                                           |
| _                | 15              | NC      | —     | —                | —           | —                | Not Connected                             |                                           |
| —                | 17              | EP      | —     | —                | _           | —                | Exposed Pad (Note)                        |                                           |

#### TABLE 3-1: MCP42U83 (DUAL DIGITAL POTENTIOMETER)PIN FUNCTION TABLE

**Legend:** A = Analog, I = Input, ST = Schmitt Trigger, O = Output, I/O = Input/Output, P = Power.

**Note:** The 16-Lead VQFN package has a contact on the bottom of the package. This contact is conductively connected to the die substrate (V<sub>SS</sub>) and must be left unconnected or connected to the DGND pin of MCP42U83.

## 3.1 Positive Power Supply Input (VDD)

The VDD pin is the positive power supply input of MCP42U83. The analog input power supply is relative to  $V_{SS}. \label{eq:VDD}$ 

### 3.2 Digital Logic Ground (DGND)

The DGND pin is the digital logic ground reference of MCP42U83. Digital thresholds are determined by the  $V_{DD}$  to DGND voltage range.

# 3.3 Negative Power Supply Input (VSS)

The VSS pin is the negative analog supply reference of MCP42U83.

### 3.4 SPI or I<sup>2</sup>C Select Pin (SPI2C)

Based on the input status of the SPI2C pin, the serial interface of MCP42U83 is configured as either SPI or  $I^2C$ . This pin is level-sensitive – switching between the serial interfaces is possible during normal operation.

The function of the pins described in Table 3-2 changes based on the SPI2C pin status:

### TABLE 3-2:SPI2C PIN FUNCTION<br/>CHANGES

| SPI2C Pin | Connected to<br>DGND | Connected to<br>VDD |
|-----------|----------------------|---------------------|
| SDO/A1    | SDO                  | A1                  |
| SCK/SCL   | SCK                  | SCL                 |
| SDI/SDA   | SDI                  | SDA                 |
| CS/A0     | CS                   | A0                  |

### 3.5 I<sup>2</sup>C Serial Clock Pin (SCL)

Note: Available only when MCP42U83 is configured for  $I^2C$  operation.

The SCL pin is the  $I^2C$  Serial Clock pin. This pin must connect to the  $I^2C$  Controller SCL pin.

### 3.6 I<sup>2</sup>C Serial Data Pin (SDA)

**Note:** Available only when MCP42U83 is configured for I<sup>2</sup>C operation.

The SDA pin is the  $I^2C$  Serial Data pin. This pin must connect to the  $I^2C$  Controller SDA pin.

### 3.7 I<sup>2</sup>C Device Address Pins (A0, A1)

**Note:** Available only when MCP42U83 is configured for I<sup>2</sup>C operation.

The state of the A0 and A1 pins determines the values of bit 0 and bit 1 of the MCP42U83  $I^2$ C Target Address. With A0 and A1, up to four devices having the same Target Address can be connected on a single  $I^2$ C bus. After POR, the A0 and A1 pins are floating. Connect these pins to VDD or DGND to get the desired address before starting communication with MCP42U83.

### 3.8 SPI Chip Select Pin (CS)

Note: Available only when MCP42U83 is configured for SPI operation.

The  $\overline{\text{CS}}$  pin enables or disables the SPI serial interface allowing multiple MCP42U83 devices to connect to the SPI Controller. The SPI Controller must enable the serial interface before MCP42U83 can receive SPI commands.

### 3.9 SPI Serial Data Input Pin (SDI)

| Note: | Available  | only  | when     | MCP42U83 | is |
|-------|------------|-------|----------|----------|----|
|       | configured | for S | PI opera | ation.   |    |

The SDI pin is the SPI Serial Data Input pin. This pin transfers data from the SPI Controller to MCP42U83.

### 3.10 SPI Serial Data Output Pin (SDO)

**Note:** Available only when MCP42U83 is configured for SPI operation.

The SDO pin is the SPI Serial Data Output pin. This pin transfers data from MCP42U83 to the SPI Controller.

### 3.11 SPI Serial Clock Pin (SCK)

**Note:** Available only when MCP42U83 is configured for SPI operation.

The SCK pin is the SPI Serial Clock pin. This pin must connect to the SPI Controller SCK line.

### 3.12 Potentiometer Terminal A Pins (P0A, P1A)

The P0A and P1A pins connect to Terminal A of the internal potentiometers.

The potentiometer's Terminal A is the fixed connection to the full scale wiper value of the digital potentiometer. This corresponds to a wiper value of 3FFh.

Terminal A pins do not have a polarity relative to Terminal W or B pins. Terminal A pin can support both positive and negative currents. Voltage on Terminal A must be between  $V_{SS}$  and  $V_{DD}$ .

### 3.13 Potentiometer Terminal W (Wiper) Pins (P0W, P1W)

The P0W and P1W pins connect to Terminal W (wiper) of the internal potentiometers.

Terminal W is the adjustable terminal of the digital potentiometer.

Terminal W pins do not have a polarity relative to Terminal A or B pins. Terminal W pin can support both positive and negative currents. Voltage on Terminal W must be between  $V_{SS}$  and  $V_{DD}$ .

### 3.14 Potentiometer Terminal B Pins (P0B, P1B)

The P0B and P1B pins connect to Terminal B of the internal potentiometers.

The potentiometer's Terminal B is the fixed connection to the zero scale wiper value of the digital potentiometer. This corresponds to a wiper value of 000h.

Terminal B pins do not have a polarity relative to Terminal A or W pins. Terminal B pin can support both positive and negative currents. Voltage on Terminal B must be between  $V_{SS}$  and  $V_{DD}$ .

### 4.0 MCP42U83 DEVICE OPERATION

### 4.1 General Description

MCP42U83 devices are 10-bit digital potentiometers designed for automotive and industrial automation use. A 1,000 cycles Multiple-Time Programmable (MTP) nonvolatile (NV) memory enables MCP42U83 to retain the set values beyond a power cycle. The communication is done using a user-selectable serial interface, with two options: SPI and I<sup>2</sup>C.

To help with system integration, the power supply can be configured with both single or dual (split) voltage. This enables the use of negative analog voltages in signal processing applications. Also, the terminals of the resistor ladder, including the wiper, are able to be individually disconnected from the internal structures to configure MCP42U83 as rheostats or to reduce current consumption.

Serial commands and digital features provide many advantages and fail-safe operation in demanding environments. MCP42U83 can be reset and is fully software configurable. To increase the communication reliability, it has a dedicated Cyclic Redundancy Check (CRC) module, that can be enabled or disabled. SPI operating mode allows up to 128 devices to connect in daisy-chain configuration, simplifying complex designs.

MCP42U83 devices support an extended temperature range of -40°C to +125°C.

### 4.2 Power Supply Configurations

MCP42U83 operates using one of two power supply configurations: single voltage and dual (split) voltage.

### 4.2.1 SINGLE VOLTAGE CONFIGURATION

In single voltage configuration, the VSS and DGND pins are connected together at a single point to form the ground reference, as shown in Figure 4-1.  $V_{DD}$  is common for both analog and digital modules.





### 4.2.2 DUAL VOLTAGE CONFIGURATION

In dual voltage configuration, the VSS and DGND pins are not connected together and voltage levels are kept separate, as shown in Figure 4-2.  $V_{DD}$  is common for both analog and digital modules.





### 4.3 Power-on Reset/Brown-out Reset Modules

Specific sequences must be followed on power-up and power-down to ensure safe operating conditions.

### 4.3.1 POWER-UP CONSIDERATIONS

Microchip recommends the next power-up sequence:

- 1. Apply power to the VDD, VSS and DGND pins.
- Apply power to the digital pins used in serial communication: SDO/A1, SCK/SCL, SDI/SDA, CS/A0 and SPI2C.
- 3. Apply power to the analog P0A, P1A, P0B, P1B, P0W and P1W pins.

When power is properly applied to the VDD pin, the POR module becomes active and sets the wipers to midscale. Then, for nonvolatile MCP42U83 devices, the POR module restores the most recent programmed MTP value stored in the nonvolatile wiper registers.

**Note:** Applying power to other pins when the power modules are not supplied with proper voltage levels using the VDD, VSS and DGND pins is not advised. This leads to unpredictable behavior and/or damage to the internal circuitry of the MCP42U83 device.

The wiper value during power-up depends on the memory type and the time at which V<sub>DD</sub> level reaches V<sub>POR</sub> and V<sub>RAM</sub> levels. Figure 4-3 shows a diagram for power-up, followed by power-down.



FIGURE 4-3: Power-up and Power-down.

In the red zone of Figure 4-3, when V<sub>DD</sub> is below V<sub>RAM</sub>, the wiper is floating. In the orange zones the wiper is at midscale. When V<sub>DD</sub> crosses the V<sub>POR</sub> threshold, MCP42U83 loads the wiper register with the value stored in the corresponding nonvolatile register and updates the wiper register's position relative to the resistor ladder endpoints.

### 4.3.2 POWER-DOWN CONSIDERATIONS

Microchip recommends the next power-down sequence:

- 1. Power down the analog P0A, P1A, P0B, P1B, P0W and P1W pins.
- 2. Power down the VDD, VSS and DGND pins.

**Note:** Powering down the power supply pins before the analog pins is not advised. This damages the MCP42U83 device.

### 4.4 Cyclic Redundancy Check (CRC) Module

Digital communication with MCP42U83 can be secured through the insertion of a CRC byte at the end of each transmitted or received frame. CRC checksums allow excellent coverage for communication errors that can happen in the system in noisy environments.

The CRC feature is enabled or disabled using the CRCEN (CRC Enable) bit in the CRC register. If an error is detected, MCP42U83 sets the CRCERR (CRC Error) bit in the STATUS register.

Note: CMDERR (Command Error) and CRCERR (CRC Error) bits are independent of each other.

To compute an 8-bit CRC byte for MCP42U83, use the CRC-8 polynomial:  $CRC_8(x) = x^8 + x^2 + x^1 + x^0$ .

The Controller must generate and transmit the CRC byte when using a command that modifies the memory, while MCP42U83 responds with the CRC byte when receiving a command to read data.

The Controller is responsible for handling the CRC verification:

- For Writes: the Controller must read the STATUS register and verify there was no error.
- For Reads: the CRC byte must be computed and compared with the received value.

### 4.5 Device Memory

MCP42U83 includes two types of user memory:

- Volatile memory (RAM)
- Nonvolatile memory (MTP)

Table 4-3 shows the memory-mapped register space. The available commands that modify the registers are detailed in Section 6.7, "I2C Device Commands" and Section 7.4, "SPI Device Commands".

### 4.5.1 VOLATILE REGISTER MEMORY (RAM)

Several of the volatile memory address locations are reserved for specific operations. These locations are detailed in Table 4-3.

Every Wiper address location is 10 bits in size to fit the 1,024 steps of the wiper setting. Several registers do not implement all 10 bits. The bits in these registers are described in **Section 5.0**, **"Register Description"**.

### 4.5.2 NONVOLATILE REGISTER MEMORY (MTP)

MCP42U83 uses Multiple-Time Programmable (MTP) nonvolatile memory. Every MTP memory location can be programmed 1,000 times. MTP memory locations are 10 bits in size.

Up to five nonvolatile (NV) registers are available for Read or Write operations:

- NV Wiper0 and NV Wiper1
- GP Data0, GP Data1 and GP Data2

Use NV Wiper 0 and NV Wiper 1 to modify the POR or Reset values of the volatile Wiper0 and Wiper1 registers. Use GP Data0, GP Data1 and GP Data2 to store custom data.

As all NV registers are mapped to the MTP memory, only a limited number of 1,000 programming cycles is available for each of these five NV registers. **Note:** Read the associated counter registers prior to writing to any of the user NV registers, as shown in Table 4-1.

#### TABLE 4-1: NV REGISTERS AND THEIR ASSOCIATED COUNT REGISTERS

| Address | NV Register | Address | Associated<br>Count Register |
|---------|-------------|---------|------------------------------|
| 03h     | NV Wiper0   | 15h     | NV W0 Count                  |
| 04h     | NV Wiper1   | 17h     | NV W1 Count                  |
| 05h     | GP Data0    | 19h     | DATA0 Count                  |
| 06h     | GP Data1    | 1Bh     | DATA1 Count                  |
| 07h     | GP Data2    | 1Dh     | DATA2 Count                  |

For every write operation executed on the user NV registers, MCP42U83 increments the associated count register by 1.

Once the count registers reach 1,000, no more writes are allowed to the corresponding NV register.

When the MTP memory becomes full, MCP42U83 sets the CMDERR bit or sends a negative acknowledgment (NACK). MCP42U83 also ignores (does not execute) any further write commands that it receives.

Note: Writing to a NV register can be significantly slower than writing to a RAM location. For details, see Section 1.3, "General Timing Characteristics", parameter t<sub>WriteNV</sub>.

### 4.5.3 MEMORY UPDATE ON RESET

After a POR or software reset, part of the RAM memory is updated with the default POR values, while other locations can get modified with the values stored in the MTP memory. Table 4-2 indicates which RAM locations are updated from their corresponding NV locations.

### TABLE 4-2: POR/SOFTWARE RESET UPDATE OF RAM LOCATIONS FROM MTP MEMORY

| RAM     | Memory          | MTP N            | Comments  |          |
|---------|-----------------|------------------|-----------|----------|
| Address | Register        | Address Register |           | Comments |
| 01h     | Volatile Wiper0 | 03h              | NV Wiper0 | Note     |
| 02h     | Volatile Wiper1 | 04h              | NV Wiper1 | Note     |

**Note:** Modifying a NV Wiper register location does not trigger an update of the associated volatile register location, unless there is a POR or a software reset occurs.

| Address   | Function                         | Allowed<br>Commands | Disallowed Commands <sup>(1)</sup> | Memory Type        | Factory Initial/<br>POR Value |
|-----------|----------------------------------|---------------------|------------------------------------|--------------------|-------------------------------|
| 00h       | Reserved for SPI Daisy-<br>Chain | —                   | _                                  | —                  | _                             |
| 01h       | Volatile Wiper0 <sup>(2)</sup>   | All                 | —                                  | RAM                | 200h                          |
| 02h       | Volatile Wiper1 <sup>(2)</sup>   | All                 | —                                  | RAM                | 200h                          |
| 03h       | NV Wiper0 <sup>(2)</sup>         | Read/Write          | Increment/Decrement                | MTP <sup>(3)</sup> | 200h                          |
| 04h       | NV Wiper1 <sup>(2)</sup>         | Read/Write          | Increment/Decrement                | MTP <sup>(3)</sup> | 200h                          |
| 05h       | GP Data0                         | Read/Write          | Increment/Decrement                | MTP <sup>(3)</sup> | 000h                          |
| 06h       | GP Data1                         | Read/Write          | Increment/Decrement                | MTP <sup>(3)</sup> | 000h                          |
| 07h       | GP Data2                         | Read/Write          | Increment/Decrement                | MTP <sup>(3)</sup> | 000h                          |
| 08h       | STATUS Register                  | Read                | Write/Increment/Decrement          | RAM                | 002h                          |
| 09h       | LOCK Register                    | Read/Write          | Increment/Decrement                | RAM                | 000h                          |
| 0Ah       | Terminal Control Register        | Read/Write          | Increment/Decrement                | RAM                | 000h                          |
| 0Bh       | SYNC Register                    | Read/Write          | Increment/Decrement                | RAM                | 000h                          |
| 0Ch       | CRC Register                     | Read/Write          | Increment/Decrement                | RAM                | 000h                          |
| 0Dh       | RESET Register                   | Write               | Read/Increment/Decrement           | RAM                | 000h                          |
| 0Eh - 14h | Reserved                         | _                   | _                                  |                    |                               |
| 15h       | NV W0 Count                      | Read                | Write/Increment/Decrement          | MTP <sup>(3)</sup> |                               |
| 16h       | Reserved                         | _                   | _                                  |                    |                               |
| 17h       | NV W1 Count                      | Read                | Write/Increment/Decrement          | MTP <sup>(3)</sup> |                               |
| 18h       | Reserved                         | _                   | _                                  |                    |                               |
| 19h       | Data0 Count                      | Read                | Write/Increment/Decrement          | MTP <sup>(3)</sup> |                               |
| 1Ah       | Reserved                         | _                   | —                                  |                    | _                             |
| 1Bh       | Data1 Count                      | Read                | Write/Increment/Decrement          | MTP <sup>(3)</sup> |                               |
| 1Ch       | Reserved                         | _                   | _                                  |                    | _                             |
| 1Dh       | Data2 Count                      | Read                | Write/Increment/Decrement          | MTP <sup>(3)</sup> |                               |
| 1Eh       | Reserved                         | _                   | _                                  |                    |                               |
| 1Fh       | Reserved for SPI Daisy<br>Chain  |                     | _                                  | —                  | _                             |

### TABLE 4-3: MEMORY MAP AND COMMANDS

Legend: = Reserved, = Volatile Memory – RAM, = Nonvolatile (NV) Memory – MTP.

Note 1: In SPI mode, MCP42U83 sets the CMDERR bit in the STATUS register for any invalid command and address combination that it receives. In I<sup>2</sup>C mode, MCP42U83 sends a NACK if the command and/or address is incorrect.

2: Volatile Wiper0 and Volatile Wiper1 load the values from NV Wiper 0 and NV Wiper1 after a POR or a software reset. After initialization, the wiper position is modified only by writing to the volatile wiper registers, while their NV register counterparts are only used to set the initial values.

3: RAM location mapped to MTP memory. Writing to this location, if allowed, triggers an update of the MTP memory with specific constraints, including a longer write time. For more details, see Section 4.5.2, "Nonvolatile Register Memory (MTP)".

**4:** Following a write to NV registers, the NV counter registers and target registers reflect the newly programmed values. To check if the MTP write was successful, read the NV counter registers and target registers.

### 4.6 Resistor Network

MCP42U83 has two 10-bit resolution resistor networks. Each resistor network allows zero scale to full scale connections. Figure 4-4 shows a block diagram for the resistor network of a single channel.



FIGURE 4-4: Block Diagram of Resistor Network.

Each resistor network is divided into several blocks and includes the following components:

- Resistor ladder
- Wiper
- · Shutdown switches (terminal connections)

The wiper resistance,  $R_W$ , depends on the following factors: wiper code, MCP42U83  $V_{DD}$ , terminal voltages (on A, B, and W) and temperature.

Also, for the previously mentioned factors, every tap selection resistance has a small variation. For devices with a smaller end-to-end resistance ( $R_{AB}$ ), this variation has greater effects on some specifications, such as the integral nonlinearity (INL), compared to devices with a larger  $R_{AB}$ .

### 4.7 Resistor Ladder Module

A resistor ladder is a series of resistors ( $R_S$ ) of equal value with a connection point (tap) between each two resistors. The total number of resistors in the ladder determines  $R_{AB}$  as shown in Figure 4-4. The end points of the resistor ladder are connected to analog switches, that are connected to the Terminal A and Terminal B pins of MCP42U83.  $R_{AB}$  and  $R_S$  have small variations over voltage and temperature.

For 10-bit resolution MCP42U83 devices, there are 1,023 resistors connected in a string between terminal A and terminal B. The wiper can be set to tap onto any of these 1,023 resistors, thus providing 1,024 possible settings, including direct connections to terminals A and B.

The step resistance,  $R_S$ , for 10-bit resolution devices is calculated using Equation 4-1.

### **EQUATION 4-1:**

$$R_S = \frac{R_{AB}}{1,023}$$

Where:

 $R_S$  = Step Resistance ( $\Omega$ )

$$R_{AB}$$
 = End-to-End Resistance (k $\Omega$ )

### 4.7.1 RESISTOR NETWORK TERMINAL DISCONNECT

The TCON0 register independently controls the A, B and W terminals of each resistor network using the following bits:

- For resistor network 0:
  - R0A bit controls terminal A
  - R0B bit controls terminal B
  - R0W bit controls terminal W
- For resistor network 1:
  - R1A bit controls terminal A
  - R1B bit controls terminal B
  - R1W bit controls terminal W

A shutdown switch is closed when its associated bit (R0A, R1A, R0B, R1B, R0W or R1W) is set to '0'. The switch is opened when its associated bit is set to '1'.

For more details about the available options, see **TCON0 Register**.

### 4.7.2 POTENTIOMETER/RHEOSTAT CONFIGURATION

To configure MCP42U83 to function as a Potentiometer or a Rheostat, clear or set either the RXA (R0A and R1A) bits or the RXB (R0B and R1B) bits of the TCON0 register, as shown in Figure 4-5.



**FIGURE 4-5:** Resistor Network Terminal Configuration Options.

By default, the RXA, RXB and RXW (R0W and R1W) bits are set to '0'. Thus, MCP42U83 functions as a Potentiometer.

To configure MCP42U83 as a Rheostat, follow one of the next two procedures:

- 1. Disconnect the PXA (P0A and P1A) pin:
  - Set bits RXW and RXB to '0'
  - Set bit RXA to '1'
  - (Optionally) Disconnect the PXA pin from the resistor network. Pin PXA still carries voltage and can affect MCP42U83 functionality.
- 2. Disconnect the PXB (P0B and P1B) pin:
- Set bits RXA and RXW to '0'
- Set bit RXB to '1'
- (Optionally) Disconnect the PXB pin from the resistor network. Pin PXB still carries voltage and can affect MCP42U83 functionality.

### 5.0 **REGISTER DESCRIPTION**

The following section provides information on MCP42U83 registers and their implemented bits.

**Note:** The values provided in Register 5-1 through Register 5-18 are right-justified.

### 5.1 Volatile Wiper 0

The Volatile Wiper0 register reflects Wiper0 resistor ladder position.

Write, Increment or Decrement commands to this register update the Wiper0 position.

Read this register to determine the value of the Wiper0 resistor ladder position.

### REGISTER 5-1: VOLATILE WIPER 0 REGISTER (ADDRESS 01H)

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-1 | R/W-0 |
|--------|-----|-----|-----|-----|-----|-------|-------|
| —      | —   | —   | —   | —   | —   | D9    | D8    |
| bit 15 |     |     |     |     |     |       | bit 8 |

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                                  |                    |  |
|-------------------|------------------|----------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared             | x = Bit is unknown |  |

bit 15-10 Unimplemented at this time. Always reads as '0'.

bit 9-0 **D9 – D0:** Wiper0 position bits Examples:

3FFh = Full scale position.

200h = Midscale position.

000h = Zero scale position.

### 5.2 Volatile Wiper 1

The Volatile Wiper1 register reflects Wiper1 resistor ladder position.

Write, Increment or Decrement commands to this register update the Wiper1 position.

Read this register to determine the value of the Wiper1 resistor ladder position.

### REGISTER 5-2: VOLATILE WIPER 1 REGISTER (ADDRESS 02H)

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-1 | R/W-0 |
|--------|-----|-----|-----|-----|-----|-------|-------|
| —      | —   |     | —   | _   |     | D9    | D8    |
| bit 15 |     |     |     |     |     |       | bit 8 |
|        |     |     |     |     |     |       |       |

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:                           |                  |                                    |                    |  |
|-----------------------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit W = Writable bit |                  | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR                 | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

bit 15-10 Unimplemented at this time. Always reads as '0'.

### bit 9-0 **D9 – D0:** Wiper1 position bits

Examples:

3FFh = Full scale position.

- 200h = Midscale position.
- 000h = Zero scale position.
## 5.3 Nonvolatile Wiper 0

The NV Wiper0 register stores the user-defined reset value for the Volatile Wiper0 register.

This register supports Read and Write commands.

Increment or Decrement commands to this register set the CMDERR bit of the STATUS register in SPI mode or are not acknowledged (NACK) in  $I^2C$  mode.

## REGISTER 5-3: NONVOLATILE WIPER 0 REGISTER (ADDRESS 03H)

| U-0     | U-0   | U-0   | U-0   | U-0   | U-0   | R/W-1 | R/W-0 |
|---------|-------|-------|-------|-------|-------|-------|-------|
| —       | —     | —     | —     | _     | —     | D9    | D8    |
| bit 15  |       |       |       |       |       |       | bit 8 |
|         |       |       |       |       |       |       |       |
| R/W-0   | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
| D7      | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
| bit 7   |       |       |       |       |       |       | bit 0 |
|         |       |       |       |       |       |       |       |
| Legend: |       |       |       |       |       |       |       |

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | '0'                |
|-------------------|------------------|--------------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

bit 15-10 Unimplemented at this time. Always reads as '0'.

bit 9-0 D9 – D0: NV Wiper0 data bits

## 5.4 Nonvolatile Wiper 1

The NV Wiper1 register stores the user-defined reset value for the Volatile Wiper1 register.

This register supports Read and Write commands.

Increment or Decrement commands to this register set the CMDERR bit of the STATUS register in SPI mode or are not acknowledged (NACK) in I<sup>2</sup>C mode.

## REGISTER 5-4: NONVOLATILE WIPER 1 REGISTER (ADDRESS 04H)

| U-0     | U-0   | U-0   | U-0   | U-0   | U-0   | R/W-1 | R/W-0 |
|---------|-------|-------|-------|-------|-------|-------|-------|
| —       | —     | —     | —     | —     | —     | D9    | D8    |
| bit 15  |       |       |       |       |       |       | bit 8 |
|         |       |       |       |       |       |       |       |
| R/W-0   | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
| D7      | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
| bit 7   |       |       |       |       |       |       | bit 0 |
|         |       |       |       |       |       |       |       |
| Legend: |       |       |       |       |       |       |       |

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | ʻ0'                |
|-------------------|------------------|--------------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

bit 15-10 Unimplemented at this time. Always reads as '0'.

bit 9-0 **D9 – D0:** NV Wiper1 data bits

## 5.5 GP Data0

This register supports read and write commands and allows it to store custom data. Data written to the GP Data0 register can be retrieved after a power loss.

Increment or Decrement commands to this register set the CMDERR bit of the STATUS register in SPI mode or are not acknowledged (NACK) in  $I^2C$  mode.

## REGISTER 5-5: GP DATA0 REGISTER (ADDRESS 05H)

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 |
|--------|-----|-----|-----|-----|-----|-------|-------|
| —      | —   | —   | —   | —   | —   | D9    | D8    |
| bit 15 |     |     |     |     |     |       | bit 8 |
|        |     |     |     |     |     |       |       |

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | '0'                |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

bit 15-10 Unimplemented at this time. Always reads as '0'.

bit 9-0 D9 – D0: NV general data storage bits

## 5.6 GP Data1

This register supports read and write commands and allows it to store custom data. Data written to the GP Data1 register can be retrieved after a power loss.

Increment or Decrement commands to this register set the CMDERR bit of the STATUS register in SPI mode or are not acknowledged (NACK) in  $I^2C$  mode.

## REGISTER 5-6: GP DATA1 REGISTER (ADDRESS 06H)

| U-0               | U-0   | U-0              | U-0   | U-0                       | U-0                | R/W-0            | R/W-0 |
|-------------------|-------|------------------|-------|---------------------------|--------------------|------------------|-------|
| —                 | —     | —                | —     | —                         | —                  | D9               | D8    |
| bit 15            |       |                  |       |                           |                    |                  | bit 8 |
|                   |       |                  |       |                           |                    |                  |       |
| R/W-0             | R/W-0 | R/W-0            | R/W-0 | R/W-0                     | R/W-0              | R/W-0            | R/W-0 |
| D7                | D6    | D5               | D4    | D3                        | D2                 | D1               | D0    |
| bit 7             |       |                  |       |                           |                    |                  | bit 0 |
|                   |       |                  |       |                           |                    |                  |       |
| Legend:           |       |                  |       |                           |                    |                  |       |
| R = Readable bit  | I     | W = Writable bit | t     | U = Unimplem <sup>,</sup> | ented bit, read as | '0'              |       |
| -n = Value at POI | R     | '1' = Bit is set |       | '0' = Bit is clea         | red                | x = Bit is unkno | wn    |

bit 15-10 Unimplemented at this time. Always reads as '0'.

bit 9-0 D9 – D0: NV general data storage bits

## 5.7 GP Data2

This register supports read and write commands and allows it to store custom data. Data written to the GP Data2 register can be retrieved after a power loss.

Increment or Decrement commands to this register set the CMDERR bit of the STATUS register in SPI mode or are not acknowledged (NACK) in  $I^2C$  mode.

## REGISTER 5-7: GP DATA0 REGISTER (ADDRESS 07H)

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 |
|--------|-----|-----|-----|-----|-----|-------|-------|
| —      | —   | —   | —   | —   | —   | D9    | D8    |
| bit 15 |     |     |     |     |     |       | bit 8 |
|        |     |     |     |     |     |       |       |

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | '0'                |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

bit 15-10 Unimplemented at this time. Always reads as '0'.

bit 9-0 D9 – D0: NV general data storage bits

## MCP42U83

## 5.8 STATUS Register

Read the 7-bit STATUS register to determine the status of MCP42U83.

**Note:** The CMDERR bit is available only in SPI communication mode.

#### REGISTER 5-8: STATUS REGISTER (ADDRESS 08H)

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   | —   | —   | —   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| U-0   | R-0  | R-0                   | R-0                       | R-0                   | R-0                 | R-1                | R-0   |
|-------|------|-----------------------|---------------------------|-----------------------|---------------------|--------------------|-------|
| —     | ECED | SPIWDT <sup>(1)</sup> | CMDERR <sup>(1),(2)</sup> | CRCERR <sup>(2)</sup> | SRST <sup>(2)</sup> | POR <sup>(2)</sup> | MTPMA |
| bit 7 |      |                       |                           |                       |                     |                    | bit 0 |

| Legend:           |                  |                                    |                    |
|-------------------|------------------|------------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |

- Note 1: Available only in SPI communication mode.
  - **2:** This bit is cleared every time the STATUS register is read.
- bit 15-7 Unimplemented at this time. Always reads as '0'.

| s bit. |
|--------|
|        |

This bit indicates whether or not an internal error correction was conducted by the NV memory. Its value does not influence device functionality. Ignore the bit as it can change value during device operation. 1 = Error correction conducted.

- 0 = No error correction conducted.
- bit 5 SPIWDT: SPI Watchdog Timer (WDT) status bit.
  - Available when MCP42U83 operates in SPI communication mode.
  - This bit is set when the SPI was reset by multiple clock pulses. For details, see Figure 7-11.
  - 1 = SPIWDT triggered.
  - 0 = SPIWDT not triggered.
- bit 4 CMDERR: Command Error status bit.
  - Available when MCP42U83 operates in SPI communication mode.

This bit indicates whether or not a command error occurred since the most recent read of the STATUS register.

- 1 = A command error occurred since the most recent STATUS register read.
- 0 = No command error occurred since the most recent STATUS register read.
- bit 3 CRCERR: Cyclic Redundancy Check (CRC) Error status bit. This bit indicates whether or not a CRC error occurred since the most recent read of the STATUS register. The indication is valid only when the CRCEN bit is set in the CRC Register and MCP42U83 is not in Daisy-Chain mode while operating in SPI communication mode.
   1 = CRC error occurred.
   0 = No CRC error occurred.

bit 2 SRST: Software Reset status bit.

- This bit indicates whether or not a software reset triggered by a Write command to the RESET register was detected. 1 = A software reset triggered by a Write command to the RESET register was detected.
- 0 = No software reset detected since the most recent read of the RESET register.

### REGISTER 5-8: STATUS REGISTER (ADDRESS 08H) (CONTINUED)

bit 1 **POR:** Power-on Reset (POR) event status bit.

This bit indicates whether or not a POR event occurred.

- 1 = POR occurred.
- 0 = No POR occurred.

bit 0 MTPMA: Multiple-Time Programming (MTP) memory write status bit.

- This bit indicates whether or not a MTP write or start-up procedure is currently active.
- 1 = MTP write or start-up procedure in progress. Subsequent writes must wait for the current operation to complete.
- 0 = No MTP write or start-up currently active.

## 5.9 LOCK Register

The LOCK register allows or disallows to modify the values of Volatile or NV registers.

This register supports Write and Read commands. All other commands set the CMDERR bit of the STATUS register in SPI mode or are not acknowledged (NACK) in  $I^2C$  mode.

If the LOCKNV or LOCKV bit is set, Write commands to a memory location from the locked category does not change the target value.

Commands that try to change a locked register result in setting the CMDERR bit in the STATUS register when in SPI mode or the commands are not acknowledged (NACK) in  $I^2C$  mode.

|--|



| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | ʻ0'                |
|-------------------|------------------|--------------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

bit 15-2 Unimplemented at this time. Always reads as '0'.

LOCKNV: Nonvolatile memory (MTP memory) access lock bit.

Disable Write operations for NV registers (NV Wiper0, NV Wiper1, GP Data0, GP Data1 and GP Data2).

1 = NV registers cannot be modified.

0 = NV registers can be modified.

bit 0 LOCKV: Volatile memory (RAM memory) access lock bit.

Disable Write operations for volatile registers (Wiper0, Wiper1 and TCON0).

1 = Volatile registers cannot be modified.

0 = Volatile registers can be modified.

bit 1

## 5.10 TCON0 Register

The Terminal Control (TCON0) register has six bits (three bits for each Wiper).

Write to this register to connect or disconnect the resistor ladder terminals from the pins of MCP42U83.

Read this register to retrieve the terminal-to-pin connection status.

### REGISTER 5-10: TCON0 REGISTER (ADDRESS 0AH)

Increment or Decrement commands to this register set the CMDERR bit of the STATUS register in SPI mode or are not acknowledged (NACK) in  $I^2C$  mode.

On POR or software resets, MCP42U83 sets all the bits in this register to '0' and connects all the terminals to the resistor ladder. To disconnect the resistor ladder from the terminal pin, the Controller must update the TCON0 register with the desired value.

| U-0                                                       | U-0                                                                        | U-0                                     | U-0                                   | U-0               | U-0                 | U-0   | U-0   |  |  |
|-----------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------|---------------------------------------|-------------------|---------------------|-------|-------|--|--|
| —                                                         |                                                                            |                                         |                                       |                   |                     |       |       |  |  |
| bit 15                                                    |                                                                            |                                         |                                       |                   |                     |       | bit 8 |  |  |
|                                                           |                                                                            |                                         |                                       |                   |                     |       |       |  |  |
| U-0                                                       | U-0                                                                        | R/W-0                                   | R/W-0                                 | R/W-0             | R/W-0               | R/W-0 | R/W-0 |  |  |
| —                                                         | —                                                                          | R1A                                     | R1W                                   | R1B               | R0A                 | R0W   | R0B   |  |  |
| bit 7                                                     |                                                                            |                                         |                                       |                   |                     |       | bit 0 |  |  |
|                                                           |                                                                            |                                         |                                       |                   |                     |       |       |  |  |
| Legend:                                                   |                                                                            |                                         |                                       |                   |                     |       |       |  |  |
| R = Readable                                              | bit                                                                        | W = Writable bit                        |                                       | U = Unimpleme     | ented bit, read as  | '0'   |       |  |  |
| -n = Value at                                             | -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown |                                         |                                       |                   |                     |       |       |  |  |
|                                                           |                                                                            |                                         |                                       |                   |                     |       |       |  |  |
| bit 15-6 Unimplemented at this time. Always reads as '0'. |                                                                            |                                         |                                       |                   |                     |       |       |  |  |
|                                                           |                                                                            |                                         |                                       |                   |                     |       |       |  |  |
| bit 5                                                     | R1A: Resistor                                                              | Network 1 Termin                        | al A (P1A pin) di                     | sconnect control  | bit.                |       |       |  |  |
|                                                           | 1 = P1A pin determines 1                                                   | s whether or not t<br>bes not connect t | ne PTA pin conn<br>o Resistor Netwo   | ork 1.            | Network 1.          |       |       |  |  |
|                                                           | 0 = P1A pin co                                                             | onnects to Resist                       | or Network 1.                         |                   |                     |       |       |  |  |
|                                                           |                                                                            |                                         |                                       |                   |                     |       |       |  |  |
| bit 4                                                     | R1W: Resistor                                                              | Network 1 Wiper                         | Terminal (P1W)                        | oin) disconnect o | control bit.        |       |       |  |  |
|                                                           | 1 = P1W pin c                                                              | loes not connect                        | to Resistor Netw                      | ork 1.            | Network 1.          |       |       |  |  |
|                                                           | 0 = P1W pin c                                                              | connects to Resis                       | tor Network 1.                        |                   |                     |       |       |  |  |
|                                                           |                                                                            |                                         |                                       |                   |                     |       |       |  |  |
| bit 3                                                     | <b>R1B:</b> Resistor                                                       | Network 1 Termin                        | ial B (P1B pin) di<br>be P1B pin conn | isconnect contro  | l bit.<br>Network 1 |       |       |  |  |
|                                                           | 1 = P1B pin de                                                             | oes not connect t                       | o Resistor 1 Net                      | work.             | Network 1.          |       |       |  |  |
|                                                           | 0 = P1B pin co                                                             | onnects to Resist                       | or 1 Network.                         |                   |                     |       |       |  |  |
| 1.11 O                                                    |                                                                            |                                         |                                       |                   | 1.14                |       |       |  |  |
| DIT 2                                                     | This bit controls                                                          | Network U Termin<br>s whether or not t  | ial A (PUA pin) di<br>he P0A pin conn | sconnect control  | Dit.<br>Network 0   |       |       |  |  |
|                                                           | 1 = P0A pin de                                                             | pes not connect t                       | o Resistor Netwo                      | ork 0.            |                     |       |       |  |  |
|                                                           | 0 = P0A pin co                                                             | onnects to Resist                       | or Network 0.                         |                   |                     |       |       |  |  |
| hit 1                                                     | <b>BOW!</b> Desistor                                                       | Notwork O Minor                         | Terminal (D0)M                        | ain) diagonnaat a | optrol bit          |       |       |  |  |
|                                                           | This bit controls                                                          | s whether or not t                      | he POW pin con                        | nects to Resistor | Network 0.          |       |       |  |  |
|                                                           | 1 = POW pin c                                                              | loes not connect                        | to Resistor Netw                      | ork 0.            |                     |       |       |  |  |
|                                                           | 0 = P0W pin c                                                              | connects to Resis                       | tor Network U.                        |                   |                     |       |       |  |  |
| bit 0                                                     | ROR. Resistor                                                              | Network 0 Termin                        | al R (P0R nin) di                     | isconnect contro  | l bit               |       |       |  |  |
|                                                           | This bit controls                                                          | s whether or not t                      | he P0B pin conn                       | ects to Resistor  | Network 0.          |       |       |  |  |
|                                                           | 1 = POB pin de                                                             | oes not connect t                       | o Resistor Netwo                      | ork 0.            |                     |       |       |  |  |
|                                                           |                                                                            |                                         | OF INELWORK U.                        |                   |                     |       |       |  |  |

## 5.11 SYNC Register

The Synchronization (SYNC) register enables or disables the synchronization of Volatile Wiper register operations with an external event or between channels.

Read this register to retrieve the current configuration for the synchronization.

Increment or Decrement commands to this register set the CMDERR bit of the STATUS register in SPI mode or are not acknowledged (NACK) in I<sup>2</sup>C mode.

Table 5-1 provides a detailed explanation of how theWipers work based on the various settings of the SYNCregister bits.

**Note:** All the bits of the SYNC register are valid only for the Volatile Wipers.

| WLAT | WRSYNC | IDSYNC | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0      | 0      | Default mode.<br>Write, Increment or Decrement commands only update the addressed register's value.<br>Thus, every wiper can be updated independently.<br>The resistor ladder is updated immediately.<br>Written values in the Wiper0 and Wiper1 registers can be the same or different.                                                                                                                                                                                                         |
| 0    | 0      | 1      | Increment or Decrement commands to the Wiper0 or Wiper1 register affect both registers.<br>Write commands only update the addressed wiper register.<br>Both resistor ladders are updated immediately.<br>Incremented values in the Wiper0 and Wiper1 registers can be the same or different, based<br>on prior value.                                                                                                                                                                            |
| 0    | 1      | 0      | Write commands to the Wiper0 or Wiper1 register updates both wiper registers with the same value.<br>Increment and Decrement commands only update the addressed wiper register.<br>Both resistor ladders are updated immediately.<br>Written values in the Wiper0 and Wiper1 register are the same. However, they can differ following an Increment or Decrement command.                                                                                                                        |
| 0    | 1      | 1      | Write commands to the Wiper0 or Wiper1 registers update both wiper registers with the same value.<br>Increment or Decrement commands to the Wiper0 or Wiper1 register affect both registers.<br>The resistor ladder is updated immediately.<br>Written values in the Wiper0 and Wiper1 registers are the same.<br>Incremented values in the Wiper0 and Wiper1 registers can be the same or different, based on prior value.                                                                      |
| 1    | 0      | 0      | Write, Increment or Decrement commands only update the addressed register's value.<br>Thus, every wiper can be updated independently.<br><b>The resistor ladder is updated only when the WLAT bit is cleared with a WLAT = 0</b><br><b>Write command.</b><br>Written values in the Wiper0 and Wiper1 registers can be the same or different.                                                                                                                                                     |
| 1    | 0      | 1      | Increment or Decrement commands to the Wiper0 or Wiper1 register affect both registers.<br>Write commands only update the addressed wiper register.<br><b>The resistor ladder is updated only when the WLAT bit is cleared with a WLAT = 0</b><br><b>Write command.</b><br>Incremented values in the Wiper0 and Wiper1 registers can be the same or different, based<br>on prior value.                                                                                                          |
| 1    | 1      | 0      | Write commands to the Wiper0 or Wiper1 registers update both wiper registers with the same value.<br>Increment or Decrement commands only update the addressed wiper register.<br><b>The resistor ladder is updated only when the WLAT bit is cleared with a WLAT = 0</b><br><b>Write command.</b><br>Written values in the Wiper0 and Wiper1 registers are the same.                                                                                                                            |
| 1    | 1      | 1      | Write commands to the Wiper0 or Wiper1 registers update both wiper registers with the same value.<br>Increment or Decrement commands to the Wiper0 or Wiper1 register affect both registers.<br><b>The resistor ladder is updated only when the WLAT bit is cleared with a WLAT = 0</b><br><b>Write command.</b><br>Written values in the Wiper0 and Wiper1 registers are the same.<br>Incremented values in the Wiper0 and Wiper1 registers can be the same or different, based on prior value. |

## TABLE 5-1: SYNC REGISTER BIT OPERATION

# **MCP42U83**

## REGISTER 5-11: SYNC REGISTER (ADDRESS 0BH)

| U-0               | U-0                                                                                                                                                                                                                                                                                                                                                                                                            | U-0                                                                                            | U-0                                                                  | U-0                                                                           | U-0                                                                  | U-0                                             | U-0                         |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------|-----------------------------|--|--|
|                   | _                                                                                                                                                                                                                                                                                                                                                                                                              | —                                                                                              |                                                                      | —                                                                             | —                                                                    | —                                               | _                           |  |  |
| bit 15            |                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                |                                                                      |                                                                               |                                                                      |                                                 | bit 8                       |  |  |
| U-0               | U-0                                                                                                                                                                                                                                                                                                                                                                                                            | U-0                                                                                            | U-0                                                                  | U-0                                                                           | R/W-0                                                                | R/W-0                                           | R/W-0                       |  |  |
| _                 | _                                                                                                                                                                                                                                                                                                                                                                                                              | _                                                                                              | _                                                                    | _                                                                             | WLAT <sup>(1)</sup>                                                  | IDSYNC                                          | WRSYNC                      |  |  |
| bit 7             |                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                |                                                                      |                                                                               |                                                                      |                                                 | bit (                       |  |  |
| Legend:           |                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                |                                                                      |                                                                               |                                                                      |                                                 |                             |  |  |
| R = Readabl       | e bit                                                                                                                                                                                                                                                                                                                                                                                                          | W = Writable bit                                                                               |                                                                      | U = Unimpleme                                                                 | ented bit, read as                                                   | '0'                                             |                             |  |  |
| -n = Value at     | POR                                                                                                                                                                                                                                                                                                                                                                                                            | '1' = Bit is set                                                                               |                                                                      | '0' = Bit is clear                                                            | red                                                                  | x = Bit is unkno                                | wn                          |  |  |
| oit 15-3          | Unimplemented                                                                                                                                                                                                                                                                                                                                                                                                  | d at this time. Alwa                                                                           | ys reads as '0'                                                      |                                                                               |                                                                      |                                                 |                             |  |  |
| bit 15-3<br>bit 2 | Unimplemented<br>WLAT: Write La<br>This bit controls<br>resistor networ<br>1 = New value                                                                                                                                                                                                                                                                                                                       | d at this time. Alwa<br>atch control bit.<br>s whether or not ne<br>c.<br>ss written to the vo | ys reads as '0'<br>w values writte<br>latile wiper reg               | n to the volatile w<br>isters are not wri                                     | riper registers are<br>tten to the corres                            | also written to the                             | e corresponding<br>network. |  |  |
|                   | 0 = New value                                                                                                                                                                                                                                                                                                                                                                                                  | es written to the vo                                                                           | latile wiper reg                                                     | isters are also wr                                                            | ritten to the corre                                                  | sponding resistor                               | network.                    |  |  |
| bit 1             | <ul> <li>IDSYNC: Increment/Decrement wipers simultaneously control bit.</li> <li>This bit controls whether or not Increment or Decrement commands affect both wiper registers at the same time.</li> <li>1 = Increment or Decrement commands affect both wiper registers at the same time.</li> <li>0 = Normal Operation. Increment or Decrement commands affect only the addressed wiper register.</li> </ul> |                                                                                                |                                                                      |                                                                               |                                                                      |                                                 |                             |  |  |
|                   | This bit controls<br>1 = Increment<br>0 = Normal O                                                                                                                                                                                                                                                                                                                                                             | ment/Decrement w<br>s whether or not In<br>or Decrement con<br>peration. Incremen              | vipers simultand<br>crement or Dec<br>nmands affect<br>t or Decremen | eously control bit<br>crement commar<br>both wiper regista<br>t commands affe | t.<br>nds affect both wi<br>ers at the same ti<br>ct only the addres | per registers at th<br>me.<br>ssed wiper regist | ne same time.<br>er.        |  |  |

## 5.12 CRC Register

The Cyclic Redundancy Check (CRC) register enables or disables the CRC feature.

Read this register to retrieve the current status of the CRC feature.

Increment or Decrement commands to this register set the CMDERR bit of the STATUS register in SPI mode or are not acknowledged (NACK) in I<sup>2</sup>C mode.

Note: CRC is available in both the SPI and  $I^2C$  modes.

#### REGISTER 5-12: CRC REGISTER (ADDRESS 0CH)

| U-0                               | U-0         | U-0 | U-0 | U-0           | U-0                | U-0 | U-0                  |  |
|-----------------------------------|-------------|-----|-----|---------------|--------------------|-----|----------------------|--|
| —                                 | —           | —   | —   | —             | —                  | —   | _                    |  |
| bit 15                            |             |     |     |               |                    |     | bit 8                |  |
|                                   |             |     |     |               |                    |     |                      |  |
| U-0                               | U-0         | U-0 | U-0 | U-0           | U-0                | U-0 | R/W-0                |  |
| —                                 | —           | —   | —   | —             |                    | —   | CRCEN <sup>(1)</sup> |  |
| bit 7                             | bit 7 bit 0 |     |     |               |                    |     |                      |  |
|                                   |             |     |     |               |                    |     |                      |  |
| Legend:                           |             |     |     |               |                    |     |                      |  |
| R = Readable bit W = Writable bit |             |     |     | U = Unimpleme | ented bit, read as | '0' |                      |  |

Note 1: CRC is disabled by hardware once MCP42U83 enters Daisy-Chain mode. The CRCEN bit does not have any effect in Daisy-Chain mode.

'0' = Bit is cleared

bit 15-1 Unimplemented at this time. Always reads as '0'.

bit 0 CRCEN: Cyclic Redundancy Check (CRC) enable bit.

This bit enables or disables the CRC feature.

'1' = Bit is set

1 = CRC enabled.

-n = Value at POR

0 = CRC disabled.

x = Bit is unknown

## 5.13 RESET Register

The RESET register triggers a MCP42U83 software reset when written with a special value. When this occurs, the SRST bit in the STATUS register is set by hardware.

The RESET Register is write-only. Read, Increment or Decrement commands to this register set the CMDERR bit of the STATUS register in SPI mode or are not acknowledged (NACK) in I<sup>2</sup>C mode.

On POR or software resets, the Controller differentiates the reset type by reading the SRST bit of the STATUS register. If the reset was triggered by a software reset command, the SRST bit is set.

| REGISTER 5-13: RESET REGISTER (ADDRESS 0DH |
|--------------------------------------------|
|--------------------------------------------|



**Note 1:** In SPI Daisy-Chain mode, a reset instruction does not exit the Daisy-Chain mode.

bit 15-8 Unimplemented at this time. Always reads as '0'.

bit 7-0 SWRSTVAL: Software Reset value bits.

Writing 0A5h to this register location triggers a MCP42U83 software reset and sets the SRST bit of the STATUS register, indicating a software reset has occurred. This is a write-only register that only accepts the predefined 0A5h reset value. Writing a different value than the predefined value has no effect. Thus, the CMDERR bit of the STATUS register is not set.

## 5.14 NV W0 Count Register

The NV W0 Count register is read-only. Read this register to retrieve the number, in binary, of write cycles executed on the NV Wiper0 register.

Write, Increment or Decrement commands to this register set the CMDERR bit of the STATUS register in SPI mode or are not acknowledged (NACK) in  $I^2C$  mode.

#### REGISTER 5-14: NV W0 COUNT REGISTER (ADDRESS 15H)

| U-0                               | U-0 | U-0              | U-0 | U-0                                | U-0 | R-0               | R-0   |
|-----------------------------------|-----|------------------|-----|------------------------------------|-----|-------------------|-------|
| —                                 | —   | —                | —   | —                                  | —   | C9                | C8    |
| bit 15 b                          |     |                  |     |                                    |     |                   | bit 8 |
|                                   |     |                  |     |                                    |     |                   |       |
| R-0                               | R-0 | R-0              | R-0 | R-0                                | R-0 | R-0               | R-0   |
| C7                                | C6  | C5               | C4  | C3                                 | C2  | C1                | C0    |
| bit 7                             |     |                  |     |                                    |     | bit 0             |       |
|                                   |     |                  |     |                                    |     |                   |       |
| Legend:                           |     |                  |     |                                    |     |                   |       |
| R = Readable bit W = Writable bit |     |                  | t   | U = Unimplemented bit, read as '0' |     |                   |       |
| -n = Value at P                   | OR  | '1' = Bit is set |     | ʻ0' = Bit is clear                 | red | x = Bit is unknor | wn    |

bit 15-10 Unimplemented at this time. Always reads as '0'.

bit 9-0 **C9 – C0:** The number, in binary, of write cycles executed on the NV Wiper0 register.

## 5.15 NV W1 Count Register

The NV W1 Count register is read-only. Read this register to retrieve the number, in binary, of write cycles executed on the NV Wiper1 register.

Write, Increment or Decrement commands to this register set the CMDERR bit of the STATUS register in SPI mode or are not acknowledged (NACK) in  $I^2C$  mode.

### REGISTER 5-15: NV W1 COUNT REGISTER (ADDRESS 17H)

| U-0                               | U-0 | U-0              | U-0 | U-0                                | U-0 | R-0               | R-0   |
|-----------------------------------|-----|------------------|-----|------------------------------------|-----|-------------------|-------|
| —                                 | —   | —                | —   | —                                  |     | C9                | C8    |
| bit 15                            |     |                  |     |                                    |     |                   | bit 8 |
|                                   |     |                  |     |                                    |     |                   |       |
| R-0                               | R-0 | R-0              | R-0 | R-0                                | R-0 | R-0               | R-0   |
| C7                                | C6  | C5               | C4  | C3                                 | C2  | C1                | C0    |
| bit 7                             |     |                  |     |                                    |     | ·                 | bit 0 |
|                                   |     |                  |     |                                    |     |                   |       |
| Legend:                           |     |                  |     |                                    |     |                   |       |
| R = Readable bit W = Writable bit |     |                  |     | U = Unimplemented bit, read as '0' |     |                   |       |
| -n = Value at P                   | OR  | '1' = Bit is set |     | '0' = Bit is clear                 | red | x = Bit is unknow | wn    |
| ł                                 |     |                  |     |                                    |     |                   |       |

bit 15-10 Unimplemented at this time. Always reads as '0'.

bit 9-0 **C9 – C0:** The number, in binary, of write cycles executed on the NV Wiper1 register.

## 5.16 Data0 Count Register

The Data0 Count register is read-only. Read this register to retrieve the number, in binary, of write cycles executed on the GP Data0 register.

Write, Increment or Decrement commands to this register set the CMDERR bit of the STATUS register in SPI mode or are not acknowledged (NACK) in  $I^2C$  mode.

#### **REGISTER 5-16: DATA0 COUNT REGISTER (ADDRESS 19H)**

| U-0                                | U-0 | U-0 | U-0                                     | U-0 | U-0   | R-0 | R-0   |
|------------------------------------|-----|-----|-----------------------------------------|-----|-------|-----|-------|
| —                                  | —   | —   | —                                       | —   | —     | C9  | C8    |
| bit 15                             |     |     |                                         |     |       |     | bit 8 |
|                                    |     |     |                                         |     |       |     |       |
| R-0                                | R-0 | R-0 | R-0                                     | R-0 | R-0   | R-0 | R-0   |
| C7                                 | C6  | C5  | C4                                      | C3  | C2    | C1  | C0    |
| bit 7                              |     |     |                                         |     | bit 0 |     |       |
|                                    |     |     |                                         |     |       |     |       |
| Legend:                            |     |     |                                         |     |       |     |       |
| R = Readable bit W = Writable bit  |     | t   | U = Unimplemented bit, read as '0'      |     |       |     |       |
| -n = Value at POR '1' = Bit is set |     |     | '0' = Bit is cleared x = Bit is unknown |     |       | wn  |       |

bit 15-10 Unimplemented at this time. Always reads as '0'.

bit 9-0 **C9 – C0:** The number, in binary, of write cycles executed on the GP Data0 register.

## 5.17 Data1 Count Register

The Data1 Count register is read-only. Read this register to retrieve the number, in binary, of write cycles executed on the GP Data1 register.

Write, Increment or Decrement commands to this register set the CMDERR bit of the STATUS register in SPI mode or are not acknowledged (NACK) in  $I^2C$  mode.

## REGISTER 5-17: DATA1 COUNT REGISTER (ADDRESS 1BH)

| U-0                                | U-0 | U-0 | U-0                                     | U-0 | U-0 | R-0 | R-0   |
|------------------------------------|-----|-----|-----------------------------------------|-----|-----|-----|-------|
| —                                  | —   | —   | —                                       | —   | _   | C9  | C8    |
| bit 15                             |     |     |                                         |     |     |     | bit 8 |
|                                    |     |     |                                         |     |     |     |       |
| R-0                                | R-0 | R-0 | R-0                                     | R-0 | R-0 | R-0 | R-0   |
| C7                                 | C6  | C5  | C4                                      | C3  | C2  | C1  | C0    |
| bit 7                              |     |     |                                         |     |     |     | bit 0 |
|                                    |     |     |                                         |     |     |     |       |
| Legend:                            |     |     |                                         |     |     |     |       |
| R = Readable bit W = Writable bit  |     |     | U = Unimplemented bit, read as '0'      |     |     |     |       |
| -n = Value at POR '1' = Bit is set |     |     | '0' = Bit is cleared x = Bit is unknown |     | wn  |     |       |
| 1                                  |     |     |                                         |     |     |     |       |

bit 15-10 Unimplemented at this time. Always reads as '0'.

bit 9-0 **C9 – C0:** The number, in binary, of write cycles executed on the GP Data1 register.

## 5.18 Data2 Count Register

The Data2 Count register is read-only. Read this register to retrieve the number, in binary, of write cycles executed on the GP Data2 register.

Write, Increment or Decrement commands to this register set the CMDERR bit of the STATUS register in SPI mode or are not acknowledged (NACK) in  $I^2C$  mode.

**Note:** The Data2 Count Register is available only for NV MCP42U83 devices.

## REGISTER 5-18: DATA2 COUNT REGISTER (ADDRESS 1DH)

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | R-0 | R-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   | —   | —   | —   | —   | C9  | C8    |
| bit 15 |     |     |     |     |     |     | bit 8 |
|        |     |     |     |     |     |     |       |
| R-0    | R-0 | R-0 | R-0 | R-0 | R-0 | R-0 | R-0   |
| C7     | C6  | C5  | C4  | C3  | C2  | C1  | C0    |
| bit 7  | -   |     |     |     | •   |     | bit 0 |
|        |     |     |     |     |     |     |       |

| Legend:           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | ʻ0'                |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

bit 15-10 Unimplemented at this time. Always reads as '0'.

bit 9-0 **C9 – C0:** The number, in binary, of write cycles executed on the GP Data2 register.

## 6.0 I<sup>2</sup>C SERIAL INTERFACE

## 6.1 I<sup>2</sup>C General Considerations

MCP42U83 supports the  $I^2C$  serial protocol. Its  $I^2C$  module operates in target mode and does not generate the serial clock signal. For more details, refer to the official  $I^2C$  specifications.

Figure 6-1 shows the typical I<sup>2</sup>C interface connections.





## 6.2 I<sup>2</sup>C Bus Signals Description

To enable I $^2\rm C$  interface mode, connect the SPI2C pin to the MCP42U83's  $\rm V_{DD}.$ 

The I<sup>2</sup>C interface uses the following four pins:

- SDA Serial Data
- SCL Serial Clock
- A0 Address 0 bit
- A1 Address 1 bit

## 6.2.1 SERIAL DATA (SDA)

The Serial Data (SDA) signal is the data signal received or transmitted by MCP42U83.

## 6.2.2 SERIAL CLOCK (SCL)

The Serial Clock (SCL) signal is the clock signal of MCP42U83. Memory read access occurs fast enough that MCP42U83 does not stretch the clock signal.

## 6.2.3 ADDRESS BITS (A1:A0)

The 7-bit  $I^2C$  target address is generated by combining the internal predefined address bits (01011b) with the logic levels of the A1 and A0 hardware pins. The logic states of the A1 and A0 pins must be static:

- The pins must connect to either V<sub>DD</sub> or DGND.
- The pins' respective levels must be stable at POR and not change during operation.

## 6.3 I<sup>2</sup>C Operation

The  $I^2C$  module of MCP42U83 is compatible with the official NXP  $I^2C$  specifications. Following are some of the module's features:

- 7-bit target addressing
- · Supports three clock rate modes:
  - Standard mode: clock rates up to 100 kHz
  - Fast (FS) mode: clock rates up to 400 kHz
  - High-speed (HS) mode: clock rates up to 3.4 MHz
- · Supports Multi-Controller applications
- Supports General Call addressing

MCP42U83 does not support the 10-bit addressing mode and clock stretching features of the  $I^2C$  protocol.

## 6.4 I<sup>2</sup>C Target Addressing

The Controller starts communication by sending a Start bit and then a Control byte that consists of the 7 bits of the target address followed by the R/W bit. The R/W bit indicates the transmission direction of the SDA line for the bytes that follow after the Control byte. This is valid only until one of the following conditions occurs:

- START (S)
- Repeated START (Sr)
- STOP (P)

During the Acknowledge cycle following the Control byte, the target device that matches the address in the Control byte sends the ACK (A) bit. All other devices connected to the  $l^2C$  bus must reply with  ${\rm NACK}\ (\overline{\rm A}).$ 

Figure 6-2 shows the start sequence and the control byte format containing the seven address bits and the Read/Write bit.



**FIGURE 6-2:** Target Device Address Bits of the I<sup>2</sup>C Control Byte.

## 6.5 Slope Control

MCP42U83 implements slope control on SDA output. As the device transitions from High-Speed (HS) to Fast (FS) mode, the slope control parameter changes from the HS specification to the FS specification.

When operating in FS or HS mode, MCP42U83 uses spike suppression and Schmitt trigger circuits at the SDA and SCL input pins.

## 6.6 High-Speed (HS) Mode

The  $I^2C$  specification requires devices to be *activated* to operate in HS (3.4 Mb/s) mode. To activate a device, the Controller sends a special byte after the Start bit called the High-Speed Controller Code (HSCC).

As per the I<sup>2</sup>C specification, MCP42U83 devices do not acknowledge this byte. However, upon receiving this byte, MCP42U83 switches to HS mode and can now communicate at up to 3.4 Mb/s on the SDA and SCL lines. MCP42U83 switches out of HS mode on the next STOP condition.

The High-Speed Controller Code is sent as follows:

- 1. Controller sends a START (S) condition.
- 2. High-Speed Select Byte = HSCC (00001XXXb). The XXX bits are unique to the HS mode Controller.
- 3. No ACK bit from the target.
- 4. Controller sends a Repeated START (Sr) condition.

After switching to HS mode, the next transferred byte is the  $I^2C$  control byte that specifies with what the device to communicate and any number of data bytes plus acknowledgments. The Controller can then either issue an Repeated Start bit to address a different HS device or a Stop bit to return the current device to Fast or Standard mode. After the Stop bit, any other Controller device part of a Multi-Controller system can arbitrate the  $I^2C$  bus.

Figure 6-3 illustrates the HS mode communication sequence.

For more information on the HS mode or other  $I^2C$  modes, please refer to the NXP  $I^2C$  specifications.

Note: If CRCEN = 1, then the HS Select byte (00001XXXb) is not used for calculating the CRC checksum. The Controller does not send a checksum byte after the HS Select byte (0001XXXb).

### 6.6.1 PULSE GOBBLER

The Pulse Gobbler on the SCL pin is automatically adjusted to suppress spikes < 10 ns during HS mode.



FIGURE 6-3: I<sup>2</sup>C High-Speed (HS) Mode Communication Sequence.

#### 6.6.2 GENERAL CALL

The General Call feature allows for multiple  $I^2C$  digital potentiometers to operate synchronously on the same  $I^2C$  bus.

The General Call is started when the Controller device sends a Start (S) bit followed by a General Call Address byte (00h). Devices that implement General Call addressing do ACK this byte, while the other devices connected to the same I<sup>2</sup>C bus do NACK and ignore the following bytes until a Repeated START (Sr) or STOP (P) condition occurs. After the General Call Address byte, the Controller transmits one or more General Call Command bytes.

Some of the General Call commands are reserved as specified by the  $I^2C$  standard, while others are device specific. MCP42U83 devices support the General Call commands specified in Table 6-1. Unsupported values for the Command byte are NACK'ed.

The General Call command sequence illustrated in Figure 6-4 is a Microchip extension to the General Call format.

Note: MCP42U83 only supports one Command byte for every issued General Call address.

| Operation<br>(General Call Address = 00h) | 7-bit Command<br>[C6:C0] | Command Byte | First Data Byte | Second Data Byte |
|-------------------------------------------|--------------------------|--------------|-----------------|------------------|
| Write Volatile Wiper0                     | 0000100                  | 08h          | [D9:D8]         | [D7:D0]          |
| Write Volatile Wiper1                     | 0001000                  | 10h          | [D9:D8]         | [D7:D0]          |
| Write NV Wiper0                           | 0001100                  | 18h          | [D9:D8]         | [D7:D0]          |
| Write NV Wiper1                           | 0010000                  | 20h          | [D9:D8]         | [D7:D0]          |
| Write GP Data0                            | 0010100                  | 28h          | [D9:D8]         | [D7:D0]          |
| Write GP Data1                            | 0011000                  | 30h          | [D9:D8]         | [D7:D0]          |
| Write GP Data2                            | 0011100                  | 38h          | [D9:D8]         | [D7:D0]          |
| Write LOCK                                | 0100100                  | 48h          | [D9:D8]         | [D7:D0]          |
| Write TCON0                               | 0101000                  | 50h          | [D9:D8]         | [D7:D0]          |
| Write SYNC                                | 0101100                  | 58h          | [D9:D8]         | [D7:D0]          |
| Write CRC                                 | 0110000                  | 60h          | [D9:D8]         | [D7:D0]          |
| Write RESET                               | 0110100                  | 68h          | [D9:D8]         | [D7:D0]          |
| Increment Wiper0                          | 0000101                  | 0Ah          | N/A             | N/A              |
| Increment Wiper1                          | 0001001                  | 12h          | N/A             | N/A              |
| Decrement Wiper0                          | 0000110                  | 0Ch          | N/A             | N/A              |
| Decrement Wiper1                          | 0001010                  | 14h          | N/A             | N/A              |





FIGURE 6-4: General Call Command Sequence.

## 6.7 I<sup>2</sup>C Device Commands

Read or modify the memory of MCP42U83 using the following four basic  $I^2C$  commands:

- 1. I<sup>2</sup>C Write Data
- 2. I<sup>2</sup>C Read Data
- 3. I<sup>2</sup>C Increment Wiper
- 4. I<sup>2</sup>C Decrement Wiper

Note: Depending on memory location, MCP42U83 supports all or only some of the commands in Table 6-2.

TABLE 6-2: COMMAND BYTE OVERVIEW

| [C2:C0] Bits | Command         | Comments        |
|--------------|-----------------|-----------------|
| 00Xb         | Write Data      |                 |
| 11Xb         | Read Data       |                 |
| 010b         | Increment Wiper | Wiper value + 1 |
| 100b         | Decrement Wiper | Wiper value – 1 |

### 6.7.1 COMMAND BYTE

Commands and their target addresses are encoded as a single byte. The Command byte contains two data fields, as illustrated in Figure 6-5:

- Register Address, contained in the Command byte's [R4:R0] bits.
- Operation, encoded in the Command byte's [C2:C0] bits.

Additionally, Read and Write memory commands require two extra data bytes to complete.

When CRC is enabled, all command formats change to accommodate the additional checksum byte.



**FIGURE 6-5:** *I*<sup>2</sup>*C* Command Byte Format.

## 6.7.2 DATA BYTE

Only Read and Write commands have Data Byte(s).

## 6.7.3 ERROR CONDITION

If the register address bits and command operation bits are an invalid combination, then MCP42U83 does NACK across the  $l^2 C$  bus.

Once an error condition occurs, any following bytes are ignored by MCP42U83 until the Controller ends or restarts the current communication, by sending a STOP, START or Repeated START condition.

#### 6.7.4 IGNORING AN I<sup>2</sup>C TRANSMISSION AND "FALLING OFF" THE BUS

MCP42U83 expects to receive only complete, valid I<sup>2</sup>C commands. If any command is not correctly received (command not recognized as valid because of a bus corruption), MCP42U83 releases the bus. All signals are then ignored until the next valid Start bit and Control byte are received.

### 6.7.5 ABORTING A TRANSMISSION

If the Controller device ends the transmission before the command is complete, MCP42U83 aborts the command execution.

## 6.7.6 I<sup>2</sup>C WRITE COMMANDS

Write commands to MCP42U83 modify the content of its memory (Volatile or NV). The command format includes the START condition, the  $I^2C$  Control byte, multiple Command and Data bytes and the STOP (or RESTART) condition.

There are two types of Write commands: Single and Continuous.

#### 6.7.6.1 Single Write to Memory

Single Write commands need four bytes: one Control byte, one Command byte and two Data bytes.

The Control byte contains the device address and the R/W bit. The Command byte encodes the memory address and the command code. Data bytes contain the desired 10-bit wiper position code, right-aligned. Padding bits are ignored.

Writing data to MCP42U83 must occur after the second byte transfer completes, on the rising edge of the Acknowledge cycle. If a STOP or RESTART condition is generated during a data transfer, before the final ACK bit, the data is not written. After the ACK bit, the Controller can initiate the next sequence with a START or RESTART condition or it terminates communication by sending a STOP condition. Figure 6-6 illustrates the Single Write command sequence.

For Single Write commands, data transfer from the  $I^2C$  stream to the any addressed location occurs at the last ACK bit, on the rising edge of the SCL signal.



**FIGURE 6-6:** *I*<sup>2</sup>*C* Single Write Command Sequence.

#### 6.7.6.2 Continuous Write to Volatile Memory

Continuous Write allows writing to volatile memory without repeatedly transmitting the I<sup>2</sup>C Control Byte for every addressed memory location.

- **Note 1:** Continuous Writes are possible only when addressing volatile memory locations.
  - 2: Mixing volatile and NV memory addresses in a Continuous Write command is not allowed.
  - **3:** When CRC is enabled, MCP42U83 does not support Continuous Write commands.

Figure 6-7 shows an example sequence for three memory locations. The Continuous Write commands do not need to be to the same volatile memory address. The sequence ends with the Controller device sending a STOP or RESTART condition.

For Continuous Writes, data transfer from the  $I^2C$  stream occurs at the last ACK bit, on the rising edge of the SCL signal, for every individual memory location in the command sequence (after the single command byte and the two data bytes).



FIGURE 6-7: I<sup>2</sup>C Continuous Write Command Sequence Example.

## 6.7.7 I<sup>2</sup>C READ COMMANDS

Read commands to MCP42U83 retrieve the content of its memory (Volatile or NV). Read commands have three formats: Random Single, Last Address Single and Last Address Continuous.

- Note 1: MCP42U83 retains the last received "device memory address". MCP42U83 does not "corrupt" the internal "device memory address" after Repeated START or STOP conditions.
  - **2:** MCP42U83 is responsible for the A/A signal after the Control byte and the Address/Command byte.
  - **3:** The Controller is responsible for the A/A signal of the read data bytes. When the Controller does NACK, MCP42U83 releases the bus so the Controller can generate a STOP or Repeated START condition.

#### 6.7.7.1 Single Read of a Random Address

The Single Read of a random address allows reading any individual register location, volatile or NV.

Figure 6-8 illustrates the Read Random Address command sequence.



FIGURE 6-8: I<sup>2</sup>C Read Random Address Command Sequence.

#### 6.7.7.2 Single Read of the Last Memory Address

For Single Read commands, the Controller sends a STOP or RESTART condition after the data byte is received from the target. The next  $I^2C$  Read command (following the Control byte) does not require sending the Address/Command byte to read same memory location (poll for a register).

**Note:** The address pointer is internally stored for any valid Write, Read, Increment or Decrement command. Thus, Read Last Memory Address is valid when it follows any of the previously mentioned commands.

Figure 6-9 illustrates the Read Last Memory Address command sequence.



FIGURE 6-9: I<sup>2</sup>C Read Last Memory Address Command Sequence.

#### 6.7.7.3 Continuous Read of the Last Memory Address

Continuous Read of the Last Memory Address commands repeatedly read (without resending the Control Byte) the last accessed memory on MCP42U83 multiple times. Continuous Read commands are useful to read status bits like MTPMA, which changes status only after an MTP Write is complete. The MTP Write operation executes over a variable period of time, depending on external conditions.

| Note: | MCP42U83     | does     | not     | support   |
|-------|--------------|----------|---------|-----------|
|       | Continuous R | ead comr | mands v | vhile CRC |
|       | is enabled.  |          |         |           |

Continuous Read commands are similar to Single Read. The internal address pointer is stored. Thus, there no STOP or RESTART condition is needed after every data read. The Controller continues to read the same address multiple times, until it ends communication by sending a NACK and then a STOP or RESTART condition.

Figure 6-10 shows the sequence of three Continuous Reads of the Last Memory Address.



FIGURE 6-10: I<sup>2</sup>C Continuous Read of Last Memory Address Command Sequence.

## 6.7.8 INCREMENT/DECREMENT WIPER POSITION COMMANDS

Increment/Decrement commands allow to quickly and easily modify the volatile potentiometer's wiper position by one unit, up or down, with minimal overhead.

Updating the volatile wipers occurs on the rising edge of the ACK clock.

- **Note 1:** A Stop bit is not required to terminate the Increment/Decrement command sequence.
  - 2: The sequence can change to any other command sequence: Increment/Decrement or Write.
  - **3:** The Read command needs a Repeated START condition to execute.

## 6.7.8.1 Incrementing the Wiper Position

Increment commands increase the wiper position value of MCP42U83 by one unit.

The wiper position increments up to a maximum of 3FFh and no more. Further Increment commands are ignored and the wiper position value remains at 3FFh. Once the value reaches 3FFh, MCP42U83 does NACK subsequent Increment commands.

Figure 6-11 illustrates the sequence of four Increment Wiper Position commands.



**FIGURE 6-11:** *I*<sup>2</sup>*C Increment Wiper Position Command Sequence.* 

## 6.7.8.2 Decrementing the Wiper Position

Decrement commands decrease the wiper position value of MCP42U83 by one unit.

The wiper position decrements down to a minimum of 000h and no more. Further Decrement commands are ignored and the wiper position value remains at 000h. Once the value reaches 000h, MCP42U83 does NACK subsequent Decrement commands.

Figure 6-12 illustrates the sequence of four Decrement Wiper Position commands.



FIGURE 6-12: I<sup>2</sup>C Decrement Wiper Position Command Sequence.

## 6.8 I<sup>2</sup>C and Cyclic Redundancy Check (CRC)

A general description of the CRC module is presented in **Section 4.4**, **"Cyclic Redundancy Check (CRC) Module"**. The following section describes the CRC module's I<sup>2</sup>C specific functionality.

CRC is supported for all I<sup>2</sup>C commands, including General Call commands.

- Note 1: When the CRCEN bit in the CRC register is set (CRCEN = 1), data only updates during the ACK bit, after the CRC byte.
  - 2: If the CRCERR bit in the STATUS register is set (CRCERR = 1), then Wiper registers are not updated and MCP42U83 does NACK after the CRC byte.
  - **3:** Continuous Write, Increment, Decrement commands are not allowed when CRC is enabled.
  - 4: CRC calculation does not include ACK, START and Repeated START conditions.
  - **5:** If CRC is enabled, then the Controller must always end the communication sequence with a STOP condition.

6.8.1 I<sup>2</sup>C WRITE, INCREMENT AND DECREMENT COMMANDS WITH CRC ENABLED

Figure 6-13 shows the  $I^2C$  Write command sequence with CRC enabled. The Controller sends the CRC checksum after the data to write and it includes the Control byte, Address/Command byte and Data bytes. After the Controller sends the CRC byte, if an error occurs, the CRCERR bit in the STATUS register is set. Also, in this scenario, the last ACK, before the Stop bit, becomes a NACK.



FIGURE 6-13: I<sup>2</sup>C Write Command Sequence with CRC Enabled.

## MCP42U83

Figure 6-14 and Figure 6-15 show the Increment and Decrement command sequences with CRC enabled. The Controller sends the CRC checksum after the wiper position to increment or decrement and it includes the Control byte and Address/Command byte. After the Controller sends the CRC byte, if an error occurs, the CRCERR bit in the STATUS register is set. Also, in this scenario, the last ACK, before the Stop bit, becomes a NACK.



FIGURE 6-14: I<sup>2</sup>C Increment Command Sequence with CRC Enabled.



FIGURE 6-15: I<sup>2</sup>C Decrement Command Sequence with CRC Enabled.

## 6.8.2 I<sup>2</sup>C READ WITH CRC ENABLED

For I<sup>2</sup>C Read commands, there are two CRC bytes involved. The Controllers sends the first byte and it includes the CRC byte of the Control byte and Address/ Command byte. MCP42U83 sends another CRC byte after the two read data bytes. Its value does not include the Control byte sent by the Controller.

Figure 6-16 illustrates the Read Random Address command sequence with CRC enabled.

For Read Last Memory Address commands, there is only a single CRC byte. MCP42U83 sends the CRC byte and calculates the CRC checksum based only on the two read data bytes.



**FIGURE 6-16:** *I*<sup>2</sup>*C* Read Random Address Command Sequence with CRC Enabled.

Figure 6-17 illustrates the Read Last Memory Address command sequence with CRC enabled.

**Note:** After receiving the CRC byte, once the Controller sends a NACK bit, Microchip recommends sending a Stop bit. To read the same location again, repeat the same procedure once more.



FIGURE 6-17: I<sup>2</sup>C Read Last Accessed Memory Command Sequence with CRC Enabled.

## 7.0 SERIAL PERIPHERAL INTERFACE (SPI)

## 7.1 General Considerations

MCP42U83 supports the SPI serial protocol. Its SPI module operates in peripheral mode and does not generate the serial clock signal. For more details, refer to the official SPI specifications.

Figure 7-1 shows the typical SPI connections.



## FIGURE 7-1: Typical SPI Connections.

The SPI module of MCP42U83 supports two standard SPI modes: (0,0) and (1,1). The idle state of the SCK pin (V<sub>IH</sub> or V<sub>IL</sub>) determines the SPI mode.

## 7.2 SPI Bus Signals Description

To enable SPI mode, connect the SPI2C pin to GND.

The SPI uses the following four pins:

- CS Chip Select
- SDI Serial Data Input
- SDO Serial Data Output
- SCK Serial Clock

The SPI interface on MCP42U83 works with either 8-bit or 24-bit boundaries depending on the selected command. The CS pin frames the SPI commands.

## 7.2.1 $\overline{\text{CS}}$ SIGNAL AND $\overline{\text{CS}}$ PIN

An SPI Host communicates with several SPI Clients by sharing the connection to the SCK, SDO and SDI lines. The CS signal is used to select the specific device and frame a command sequence. To start a command or sequence of commands, the CS signal must transition from the inactive state ( $V_{IH}$ ) to the active state ( $V_{IL}$ ).

When the  $\overline{CS}$  pin returns to the inactive state (V<sub>IH</sub>), the SPI module resets (including the address pointer). While the  $\overline{CS}$  pin is in the inactive state (V<sub>IH</sub>), the serial clock and the data lines are ignored. This allows the SPI Host to interface with other SPI devices using the same SDI, SDO and SCK signals.

The  $\overline{\text{CS}}$  pin can be grounded (connected to V<sub>IL</sub>) if the Host's SPI interface communicates only with a single device. However, this denies the Host from disabling the device using the  $\overline{\text{CS}}$  pin.

**Note:** Daisy-Chain mode cannot be used when the  $\overline{CS}$  pin is permanently active.

### 7.2.2 SERIAL DATA INPUT (SDI)

The SDI pin is the serial data input of MCP42U83's SPI interface. The SDI pin transfers data from the SPI Host to MCP42U83.

## 7.2.3 SERIAL DATA OUTPUT (SDO)

The SDO pin is the serial data output of MCP42U83's SPI interface. The SDO pin transfers data from MCP42U83 to the SPI Host.

## 7.2.4 SERIAL CLOCK (SCK)

The SCK pin is the serial clock pin of MCP42U83's SPI interface and can also reset the serial interface communication module (for example, if the  $\overline{\text{CS}}$  pin is permanently connected to V<sub>IL</sub>).

To perform the reset, MCP42U83 must receive 4,096 clock pulses (equivalent to 512 bytes) while keeping the CS and SDI pins at  $V_{IL}$  (low state), as in Figure 7-2.



FIGURE 7-2: SPI Reset Sequence.

Once the SPI interface is reset, the SDO pin transitions to V<sub>IH</sub> (high state) and the SPIWDT bit in the STATUS register is set. The SDO pin remains high until either the  $4.096^{\text{th}}$  falling edge of the clock pulse, in SPI mode (0,0), or until the next V<sub>IH</sub> to V<sub>IL</sub> transition of the  $\overline{\text{CS}}$  signal, in SPI mode (1,1).

- **Note 1:** After an SPI reset, the CMDERR bit in the STATUS register is also set. Before sending other commands, read the STATUS register to reset the error bit.
  - 2: In Daisy-Chain mode, toggle the  $\overline{CS}$  pin once  $(V_{IH} \rightarrow V_{IL} \rightarrow V_{IH})$  before the SPI reset to ensure that MCP42U83 devices are not in the data output phase of any Read command.

## 7.3 Interface Operation Modes

SPI interfaces work in four modes, depending on the signal sampling on both Controller and Peripheral side.

MCP42U83 works in one of the following two modes:

- Mode (0,0):
  - The SCK idle state is low (V<sub>IL</sub>)
  - The SDI pin is sampled on the SCK rising edge
  - The SDO pin is driven on the SCK falling edge
- Mode (1,1):
  - The SCK idle state is high (VIH)
  - The SDI pin is sampled on the SCK rising edge
  - The SDO pin is driven on the SCK falling edge

Figure 7-3 through Figure 7-5 show the different SPI command waveforms for modes (0,0) and (1,1). Figure 7-3 and Figure 7-4 illustrate the Read and Write commands, while Figure 7-5 shows the Increment and Decrement commands.

Note: Invalid device command/ registry address combinations can generate errors. When an error occurs, the CMDERR bit in the STATUS register is set. The CMDERR bit is set on the last rising edge of the SCK clock.

Data transfer from the SPI stream to the Wiper occurs on the last rising edge of the SCK clock.



FIGURE 7-3: 24-Bit Commands (Write, Read) – SPI Mode (1,1) Waveform.



FIGURE 7-4: 24-Bit Commands (Write, Read) – SPI Mode (0,0) Waveform.



FIGURE 7-5: 8-Bit Commands (Increment/Decrement Wiper) Waveforms.

## 7.4 SPI Device Commands

Read or modify the memory of MCP42U83 using the following four basic SPI commands:

- 1. SPI Write Data (24-bit)
- 2. SPI Read Data (24-bit)
- 3. SPI Increment Wiper (8-bit)
- 4. SPI Decrement Wiper (8-bit)

8-bit commands contain a Command byte, while 24-bit commands contain a Command byte and two Data bytes.

Data transfer from the SPI stream to any register occurs on the last rising edge of the SCK signal.

#### 7.4.1 GENERAL CONSIDERATIONS

#### 7.4.1.1 Command Byte

The Command Byte has two fields: the Register Address [R4:R0] and the Command Bits [C2:C0], as shown in Figure 7-6.

The SDO pin is driven low as soon as the  $\overline{\text{CS}}$  signal goes active, while the Command byte is loaded on the SCK signal edge.

Table 7-1 shows the Command byte options.

TABLE 7-1: COMMAND BYTE OVERVIEW

| [C2:C0]<br>Bits | Command         | Number<br>of Bits | Comments        |
|-----------------|-----------------|-------------------|-----------------|
| 00Xb            | Write Data      | 24                |                 |
| 11Xb            | Read Data       | 24                |                 |
| 010b            | Increment Wiper | 8                 | Wiper value + 1 |
| 100b            | Decrement Wiper | 8                 | Wiper value – 1 |

## 7.4.1.2 Data Byte

Only Read and Write Commands use the Data bytes. The Data bytes are send in two parts: the first byte has the D9 and D8 data bits, while the second byte has data bits D7 through D0, as shown in Figure 7-6.

#### 7.4.1.3 Error Condition

The Command Error (CMDERR) condition indicates that an invalid device command/register address combination was used in the SPI command.

If the CMDERR bit in the STATUS register is set, the  $\overline{CS}$  pin must be pulled down to the inactive state to reset the SPI interface. A POR also clears and resets the SPI interface. If the CMDERR bit is set, only Read commands are executed until the bit is cleared.

**Note:** A soft reset clears the CMDERR bit, but it does not reset the SPI interface.

#### 7.4.1.4 Aborting SPI Transmissions

SPI transmissions are executed only when they have the correct number of SCK pulses. Commands are not executed until the complete number of clocks is received.

**Note:** When SPI is idle, force the  $\overline{CS}$  pin to the inactive state (V<sub>IH</sub>).



FIGURE 7-6: General SPI 8-Bit and 24-Bit Command Formats.
#### 7.4.2 SPI WRITE COMMAND

A Write command to MCP42U83 modifies the content of its memory (Volatile or NV). This is a 24-bit command and its format is shown in Figure 7-7.

SPI communication starts with the  $\overline{CS}$  pin going active (V<sub>IL</sub>). The 24-bit command sequence (Command byte and Data bytes) is then clocked in on the SCK and SDI pins.

Once all 24 bits are received, the specified register address is updated on the last rising edge of the SCK signal, unless a command error occurred.

Memory is not updated if a Write command sequence does not consist of exactly 24 clock pulses.

Note: When writing to NV memory locations, verify the success of the operation by reading back the values and comparing them to the intended ones. This is also valid when using the CRC feature (for more details, see Section 7.6, "SPI and Cyclic Redundancy Check (CRC)").



FIGURE 7-7: SPI Write Command – SDI and SDO States.

#### 7.4.3 SPI READ COMMAND

A Read command to MCP42U83 retrieves the content of its memory (Volatile or NV). This is a 24-bit command and its format is shown in Figure 7-8.

Once the  $\overline{\text{CS}}$  signal becomes active, the SDO line is driven to V<sub>IL</sub> (low).

On the SDI line, the Controller sends the initial 8 bits of the Read command that contain the memory address to access and the corresponding Command Code. For the remaining 16 bits, any data received on the SDI pin is ignored while the SCK clock facilitates the transmission of the requested 10-bit register data through the SDO pin.

The SDO signal remains low until the 10-bit value [D9:D0] stored at the specified address [A4:A0] starts to be transmitted.



FIGURE 7-8: SPI Read Command – SDI and SDO States.

## 7.4.4 SPI INCREMENT/DECREMENT WIPER POSITION COMMANDS

Increment/Decrement commands allow to quickly and easily modify the volatile potentiometer's wiper position by one unit, up or down, with minimal overhead.

The commands are designed to be faster than Random Address Writes, having a length of only 8 bits.

The update of the volatile wipers occurs after the last rising edge of the  $8^{th}$  SCK signal.

Executing either command on a register address that does not support them generates an error indicated by setting the CMDERR bit in the STATUS register.

#### 7.4.4.1 SPI Increment Wiper

Increment commands increase the wiper position value of MCP42U83 by one unit. This is a 8-bit command and its format is shown in Figure 7-8.

The wiper position increments up to a maximum of 3FFh and no more. Further Increment commands are ignored, the CMDERR bit is set and the wiper position value remains at 3FFh.

#### 7.4.4.2 SPI Decrement Wiper

Decrement commands decrease the wiper position value of MCP42U83 by one unit. This is a 8-bit command and its format is shown in Figure 7-8.

The wiper position decrements down to a minimum of 000h and no more. Further Decrement commands are ignored, the CMDERR bit is set and the wiper position value remains at 000h.



FIGURE 7-9: SPI Increment/Decrement Wiper Commands – SDI and SDO States.

#### 7.5 SPI Daisy-Chain Mode

#### 7.5.1 GENERAL CONSIDERATIONS

When in SPI mode, multiple MCP42U83 devices can be connected in a Daisy-Chain bus configuration. This capability enables multiple devices to share the same SPI bus and thus, minimize the number of required  $\overline{CS}$ lines to only a single line. The Daisy-Chain bus configuration requires a different physical connection of SPI lines than the typical one. As shown in Figure 7-10, the COPI (Controller Output Peripheral Input) line is only connected to the SDI line of the first device, while the CIPO (Controller Input Peripheral Output) line is connected to the SDO line of the last device in the chain.



FIGURE 7-10: SPI Daisy-Chain Bus Configuration – Connection Example for Three MCP42U83 Devices.

Once a MCP42U83 device is configured to operate in Daisy-Chain mode, it uses the SDO line to transmit the data received on the SDI line, on every SCK cycle. This enables the next device in the daisy chain to receive data transmitted by the Controller and the Controller is able to receive data from all devices in the chain.

Once MCP42U83 is put in Daisy-Chain mode, the data transfer behavior differs from that of the standalone SPI mode:

- 1. There are two special Command bytes that are valid only in Daisy-Chain mode:
  - The first Command byte is FFh. It enables Daisy-Chain mode for every MCP42U83 device in the chain.
  - The second Command byte is 00h. It is a no-operation (NOP) instruction and it ensures that the device executing the command keeps its internal state.
- Input data decoding and command execution occur only when the CS pin goes high, except for Daisy-Chain Enable and NOP commands. These two operations are always executed on the rising edge of their 8<sup>th</sup> clock cycle. They are decoded without requiring the CS pin to go high.

- 3. The CMDERR bit in the STATUS register is set when an invalid command is detected, but its state changes only after the CS pin goes high. If the command error occurred only on certain devices in the chain, reissue Write commands only to devices with the CMDERR bit set, using the addressable Daisy-Chain Write feature.
- 4. Read, Write, Increment and Decrement cannot be mixed in the same command sequence. As such, the STATUS register can be checked only after other commands are executed.
- A single command sequence must contain only 8-bit commands or 24-bit commands, not a mix of both types. In Daisy-Chain mode, a command sequence involves commands sent after the CS pin becomes active (high-to-low transition) and until the pin becomes inactive again (low-to-high transition).
- 6. Daisy-chain does not support CRC.

#### 7.5.2 DAISY-CHAIN ENTRY

When MCP42U83 devices are physically connected in Daisy-Chain mode, the Controller configures them to switch to the corresponding operation mode. It sends one FFh Command byte, followed by a number of 00h Command bytes on the COPI line, until it receives the first FFh byte on the CIPO line. The minimum number of 00h Command bytes sent by the Controller is equal to the number of devices connected in the daisy chain. This guarantees that all devices in the chain are now operating in Daisy-Chain mode. For example, if there are three MCP42U83 devices to connect, the minimum sequence of Command bytes transmitted is: 00h 00h 00h FFh, where FFh is the first byte sent. Figure 7-11 shows the SPI signals when three devices are connected in a daisy chain.

**Note:** The maximum number of devices allowed in a daisy chain is 128.

After power-up, the first command received by devices connected in a daisy chain is the Daisy-Chain Enter command. If the devices do not receive this command, they are prevented from entering Daisy-Chain mode, unless an SPI interface reset procedure is used.



FIGURE 7-11: SPI Daisy-Chain Entry Sequence – Example for Three MCP42U83 Devices.

#### 7.5.3 DAISY-CHAIN EXIT

Once set up in Daisy-Chain mode, a device breaking the chain is an abnormal event due to the physical connections involved. As such, there are no specific commands implemented for this purpose. However, when integrating MCP42U83 devices in an application, consider the following two scenarios in which a device exits Daisy-Chain mode:

- POR events make MCP42U83 exit Daisy-Chain mode. Thus, reinitialize every single device in a chain after each power-up.
- Resetting the SPI interface using the SCK pin reconfigures the devices in standalone mode. For details on SCK reset, see Section 7.2.4, "Serial Clock (SCK)".

### 7.5.4 SOFTWARE RESET

Daisy-Chain mode support software resets. However, Microchip recommends to avoid using software resets due to the following potential implications.

**Note:** Software resets do not cause MCP42U83 devices to exit Daisy-Chain mode.

When triggering a software reset using the dedicated register, all the devices in the daisy chain must be reset simultaneously to ensure that the execution of all reset commands is within the same communication frame.

During initialization, MCP42U83 devices are unable to communicate and ignore commands received during this time. If not all the devices reset simultaneously, unexpected behavior appears and the daisy chain's integrity breaks.

#### 7.5.5 DAISY-CHAIN WRITE

When MCP42U83 is in Daisy-Chain mode, data enters the SDI pin and exits through the SDO pin. If all the devices in a daisy chain require updating, ensure to plan accordingly. In software, issue the correct Write command sequence that addresses every device in the chain. For example, if three devices are in Daisy-Chain mode, the command for device 3 must be first, followed by the command for device 2 and finally the command for device 1.

#### 7.5.5.1 8-Bit Increment/Decrement Commands

In the example in Figure 7-12, the software is writing a byte to every device in the daisy chain. Devices 1 and 2 receive a Decrement 8-bit command, while Device 3 receives an Increment 8-bit command.

**Note:** 8-bit commands can only be Increment or Decrement commands.

Once all 24 bits of data are clocked in, the  $\overline{\text{CS}}$  pin must transition to V<sub>IH</sub> for the respective commands to execute on the corresponding devices in the chain.



FIGURE 7-12: SPI Daisy-Chain 8-Bit Increment/Decrement Commands Example.

# MCP42U83

#### 7.5.5.2 24-Bit Write Commands

In the example in Figure 7-13, the software is writing to three devices in a daisy chain and using a 24-bit Write command.

The first byte for every device contains the register address and the command code. The next two bytes contain the 10-bit data to write. The data to write is 11h for Device 1, 22h for Device 2 and 33h for Device 3.

The Controller first pulls the  $\overline{\text{CS}}$  pin low, then sends the data in the following order:

- 1. [A4:A0,00X]h,03h,33h (Device 3)
- 2. [A4:A0,00X]h,02h,22h (Device 2)
- 3. [A4:A0,00X]h,01h,11h (Device 1)

Once all the 72 bits of data are clocked in, the  $\overline{CS}$  pin must be set high to execute the commands and write the respective values to the wiper registers of the corresponding devices.

**Note:** Bits whose values are ignored by the device are marked with 'X'. They can be either 0 or 1.



FIGURE 7-13: SPI Daisy-Chain 24-Bit Write Commands Example.

## 7.5.6 ADDRESSABLE DAISY-CHAIN WRITES

Addressable Daisy-Chain Write commands help avoid a major drawback of chaining together multiple devices: modifying a register value on a single device also overwrites the rest of the registers with dummy or existing values. This is done to move the data along the daisy chain.

MCP42U83 solves this issue by employing a special Command byte with value 00h. This is a no-operation (NOP) instruction and it ensures that devices executing the command keep their internal state.

Once in Daisy Chain mode, the Controller can send the NOP byte to a specific MCP42U83 device, ensuring it remains transparent or inactive to the input data. If a device receives a NOP byte, it decodes the command and then performs one of the following actions based on the state of the CS pin:

- If the CS pin remains low after receiving the NOP byte, MCP42U83 continues to pass the NOP byte through the SDO pin.
- If the CS pin goes high immediately after receiving the NOP byte, MCP42U83 becomes inactive and takes no further actions.

Besides Write commands, Increment and Decrement Wiper commands also benefit from this feature. The difference is the number of bytes transmitted by the Controller.

#### 7.5.6.1 8-Bit Addressable Increment/ Decrement Commands

The example in Figure 7-14 shows how to send an Increment command to Device 3 out of three daisy chained devices. The first step is to pull the  $\overline{CS}$  pin low. Since Device 3 is last in the daisy chain, its command must be sent first. Next, Devices 1 and 2 receive NOP Command bytes to remain inactive when the  $\overline{CS}$  pin goes high.



FIGURE 7-14: SPI Daisy-Chain Addressable 8-Bit Increment/Decrement Commands Example.

## 7.5.6.2 24-Bit Addressable Write Commands

In the example in Figure 7-15, an updated wiper value must reach Device 2 out of three daisy chained devices. The Controller first pulls the  $\overline{\text{CS}}$  pin low, then sends the data in the following order:

- 1. 00h, 00h, 00h (Device 3)
- 2. [A4:A0,00X]h,02h,22h (Device 2)
- 3. 00h, 00h, 00h (Device 1)

When the  $\overline{\text{CS}}$  pin goes high, only Device 2 updates one of its wiper values. The NOP byte is decoded 'on the fly', therefore three 00h bytes must be sent to every device to ensure data alignment is correct.



FIGURE 7-15: SPI Daisy-Chain Addressable 24-Bit Write Commands Example.

#### 7.5.7 DAISY-CHAIN READ COMMANDS

Read commands are different between Daisy-Chain and standalone mode due to the need to extract the read data from all devices in the daisy chain, while also sending commands. As such, the Read command procedure has two distinct stages:

- 1. In the first stage, the Controller sends either a Read or NOP command, resulting in one byte per device.
  - **Note:** If another command is present in this frame, it results in unpredictable behavior.

The frame of the first stage begins with the  $\overline{CS}$  pin transitioning from V<sub>IH</sub> to V<sub>IL</sub> and ends with it transitioning from V<sub>IL</sub> to V<sub>IH</sub>. No other data must be sent until the next frame, in which the data to read is transmitted on the bus. The  $\overline{CS}$  pin must stay high until the Controller initiates the data read frame.

2. The second stage consists of a frame in which only the serial clock is required, while the COPI data sent by the Controller is ignored.

For every 16 clock cycles, corresponding to two bytes, each MCP42U83 device in the daisy chain transmits on its SDO line the data read from the register address sent in the first stage frame.

This stage ends whenever the  $\overline{CS}$  pin becomes high again, regardless if all devices in the daisy chain managed to output their data or not. This event resets the SPI interface to its default state, basically stopping the read operation.

**Note:** If a MCP42U83 device receives a NOP byte in the first stage, it outputs a single NOP byte. Ensure proper consideration to properly identify this value in the byte sequence read by the Controller.

The example in Figure 7-16 illustrates the command sequence when reading data from three daisy chained devices.



FIGURE 7-16: SPI Daisy-Chain Read Command Example.

## 7.6 SPI and Cyclic Redundancy Check (CRC)

A general description of the CRC module is presented in **Section 4.4**, **"Cyclic Redundancy Check (CRC) Module"**. The following section describes the CRC module's SPI specific functionality.

#### 7.6.1 WRITE, INCREMENT AND DECREMENT COMMANDS WITH CRC ENABLED

For Write, Increment or Decrement commands, the Controller sends the CRC byte after the usual data is transmitted. The CRC byte is the last byte during a communication frame. Figure 7-17 illustrates the command sequence for a Write command with CRC enabled, while Figure 7-18 illustrates the command sequence for an Increment or Decrement command.

Once MCP42U83 receives the transmitted data from the Controller, the CRC hardware module constantly checks incoming data. Once the  $\overline{CS}$  pin goes high, if the CRC byte sent by the Controller mismatched the internally computed CRC byte, MCP42U83 sets the CRCERR bit in the STATUS register.

If CRCERR or CMDERR bits are set, the command is aborted. As such, ensure to read the STATUS register after every Write, Increment or Decrement command.

The actual execution timing of Write, Increment or Decrement commands is different with CRC enabled. It is executed only on the 8<sup>th</sup> rising edge of the CRC byte transmission, as long as there is no command or CRC error. If CRC is disabled, Write, Increment or Decrement commands are executed on the 8<sup>th</sup> rising edge of the command byte transmission.



FIGURE 7-17: SPI Write Command Sequence with CRC Enabled.



FIGURE 7-18: SPI Increment/Decrement Command Sequence with CRC Enabled.

## 7.6.2 READ COMMAND WITH CRC ENABLED

Read commands with CRC enabled increase the total number of bytes in a frame by 1, as shown in Figure 7-19.

The first byte is the Command byte and contains the register address and command code. The next byte sent by the Controller is the CRC checksum, computed for the Command byte.

Once the CRC checksum is received, MCP42U83 sets the CRCERR bit in the STATUS register based on the received CRC byte by comparing it with the internally computed CRC value.

Next, the Controller sends two dummy bytes to read back data from the device. MCP42U83 sends the register value in the second and third bytes. The fourth and last byte is the CRC checksum computed for the data bytes.

With CRC enabled, if there is a CRC or command error while executing the Read command, MCP42U83 sets the CRCERR or CMDERR bits in the STATUS register. To ensure that there were no CRC or command errors, read the STATUS register.

Reading the STATUS register with CRC enabled does not generate CRC errors, since this operation is for reading and clearing the existing CRC error status.



FIGURE 7-19: SPI Read Command Sequence with CRC Enabled.

## MCP42U83

NOTES:

## 8.0 PACKAGE INFORMATION

## 8.1 Package Marking Information

14-Lead TSSOP, 4.4 mm Body





16-Lead VQFN, 4x4 mm Body

Example:



| Legend | I: XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|--------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | In the eve<br>be carried<br>characters    | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>s for customer-specific information.                                                                                                                                                                                              |

## 8.2 Package Drawings

## 14-Lead Plastic Thin Shrink Small Outline Package [ST] - 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-087-ST Rev F Sheet 1 of 2



For the most current package drawings, please see the Microchip Packaging Specification located at



DETAIL B

http://www.microchip.com/packaging

|                          | Unite         | N        |          | 9    |  |
|--------------------------|---------------|----------|----------|------|--|
|                          | UTIIIS        |          |          | 5    |  |
| Dime                     | ension Limits | MIN      | NOM      | MAX  |  |
| Number of Terminals      | N             |          | 14       |      |  |
| Pitch                    | е             |          | 0.65 BSC |      |  |
| Overall Height           | A             | _        | -        | 1.20 |  |
| Standoff                 | A1            | 0.05     | -        | 0.15 |  |
| Molded Package Thickness | A2            | 0.80     | 1.00     | 1.05 |  |
| Overall Length           | D             | 4.90     | 5.00     | 5.10 |  |
| Overall Width            | E             | 6.40 BSC |          |      |  |
| Molded Package Width     | E1            | 4.30     | 4.40     | 4.50 |  |
| Terminal Width           | b             | 0.19     | -        | 0.30 |  |
| Terminal Thickness       | С             | 0.09     | -        | 0.20 |  |
| Terminal Length          | L             | 0.45     | 0.60     | 0.75 |  |
| Footprint                | L1            | 1.00 REF |          |      |  |
| Lead Bend Radius         | R1            | 0.09     | -        | -    |  |
| Lead Bend Radius         | R2            | 0.09     | -        | -    |  |
| Foot Angle               | θ1            | 0°       | _        | 8°   |  |
| Mold Draft Angle         | θ2            | _        | 12° REF  | _    |  |
| Mold Draft Angle         | θ3            | _        | 12° REF  | _    |  |

Notes:

Note:

Pin 1 visual index feature may vary, but must be located within the hatched area.
 Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-087-ST Rev F Sheet 2 of 2

## 14-Lead Plastic Thin Shrink Small Outline Package [ST] – 4.4 mm Body [TSSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### **RECOMMENDED LAND PATTERN**

|                                  | MILLIMETERS |      |          |      |
|----------------------------------|-------------|------|----------|------|
| Dimension                        | MIN         | NOM  | MAX      |      |
| Contact Pitch                    | E           |      | 0.65 BSC |      |
| Contact Pad Spacing              | С           |      | 5.90     |      |
| Contact Pad Width (X14)          | Х           |      |          | 0.45 |
| Contact Pad Length (X14)         | Ý           |      |          | 1.45 |
| Contact Pad to Contact Pad (X12) | G           | 0.20 |          |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-2087-ST Rev F

## 16-Lead Plastic Quad Flat, No Lead Package (7N) - 4x4x1.0 mm Body [VQFN] Wettable Flanks (Stepped), 0.40 mm Terminal Length





Microchip Technology Drawing C04-403-7N Rev. D Sheet 1 of 2

## 16-Lead Plastic Quad Flat, No Lead Package (7N) - 4x4x1.0 mm Body [VQFN] Wettable Flanks (Stepped), 0.40 mm Terminal Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                         | MILLIMETERS |                |               |      |  |  |
|-------------------------|-------------|----------------|---------------|------|--|--|
| Dimension               | Limits      | MIN NOM        |               | MAX  |  |  |
| Number of Terminals     | Ν           | 16             |               |      |  |  |
| Pitch                   | е           | 0.65 BSC       |               |      |  |  |
| Overall Height          | Α           | 0.80           | 0.90          | 1.00 |  |  |
| Standoff                | A1          | 0.00           | 0.05          |      |  |  |
| Terminal Thickness      | A3          | 0.20 REF       |               |      |  |  |
| Step Height             | A4          | 0.10           | 0.19          |      |  |  |
| Overall Width           | Е           | 4.00 BSC       |               |      |  |  |
| Exposed Pad Width       | E2          | 2.50           | 2.50 2.60 2.7 |      |  |  |
| Overall Length          | D           | 4.00 BSC       |               |      |  |  |
| Exposed Pad Length      | D2          | 2.50 2.60 2.70 |               |      |  |  |
| Terminal Width          | b           | 0.25           | 0.30          | 0.35 |  |  |
| Terminal Length         | L           | 0.30           | 0.40          | 0.50 |  |  |
| Step Length             | L1          | 0.035          | 0.085         |      |  |  |
| Terminal-to-Exposed Pad | К           | 0.30           | -             | -    |  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated

3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-403-7N Rev. D Sheet 2 of 2



#### 16-Lead Plastic Quad Flat, No Lead Package (7N) - 4x4x1.0 mm Body [VQFN] Wettable Flanks (Stepped), 0.40 mm Terminal Length



### RECOMMENDED LAND PATTERN

|                                  | MILLIMETERS |          |      |      |
|----------------------------------|-------------|----------|------|------|
| Dimension                        | Limits      | MIN      | NOM  | MAX  |
| Contact Pitch                    | Е           | 0.65 BSC |      |      |
| Optional Center Pad Width        | X2          |          |      | 2.70 |
| Optional Center Pad Length       | Y2          |          |      | 2.70 |
| Contact Pad Spacing              | C1          |          | 4.00 |      |
| Contact Pad Spacing              | C2          |          | 4.00 |      |
| Contact Pad Width (X16)          | X1          |          |      | 0.30 |
| Contact Pad Length (X16)         | Y1          |          |      | 0.80 |
| Contact Pad to Center Pad (X16)  | G1          | 0.20     |      |      |
| Contact Pad to Contact Pad (X12) | G2          | 0.35     |      |      |
| Thermal Via Diameter             | V           |          | 0.30 |      |
| Thermal Via Pitch                | EV          |          | 1.00 |      |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-2403-7N Rev. D

## MCP42U83

NOTES:

## APPENDIX A: REVISION HISTORY

## **Revision B (March 2025)**

Following are the changes made in this revision:

- Added the following device resistance options throughout the document:
  - MCP42U83-503:  $R_{AB}$  = 50 k $\Omega$
  - MCP42U83-104: R<sub>AB</sub> = 100 kΩ
- Updated Features section.
- Updated MCP42U83 Device Characteristics table.
- Updated Table 1-1, "DC Specifications" and Table 1-2, "General Timing Characteristics".
- Updated Section 2.0, "Typical Performance Curves".
- Updated Product Identification System.

### **Revision A (December 2024)**

• Initial release of this document.

NOTES:

## APPENDIX B: TERMINOLOGY

Digital potentiometers behave differently when they are used in potentiometer (resistive divider) configuration versus rheostat (variable resistor) configuration.

- **Note:** Throughout this appendix, the following notation is used:
  - PXA refers to pins P0A and P1A
  - PXW refers to pins P0W and P1W
  - PXB refers to pins P0B and P1B
  - CodeN refers to a wiper register value

#### **B.1** Generic Parameters

This section presents the parameters common for both potentiometer and rheostat modes.

#### B.1.1 RESOLUTION (N)

The Resolution (N) is the number of wiper output states that divide the full scale range. For a 10-bit digital potentiometer, the resolution is equal to  $2^{10}$  and means that the digital potentiometer wiper code can be set to any number from 0 to  $2^{10} - 1$ .

#### B.1.2 LEAST SIGNIFICANT BIT (LSB)

This is the voltage difference between two successive wiper codes. A given output voltage range is divided by the resolution of MCP42U83. The range is either full scale to zero scale (measured) or from the voltage of the A pin to the voltage on the B pin (ideal).

The LSb is calculated using Equation B-1.

#### **EQUATION B-1:**

$$V_{LSb}\Big|_{measured} = \frac{V_{PXW}\Big|_{FS} - V_{PXW}\Big|_{ZS}}{2^N - 1}$$
$$V_{LSb}\Big|_{ideal} = \frac{V_{PXA} - V_{PXB}}{2^N - 1}$$

Where:

$$\begin{split} V_{LSb}|_{measured} &= \text{Measured LSb Voltage Range (V)} \\ V_{PXW}|_{FS} &= \text{Voltage Measured on the Wiper} \\ \text{Pin at Full Scale Wiper Code (V)} \\ V_{PXW}|_{ZS} &= \text{Voltage Measured on the Wiper} \\ \text{Pin at Zero Scale Wiper Code (V)} \\ N &= \text{MCP42U83 Resolution (10 bits)} \\ V_{LSB}|_{ideal} &= \text{Ideal LSb Voltage Range (V)} \\ V_{PXA} &= \text{Voltage Measured on the A pin (V)} \\ V_{PXB} &= \text{Voltage Measured on the B pin (V)} \end{split}$$

## A.3 Potentiometer Mode Parameters

This section presents the parameters distinct to only potentiometer mode.

#### B.1.4 END-TO-END RESISTANCE (R<sub>AB</sub>)

The End-to-End Resistance ( $R_{AB}$ ) is the resistance between the PXA and PXB pins.  $R_{AB}$  is composed of the wiper resistance ( $R_W$ ) and the resistance of each analog switch of every individual PXA and PXB pin.

R<sub>AB</sub> is calculated using Equation B-2.

#### **EQUATION B-2:**

$$R_{AB} = \frac{V_{PXA} - V_{PXB}}{I_{AB}}$$

Where:

 $R_{AB}$  = End-to-End Resistance (k $\Omega$ )

 $V_{PXA}$  = PXA Voltage (V)

 $V_{PXB}$  = PXB Voltage (V)

 $I_{AB}$  = Resistor Ladder Current (mA)

#### B.1.5 POTENTIOMETER INTEGRAL NONLINEARITY (P-INL)

The Potentiometer Integral Nonlinearity (P-INL) error is the maximum deviation of an actual transfer function from an ideal transfer function (straight line) passing through the defined endpoints of the transfer function.

P-INL is calculated using the zero scale and full scale wiper code endpoints, as shown in Equation B-3. P-INL is expressed in LSb.

**EQUATION B-3:** 

$$P - INL = \frac{V_{PXW}\Big|_{codeN} - V_{PXW}\Big|_{ZS}}{V_{LSb}\Big|_{measured}} - codeN$$

Where:

| P-INL                               | = | Potentiometer Integral<br>Nonlinearity (LSb)                      |
|-------------------------------------|---|-------------------------------------------------------------------|
| V <sub>PXW</sub>   <sub>codeN</sub> | = | Voltage Measured on the Wiper<br>Pin for a Given Wiper Code (V)   |
| $V_{PXW} _{ZS}$                     | = | Voltage Measured on the Wiper<br>Pin at Zero Scale Wiper Code (V) |
| $V_{LSb} _{measured}$               | = | Measured LSb Voltage Range (V)                                    |
| codeN                               | = | Wiper Register Value                                              |

#### B.1.6 POTENTIOMETER DIFFERENTIAL NONLINEARITY (P-DNL)

The Potentiometer Differential Nonlinearity (P-DNL) error is the measure of the step size between codes in the actual transfer function.

The ideal step size between codes is 1 LSb. A P-DNL error of zero implies that every code is exactly 1 LSb in size. If the P-DNL error is less than 1 LSb, MCP42U83 guarantees monotonic output and no missing codes. The P-DNL error is the measure of variations in code sizes from the ideal code size using the zero scale and full scale wiper code endpoints.

P-DNL is expressed in LSb and is calculated as shown in Equation B-4.

#### **EQUATION B-4:**

$$P-DNL = \frac{V_{PXW}|_{codeN+1} - V_{PXW}|_{codeN}}{V_{LSb}|_{measured}} - 1$$
Where:  

$$P-DNL = Potentiometer Differential Nonlinearity (LSb)$$

$$V_{PXW}|_{codeN+1} = Voltage Measured on the Wiper Pin for a Given Wiper Code + 1 (V)$$

$$V_{PXW}|_{codeN} = Voltage Measured on the Wiper Pin for a Given Wiper Code (V)$$

$$V_{LSb}|_{measured} = Measured LSb Voltage Range (V)$$

$$codeN = Wiper Register Value$$

### B.1.7 FULL SCALE ERROR (FSE)

The Full Scale Error (FSE) is the voltage error on the PXW pin relative to the expected (theoretical) voltage on the PXA pin, calculated for the maximum (full scale) wiper code ( $2^{N} - 1$ ). FSE depends on the resistive load on the PXW pin and its connection, either to VSS or VDD. FSE increases for loads to VSS that are greater than specified.

FSE is determined by the theoretical voltage step size, resulting in an error measured in LSb, as shown in Equation B-5.

#### **EQUATION B-5:**

$$FSE = \frac{V_{PXW}|_{FS} - V_{PXA}|_{measured}}{V_{LSb}|_{ideal}}$$
  
Where:  
$$FSE = \text{Full Scale Error (LSb)}$$
$$V_{PXW}|_{FS} = \text{Voltage Measured on the Wiper}$$
$$Pin \text{ at Full Scale Wiper Code (V)}$$
$$V_{PXA}|_{measured} = \text{Measured PXA Voltage (V)}$$
$$V_{LSb}|_{ideal} = \text{Ideal LSb Voltage Range (V)}$$

## B.1.8 ZERO SCALE ERROR (ZSE)

The Zero Scale Error (ZSE) is the difference between the measured voltage on the PXW pin with the minimum (zero scale) wiper code (0) and the measured voltage on the PXB pin. ZSE depends on the resistive load on the PXW pin and its connection, either to VSS or VDD. FSE increases for loads to VDD that are greater than specified.

FSE is determined by the theoretical voltage step size, resulting in an error measured in LSb, as shown in Equation B-6.

#### **EQUATION B-6:**

$$ZSE = \frac{V_{PXW}|_{ZS} - V_{PXB}|_{measured}}{V_{LSb}|_{ideal}}$$
  
Where:  
$$ZSE = \text{Zero Scale Error (LSb)}$$
$$V_{PXW}|_{ZS} = \text{Voltage Measured on the Wiper}$$

Pin at Zero Scale Wiper Code (V) $V_{PXB}|_{measured}$ =Measured PXB Voltage (V) $V_{LSb}|_{ideal}$ =Ideal LSb Voltage Range (V)

## B.1.9 POTENTIOMETER NOMINAL RESISTANCE TEMPERATURE COEFFICIENT (P-R<sub>TC</sub>)

The Potentiometer Nominal Resistance Temperature Coefficient ( $P-R_{TC}$ ) quantifies the error in the End-to-End resistance ( $R_{AB}$ ) caused by temperature drift. This is typically the critical error when using MCP42U83 in resistive divider configuration.

P-R<sub>TC</sub> is calculated using Equation B-7.

#### **EQUATION B-7:**

$$P - R_{TC} = \frac{\frac{R_{AB}|_{max} - R_{AB}|_{min}}{R_{AB}|_{average}}}{T_{OP}|_{max} - T_{OP}|_{min}} \times 10^{6}$$

Where:

- *P*-*R<sub>TC</sub>* = Potentiometer Nominal Resistance Temperature Coefficient (ppm/°C)
- $R_{AB}|_{max}$  = Maximum End-to-End Resistance Value (k $\Omega$ )
- $R_{AB}|_{min}$  = Minimum End-to-End Resistance Value (k $\Omega$ )
- $R_{AB}|_{average}$  = Typical End-to-End Resistance Value (k $\Omega$ )
  - $T_{min}$  = Minimum Operating Temperature (°C)

#### B.1.10 RATIOMETRIC TEMPERATURE COEFFICIENT (V<sub>TC</sub>)

The Ratiometric Temperature Coefficient ( $V_{TC}$ ) quantifies the error in the  $R_{AW}/R_{WB}$  ratio caused by temperature drift. This is typically the critical error when using MCP42U83 in voltage divider configuration.

V<sub>TC</sub> is calculated using Equation B-8.

#### **EQUATION B-8:**

$$V_{TC} = \frac{\frac{V_{PXW}|_{max} - V_{PXW}|_{min}}{V_{PXW}|_{average}}}{T_{OP}|_{max} - T_{OP}|_{min}} \times 10^{6}$$
Where:  

$$V_{TC} = \text{Ratiometric Temperature} \text{Coefficient (ppm/°C)}$$

$$V_{PXW}|_{max} = \text{Maximum PXW Voltage (V)}$$

$$V_{PXW}|_{min} = \text{Minimum PXW Voltage (V)}$$

$$V_{PXW}|_{average} = \text{Typical PXW Voltage (V)}$$

$$T_{min} = \text{Minimum Operating Temperature} (°C)$$

$$T_{max} = \text{Maximum Operating Temperature} (°C)$$

#### B.1.11 POTENTIOMETER CHANNEL-TO-CHANNEL MATCHING (P-RM<sub>AB</sub>)

The Potentiometer Channel-to-Channel Matching (P-RM<sub>AB</sub>) quantifies the End-to-End resistance (R<sub>AB</sub>) error between channels 0 and 1.

P-RM<sub>AB</sub> is calculated using Equation B-9.

### **EQUATION B-9:**

$$P - RM_{AB} = \frac{R_{AB0} - R_{AB1}}{\frac{1}{2} \cdot (R_{AB0} + R_{AB1})} \times 100$$

Where:

- *P-RM<sub>AB</sub>* = Potentiometer Channel-to-Channel Matching (%)
  - $R_{AB0}$  = Channel 0 End-to-End Resistance (k $\Omega$ )
  - $R_{ABI}$  = Channel 1 End-to-End Resistance (k $\Omega$ )

### B.1.12 POWER SUPPLY SENSITIVITY (PSS)

The Power Supply Sensitivity (PSS) indicates how the voltage output of MCP42U83 (V<sub>PXW</sub>) is affected by changes in the supply voltage. PSS is the ratio of the change in V<sub>PXW</sub> to changes in V<sub>DD</sub> for the midscale output of the digital potentiometer. V<sub>PXW</sub> is measured while V<sub>DD</sub> varies from 5.5V to 2.7V as a step. PSS in expressed as the percentage change in V<sub>PXW</sub> with respect to the percentage change in V<sub>DD</sub>.

PSS is calculated using Equation B-10.

## **EQUATION B-10:**

$$PSS = \frac{\frac{V_{PXW}|_{5.5V} - V_{PXW}|_{2.7V}}{V_{PXW}|_{5.5V}}}{\frac{5.5V - 2.7V}{5.5V}}$$

Where:

$$PSS$$
 = Power Supply Sensitivity (%/%)  
 $V_{PXW}|_{5.5V}$  = PXW Voltage at V<sub>DD</sub> = 5.5V (V)

 $V_{PXW}|_{2.7V}$  = PXW Voltage at V<sub>DD</sub> = 2.7V (V)

#### **B.2** Rheostat Mode Parameters

This section presents the parameters distinct to only rheostat mode.

#### B.2.1 WIPER-TO-END RESISTANCE (R<sub>WB</sub>)

The Wiper-to-End Resistance ( $R_{WB}$ ) is the resistance between the PXW and PXB pins. This resistance is composed of the wiper resistance ( $R_W$ ) and the analog switch of every PXB pin at full scale.

R<sub>WB</sub> is calculated using Equation B-11.

#### **EQUATION B-11:**

 $R_{WB} = \frac{V_{PXW}|_{FS} - V_{PXB}}{I_{WD}}$ 

Where:

 $R_{WB}$  = Wiper-to-End Resistance (k $\Omega$ )

 $V_{PXW}|_{FS}$  = Voltage Measured on the Wiper Pin at Full Scale Wiper Code (V)

 $V_{PXB}$  = PXB Voltage (V)

 $I_{WB}$  = Wiper-to-End Current (mA)

#### B.2.2 WIPER RESISTANCE (R<sub>W</sub>)

The Wiper Resistance ( $R_W$ ) is the series resistance of the analog switch that connects the selected resistor ladder node to the wiper terminal common signal. The value written in the Volatile Wiper register selects what analog switch to close, connecting terminal W to the selected node of the resistor ladder.

R<sub>W</sub> depends on the following parameters:

• Voltages on the analog switch source, gate and drain nodes.

• MCP42U83's wiper code, temperature and current through the switches on terminals W and B.

- As the voltage of MCP42U83 decreases,  $R_{W}$  increases.

 $R_W$  is determined by forcing a current through terminals W and B (I<sub>W</sub>) and measuring the zero scale voltage on terminal W.  $R_{WB}$  is calculated using Equation B-12.

#### EQUATION B-12:

 $R_{W} = \frac{1}{2} \times \frac{V_{PXW}|_{ZS} - V_{PXB}}{I_{W}}$ Where:  $R_{W} = \text{Wiper Resistance (k\Omega)}$  $V_{PXW}|_{ZS} = \text{Voltage Measured on the Wiper Pin} \text{ at Zero Scale Wiper Code (V)}$  $V_{PXB} = \text{PXB Voltage (V)}$  $I_{W} = \text{Wiper Current (mA)}$ 

#### B.2.3 RHEOSTAT INTEGRAL NONLINEARITY (R-INL)

The Rheostat Integral Nonlinearity (R-INL) error is the maximum deviation of an actual transfer function from an ideal transfer function (straight line) passing through the defined endpoints of the transfer function.

R-INL is calculated using the zero scale and full scale wiper code endpoints, as shown in Equation B-13. R-INL is expressed in LSb.

#### **EQUATION B-13:**

$$R - INL = \frac{V_{PXW}|_{codeN} - V_{PXW}|_{ZS}}{V_{LSb}|_{measured}} - codeN$$

Where:

| R-INL                 | = | Rheostat Integral Nonlinearity<br>(LSb)                           |
|-----------------------|---|-------------------------------------------------------------------|
| $V_{PXW} _{codeN}$    | = | Voltage Measured on the Wiper<br>Pin for a Given Wiper Code (V)   |
| $V_{PXW} _{ZS}$       | = | Voltage Measured on the Wiper<br>Pin at Zero Scale Wiper Code (V) |
| $V_{LSb} _{measured}$ | = | Measured LSb Voltage Range (V)                                    |
| codeN                 | = | Wiper Register Value                                              |

#### B.2.4 RHEOSTAT DIFFERENTIAL NONLINEARITY (R-DNL)

The Rheostat Differential Nonlinearity (R-DNL) error is the measure of the step size between codes in the actual transfer function.

The ideal step size between codes is 1 LSb. A R-DNL error of zero implies that every code is exactly 1 LSb in size. If the R-DNL error is less than 1 LSb, MCP42U83 guarantees monotonic output and no missing codes. The R-DNL error is the measure of variations in code sizes from the ideal code size using the zero scale and full scale wiper code endpoints.

R-DNL is expressed in LSb and is calculated as shown in Equation B-14.

#### **EQUATION B-14:**

| $R - DNL = \frac{V_{PXW} _{codeN+1} - V_{PXW} _{codeN}}{V_{LSb} _{measured}} - 1$ |   |                                                                     |  |  |  |  |  |
|-----------------------------------------------------------------------------------|---|---------------------------------------------------------------------|--|--|--|--|--|
| Where:                                                                            |   |                                                                     |  |  |  |  |  |
| R-DNL                                                                             | = | Rheostat Differential<br>Nonlinearity (LSb)                         |  |  |  |  |  |
| $V_{PXW} _{codeN+1}$                                                              | = | Voltage Measured on the Wiper<br>Pin for a Given Wiper Code + 1 (V) |  |  |  |  |  |
| $V_{PXW} _{codeN}$                                                                | = | Voltage Measured on the Wiper<br>Pin for a Given Wiper Code (V)     |  |  |  |  |  |
| $V_{LSb} _{measured}$                                                             | = | Measured LSb Voltage Range (V)                                      |  |  |  |  |  |
| codeN                                                                             | = | Wiper Register Value                                                |  |  |  |  |  |

#### B.2.5 RHEOSTAT NOMINAL RESISTANCE TEMPERATURE COEFFICIENT (R-R<sub>TC</sub>)

The Rheostat Nominal Resistance Temperature Coefficient (R-R<sub>TC</sub>) quantifies the error in the Wiper-to-End resistance ( $R_{WB}$ ) caused by temperature drift. This is typically the critical error when using MCP42U83 in adjustable resistor configuration.

R-R<sub>TC</sub> is calculated using Equation B-15.

#### **EQUATION B-15:**

$$R - R_{TC} = \frac{\frac{R_{WB}|_{max} - R_{WB}|_{min}}{R_{WB}|_{average}}}{T_{OP}|_{max} - T_{OP}|_{min}} \times 10^{6}$$
Where:  

$$R - R_{TC} = \text{Rheostat Nominal Resistance} \text{Temperature Coefficient (ppm/°C)}$$

$$R_{WB}|_{max} = \text{Maximum Wiper-to-End Resistance} \text{Value (k}\Omega)$$

$$R_{WB}|_{min} = \text{Minimum Wiper-to-End Resistance} \text{Value (k}\Omega)$$

$$R_{WB}|_{average} = \text{Typical Wiper-to-End Resistance} \text{Value (k}\Omega)$$

$$T_{min} = \text{Minimum Operating Temperature} (°C)$$

$$T_{max} = \text{Maximum Operating Temperature} (°C)$$

#### B.2.6 RHEOSTAT CHANNEL-TO-CHANNEL MATCHING (P-RM<sub>AB</sub>)

The Rheostat Channel-to-Channel Matching (R-RM<sub>WB</sub>) quantifies the Wiper-to-End resistance (R<sub>WB</sub>) error between channels 0 and 1.

R-RM<sub>WB</sub> is calculated using Equation B-16.

#### **EQUATION B-16:**

$$R - RM_{WB} = \frac{R_{WB0} - R_{WB1}}{\frac{1}{2} \cdot (R_{WB0} + R_{WB1})} \times 100$$

Where:

$$\begin{array}{lll} R\text{-}RM_{WB} &= & \text{Potentiometer Channel-to-Channel} \\ & \text{Matching (\%)} \\ R_{WB0} &= & \text{Channel 0 Wiper-to-End Resistance} \\ R_{WB1} &= & \text{Channel 1 Wiper-to-End Resistance} \\ (k\Omega) \end{array}$$

### B.2.7 POWER SUPPLY REJECTION RATIO (PSRR)

The Power Supply Rejection Ratio (PSRR) indicates how the voltage output of MCP42U83 (V<sub>PXW</sub>) is affected by changes in the supply voltage. PSRR is the ratio of the change in V<sub>PXW</sub> to changes in V<sub>DD</sub> for the midscale output of the digital rheostat. V<sub>PXW</sub> is measured while V<sub>DD</sub> varies from 5.5V to 2.7V with a fixed current value.

PSS is calculated using Equation B-17 and expressed in dB.

**EQUATION B-17:** 

$$PSRR = 20 \cdot \log\left(\frac{|V_{PXW}|_{5.5V} - |V_{PXW}|_{2.7V}}{5.5V - 2.7V}\right)$$

Where:

PSRR = Power Supply Rejection Ratio (dB)

 $V_{PXW}|_{5.5V}$  = PXW Voltage at V<sub>DD</sub> = 5.5V (V)

 $V_{PXW}|_{2.7V}$  = PXW Voltage at V<sub>DD</sub> = 2.7V (V)

## B.3 Testing Circuits



FIGURE B-1: Test Circuit for R<sub>AB</sub> and P-R<sub>TC</sub>.



**FIGURE B-2:** Test Circuit for Linearity Errors in Potentiometer Configuration (P-INL, P-DNL, FSE, ZSE and  $V_{TC}$ ).



FIGURE B-3: Test Circuit for PSS.



FIGURE B-4: Test Circuit for R<sub>WB</sub> and R-R<sub>TC</sub>.



**FIGURE B-5:** Test Circuit for Linearity Errors in Rheostat Configuration (R-INL, R-DNL and R<sub>W</sub>).



FIGURE B-6: Test Circuit for PSRR.

## **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

|                                                                                                                                                                                                                          | <del>-</del> (1)                                  | XXXX                                                                                     | _                                         |                     |                                                                                                                    |                                                                                                                    |                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| Device                                                                                                                                                                                                                   | Tape and Re<br>Option                             | -xxx<br> <br>eel End-to-End<br>Resistance                                                | ∟<br> <br>Temperature<br>Range            | /XX<br> <br>Package | E)                                                                                                                 | MCP42U83T-502E/ST =                                                                                                | 10-Bit Digital Potentiometer,<br>Tape and Reel, $R_{AB} = 5 k\Omega$ ,<br>Extended Temperature,<br>14-Lead TSSOP          |
| Device:                                                                                                                                                                                                                  | MCP42U8                                           | 33 = 10-Bit Dual-Cha                                                                     | annel Digital Potent                      | iometer             | b)                                                                                                                 | MCP42U83T-103E/ST =                                                                                                | 10-Bit Digital Potentiometer,<br>Tape and Reel, $R_{AB} = 10 \text{ k}\Omega$ ,<br>Extended Temperature,<br>14-Lead TSSOP |
| Tape and Ree<br>Option:                                                                                                                                                                                                  | el T =                                            | Tape and Reel <sup>(1)</sup>                                                             |                                           |                     | c)                                                                                                                 | MCP42U83T-203E/ST =                                                                                                | 10-Bit Digital Potentiometer,<br>Tape and Reel, R <sub>AB</sub> = 20 kΩ,<br>Extended Temperature,<br>14-Lead TSSOP        |
| End-to-End                                                                                                                                                                                                               | -502 =<br>-103 =<br>-203 =                        | R <sub>AB</sub> = 5 kΩ<br>R <sub>AB</sub> = 10 kΩ<br>R <sub>AB</sub> = 20 kΩ             |                                           |                     | d)                                                                                                                 | MCP42U83T-503E/ST =                                                                                                | 10-Bit Digital Potentiometer,<br>Tape and Reel, $R_{AB} = 50 \text{ k}\Omega$ ,<br>Extended Temperature,<br>14-Lead TSSOP |
| Resistance:                                                                                                                                                                                                              | -503 =<br>-104 =                                  | R <sub>AB</sub> = 50 kΩ<br>R <sub>AB</sub> = 100 kΩ                                      |                                           |                     | e)                                                                                                                 | MCP42U83T-104E/ST =                                                                                                | 10-Bit Digital Potentiometer,<br>Tape and Reel, $R_{AB}$ = 100 k $\Omega$ ,<br>Extended Temperature,<br>14-Lead TSSOP     |
| Temperature<br>Range:                                                                                                                                                                                                    | E =                                               | -40°C to +125°C (Ext                                                                     | ended)                                    |                     | f)                                                                                                                 | MCP42U83T-502E/7N =                                                                                                | 10-Bit Digital Potentiometer,<br>Tape and Reel, $R_{AB} = 5 k\Omega$ ,<br>Extended Temperature,<br>16-Lead VQFN           |
| Package:                                                                                                                                                                                                                 | /ST =<br>/7N =                                    | 14-Lead Thin Shrink S<br>4.4 mm Body TSSOP<br>16-Lead Plastic Quad<br>4 x 4 mm Body VQFN | Small Outline Packa<br>Flat, No Lead Pack | ige,<br>kage,       | g)                                                                                                                 | MCP42U83T-103E/7N =                                                                                                | 10-Bit Digital Potentiometer,<br>Tape and Reel, $R_{AB} = 10 \text{ k}\Omega$ ,<br>Extended Temperature,<br>16-Lead VQFN  |
| Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for |                                                   |                                                                                          | h)                                        | MCP42U83T-203E/7N = | 10-Bit Digital Potentiometer,<br>Tape and Reel, $R_{AB} = 20 \ k\Omega$ ,<br>Extended Temperature,<br>16-Lead VQFN |                                                                                                                    |                                                                                                                           |
| pac                                                                                                                                                                                                                      | ckage availability with the Tape and Reel option. |                                                                                          |                                           | i)                  | MCP42U83T-503E/7N =                                                                                                | 10-Bit Digital Potentiometer,<br>Tape and Reel, $R_{AB} = 50 \ k\Omega$ ,<br>Extended Temperature,<br>16-Lead VQFN |                                                                                                                           |
|                                                                                                                                                                                                                          |                                                   |                                                                                          |                                           |                     | j)                                                                                                                 | MCP42U83T-104E/7N =                                                                                                | 10-Bit Digital Potentiometer,<br>Tape and Reel, $R_{AB}$ = 100 k $\Omega$ ,<br>Extended Temperature,<br>16-Lead VQFN      |

## MCP42U83

NOTES:

## **Microchip Information**

## Trademarks

The "Microchip" name and logo, the "M" logo, and other names, logos, and brands are registered and unregistered trademarks of Microchip Technology Incorporated or its affiliates and/or subsidiaries in the United States and/or other countries ("Microchip Trademarks"). Information regarding Microchip Trademarks can be found at https://www.microchip.com/en-us/about/legalinformation/microchip-trademarks.

ISBN: 979-8-3371-0861-2

## Legal Notice

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at www.microchip.com/en-us/support/design-help/client-support-services.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

## **Microchip Devices Code Protection Feature**

Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products.