

### 80 Msps, 16/14-Bit High-Precision Pipelined ADC

#### **Features**

- · Sample Rates:
  - 80 Msps for single-channel operation
  - 80 Msps/number of channels used
- SNR with  $f_{IN}$  = 15 MHz and -1 dBFS:
  - 73.9 dBFS (typical) at 80 Msps
- SFDR with f<sub>IN</sub> = 15 MHz and -1 dBFS:
  - 93 dBc (typical) at 80 Msps
- Power Dissipation Excluding Digital I/O (80 Msps):
  - 229 mW
- · Power Dissipation with CMOS Digital I/O (80 Msps):
  - MCP37D31-80: 257 mW
  - MCP37D21-80: 253 mW
- Power Dissipation with LVDS Digital I/O (80 Msps):
  - MCP37D31-80: 329 mW
  - MCP37D21-80: 320 mW
- · Power-Saving Modes:
  - 79 mW during Standby
  - 22 mW during Shutdown
- · Supply Voltage:
  - Digital Section: 1.2V, 1.8V
  - Analog Section: 1.2V, 1.8V
- Selectable Full-Scale Input Range: up to 2.975 V<sub>P-P</sub>
- · Configurable 8-Channel Input MUX:
  - Single-Channel or Sequential Multi-Channel Sampling
- · Input Channel Bandwidth: 500 MHz
- Output Data Format:
  - Parallel CMOS, DDR LVDS
  - Serialized DDR LVDS (16-bit, octal-channel mode)
- · Optional Output Data Randomizer
- Built-In ADC Linearity Calibration Algorithms:
- Harmonic Distortion Correction (HDC)
- DAC Noise Cancellation (DNC)
- Dynamic Element Matching (DEM)
- Flash Error Calibration

- · Digital Signal Post-Processing (DSPP) Options:
  - Decimation filters for improved SNR
  - Fractional Delay Recovery (FDR) for timedelay corrections in multi-channel operations
  - Phase, Offset and Gain adjust of individual channels
  - Digital Down-Conversion (DDC)
  - Continuous wave beamforming for octalchannel mode
- Serial Peripheral Interface (SPI)
- Auto Sync Mode to synchronize multiple devices to the same clock
- TFBGA-121 Package
  - Dimension: 8 mm x 8 mm x 1.08 mm
  - Includes embedded decoupling capacitors for reference pins and bandgap output pin
- AEC-Q100 Qualified (Automotive Applications)
  - Temperature Grade 1: -40°C to +125°C

### **Typical Applications**

- · Communication Instruments
- · Microwave Digital Radio
- · Lidar and Radar
- · High-Speed Test Equipment
- · Ultrasound and Sonar Imaging
- · Scanners and Low-Power Portable Instruments
- Industrial and Consumer Data Acquisition Systems

### MCP37Dx1-80 Family Comparison<sup>(1)</sup>:

|             | •           |                   |                                      |                                           |                                  |                                             |
|-------------|-------------|-------------------|--------------------------------------|-------------------------------------------|----------------------------------|---------------------------------------------|
| Part Number | Sample Rate | Resolution        | Digital<br>Decimation <sup>(3)</sup> | Digital<br>Down-Conversion <sup>(3)</sup> | CW<br>Beamforming <sup>(4)</sup> | Noise-Shaping<br>Requantizer <sup>(2)</sup> |
| MCP37D31-80 | 80 Msps     | 16 <sup>(5)</sup> | Yes                                  | Yes                                       | Yes                              | No                                          |
| MCP37D21-80 | 80 Msps     | 14                | Yes                                  | Yes                                       | Yes                              | No                                          |
| MCP37D11-80 | 80 Msps     | 12                | Yes                                  | Yes                                       | Yes                              | Yes                                         |

- Note 1: All devices are pin-to-pin compatible.
  - 2: Available in single and dual-channel modes.
  - 3: Available in single and dual-channel modes, and octal-channel mode when CW beamforming is enabled.
  - 4: Available in octal-channel mode.
  - 5: 18-bit output is available in MCP37D31-80 with high-order decimation filter setting.

### **Functional Block Diagram**



### **Description**

The MCP37D31-80 and MCP37D21-80 are 80 Msps, 16-bit and 14-bit high-precision analog-to-digital converter, respectively, with configurable input MUX.

A built-in 8-input multiplexer (MUX) is used to select the active analog input(s) depending on the user configuration. In single-channel operation, the MUX can be configured to select one of the 8-inputs. In multichannel operation, the selected inputs are sequentially sampled. The input channel selection and the channel order are configured using the user-programmable configuration register bits.

The ADC core operates at up to an 80 Msps rate. In single-channel operation, the analog input is sampled at full speed. In multi-channel operation, the effective sample rate per channel is the full speed divided by the number of selected channels. For example, if all 8-input channels are used, each input channel is sampled at 10 Msps when the ADC core is running at 80 Msps. Similarly, if only 4-input channels are selected, each input channel is sampled at 20 Msps when the ADC core is running at 80 Msps.

The device features harmonic distortion correction. DAC noise cancellation, power-up calibration, and always-on background calibration which enable high performance to be maintained consistently across the extended temperature range.

In addition to the data conversion, the device offers exceptional user-selectable built-in digital signal postprocessing (DSPP) features that include high-order digital decimation filters, digital down-conversion (DDC), fractional delay recovery (FDR), gain and offset adjustment per channel, and continuous wave (CW) beamforming capability.

The output decimation filter option improves SNR performance significantly up to 90's dBFS with the 512x decimation setting. The built-in digital downconversion (DDC) option can offer great flexibility in advanced RF and digital communication system designs.

Gain, phase and DC offset can be adjusted independently for each input channel, allowing for simplified implementation of continuous wave (CW) beamforming and ultrasound Doppler imaging applications.

In dual or octal-channel mode, the Fractional Delay Recovery (FDR) feature digitally corrects the difference in sampling instance between different channels, so that all inputs appear to have been sampled at the same time.

The differential full-scale analog input range is programmable up to 2.975 V<sub>P-P</sub>.

The input is sampled on the rising edge of the clock. The digital output code is available after 28 clock cycles of data latency. Latency will increase if any of the digital signal post-processing (DSPP) options are enabled.

The ADC output data can be coded in two's complement or offset binary representation, with or without the data randomizer option. The output data is available as full-rate CMOS or Double-Data-Rate (DDR) LVDS. Additionally, a serialized LVDS option is also available for the 16-bit octal-channel mode.

The device also includes various features designed to maximize flexibility in the user's applications and minimize system cost, such as a programmable PLL clock, output data rate control and phase alignment, and programmable digital pattern generation. The device's operational modes and feature sets are configured using the user-programmable registers.

AutoSync mode offers a great design flexibility when multiple devices are used in applications. It allows multiple devices to sample input synchronously at the same clock source.

The high dynamic performance with built-in digital signal post-processing (DSPP) features makes the device ideal for various high-performance data acquisition systems, including communication and test equipment, ultrasound imaging equipment, Lidar, Radar and portable instrumentation.

The device is available in a lead-free TFBGA-121 package. The device is AEC-Q100 qualified for automotive applications and operates over the extended temperature range of -40°C to +125°C.

### **Package Type**



TFBGA-121 Package

NOTES:

### 1.0 PACKAGE PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



**FIGURE 1-1:** TFBGA-121 Package. See <u>Table 1-1</u> for the pin descriptions and <u>Table 1-2</u> for active and inactive ADC output pins for various ADC resolution modes.

TABLE 1-1: PIN FUNCTION TABLE

| Ball No. | Name                          | I/O Type                 | Description                                                                                                                                                        |
|----------|-------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1       | SDIO                          | Digital Input/<br>Output | SPI data input/output                                                                                                                                              |
| A2       | V <sub>CM</sub>               | Analog<br>Output         | Common-mode output voltage (900 mV) for analog input signal Connect a decoupling capacitor (0.1 µF) <sup>(1)</sup>                                                 |
| A3       | REF1+                         |                          | Differential reference voltage 1 (+/-). Decoupling capacitors are embedded in                                                                                      |
| A4       | REF1-                         |                          | the TFBGA package. Leave these pins floating.                                                                                                                      |
| A5       | V <sub>BG</sub>               |                          | Internal bandgap output voltage A decoupling capacitor (2.2 $\mu\text{F})$ is embedded in the TFBGA package. Leave this pin floating.                              |
| A6       | REF0+                         |                          | Differential reference 0 (+/-) voltage. Decoupling capacitors are embedded in                                                                                      |
| A7       | REF0-                         |                          | the TFBGA package. Leave these pins floating.                                                                                                                      |
| A8       | GND                           | Supply                   | Common ground for analog and digital sections                                                                                                                      |
| A9       | Δ.                            | Analog Input             | Channel 4 differential analog input (-)                                                                                                                            |
| A10      | A <sub>IN4-</sub>             | Analog Input             |                                                                                                                                                                    |
| A11      | A <sub>IN2+</sub>             | District Innext          | Channel 2 differential analog input (+)                                                                                                                            |
| B1       | SCLK                          | Digital Input            | SPI serial clock input                                                                                                                                             |
| B2       | CS                            | 0                        | SPI Chip Select input                                                                                                                                              |
| B3       | GND                           | Supply                   | Common ground for analog and digital sections                                                                                                                      |
| B4       | SENSE                         | Analog                   | Angles input range colection, Cos Table 4.2 for CENCE valtage actings                                                                                              |
| B5       | SENSE                         | Analog<br>Input          | Analog input range selection. See Table 4-2 for SENSE voltage settings.                                                                                            |
| B6       | AV <sub>DD12</sub>            | Supply                   | Supply voltage input (1.2V) for analog section                                                                                                                     |
| B7       |                               |                          |                                                                                                                                                                    |
| B8       | AV <sub>DD18</sub>            |                          | Supply voltage input (1.8V) for analog section                                                                                                                     |
| B9       |                               |                          |                                                                                                                                                                    |
| B10      | A <sub>IN4+</sub>             | Analog Input             | Channel 4 differential analog input (+)                                                                                                                            |
| B11      | A <sub>IN2-</sub>             |                          | Channel 2 differential analog input (-)                                                                                                                            |
| C1<br>C2 | WCK/OVR-<br>(WCK)<br>WCK/OVR+ | Digital<br>Output        | WCK: Word clock sync digital output  OVR: Input overrange indication digital output <sup>(2)</sup>                                                                 |
|          | (OVR)                         |                          |                                                                                                                                                                    |
| C3       | GND                           | Supply                   | Common ground for analog and digital sections                                                                                                                      |
| C4       |                               |                          |                                                                                                                                                                    |
| C5       | AV <sub>DD12</sub>            |                          | Supply voltage input (1.2V) for analog section                                                                                                                     |
| C6       |                               |                          |                                                                                                                                                                    |
| C7       |                               |                          |                                                                                                                                                                    |
| C8       | GND                           |                          | Common ground pin for analog and digital sections                                                                                                                  |
| C9       |                               |                          | Observation and a simulation                                                                                                                                       |
| C10      | A <sub>IN6-</sub>             | Analog Input             | Channel 6 differential analog input (-)                                                                                                                            |
| C11      | A <sub>IN0+</sub>             |                          | Channel 0 differential analog input (+)                                                                                                                            |
| D1       | Q14/Q7-                       | Digital<br>Output        | Digital data output <sup>(3)</sup> CMOS = Q14 DDR LVDS = Q7- (Even bit first), Q15- (MSb byte first) Serialized LVDS = Q- for the first selected channel (n = 1)   |
| D2       | Q15/Q7+                       |                          | Digital data output <sup>(3)</sup> CMOS = Q15  DDR LVDS = Q7+ (Even bit first), Q15+ (MSb byte first)  Serialized LVDS = Q+ for the first selected channel (n = 1) |

TABLE 1-1: PIN FUNCTION TABLE

| Ball No. | Name               | I/O Type          | Description                                                                                                                                         |
|----------|--------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| D3       | GND                | Supply            | Common ground for analog and digital sections                                                                                                       |
| D4       |                    |                   |                                                                                                                                                     |
| D5       | AV <sub>DD12</sub> | Supply            | Supply voltage input (1.2V) for analog section                                                                                                      |
| D6       |                    |                   |                                                                                                                                                     |
| D7       |                    |                   |                                                                                                                                                     |
| D8       | GND                |                   | Common ground for analog and digital sections                                                                                                       |
| D9       |                    |                   |                                                                                                                                                     |
| D10      | A <sub>IN6+</sub>  | Analog Input      | Channel 6 differential analog input (+)                                                                                                             |
| D11      | A <sub>IN0-</sub>  | Analog Input      | Channel 0 differential analog input (-)                                                                                                             |
| E1       | Q12/Q6-            | Digital<br>Output | Digital data output <sup>(3)</sup> CMOS = Q12 DDR LVDS = Q6- (Even bit first), Q14- (MSb byte first) Serialized LVDS = Q- for channel order (n) = 2 |
| E2       | Q13/Q6+            |                   | Digital data output <sup>(3)</sup> CMOS = Q13 DDR LVDS = Q6+ (Even bit first), Q14+ (MSb byte first) Serialized LVDS = Q+ for channel order (n) = 2 |
| E3       | GND                | Supply            | Common ground for analog and digital sections                                                                                                       |
| E4       |                    |                   |                                                                                                                                                     |
| E5       | $AV_{DD12}$        |                   | Supply voltage input (1.2V) for analog section                                                                                                      |
| E6       |                    |                   |                                                                                                                                                     |
| E7       | OND                | -                 | Occurred to an also and digital continue                                                                                                            |
| E8<br>E9 | GND                |                   | Common ground for analog and digital sections                                                                                                       |
| -        | Λ.                 |                   | Channel 5 differential analog input (+)                                                                                                             |
| E10      | A <sub>IN5+</sub>  | Analog Input      |                                                                                                                                                     |
| E11      | A <sub>IN1+</sub>  | 5                 | Channel 1 differential analog input (+)                                                                                                             |
| F1       | Q10/Q5-            | Digital<br>Output | Digital data output <sup>(3)</sup> CMOS = Q10 DDR LVDS = Q5- (Even bit first), Q13- (MSb byte first) Serialized LVDS = Q- for channel order (n) = 3 |
| F2       | Q11/Q5+            |                   | Digital data output <sup>(3)</sup> CMOS = Q11 DDR LVDS = Q5+ (Even bit first), Q13+ (MSb byte first) Serialized LVDS = Q+ for channel order (n) = 3 |
| F3<br>F4 | DV <sub>DD18</sub> | Supply            | Supply voltage input (1.8V) for digital section. All digital input pins are driven by the same DV <sub>DD18</sub> potential.                        |
| F5       | AV <sub>DD12</sub> |                   | Supply voltage input (1.2V) for analog section                                                                                                      |
| F6       |                    |                   |                                                                                                                                                     |
| F7       |                    |                   |                                                                                                                                                     |
| F8       | GND                |                   | Common ground for analog and digital sections                                                                                                       |
| F9       |                    |                   |                                                                                                                                                     |
|          |                    |                   |                                                                                                                                                     |
| F10      | A <sub>IN5-</sub>  | Analog Input      | Channel 5 differential analog input (-)                                                                                                             |

TABLE 1-1: PIN FUNCTION TABLE

| Ball No.                   | Name                        | I/O Type          | Description                                                                                                                                                                                   |
|----------------------------|-----------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| G1                         | Q8/Q4-                      | Digital<br>Output | Digital data output <sup>(3)</sup> CMOS = Q8 DDR LVDS = Q4- (Even bit first), Q12- (MSb byte first) Serialized LVDS = Q- for channel order (n) = 4                                            |
| G2                         | Q9/Q4+                      |                   | Digital data output <sup>(3)</sup> CMOS = Q9 DDR LVDS = Q4+ (Even bit first), Q12+ (MSb byte first) Serialized LVDS = Q+ for channel order (n) = 4                                            |
| G3<br>G4                   | DV <sub>DD18</sub>          | Supply            | Supply voltage input (1.8V) for digital section All digital input pins are driven by the same DV <sub>DD18</sub> potential                                                                    |
| G5<br>G6                   | GND                         |                   | Common ground for analog and digital sections                                                                                                                                                 |
| G7<br>G8                   | AV <sub>DD12</sub>          | Supply            | Supply voltage input (1.2V) for analog section                                                                                                                                                |
| G9                         | GND                         |                   | Common ground for analog and digital sections                                                                                                                                                 |
| G10                        | A <sub>IN7-</sub>           | A                 | Channel 7 differential analog input (-)                                                                                                                                                       |
| G11                        | A <sub>IN3+</sub>           | Analog Input      | Channel 3 differential analog input (+)                                                                                                                                                       |
| H1                         | Q6/Q3-                      | Digital<br>Output | Digital data output <sup>(3)</sup> CMOS = Q6 DDR LVDS = Q3- (Even bit first), Q11- (MSb byte first) Serialized LVDS = Q- for channel order (n) = 5                                            |
| H2                         | Q7/Q3+                      |                   | Digital data output <sup>(3)</sup> CMOS = Q7 DDR LVDS = Q3+ (Even bit first), Q11+ (MSb byte first) Serialized LVDS = Q+ for channel order (n) = 5                                            |
| H3<br>H4                   | DV <sub>DD12</sub>          | Supply            | Supply voltage input (1.2V) for digital section                                                                                                                                               |
| H5<br>H6<br>H7<br>H8<br>H9 | GND                         |                   | Common ground for analog and digital sections                                                                                                                                                 |
|                            | ٨                           |                   | Channel 7 differential analog input (+)                                                                                                                                                       |
| H10                        | A <sub>IN7+</sub>           | Analog Input      |                                                                                                                                                                                               |
| H11<br>J1                  | A <sub>IN3-</sub><br>Q4/Q2- | Digital<br>Output | Channel 3 differential analog input (-)  Digital data output <sup>(3)</sup> CMOS = Q4  DDR LVDS = Q2- (Even bit first), Q10- (MSb byte first)  Serialized LVDS = Q- for channel order (n) = 6 |
| J2                         | Q5/Q2+                      |                   | Digital data output <sup>(3)</sup> CMOS = Q5 DDR LVDS = Q2+ (Even bit first), Q10+ (MSb byte first) Serialized LVDS = Q+ for channel order (n) = 6                                            |
| J3                         | DV <sub>DD12</sub>          | Supply            | DC supply voltage input pin for digital section (1.2V)                                                                                                                                        |
| J4                         | C. 1=                       |                   |                                                                                                                                                                                               |
| J5                         | GND                         |                   | Common ground for analog and digital sections                                                                                                                                                 |
| J6                         |                             |                   |                                                                                                                                                                                               |
| J7                         |                             |                   |                                                                                                                                                                                               |
| J8                         |                             |                   |                                                                                                                                                                                               |

TABLE 1-1: PIN FUNCTION TABLE

| Ball No. | Name                | I/O Type                 | Description                                                                                                                                                 |
|----------|---------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| J10      | V <sub>CMin+</sub>  | Analog Input             | Common-mode voltage input for auto-calibration <sup>(4)</sup>                                                                                               |
| J11      | V <sub>CMIN</sub> - | -                        | These two pins should be tied together and connected to $V_{\mbox{\scriptsize CM}}$ voltage.                                                                |
| K1       | Q2/Q1-              | Digital<br>Output        | Digital data output <sup>(3)</sup> CMOS = Q2 DDR LVDS = Q1- (Even bit first), Q9- (MSb byte first) Serialized LVDS = Q- for channel order (n) = 7           |
| K2       | Q3/Q1+              |                          | Digital data output <sup>(3)</sup> CMOS = Q3 DDR LVDS = Q1+ (Even bit first), Q9+ (MSb byte first) Serialized LVDS = Q+ for channel order (n) = 7           |
| K3       | DM1/DM+             |                          | <b>18-bit mode:</b> Digital data output. DM1 and DM2 are the last two LSb bits <sup>(5)</sup> <b>Other modes:</b> Not used                                  |
| K4       | DCLK-               |                          | LVDS: Differential digital clock output (-) CMOS: Not used (leave floating)                                                                                 |
| K5       | CAL                 | Digital<br>Output        | Calibration status flag digital output <sup>(6)</sup> <b>High:</b> Calibration is complete <b>Low:</b> Calibration is not complete                          |
| K6       | GND                 | Supply                   | Common ground pin for analog and digital sections                                                                                                           |
| K7       | SLAVE               | Digital Input            | Slave or Master selection pin in AutoSync (10). If not used, tie to GND.                                                                                    |
| K8       | ADR0                | =                        | SPI address selection pin (A0 bit). Tie to GND or DVDD18 <sup>(7)</sup>                                                                                     |
| K9       | ADR1                |                          | SPI address selection pin (A1 bit). Tie to GND or DVDD18 <sup>(7)</sup>                                                                                     |
| K10      | GND                 | Supply                   | Common ground for analog and digital sections                                                                                                               |
| K11      |                     |                          |                                                                                                                                                             |
| L1       | Q0/Q0-              | Digital<br>Output        | Digital data output <sup>(3)</sup> CMOS = Q0 DDR LVDS = Q0- (Even bit first), Q8- (MSb byte first) Serialized LVDS = Q- for the last selected channel (n=8) |
| L2       | Q1/Q0+              |                          | Digital data output <sup>(8)</sup> CMOS = Q1 DDR LVDS = Q0+ (Even bit first), Q8+ (MSb byte first) Serialized LVDS = Q+ for the last selected channel (n=8) |
| L3       | DM2/DM-             |                          | <b>18-bit mode:</b> Digital data output. DM1 and DM2 are the last two LSb bits <sup>(5)</sup> <b>Other modes:</b> Not used                                  |
| L4       | DCLK+               |                          | LVDS: Differential digital clock output (+) CMOS: Digital clock output <sup>(8)</sup>                                                                       |
| L5       | RESET               | Digital Input            | Reset control input: <b>High</b> : Normal operating mode <b>Low:</b> Reset mode <sup>(9)</sup>                                                              |
| L6       | SYNC                | Digital Input/<br>Output | Digital synchronization pin for AutoSync <sup>(10)</sup> If not used, leave it floating.                                                                    |
| L7       | GND                 | Supply                   | Common ground for analog and digital sections                                                                                                               |
| L8       | CLK+                | Analog Input             | Differential clock input (+)                                                                                                                                |
| L9       | CLK-                |                          | Differential clock input (-)                                                                                                                                |
| L10      | GND                 | Supply                   | Common ground for analog and digital sections                                                                                                               |
| L11      | AV <sub>DD18</sub>  | Analog Input             | Supply voltage input (1.8V) for analog section                                                                                                              |

#### Notes:

- 1. When the  $V_{CM}$  output is used for the Common-mode voltage of analog inputs (i.e. by connecting to the center-tap of a balun), the  $V_{CM}$  pin should be decoupled with a 0.1  $\mu$ F capacitor, and should be directly tied to the  $V_{CMIN}$ + and  $V_{CMIN}$ -pins.
- 2. **CMOS output mode:** WCK/OVR- is WCK and WCK/OVR+ is OVR.
  - **DDR LVDS output mode:** The rising edge of DCLK+ is WCK and the falling edge is OVR.
  - **OVR:** OVR will be held "High" when analog input overrange is detected. Digital signal post-processing will cause OVR to assert early relative to the output data. See Figure 2-2 for LVDS timing of these bits.
  - **WCK:** WCK is normally "Low". WCK is "High" while data from the first channel is sent out. In single-channel mode, WCK stays "High" except when in I/Q output mode. In serialized LVDS (octal) output mode, the WCK output is asserted "High" on the MSb bit. See **Section 4.12.5** "Word Clock (WCK)" for further WCK description.
- 3. **DDR LVDS:** Two data bits are multiplexed onto each differential output pair. The output pins shown here are for the "Even bit first", which is the default setting of OUTPUT\_MODE<1:0> in Address 0x62 (Register 5-20). The even data bits (Q0, Q2, Q4, Q6, Q8, Q10, Q12, Q14) appear when DCLK+ is "High". The odd data bits (Q1, Q3, Q5, Q7, Q9, Q11, Q13, Q15) appear when DCLK+ is "Low". See Addresses 0x65 (Register 5-23) and 0x68 (Register 5-26) for output polarity control. See Figures 2-2 to 2-6 for LVDS output timing diagrams.
- 4. V<sub>CMIN</sub> is used for Auto-Calibration only. V<sub>CMIN</sub>+ and V<sub>CMIN</sub>- should be tied together always. There should be no voltage difference between the two pins. Typically both V<sub>CMIN</sub>+ and V<sub>CMIN</sub>- are tied to the V<sub>CM</sub> output pin together, but they can be tied to another Common-mode voltage if external V<sub>CM</sub> is used. This pin has High Z input in Shutdown, Standby and Reset modes.
- 5. Available for the MCP37D31-80 device only. Leave these pins floating (No Connect) if not used.
  - **18-bit mode:** DM1/DM+ and DM2/DM- are the last LSb bits. DM2/DM- is the LSb. In LVDS output, DM1/DM+ and DM2/DM- are the LSb pair. DM1/DM+ appears at the falling edge and DM2/DM- is at the rising edge of the DCLK+. **Other than 18-bit mode:** DM1/DM+ and DM2/DM- are High Z in LVDS mode.
- 6. CAL pin stays "Low" at power-up until the first power-up calibration is completed. When the first calibration has completed, this pin has "High" output. It stays "High" until the internal calibration is restarted by hardware or a soft reset command. In Reset mode, this pin is "Low". In Standby and Shutdown modes, this pin will maintain the prior condition.
- 7. If the SPI address is dynamically controlled, the Address pin must be held constant while  $\overline{\text{CS}}$  is "Low".
- 8. The phase of DCLK relative to the data output bits may be adjusted depending on the operating mode. This is controlled differently depending on the configuration of the digital signal post-processing, PLL and/or DLL. See also Addresses 0x52, 0x64 and 0x6D (Registers 5-7, 5-22 and 5-28) for more details.
- 9. The device is in Reset mode while this pin stays "Low". On the rising edge of RESET, the device exits Reset mode, initializes all internal user registers to default values, and begins power-up calibration.
- 10. (a) SLAVE = "High": The device is selected as slave and the SYNC pin becomes input pin.(b) SLAVE = "Low": The device is selected as master and the SYNC pin becomes output pin. In SLAVE/SYNC operation, master and slave devices are synchronized to the same clock.

TABLE 1-2: DATA OUTPUT PINS FOR EACH RESOLUTION OPTION

| .,                         |             |                                                        | • • • • • • • • • • • • • • • • • • • • | •           |             | • • • •     |            | ••••       |            | • •        | •.         |            | •          |            |                    |            |             |                    |
|----------------------------|-------------|--------------------------------------------------------|-----------------------------------------|-------------|-------------|-------------|------------|------------|------------|------------|------------|------------|------------|------------|--------------------|------------|-------------|--------------------|
| ADC                        |             | Output Pin Name                                        |                                         |             |             |             |            |            |            |            |            |            |            |            |                    |            |             |                    |
| Resolution                 | Q15/<br>Q7+ | Q14/<br>Q7-                                            | Q13/<br>Q6+                             | Q12/<br>Q6- | Q11/<br>Q5+ | Q10/<br>Q5- | Q9/<br>Q4+ | Q8/<br>Q4- | Q7/<br>Q3+ | Q6/<br>Q3- | Q5/<br>Q2+ | Q4/<br>Q2- | Q3/<br>Q1+ | Q2/<br>Q1- | Q1/<br>Q0+         | Q0/<br>Q0- | DM1/<br>DM+ | DM2<br>/DM-        |
| 18-bit mode                |             | Q15 pin is MSb (bit 17), and DM2 is LSb (bit 0)        |                                         |             |             |             |            |            |            |            |            |            |            |            |                    |            |             |                    |
| 16-bit mode                |             |                                                        |                                         |             |             | Q1:         | 5 pin      | is MS      | b, and     | Q0 is      | LSb        |            |            |            |                    |            | Notus       | sed <sup>(2)</sup> |
| 14-bit mode <sup>(1)</sup> |             | Q15 pin is MSb, and Q2 is LSb Not used <sup>(2)</sup>  |                                         |             |             |             |            |            |            |            |            |            |            |            |                    |            |             |                    |
| 12-bit mode                |             | Q15 pin is MSb, and Q4 is LSb  Not used <sup>(2)</sup> |                                         |             |             |             |            |            |            |            |            |            |            |            |                    |            |             |                    |
| 10-bit mode                |             |                                                        | Q15                                     | pin is      | MSb         | , and       | Q6 i       | s LSb      |            |            |            |            |            | Not u      | sed <sup>(2)</sup> |            |             |                    |

- **Note 1:** The MCP37D21-80 has the 14-bit mode option only, while the MCP37D31-80 has all listed resolution options (from 10-bit to 18-bit).
  - **2:** Output condition at "not-used" output pin:
    - '0' in CMOS mode. Leave these pins floating.
    - High Z state in LVDS mode

NOTES:

### 2.0 ELECTRICAL SPECIFICATIONS

### 2.1 Absolute Maximum Ratings†

| Analog and Digital Supply Voltage (AV <sub>DD12</sub> , DV <sub>DD12</sub> ) | 0.3V to 1.32V                                  |
|------------------------------------------------------------------------------|------------------------------------------------|
| Analog and Digital Supply Voltage (AV <sub>DD18</sub> , DV <sub>DD18</sub> ) | 0.3V to 1.98V                                  |
| All Inputs and Outputs with respect to GND                                   |                                                |
| Differential Input Voltage                                                   | AV <sub>DD18</sub> - GND                       |
| Current at Input Pins                                                        | ±2 mA                                          |
| Current at Output and Supply Pins                                            | ±250 mA                                        |
| Storage Temperature                                                          | 65°C to +150°C                                 |
| Ambient Temperature with Power Applied (T <sub>A</sub> )                     | 55°C to +125°C                                 |
| Maximum Junction Temperature (T <sub>J</sub> )                               | +150°C                                         |
| ESD Protection on all Pins                                                   |                                                |
| Solder Reflow Profile                                                        | See Microchip Application Note AN233 (DS00233) |

**Notice†**: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

### 2.2 Electrical Specifications

### TABLE 2-1: ELECTRICAL CHARACTERISTICS

**Electrical Specifications:** Unless otherwise specified, all parameters apply for  $T_A = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ ,  $AV_{DD18} = DV_{DD18} = 1.8\text{V}$ ,  $AV_{DD12} = DV_{DD12} = 1.2\text{V}$ , GND = 0V,  $SENSE = AV_{DD12}$ , Single-channel mode, Differential Analog Input ( $A_{IN}$ ) = Sine wave with amplitude of -1 dBFS,  $f_{IN} = 15$  MHz, Clock Input = 80 MHz,  $f_S = 80$  Msps (ADC Core), Resolution = 16-bit, PLL and decimation filters are disabled, Output load: CMOS data pin = 10 pF, LVDS =  $100\Omega$  termination, LVDS driver current setting = 3.5 mA,  $+25^{\circ}\text{C}$  is applied for typical value.

| Parameters                                  | Sym.                | Min. | Тур.        | Max.                     | Units                | Conditions                                                          |
|---------------------------------------------|---------------------|------|-------------|--------------------------|----------------------|---------------------------------------------------------------------|
| Power Supply Requireme                      | ents                |      |             |                          |                      |                                                                     |
| Analog Supply Voltage                       | AV <sub>DD18</sub>  | 1.71 | 1.8         | 1.89                     | V                    |                                                                     |
|                                             | AV <sub>DD12</sub>  | 1.14 | 1.2         | 1.26                     | V                    |                                                                     |
| Digital Supply Voltage                      | DV <sub>DD18</sub>  | 1.71 | 1.8         | 1.89                     | V                    | Note 1                                                              |
|                                             | DV <sub>DD12</sub>  | 1.14 | 1.2         | 1.26                     | V                    |                                                                     |
| Analog Supply Current D                     | ouring Convers      | sion |             |                          |                      |                                                                     |
| at AV <sub>DD18</sub> pin                   | I <sub>DD_A18</sub> | _    | 12.5        | 20                       | mA                   |                                                                     |
| at AV <sub>DD12</sub> pin                   | I <sub>DD_A12</sub> | _    | 132<br>132  | 170<br>173               | mA                   | T <sub>A</sub> = -40°C to +85°C<br>T <sub>A</sub> = +85°C to +125°C |
| Digital Supply Current                      |                     |      |             |                          |                      |                                                                     |
| During Conversion at DV <sub>DD12</sub> pin | I <sub>DD_D12</sub> | _    | 58<br>58    | 105<br>149               | mA                   | T <sub>A</sub> = -40°C to +85°C<br>T <sub>A</sub> = +85°C to +125°C |
| Digital I/O Current in                      | I <sub>DD_D18</sub> | Ме   | asured at D | V <sub>DD18</sub> Pin, D | CLK = 8              | 30 MHz, T <sub>A</sub> = -40°C to +125°C                            |
| CMOS Output Mode                            |                     | _    | 13<br>11    | 20<br>16                 | mA                   | MCP37D31-80<br>MCP37D21-80                                          |
| Digital I/O Current in                      | I <sub>DD_D18</sub> | MC   | P37D31-80,  | Measured a               | at DV <sub>DD1</sub> | 8 Pin, T <sub>A</sub> = -40°C to +125°C                             |
| LVDS Mode                                   |                     | _    | 51          | _                        | mA                   | LVDS_IMODE<2:0> = 3.5 mA                                            |
|                                             |                     | _    | 36          | _                        |                      | LVDS_IMODE<2:0> = 1.8 mA                                            |
|                                             |                     | _    | 66          | _                        |                      | LVDS_IMODE<2:0> = 5.4 mA                                            |
|                                             |                     | MC   | P37D21-80,  | Measured a               | at DV <sub>DD1</sub> | 8 Pin, T <sub>A</sub> = -40°C to +125°C                             |
|                                             |                     | _    | 46          | _                        | mA                   | LVDS_IMODE<2:0> = 3.5 mA                                            |
|                                             |                     | _    | 33          | _                        |                      | LVDS_IMODE<2:0> = 1.8 mA                                            |
|                                             |                     | _    | 59          | _                        |                      | LVDS_IMODE<2:0> = 5.4 mA                                            |

### TABLE 2-1: ELECTRICAL CHARACTERISTICS (CONTINUED)

**Electrical Specifications:** Unless otherwise specified, all parameters apply for  $T_A = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ ,  $AV_{DD18} = DV_{DD18} = 1.8V$ ,  $AV_{DD12} = DV_{DD12} = 1.2V$ , GND = 0V,  $SENSE = AV_{DD12}$ , Single-channel mode, Differential Analog Input ( $A_{IN}$ ) = Sine wave with amplitude of -1 dBFS,  $f_{IN} = 15$  MHz, Clock Input = 80 MHz,  $f_S = 80$  Msps (ADC Core), Resolution = 16-bit, PLL and decimation filters are disabled, Output load: CMOS data pin = 10 pF, LVDS =  $100\Omega$  termination, LVDS driver current setting = 3.5 mA,  $+25^{\circ}\text{C}$  is applied for typical value.

| applied for typical value.                                      |                           |      | T                         |                    | 1     | T                                                                   |  |  |  |  |
|-----------------------------------------------------------------|---------------------------|------|---------------------------|--------------------|-------|---------------------------------------------------------------------|--|--|--|--|
| Parameters                                                      | Sym.                      | Min. | Тур.                      | Max.               | Units | Conditions                                                          |  |  |  |  |
| Supply Current during Power-Saving Modes                        |                           |      |                           |                    |       |                                                                     |  |  |  |  |
| During Standby Mode                                             | I <sub>STANDBY_AN</sub>   | _    | 43                        | _                  | mA    | Address $0x00<4:3> = 1, 1(2)$                                       |  |  |  |  |
|                                                                 | I <sub>STANDBY_DIG</sub>  | _    | 23                        |                    |       |                                                                     |  |  |  |  |
| During Shutdown Mode                                            | I <sub>DD_SHDN</sub>      | _    | 23                        |                    | mA    | Address $0x00<7,0> = 1, 1(3)$                                       |  |  |  |  |
| PLL Circuit                                                     |                           |      |                           |                    |       |                                                                     |  |  |  |  |
| PLL Circuit Current                                             | I <sub>DD_PLL</sub>       | _    | 17                        |                    | mA    | PLL enabled. Included in analog supply current specification.       |  |  |  |  |
| Total Power Dissipation(4)                                      |                           |      |                           |                    |       |                                                                     |  |  |  |  |
| Power Dissipation During Conversion, Excluding Digital I/O      | P <sub>DISS_ADC</sub>     | _    | 229                       | _                  | mW    |                                                                     |  |  |  |  |
| Total Power Dissipation During Conversion with CMOS Output Mode | P <sub>DISS_CMOS</sub>    | _    | 257<br>253                | _                  | mW    | MCP37D31-80<br>MCP37D21-80<br>@DCLK = 80 MHz                        |  |  |  |  |
| Total Power Dissipation During Conversion with LVDS Output Mode | P <sub>DISS_LVDS</sub>    | _    | 329<br>320                | _<br>_             | mW    | MCP37D31-80<br>MCP37D21-80<br>@LVDS_IMODE<2:0> = 3.5 mA             |  |  |  |  |
| During Standby Mode                                             | P <sub>DISS_STANDBY</sub> | _    | 79                        | _                  | mW    | Address 0x00<4:3> = 1, 1 <sup>(2)</sup>                             |  |  |  |  |
| During Shutdown Mode                                            | P <sub>DISS_SHDN</sub>    | _    | 22                        | _                  | mW    | Address $0x00<7,0> = 1, 1(3)$                                       |  |  |  |  |
| Power-on Reset (POR) Vo                                         | ltage                     |      |                           |                    |       |                                                                     |  |  |  |  |
| Threshold Voltage                                               | Vpor                      | _    | 800                       | _                  | mV    | Applicable to AV <sub>DD12</sub> only                               |  |  |  |  |
| Hysteresis                                                      | VPOR_HYST                 | _    | 40                        | _                  | mV    | (POR tracks AV <sub>DD12</sub> )                                    |  |  |  |  |
| SENSE Input <sup>(5,7)</sup>                                    |                           |      |                           | ,                  |       |                                                                     |  |  |  |  |
| SENSE Input Voltage                                             | $V_{SENSE}$               | GND  | _                         | AV <sub>DD12</sub> | V     | V <sub>SENSE</sub> selects reference                                |  |  |  |  |
| SENSE Pin Input<br>Resistance                                   | R <sub>IN_SENSE</sub>     | _    | 500                       | _                  | Ω     | To virtual ground at 0.55V.<br>400 mV < V <sub>SENSE</sub> < 800 mV |  |  |  |  |
| Current Sink into SENSE                                         | I <sub>SENSE</sub>        | _    | 4.5                       | _                  | μA    | SENSE = 1.2V                                                        |  |  |  |  |
| Pin                                                             |                           | _    | 636                       | · <u> </u>         |       | SENSE = 0.8V                                                        |  |  |  |  |
|                                                                 |                           | _    | -2                        | _                  |       | SENSE = 0V                                                          |  |  |  |  |
| Reference and Common-I                                          |                           |      |                           |                    |       |                                                                     |  |  |  |  |
| Internal Reference Voltage                                      | $V_{REF}$                 | _    | 0.74                      | _                  | V     | V <sub>SENSE</sub> = GND                                            |  |  |  |  |
| (Selected by V <sub>SENSE</sub> )                               | _                         | _    | 1.49                      | _                  |       | V <sub>SENSE</sub> = AV <sub>DD12</sub>                             |  |  |  |  |
|                                                                 |                           | _    | 1.86 x V <sub>SENSE</sub> | _                  |       | 400 mV < V <sub>SENSE</sub> < 800 mV                                |  |  |  |  |
| Reference Voltage                                               | VREF1                     | _    | 0.4                       | _                  | V     | V <sub>SENSE</sub> = GND                                            |  |  |  |  |
| Output <sup>(7,8)</sup>                                         | _                         | _    | 0.8                       | _                  |       | $V_{SENSE} = AV_{DD12}$                                             |  |  |  |  |
|                                                                 |                           | _    | 0.4 - 0.8                 | _                  |       | 400 mV < V <sub>SENSE</sub> < 800 mV                                |  |  |  |  |
|                                                                 | VREF0                     |      | 0.7                       | _                  | V     | V <sub>SENSE</sub> = GND                                            |  |  |  |  |
|                                                                 |                           |      | 1.4                       | _                  | -     | V <sub>SENSE</sub> = AV <sub>DD12</sub>                             |  |  |  |  |
|                                                                 |                           |      | 0.7 - 1.4                 | _                  |       | 400 mV < V <sub>SENSE</sub> < 800 mV                                |  |  |  |  |
| Bandgap Voltage Output                                          | $V_{BG}$                  |      | 0.55                      | _                  | V     | Available at V <sub>BG</sub> pin                                    |  |  |  |  |

#### TABLE 2-1: ELECTRICAL CHARACTERISTICS (CONTINUED)

Electrical Specifications: Unless otherwise specified, all parameters apply for  $T_A$  = -40°C to +125°C,  $AV_{DD18}$  =  $DV_{DD18}$  = 1.8V,  $AV_{DD12}$  =  $DV_{DD12}$  = 1.2V,  $D_{DD12}$  = 1.8V,  $D_{DD12}$  = 1.8V,  $D_{DD12}$  = 1.2V,  $D_{DD12}$  = 1.8V,  $D_{DD12}$  = 1.2V,  $D_{DD12}$  = 1.8V,  $D_{DD12}$ 

| Parameters                                          | Sym.                  | Min.       | Тур.                            | Max. | Units             | Conditions                                                                                                        |
|-----------------------------------------------------|-----------------------|------------|---------------------------------|------|-------------------|-------------------------------------------------------------------------------------------------------------------|
| Common-Mode<br>Voltage Output                       | V <sub>CM</sub>       | _          | 0.9                             | _    | V                 | Available at V <sub>CM</sub> pin                                                                                  |
| Analog Inputs                                       |                       |            |                                 |      |                   |                                                                                                                   |
| Full-Scale Differential                             | A <sub>FS</sub>       | _          | 1.4875                          | _    | V <sub>P-P</sub>  | V <sub>SENSE</sub> = GND                                                                                          |
| Analog Input Range <sup>(5,7)</sup>                 | - 73                  | _          | 2.975                           | _    | _ · F-F           | V <sub>SENSE</sub> = AVDD12                                                                                       |
|                                                     |                       | _          | 3.71875 x<br>V <sub>SENSE</sub> | _    |                   | 400 mV < V <sub>SENSE</sub> < 800 mV                                                                              |
| Analog Input Bandwidth                              | f <sub>IN_3dB</sub>   | _          | 500                             |      | MHz               | A <sub>IN</sub> = -3 dBFS                                                                                         |
| Differential Input<br>Capacitance                   | C <sub>IN</sub>       | 5          | 6                               | 7    | pF                | Note 5, Note 9                                                                                                    |
| Analog Input Leakage                                | I <sub>LI_AH</sub>    | _          | _                               | +1   | μA                | V <sub>IH</sub> = AV <sub>DD12</sub>                                                                              |
| Current (A <sub>IN</sub> +, A <sub>IN</sub> - pins) | I <sub>LI_AL</sub>    | -1         | _                               | _    | μA                | V <sub>IL</sub> = GND                                                                                             |
| ADC Conversion Rate <sup>(10)</sup>                 |                       |            |                                 |      |                   |                                                                                                                   |
| Conversion Rate                                     | f <sub>S</sub>        |            | _                               | 80   | Msps              | Optimized at 80 Msps                                                                                              |
| Clock Inputs (CLK+, CLK                             | -) <sup>(11)</sup>    |            |                                 |      |                   |                                                                                                                   |
| Clock Input Frequency                               | f <sub>CLK</sub>      | _          | 80                              | 250  | MHz               | Note 5                                                                                                            |
| Differential Input Voltage                          | V <sub>CLK_IN</sub>   | 300        | _                               | 800  | mV <sub>P-P</sub> | Note 5                                                                                                            |
| Clock Jitter                                        | CLK <sub>JITTER</sub> | _          | 175                             | _    | f <sub>SRMS</sub> | Note 5                                                                                                            |
| Clock Input Duty Cycle <sup>(5)</sup>               |                       | 49         | 50                              | 51   | %                 | Duty cycle correction disabled                                                                                    |
|                                                     |                       | 30         | 50                              | 70   | %                 | Duty cycle correction enabled                                                                                     |
| Input Leakage Current at                            | I <sub>LI_CLKH</sub>  | _          | _                               | +180 | μA                | $V_{IH} = AV_{DD12}$                                                                                              |
| CLK input pin                                       | I <sub>LI_CLKL</sub>  | -20<br>-30 |                                 |      | μA                | $V_{IL} = GND$<br>$T_A = -40^{\circ}C \text{ to } +85^{\circ}C$<br>$T_A = +85^{\circ}C \text{ to } +125^{\circ}C$ |
| Converter Accuracy <sup>(6)</sup>                   |                       |            |                                 |      |                   |                                                                                                                   |
| ADC Resolution                                      |                       | _          | _                               | 16   | bits              | MCP37D31-80                                                                                                       |
| (with no missing code)                              |                       | _          | _                               | 14   | bits              | MCP37D21-80                                                                                                       |
| Offset Error                                        | Offset <sub>ER</sub>  |            | ±5                              | _    | LSb               | MCP37D31-80                                                                                                       |
|                                                     |                       | _          | ±1.25                           | _    | LSb               | MCP37D21-80                                                                                                       |
| Gain Error                                          | G <sub>ER</sub>       | _          | ±0.5                            | _    | % of FS           |                                                                                                                   |
| Integral Nonlinearity                               | INL                   | _          | ±2                              | _    | LSb               | MCP37D31-80                                                                                                       |
|                                                     |                       |            | ±0.5                            | _    | LSb               | MCP37D21-80                                                                                                       |
| Differential Nonlinearity                           | DNL                   | _          | ±0.4                            | _    | LSb               | MCP37D31-80                                                                                                       |
|                                                     |                       |            | ±0.1                            | _    | LSb               | MCP37D21-80                                                                                                       |
| Analog Input<br>Common-Mode<br>Rejection Ratio      | CMRR <sub>DC</sub>    | _          | 70                              | _    | dB                | DC measurement                                                                                                    |

### TABLE 2-1: ELECTRICAL CHARACTERISTICS (CONTINUED)

Electrical Specifications: Unless otherwise specified, all parameters apply for  $T_A$  = -40°C to +125°C,  $AV_{DD18}$  =  $DV_{DD18}$  = 1.8V,  $AV_{DD12}$  =  $DV_{DD12}$  = 1.2V, DD18 =  $DV_{DD12}$  = 1.2V, DD18 =  $DV_{DD12}$  = 1.2V, DD18 =  $DV_{DD12}$  = 1.8V, DD18 =  $DV_{DD12}$  = 1.8V, DD18 = 1.8V, DD18 =  $DV_{DD12}$  = 1.8V, DD18 = 1.8V,

| applied for typical value.                                                                     | pplied for typical value. |                          |                         |                        |       |                                                                                                                   |  |  |  |  |  |
|------------------------------------------------------------------------------------------------|---------------------------|--------------------------|-------------------------|------------------------|-------|-------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Parameters                                                                                     | Sym.                      | Min.                     | Тур.                    | Max.                   | Units | Conditions                                                                                                        |  |  |  |  |  |
| Dynamic Accuracy <sup>(6,14)</sup>                                                             |                           |                          |                         |                        |       |                                                                                                                   |  |  |  |  |  |
| Spurious Free Dynamic<br>Range                                                                 | SFDR                      | 76.2                     | 93                      | _                      | dBc   | f <sub>IN</sub> = 15 MHz<br>MCP37D31-80, MCP37D21-80                                                              |  |  |  |  |  |
| Signal-to-Noise Ratio                                                                          | SNR                       | 71                       | 73.9                    | _                      | dBFS  | MCP37D31-80                                                                                                       |  |  |  |  |  |
|                                                                                                | f <sub>IN</sub> = 15 MHz  | 71                       | 73.5                    | _                      | dBFS  | MCP37D21-80                                                                                                       |  |  |  |  |  |
| Effective Number of Bits                                                                       | ENOB                      | _                        | 12                      | _                      | bits  | MCP37D31-80                                                                                                       |  |  |  |  |  |
| (ENOB) <sup>(12)</sup>                                                                         | f <sub>IN</sub> = 15 MHz  | _                        | 11.9                    | _                      | bits  | MCP37D21-80                                                                                                       |  |  |  |  |  |
| Total Harmonic Distortion<br>(for all resolutions, first 13<br>harmonics)                      | THD                       | -78                      | -89                     | _                      | dBc   | f <sub>IN</sub> = 15 MHz<br>MCP37D31-80, MCP37D21-80                                                              |  |  |  |  |  |
| Worst Second or<br>Third Harmonic Distortion                                                   | HD2 or HD3                | _                        | -93                     |                        | dBc   | f <sub>IN</sub> = 15 MHz<br>MCP37D31-80, MCP37D21-80                                                              |  |  |  |  |  |
| Two-Tone Intermodulation Distortion $f_{IN1} = 17.6 \text{ MHz},$ $f_{IN2} = 20.4 \text{ MHz}$ | IMD                       | _                        | 85                      | _                      | dBc   | A <sub>IN</sub> = -7 dBFS,<br>with two input frequencies                                                          |  |  |  |  |  |
| Digital Logic Input and O                                                                      | utput (Except             | LVDS Outp                | ut)                     |                        |       |                                                                                                                   |  |  |  |  |  |
| Schmitt Trigger High-Level Input Voltage                                                       | V <sub>IH</sub>           | 0.7 DV <sub>DD18</sub>   | _                       | DV <sub>DD18</sub>     | V     |                                                                                                                   |  |  |  |  |  |
| Schmitt Trigger Low-Level Input Voltage                                                        | V <sub>IL</sub>           | GND                      | _                       | 0.3 DV <sub>DD18</sub> | V     |                                                                                                                   |  |  |  |  |  |
| Hysteresis of Schmitt<br>Trigger Inputs<br>(All digital inputs)                                | V <sub>HYST</sub>         | _                        | 0.05 DV <sub>DD18</sub> | _                      | V     |                                                                                                                   |  |  |  |  |  |
| Low-Level Output Voltage                                                                       | $V_{OL}$                  |                          | _                       | 0.3                    | V     | I <sub>OL</sub> = -3 mA, all digital I/O pins                                                                     |  |  |  |  |  |
| High-Level Output Voltage                                                                      | $V_{OH}$                  | DV <sub>DD18</sub> - 0.5 | 1.8                     | _                      | V     | I <sub>OL</sub> = +3 mA, all digital I/O pins                                                                     |  |  |  |  |  |
| Input Leakage Current on                                                                       | Digital I/O Pir           | ns                       |                         |                        |       |                                                                                                                   |  |  |  |  |  |
| Data Output Pins                                                                               | I <sub>LI_DH</sub>        | _                        | _                       | +1                     | μA    | V <sub>IH</sub> = DV <sub>DD18</sub>                                                                              |  |  |  |  |  |
|                                                                                                | I <sub>LI_DL</sub>        | -1<br>-1.2               | _<br>                   | _<br>                  | μA    | $V_{IL} = GND$<br>$T_A = -40^{\circ}C \text{ to } +85^{\circ}C$<br>$T_A = +85^{\circ}C \text{ to } +125^{\circ}C$ |  |  |  |  |  |
| I/O Pins except Data                                                                           | I <sub>LI_DH</sub>        | _                        | _                       | +6                     | μΑ    | V <sub>IH</sub> = DV <sub>DD18</sub>                                                                              |  |  |  |  |  |
| Output Pins                                                                                    | I <sub>LI_DL</sub>        | -35                      | _                       | _                      | μA    | V <sub>IL</sub> = GND <sup>(13)</sup>                                                                             |  |  |  |  |  |

#### TABLE 2-1: ELECTRICAL CHARACTERISTICS (CONTINUED)

**Electrical Specifications:** Unless otherwise specified, all parameters apply for  $T_A = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ ,  $AV_{DD18} = DV_{DD18} = 1.8V$ ,  $AV_{DD12} = DV_{DD12} = 1.2V$ , GND = 0V, SENSE =  $AV_{DD12}$ , Single-channel mode, Differential Analog Input ( $A_{IN}$ ) = Sine wave with amplitude of -1 dBFS,  $f_{IN} = 15$  MHz, Clock Input = 80 MHz,  $f_S = 80$  Msps (ADC Core), Resolution = 16-bit, PLL and decimation filters are disabled, Output load: CMOS data pin = 10 pF, LVDS =  $100\Omega$  termination, LVDS driver current setting = 3.5 mA, +25°C is applied for typical value.

| Parameters                                     | Sym.                            | Min. | Тур. | Max. | Units | Conditions                                                         |  |  |  |  |  |
|------------------------------------------------|---------------------------------|------|------|------|-------|--------------------------------------------------------------------|--|--|--|--|--|
| Digital Data Output (CMO                       | Digital Data Output (CMOS Mode) |      |      |      |       |                                                                    |  |  |  |  |  |
| Maximum External Load Capacitance              | $C_LOAD$                        |      | 10   | _    | pF    | From output pin to GND                                             |  |  |  |  |  |
| Internal I/O Capacitance                       | $C_{INT}$                       | _    | 4    | _    | pF    | Note 5                                                             |  |  |  |  |  |
| Digital Data Output (LVDS                      | Mode) <sup>(5)</sup>            |      |      |      |       |                                                                    |  |  |  |  |  |
| LVDS High-Level<br>Differential Output Voltage | V <sub>H_LVDS</sub>             | 200  | 300  | 400  | mV    | 100 $\Omega$ differential termination,<br>LVDS_IMODE<2:0> = 3.5 mA |  |  |  |  |  |
| LVDS Low-Level<br>Differential Output Voltage  | V <sub>L_LVDS</sub>             | -400 | -300 | -200 | mV    | 100Ω differential termination, LVDS_IMODE<2:0> = 3.5 mA            |  |  |  |  |  |
| LVDS Common-Mode<br>Voltage                    | V <sub>CM_LVDS</sub>            | 1    | 1.15 | 1.4  | V     |                                                                    |  |  |  |  |  |
| Output Capacitance                             | C <sub>INT_LVDS</sub>           | _    | 4    | _    | pF    | Internal capacitance from output pin to GND                        |  |  |  |  |  |
| Differential Load<br>Resistance (LVDS)         | $R_{LVDS}$                      | _    | 100  | _    | Ω     | Across LVDS output pairs                                           |  |  |  |  |  |

#### Notes:

- 1. This 1.8V digital supply voltage is used for the digital I/O circuit, including SPI, CMOS and LVDS data output drivers.
- 2. Standby Mode: Most of the internal circuits are turned off, except the internal reference, clock, bias circuits and SPI interface.
- 3. Shutdown Mode: All circuits including reference and clock are turned off except the SPI interface.
- 4. Power dissipation (typical) is calculated by using the following equation:
  - (a) During operation:

 $P_{DISS} = V_{DD18} \times (I_{DD\_A18} + I_{DD\_D18}) + V_{DD12} \times (I_{DD\_A12} + I_{DD\_D12})$ , where  $I_{DD\_D18}$  is the digital I/O current for LVDS or CMOS output.  $V_{DD18} = 1.8V$  and  $V_{DD12} = 1.2V$  are used for typical value calculation.

(b) During Standby mode:

P<sub>DISS</sub> STANDBY = (I<sub>STANDBY</sub> AN + I<sub>STANDBY</sub> DIG) x 1.2V

(c) During Shutdown mode:

 $P_{DISS\_SHDN} = I_{DD\_SHDN} \times 1.2V$ 

- 5. This parameter is ensured by design, but not 100% tested in production.
- 6. This parameter is ensured by characterization, but not 100% tested in production.
- 7. See Table 4-2 for details.
- 8. Differential reference voltage output at REF1+/- and REF0+/- pins.  $V_{REF1} = V_{REF1} + -V_{REF1}$ -.  $V_{REF0} = V_{REF0} + -V_{REF0}$ -. These references should not be driven.
- 9. Input capacitance refers to the effective capacitance between one differential input pin pair.
- 10. The ADC core conversion rate. In multi-channel mode, the conversion rate of an individual channel is f<sub>S</sub>/N, where N is the number of input channels used.
- 11. See Figure 4-8 for the details of the clock input circuit.
- 12. ENOB = (SINAD 1.76)/6.02.
- 13. This leakage current is due to the internal pull-up resistor.
- 14. Dynamic performance is characterized with CH(n)\_DIG\_GAIN<7:0> = 0011-1000.

#### TABLE 2-2: TIMING REQUIREMENTS - LVDS AND CMOS OUTPUTS

**Electrical Specifications:** Unless otherwise specified, all parameters apply for  $T_A$  = -40°C to +125°C,  $AV_{DD18}$  =  $DV_{DD18}$  = 1.8V,  $AV_{DD12}$  =  $DV_{DD12}$  = 1.2V, GND = 0V, SENSE =  $AV_{DD12}$ , Single-channel mode, Differential Analog Input ( $A_{IN}$ ) = Sine wave with amplitude of -1 dBFS,  $F_{IN}$  = 15 MHz, Clock Input = 80 MHz,  $f_S$  = 80 Msps (ADC Core), Resolution = 16-bit, PLL and decimation filters are disabled, Output load: CMOS data pin = 10 pF, LVDS =  $100\Omega$  termination, LVDS driver current setting = 3.5 mA,  $DCLK_PHDLY_DLL<2:0> = 000$ , +25°C is applied for typical value.

| Parameter                                        | Symbol                | Min. | Тур.            | Max. | Units  | Conditions                                                |  |  |  |
|--------------------------------------------------|-----------------------|------|-----------------|------|--------|-----------------------------------------------------------|--|--|--|
| Aperture Delay                                   | t <sub>A</sub>        | _    | 1               | _    | ns     | Note 1                                                    |  |  |  |
| Out-of-Range Recovery Time                       | t <sub>OVR</sub>      | _    | 1               | _    | Clocks | Note 1                                                    |  |  |  |
| Output Clock Duty Cycle                          |                       |      | 50              | _    | %      | Note 1                                                    |  |  |  |
| Pipeline Latency                                 | $T_{LATENCY}$         | _    | 28              | _    | Clocks | Note 2, Note 4                                            |  |  |  |
| System Calibration <sup>(1)</sup>                |                       |      |                 |      |        |                                                           |  |  |  |
| Power-Up Calibration Time                        | T <sub>PCAL</sub>     | _    | 2 <sup>27</sup> | _    | Clocks | First 2 <sup>27</sup> sample clocks after power-up        |  |  |  |
| Background Calibration Update Rate               | T <sub>BCAL</sub>     |      | 2 <sup>30</sup> |      | Clocks | Per 2 <sup>30</sup> sample clocks after T <sub>PCAL</sub> |  |  |  |
| RESET Low Time                                   | T <sub>RESET</sub>    | 5    | _               | _    | ns     | See Figure 2-8 for details <sup>(1)</sup>                 |  |  |  |
| AutoSync (1,6)                                   |                       |      | 1               |      |        |                                                           |  |  |  |
| Sync Output Time Delay                           | T <sub>SYNC_OUT</sub> | 1    | 1               | _    | Clocks |                                                           |  |  |  |
| Maximum Recommended ADC Clock Rate for AutoSync  |                       | _    | 80              | _    | MHz    |                                                           |  |  |  |
| LVDS Data Output Mode <sup>(1,5)</sup>           |                       |      |                 |      |        |                                                           |  |  |  |
| Input Clock to Output Clock Propagation Delay    | t <sub>CPD</sub>      | _    | 5.7             | _    | ns     |                                                           |  |  |  |
| Output Clock to Data Propagation Delay           | t <sub>DC</sub>       | _    | 0.5             | _    | ns     |                                                           |  |  |  |
| Input Clock to Output Data Propagation Delay     | t <sub>PD</sub>       | _    | 5.8             | _    | ns     |                                                           |  |  |  |
| CMOS Data Output Mode <sup>(1)</sup>             |                       |      |                 |      |        |                                                           |  |  |  |
| Input Clock to<br>Output Clock Propagation Delay | t <sub>CPD</sub>      | _    | 3.8             | _    | ns     |                                                           |  |  |  |
| Output Clock to Data Propagation Delay           | t <sub>DC</sub>       | _    | 0.7             | _    | ns     |                                                           |  |  |  |
| Input Clock to<br>Output Data Propagation Delay  | t <sub>PD</sub>       | _    | 4.5             | _    | ns     |                                                           |  |  |  |

- Note 1: This parameter is ensured by design, but not 100% tested in production.
  - **2:** This parameter is ensured by characterization, but not 100% tested in production.
  - 3:  $t_{RISF}$  = approximately less than 10% of duty cycle.
  - **4:** Output latency is measured without using fractional delay recovery (FDR), decimation filter or digital down-converter options.
  - **5:** The time delay can be adjusted with the DCLK\_PHDLY\_DLL<2:0> setting.
  - **6:** Characterized with a single slave device. The maximum ADC sample rate for AutoSync mode may be reduced if multiple slave devices are used. See Figure 2-9 Figure 2-11, and Figure 4-27 for details. (



FIGURE 2-1: Timing Diagram - CMOS Output.



FIGURE 2-2: Timing Diagram - LVDS Output with Even Bit First Option.



**FIGURE 2-3:** Timing Diagram - LVDS Output with MSb Byte First Option. This output option is available for 16-bit mode only.



**FIGURE 2-4:** Timing Diagram - LVDS Serial Output in Octal-Channel Mode. This output is available for octal-channel with 16-bit mode only. Note that although the eight input channels are sampled sequentially (auto-scan with 1 cycle separation), all channels are output simultaneously with the MSb (bit 15) synchronized with the rising edge of WCK.

#### TABLE 2-3: SPI SERIAL INTERFACE TIMING SPECIFICATIONS

**Electrical Specifications:** Unless otherwise specified, all parameters apply for  $T_A = -40^{\circ}\text{C}$  to +125°C,  $AV_{DD18} = DV_{DD18} = 1.8V$ ,  $AV_{DD12} = DV_{DD12} = 1.2V$ , GND = 0V,  $SENSE = AV_{DD12}$ . Single-channel mode, Differential Analog Input ( $A_{IN}$ ) = Sine wave with amplitude of -1 dBFS,  $F_{IN} = 15$  MHz, Clock Input = 80 MHz,  $f_S = 80$  Msps (ADC Core), Resolution = 16-bit, PLL and decimation filters are disabled, Output load: CMOS data pin = 10 pF, LVDS =  $100\Omega$  termination, LVDS driver current setting = 3.5 mA, +25°C is applied for typical value. All timings are measured at 50%.

| Parameters                                        | Symbol           | Min. | Тур. | Max. | Units | Conditions |  |  |
|---------------------------------------------------|------------------|------|------|------|-------|------------|--|--|
| Serial Clock frequency, f <sub>SCK</sub> = 50 MHz |                  |      |      |      |       |            |  |  |
| CS Setup Time                                     | t <sub>CSS</sub> | 10   | _    | _    | ns    |            |  |  |
| CS Hold Time                                      | t <sub>CSH</sub> | 20   | _    | _    | ns    |            |  |  |
| CS Disable Time                                   | t <sub>CSD</sub> | 20   | _    | _    | ns    |            |  |  |
| Data Setup Time                                   | t <sub>SU</sub>  | 2    | _    | _    | ns    |            |  |  |
| Data Hold Time                                    | t <sub>HD</sub>  | 4    | _    | _    | ns    |            |  |  |
| Serial Clock High Time                            | t <sub>HI</sub>  | 8    | _    |      | ns    |            |  |  |
| Serial Clock Low Time                             | t <sub>LO</sub>  | 8    | _    | _    | ns    |            |  |  |
| Output Valid from SCK Low                         | t <sub>DO</sub>  | _    | _    | 20   | ns    |            |  |  |
| Output Disable Time                               | t <sub>DIS</sub> | _    | _    | 10   | ns    |            |  |  |



FIGURE 2-5: SPI Serial Input Timing Diagram.



FIGURE 2-6: SPI Serial Output Timing Diagram.



FIGURE 2-7: POR-Related Events: Register Initialization and Power-Up Calibration.



FIGURE 2-8: RESET Pin Timing Diagram.



FIGURE 2-9: Sync Timing Diagram with Power-On Reset.



FIGURE 2-10: Sync Timing Diagram with RESET Pin Operation.



FIGURE 2-11: Sync Timing Diagram with SOFT\_RESET Bit Setting.

#### **TABLE 2-4: TEMPERATURE CHARACTERISTICS**

**Electrical Specifications:** Unless otherwise specified, all parameters apply for  $T_A = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ ,  $AV_{DD18} = DV_{DD18} = 1.8\text{V}$ ,  $AV_{DD12} = DV_{DD12} = 1.2\text{V}$ , GND = 0V,  $SENSE = AV_{DD12}$ , Single-channel mode, Differential Analog Input  $(A_{IN}) = \text{Sine}$  wave with amplitude of -1 dBFS,  $F_{IN} = 15$  MHz, Clock Input = 80 MHz,  $f_S = 80$  Msps (ADC Core), Resolution = 16-bit, PLL and decimation filters are disabled, Output load: CMOS data pin = 10 pF, LVDS =  $100\Omega$  termination, LVDS driver current setting = 3.5 mA,  $+25^{\circ}\text{C}$  is applied for typical value.

| Parameters                                 |                   | Min. | Тур. | Max. | Units | Conditions |  |
|--------------------------------------------|-------------------|------|------|------|-------|------------|--|
| Temperature Ranges <sup>(1)</sup>          |                   |      |      |      |       |            |  |
| Operating Temperature Range                |                   | -40  | _    | +125 | °C    |            |  |
| Thermal Package Resistances <sup>(2)</sup> |                   |      |      |      |       |            |  |
| Junction-to-Ambient Thermal Resistance     | $\theta_{JA}$     | _    | 40.2 | _    | °C/W  |            |  |
| Junction-to-Case Thermal Resistance        | $\theta_{\sf JC}$ | _    | 8.4  | _    | °C/W  |            |  |

**Note 1:** Maximum allowed power-dissipation  $(P_{DMAX}) = (T_{JMAX} - T_A)/\theta_{JA}$ .

2: This parameter value is achieved by package simulations.

### 3.0 TYPICAL PERFORMANCE CURVES

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

**Note:** Unless otherwise specified, all plots are at 25°C,  $AV_{DD18} = DV_{DD18} = 1.8V$ ,  $AV_{DD12} = DV_{DD12} = 1.2V$ , GND = 0V,  $SENSE = AV_{DD12}$ , single-channel mode, differential analog input ( $A_{IN}$ ) = sine wave with amplitude of -1 dBFS,  $f_{IN} = 14.7$  MHz, clock input = 80 MHz,  $f_{S} = 80$  Msps (ADC Core), **MCP37D31-80 (16-bit)**, PLL and decimation filters are disabled.



**FIGURE 3-1:** FFT for 4.3 MHz Input Signal:  $f_S = 80$  Msps, Single-Ch.,  $A_{IN} = -1$  dBFS.



**FIGURE 3-2:** FFT for 4.3 MHz Input Signal:  $f_S = 40$  Msps, Dual-Ch.,  $A_{IN} = -1$  dBFS.



**FIGURE 3-3:** FFT for 4.3 MHz Input Signal:  $f_S = 20$  Msps, Quad-Ch.,  $A_{IN} = -1$  dBFS.



**FIGURE 3-4:** FFT for 4.3 MHz Input Signal:  $f_S = 80$  Msps, Single-Ch.,  $A_{IN} = -4$  dBFS.



**FIGURE 3-5:** FFT for 4.3 MHz Input Signal:  $f_S = 40$  Msps, Dual-Ch.,  $A_{IN} = -4$  dBFS.



**FIGURE 3-6:** FFT for 4.3 MHz Input Signal:  $f_S = 20$  Msps, Quad-Ch.,  $A_{IN} = -4$  dBFS.



**FIGURE 3-7:** FFT for 4.3 MHz Input Signal:  $f_S = 10$  Msps, Octal-Ch.,  $A_{IN} = -1$  dBFS.



**FIGURE 3-8:** FFT for 14.7 MHz Input Signal:  $f_S = 80$  Msps, Single-Ch.,  $A_{IN} = -1$  dBFS.



**FIGURE 3-9:** FFT for 14.7 MHz Input Signal:  $f_S = 40$  Msps, Dual-Ch.,  $A_{IN} = -1$  dBFS.



**FIGURE 3-10:** FFT for 4.3 MHz Input Signal:  $f_S = 10$  Msps, Octal-Ch,  $A_{IN} = -4$  dBFS.



**FIGURE 3-11:** FFT for 14.7 MHz Input Signal:  $f_S = 80$  Msps, Single-Ch.,  $A_{IN} = -4$  dBFS.



**FIGURE 3-12:** FFT for 14.7 MHz Input Signal:  $f_S = 40$  Msps, Dual-Ch.,  $A_{IN} = -4$  dBFS.

**Note:** Unless otherwise specified, all plots are at 25°C,  $AV_{DD18} = DV_{DD18} = 1.8V$ ,  $AV_{DD12} = DV_{DD12} = 1.2V$ , GND = 0V,  $SENSE = AV_{DD12}$ , single-channel mode, differential analog input  $(A_{IN}) = 80$  sine wave with amplitude of -1 dBFS,  $f_{IN} = 14.7$  MHz, clock input = 80 MHz,  $f_{S} = 80$  Msps (ADC Core), **MCP37D21-80 (14-bit)**, PLL and decimation filters are disabled.



**FIGURE 3-13:** FFT for 4.3 MHz Input Signal:  $f_S = 80$  Msps, Single-Ch.,  $A_{IN} = -1$  dBFS.



**FIGURE 3-14:** FFT for 4.3 MHz Input Signal:  $f_S = 40$  Msps, Dual-Ch.,  $A_{IN} = -1$  dBFS.



**FIGURE 3-15:** FFT for 4.3 MHz Input Signal:  $f_S = 20$  Msps, Quad-Ch.,  $A_{IN} = -1$  dBFS.



**FIGURE 3-16:** FFT for 4.3 MHz Input Signal:  $f_S = 80$  Msps, Single-Ch.,  $A_{IN} = -4$  dBFS.



**FIGURE 3-17:** FFT for 4.3 MHz Input Signal:  $f_S = 40$  Msps, Dual-Ch.,  $A_{IN} = -4$  dBFS.



**FIGURE 3-18:** FFT for 4.3 MHz Input Signal:  $f_S = 20$  Msps, Quad-Ch.,  $A_{IN} = -4$  dBFS.



**FIGURE 3-19:** FFT for 4.3 MHz Input Signal:  $f_S = 10$  Msps, Octal-Ch.,  $A_{IN} = -1$  dBFS.



**FIGURE 3-20:** FFT for 14.7 MHz Input Signal:  $f_S = 80$  Msps, Single-Ch.,  $A_{IN} = -1$  dBFS.



**FIGURE 3-21:** FFT for 14.7 MHz Input Signal:  $f_S = 40$  Msps, Dual-Ch.,  $A_{IN} = -1$  dBFS.



**FIGURE 3-22:** FFT for 4.3 MHz Input Signal:  $f_S = 10$  Msps, Octal-Ch,  $A_{IN} = -4$  dBFS.



**FIGURE 3-23:** FFT for 14.7 MHz Input Signal:  $f_S = 80$  Msps, Single-Ch.,  $A_{IN} = -4$  dBFS.



**FIGURE 3-24:** FFT for 14.7 MHz Input Signal:  $f_S = 40$  Msps, Dual-Ch.,  $A_{IN} = -4$  dBFS.

**Note:** Unless otherwise specified, all plots are at 25°C,  $AV_{DD18} = DV_{DD18} = 1.8V$ ,  $AV_{DD12} = DV_{DD12} = 1.2V$ , GND = 0V,  $SENSE = AV_{DD12}$ , single-channel mode, differential analog input  $(A_{IN}) = 80$  sine wave with amplitude of -1 dBFS,  $f_{IN} = 14.7$  MHz, clock input = 80 MHz,  $f_{S} = 80$  Msps (ADC Core), **MCP37D31-80 (16-bit)**, PLL and decimation filters are disabled.



**FIGURE 3-25:** SNR/SFDR vs. Analog Input Amplitude:  $f_S$  = 80 Msps,  $f_{IN}$  = 14.7 MHz, High-Reference Mode (SENSE =  $AV_{DD12}$ ).



**FIGURE 3-26:** SNR/SFDR vs. Analog Input Amplitude:  $f_S$  = 80 Msps,  $f_{IN}$  = 14.7 MHz, Low-Reference Mode (SENSE = GND).



**FIGURE 3-27:** SNR/SFDR vs. Analog Input Amplitude:  $f_S$  = 80 Msps,  $f_{IN}$  = 4.3 MHz, High-Reference Mode (SENSE =  $AV_{DD12}$ ).



**FIGURE 3-28:** SNR/SFDR vs. Analog Input Amplitude:  $f_S = 80$  Msps,  $f_{IN} = 4.3$  MHz, Low-Reference Mode (SENSE = GND).



**FIGURE 3-29:** 80.

Two-Tone FFT. MCP37D31-



**FIGURE 3-30:** SNR/SFDR vs. Sample Rate (Msps):  $f_{IN} = 4.3$  MHz.



**FIGURE 3-31:** SNR/SFDR vs. Input Frequency:  $f_S = 80$  Msps.



**FIGURE 3-32:** SNR/SFDR vs. SENSE Pin Voltage:  $f_{\rm IN}$  = 15.3 MHz.



**FIGURE 3-33:** SNR/SFDR vs. Sample Rate (Msps).  $f_{IN} = 15.3$  MHz.



**FIGURE 3-34:** SNR/SFDR vs.  $V_{CM}$  Voltage (Externally Applied):  $f_S = 80$  Msps,  $f_{IN} = 15.3$  MHz.



**FIGURE 3-35:** SNR/SFDR vs. Temperature:  $f_S = 80$  Msps,  $f_{IN} = 14.7$  MHz,  $V_{SENSE} = AV_{DD12}$ ,  $A_{IN} = -1$  dBFS.



**FIGURE 3-36:** SNR/SFDR vs. Supply Voltage:  $f_S = 80$  Msps,  $f_{IN} = 14.7$  MHz.



**FIGURE 3-37:** Gain and Offset Error Drifts Vs. Temperature using Internal Reference, with Respect to  $25^{\circ}$ C:  $f_{S} = 80$  Msps,  $f_{IN} = 14.7$  MHz,  $V_{SENSE} = AV_{DD12}$ , Resolution = 16-bit,  $A_{IN} = -1dBFS$ .



FIGURE 3-38:

*V<sub>REF0</sub>* vs. Temperature.



**FIGURE 3-39:** HD2/HD3 vs. Supply Voltage:  $f_S = 80$  Msps,  $f_{IN} = 14.7$  MHz.



**FIGURE 3-40:** INL Error Vs. Output Code:  $f_S = 80$  Msps,  $f_{IN} = 4.3$  MHz,  $A_{IN} = -1$ dBFS, MCP37D31-80.



**FIGURE 3-41:** INL Error Vs. Output Code:  $f_S = 80$  Msps,  $f_{IN} = 4.3$  MHz,  $A_{IN} = -1$ dBFS, MCP37D21-80.



**FIGURE 3-42:** Shorted Input Histogram:  $f_S = 80$  Msps, MCP37D31-80.



**FIGURE 3-43:** DNL Error Vs. Output Code:  $f_S = 80$  Msps,  $f_{IN} = 4.3$  MHz,  $A_{IN} = -1$ dBFS, MCP37D31-80.



**FIGURE 3-44:** DNL Error Vs. Output Code:  $f_S = 80$  Msps,  $f_{IN} = 4.3$  MHz,  $A_{IN} = -1$ dBFS, MCP37D21-80.



**FIGURE 3-45:** Shorted Input Histogram:  $f_S = 80$  Msps, MCP37D21-80.



FIGURE 3-46: Input Bandwidth.



**FIGURE 3-47:** Power Consumption vs. Sample Rate (LVDS Mode).

NOTES:

#### 4.0 THEORY OF OPERATION

The MCP37D31-80 and MCP37D21-80 device family is a high-precision 80 Msps, 16-bit and 14-bit, respectively, analog-to-digital converter (ADC) with built-in features including Harmonic Distortion Correction (HDC), DAC Noise Cancellation (DNC), Dynamic Element Matching (DEM) and flash error calibration.

In addition to the analog-to-digital data conversion, the device offers various built-in digital signal post-processing (DSPP) features, such as high-order FIR decimation filters, Digital Down-Conversion (DDC), Fractional Delay Recovery (FDR), continuous wave (CW) beamforming, and digital gain and offset corrections per individual channel. These built-in advanced digital signal post-processing sub-blocks, which are individually controlled using Configuration register bit settings, can be used for various special applications such as I/Q demodulation, digital down-conversion, and ultrasound imaging.

When the device is first powered-up, it performs an internal power-up calibration by itself and runs with default settings. From this point, the user can configure the device registers using the SPI command.

The input channel is selected by setting-up the user-control configuration register bits. In single-channel operation, one of the 8-analog inputs can be selected. In multi-channel mode, the inputs are sequentially multiplexed by the input MUX defined by the scan order. The input channel selection and the sequential scan order for the selected input channel are programmed using the configuration register bits.

The device samples the analog input on the rising edge of the clock. The digital output code is available after 28 clock cycles of data latency. Latency will increase if any of the digital signal post-processing (DSPP) options are enabled.

The output data can be coded in two's complement or offset binary format, and randomized using the user option. Data can be output using either the CMOS or LVDS (Low-Voltage Differential Signaling) interface. Serialized LVDS output is also available in 16-bit octal-channel mode. In this mode, each input channel is output serially over a unique LVDS pair.

### 4.1 ADC Core Architecture

Figure 4-1 shows the simplified block diagram of the ADC core. The first stage consists of a 17-level flash ADC, multi-level Digital-to-Analog Converter (DAC) and a residue amplifier with a gain of 8. Stages 2 to 6 consist of a 9-level (3-bit) flash ADC, multi-level DAC and a residue amplifier with a gain of 4. The last stage is a 9-level 3-bit flash ADC. Dither is added in each of the first three stages. The digital outputs from all seven stages are combined in a digital error correction logic block and digitally processed for the final output.

The first three stages include patented digital calibration features:

- Harmonic Distortion Correction (HDC) algorithm that digitally measures and cancels ADC errors arising from distortions introduced by the residue amplifiers
- DAC Noise Cancellation (DNC) algorithm that corrects DAC's nonlinearity errors



FIGURE 4-1: ADC Core Block Diagram.

#### 4.2 Supply Voltage (DV<sub>DD</sub>, AV<sub>DD</sub>, GND)

The device operates from two sets of supplies and a common ground:

- Digital Supplies (DV<sub>DD</sub>) for the digital section: 1.8V and 1.2V
- Analog Supplies (AV<sub>DD</sub>) for the analog section: 1.8V and 1.2V
- Ground (GND): Common ground for both digital and analog sections.

The supply pins require an appropriate bypass capacitor (ceramic) to attenuate the high-frequency noise present in most application environments. The ground pins provide the current return path. These ground pins must be connected to the ground plane of the PCB through a low-impedance connection. A ferrite bead can be used to separate analog and digital supply lines if a common power supply is used for both analog and digital sections.

The voltage regulators for each supply need to have sufficient output current capabilities to support a stable ADC operation.

#### 4.2.1 POWER-UP SEQUENCE

Figure 2-7 shows the internal power-up sequence events of the device. The power-up sequence of the device is initiated by a Power-on Reset (POR) circuit which monitors the analog 1.2V supply voltage  $(AV_{DD12})$ :

- (a) Once the AV<sub>DD12</sub> reaches the Power-on Reset threshold ( $\sim$  0.8V), there will be a Power-on Reset stabilization period ( $2^{18}$  clock cycles) before triggering the power-up calibration ( $T_{PCA1}$ ).
- (b) All other supply voltages (AV $_{DD18}$ , DV $_{DD18}$ , DV $_{DD12}$ ) must be stabilized before or within the POR stabilization period (T $_{POR-S}$ ). The order that these supply voltages are applied and stabilized will not affect the power-up sequence.

#### 4.3 Input Sample Rate

In single-channel mode, the device samples the input at full speed. In multi-channel mode, the core ADC is multiplexed between the selected channels. The resulting effective sample rate per channel is shown in Equation 4-1.

For example, with 80 Msps operation, the input is sampled at the full 80 Msps rate if a single channel is used, or at 10 Msps per channel if all eight channels are used.

### EQUATION 4-1: SAMPLE RATE PER CHANNEL

 $Sample \ Rate/Channel = \frac{Full \ ADC \ Sample \ Rate(fs)}{Number \ of \ Channel \ Used}$ 

#### 4.4 Analog Input Channel Selection

The analog input is auto-multiplexed sequentially as defined by the channel-order selection bit setting. The user can configure the input MUX using the following registers:

- SEL\_NCH<2:0> in Address 0x01 (Register 5-2): Select the total number of input channels to be used
- Addresses 0x7D 0x7F (Registers 5-37–5-39):
   Select auto-scan channel order.

The user can select up to eight input channels. If all eight input channels are to be used, SEL\_NCH<2:0> is set to 000 and the input channel sampling order is set using Addresses 0x7D – 0x7F (Registers 5-37–5-39).

Regardless of how many channels are selected, all eight channels must be programmed in Addresses 0x7D – 0x7F (Registers 5-37–5-39) without duplication. Program the addresses of the selected channels in sequential order, followed by the unused channels. The order of the unused channels has no effect. The device samples the first N-Channels listed in Addresses 0x7D – 0x7F (Registers 5-37–5-39) sequentially, where N is the total number of channels to be used, defined by the SEL\_NCH<2:0>. Table 4-1 shows examples of input channel selection using Addresses 0x7D – 0x7F (Registers 5-37–5-39).

TABLE 4-1: EXAMPLE: CHANNEL ORDER SELECTION USING ADDRESSES 0X7D - 0X7F

| No. of Channels <sup>(1)</sup> | Selected<br>Channels | Channel<br>Order <sup>(2)</sup> |        | ,   | Ado | lres | ss C | x7F | •   |        |        | ,  | Ado        | lres | s O  | x7E         | <b>=</b> |        |               | Address 0x7D |          |     |          |    |      |        |
|--------------------------------|----------------------|---------------------------------|--------|-----|-----|------|------|-----|-----|--------|--------|----|------------|------|------|-------------|----------|--------|---------------|--------------|----------|-----|----------|----|------|--------|
|                                |                      |                                 | b<br>7 |     |     |      |      |     |     | b<br>0 | b<br>7 |    |            |      |      |             |          | b<br>0 | b<br>7        |              |          |     |          |    |      | b<br>0 |
|                                |                      |                                 | ′      |     |     |      |      |     |     | U      | 1      | C  | har        | nne  | L    | rdei        | r Bi     |        | etti:         | nas          | <u> </u> |     |          |    |      | ٦      |
|                                |                      |                                 | 5t     | h C | h.  | 4t   | h C  | h.  | 6t  | h C    | h.     |    | d C        |      |      | h C         |          |        | nd C          | <u> </u>     |          | h C | h.       | 1s | t Cl | h.     |
| 8                              | [0 1 2 3 4 5 6 7]    | [0 1 2 3 4 5 6 7]<br>(Default)  | 1      | 0   | 0   | 0    | 1    | 1   | 1   | 0      | 1      | 0  | 1          | 0    | 1    | 1           | 0        | 0      | 0             | 1            | 1        | 1   | 1        | 0  | 0    | 0      |
|                                | [7 6 5 4 3 2 1 0]    | [7 6 5 4 3 2 1 0]               | 0      | 1   | 1   | 1    | 0    | 0   | 0   | 1      | 0      | 1  | 0          | 1    | 0    | 0           | 1        | 1      | 1             | 0            | 0        | 0   | 0        | 1  | 1    | 1      |
|                                | [0 2 4 6 1 3 5 7]    | [0 2 4 6 1 3 5 7]               | 0      | 0   | 1   | 1    | 1    | 0   | 0   | 1      | 1      | 1  | 0          | 0    | 1    | 0           | 1        | 0      | 1             | 0            | 1        | 1   | 1        | 0  | 0    | 0      |
|                                | [1 3 5 7 0 2 4 6]    | [1 3 5 7 0 2 4 6]               | 0      | 0   | 0   | 1    | 1    | 1   | 0   | 1      | 0      | 1  | 0          | 1    | 1    | 0           | 0        | 0      | 1             | 1            | 1        | 1   | 0        | 0  | 0    | 1      |
|                                |                      |                                 |        |     |     | _    |      |     |     |        |        |    |            |      | I O  | de          | r Bi     | _      | etti          |              | ;        |     |          |    |      |        |
| 7                              |                      |                                 | Ur     | nus | ed  | 4t   | h C  | h.  | 5t  | h C    | h.     | 3r | d C        | h.   | 6t   | h C         | h.       | 2n     | nd C          | h.           | 7t       | h C | h.       | 1s | t Cl | า.     |
|                                | [0 1 2 3 4 5 6]      | [0 1 2 3 4 5 6 7]               | 1      | 1   | 1   | 0    | 1    | 1   | 1   | 0      | 0      | 0  | 1          | 0    | 1    | 0           | 1        | 0      | 0             | 1            | 1        | 1   | 0        | 0  | 0    | 0      |
|                                | [0 2 4 6 1 3 5]      | [0 2 4 6 1 3 5 7]               | 1      | 1   | 1   | 1    | 1    | 0   | 0   | 0      | 1      | 1  | 0          | 0    | 0    | 1           | 1        | 0      | 1             | 0            | 1        | 0   | 1        | 0  | 0    | 0      |
|                                |                      |                                 |        |     |     |      |      |     |     |        |        |    |            |      |      |             |          |        | ettii         | <u> </u>     |          |     |          | 4. |      |        |
| 6                              | [0 1 2 3 4 5]        | [0 1 2 3 4 5 6 7]               | _      | านร |     |      |      | ed  |     | h C    |        |    | d C        |      |      | h C         |          |        | nd C          |              |          | h C |          |    | t Cl |        |
|                                | [0 1 2 3 4 5]        | [0 2 4 6 1 3 5 7]               | 1      | 1   | 1   | 1    | 0    | 0   | 0   | 1      | 1      | 0  | 1          | 0    | 0    | 0           | 0        | 0      | 0             | 0            | 1        | 0   | 1        | 0  | 0    | 0      |
|                                | [0 2 4 0 1 3]        | [02401337]                      | Τ      | 1   | 1   | Т    | U    | Τ   | Т   | 1      | U      | C  |            | -    |      |             |          |        | etti          | _            |          | 1   | Т        | U  | U    | U      |
|                                |                      |                                 | Ur     | านร | ed  | Ur   | านร  | ed  | Ur  | านร    | ed     |    | d C        |      | _    | h C         |          |        | nd C          | _            |          | h C | h.       | 1s | t Cl | h.     |
| 5                              | [0 1 2 3 4]          | [0 1 2 3 4 5 6 7]               | 1      | 1   | 0   | 1    | 0    | 1   | 1   | 1      | 1      | 0  | 1          | 0    | 0    | 1           | 1        | 0      | 0             | 1            | 1        | 0   | 0        | 0  | 0    | 0      |
|                                | [0 2 4 6 1]          | [0 2 4 6 1 3 5 7]               | 1      | 0   | 1   | 0    | 1    | 1   | 1   | 1      | 1      | 1  | 0          | 0    | 1    | 1           | 0        | 0      | 1             | 0            | 0        | 0   | 1        | 0  | 0    | 0      |
|                                |                      |                                 |        |     |     |      |      |     |     |        |        | С  | har        | nne  | l Oı | de          | r Bi     | t S    | etti          | ngs          | ;        |     |          |    |      |        |
|                                |                      |                                 | Ur     | านร | ed  | Ur   | านร  | ed  | ıU  | านร    | ed     | Ur | านร        | ed   | 3r   | d C         | h.       | 2n     | nd C          | h.           | 4t       | h C | h.       | 1s | t Cl | n.     |
| 4                              | [0 1 2 3]            | [0 1 2 3 4 5 6 7]               | 1      | 1   | 0   | 1    | 0    | 1   | 1   | 1      | 1      | 1  | 0          | 0    | 0    | 1           | 0        | 0      | 0             | 1            | 0        | 1   | 1        | 0  | 0    | 0      |
| 7                              | [4 5 6 7]            | [4 5 6 7 0 1 2 3]               | 0      | 1   | 0   | 0    | 0    | 1   | 0   | 1      | 1      | 0  | 0          | 0    | 1    | 1           | 0        | 1      | 0             | 1            | 1        | 1   | 1        | 1  | 0    | 0      |
|                                | [0 2 4 6]            | [0 2 4 6 1 3 5 7]               | 1      | 0   | 1   | 0    | 1    | 1   | 1   | 1      | 1      | 0  | 0          | 1    | 1    | 0           | 0        | 0      | 1             | 0            | 1        | 1   | 0        | 0  | 0    | 0      |
|                                | [1 3 5 7]            | [1 3 5 7 0 2 4 6]               | 1      | 0   | 0   | 0    | 1    | 0   | 1   | 1      | 0      | 0  | 0          | 0    | 1    | 0           | 1        | 0      | 1             | 1            | 1        | 1   | 1        | 0  | 0    | 1      |
|                                |                      |                                 | 11.    | านร | - d | 11.  |      | ed  | 11. | านร    | - d    |    | nar<br>ıus |      |      | raei<br>1us |          |        | ettii<br>nd C | <u> </u>     |          | d C | <b>L</b> | 10 | t Cl | _      |
| 3                              | [0 1 2]              | [0 1 2 3 4 5 6 7]               | _      |     |     |      |      |     |     | _      |        |    |            |      |      |             |          |        | 1             |              |          |     |          |    |      |        |
|                                | [0 2 4]              | [0 2 4 6 1 3 5 7]               | 0      | 0   | 1   | 1    | 0    | 0   | 1   | 1      | 0      | 0  | 1          | 1    | 1    | 1           | 1        | 0      | 0             | 1            | 0        | 0   | 0        | 0  | 0    | 0      |
|                                | [0 2 1]              | [02101001]                      | U      | 1   |     | U    | U    |     |     | U      |        | •  |            |      |      |             |          |        | etti          |              |          | U   | U        | U  | U    | 0      |
|                                |                      |                                 | Ur     | านร | ed  | Ur   | านร  | ed  | Ur  | านร    | ed     |    |            | ed   |      |             | ed       |        |               |              |          | d C | h.       | 1s | t Cl | h.     |
|                                | [0 1]                | [0 1 2 3 4 5 6 7]               | 1      |     | 1   | 1    | 0    | _   | 1   | 1      | 0      | 0  | 1          | 1    | 1    | 1           | _        | 0      | 1             | 0            | 0        | 0   | 1        | 0  | 0    | 0      |
| 2                              | [2 3]                | [2 3 0 1 4 5 6 7]               | 1      | 0   | 1   | 1    | 0    | 0   | 1   | 1      | 0      | 0  | 0          | 1    | 1    | 1           | 1        | 0      | 0             | 0            | 0        | 1   | 1        | 0  | 1    | 0      |
|                                | [4 5]                | [45012367]                      | 0      | 1   | 1   | 0    | 1    | 0   | 1   | 1      | 0      | 0  | 0          | 1    | 1    | 0           | 1        | 0      | 0             | 0            | 1        | 0   | 1        | 1  | 0    | 0      |
|                                | [6 7]                | [67012345]                      | 0      | 1   | 1   | 0    | 1    | 0   | 1   | 0      | 0      | 0  | 0          | 1    | 1    | 0           | 1        | 0      | 0             | 0            | 1        | 1   | 1        | 1  | 1    | 0      |

Note 1: Defined by SEL\_NCH<2:0> in Address 0x01 (Register 5-2).

<sup>2:</sup> Individual channel order should not be repeated. Unused channels are still assigned after the selected channel address. The order of the unused channel addresses has no meaning since they are not used.

TABLE 4-1: EXAMPLE: CHANNEL ORDER SELECTION USING ADDRESSES 0X7D – 0X7F

| No. of<br>Channels <sup>(1)</sup> | Selected<br>Channels | Channel<br>Order <sup>(2)</sup> |        | ı   | Add | Ires | s 0 | x7F | =  |        |        | ,  | Ado | lres | s 0  | x7E | <b>E</b> |        |        | ,   | Add | lres | s 0 | x7[ | )    |        |
|-----------------------------------|----------------------|---------------------------------|--------|-----|-----|------|-----|-----|----|--------|--------|----|-----|------|------|-----|----------|--------|--------|-----|-----|------|-----|-----|------|--------|
|                                   |                      |                                 | b<br>7 |     |     |      |     |     |    | b<br>0 | b<br>7 |    |     |      |      |     |          | b<br>0 | b<br>7 |     |     |      |     |     |      | b<br>0 |
|                                   |                      |                                 |        | l   | l   |      |     |     |    |        |        | С  | har | nne  | l Oı | de  | r Bi     | t Se   | ettii  | ngs | ,   | l    |     | •   |      |        |
|                                   |                      |                                 | Ur     | านร | ed  | Ur   | nus | ed  | Ur | nus    | ed     | Ur | านร | ed   | Ur   | านร | ed       | Ur     | านร    | ed  | Ur  | านร  | ed  | 15  | st C | h.     |
|                                   | [0]                  | [0 1 2 3 4 5 6 7]               | 1      | 0   | 0   | 0    | 1   | 1   | 1  | 0      | 1      | 0  | 1   | 0    | 1    | 1   | 0        | 0      | 0      | 1   | 1   | 1    | 1   | 0   | 0    | 0      |
|                                   | [1]                  | [10234567]                      | 1      | 0   | 0   | 0    | 1   | 1   | 1  | 0      | 1      | 0  | 1   | 0    | 1    | 1   | 0        | 0      | 0      | 0   | 1   | 1    | 1   | 0   | 0    | 1      |
| 1                                 | [2]                  | [20134567]                      | 1      | 0   | 0   | 0    | 1   | 1   | 1  | 0      | 1      | 0  | 0   | 1    | 1    | 1   | 0        | 0      | 0      | 0   | 1   | 1    | 1   | 0   | 1    | 0      |
| ı                                 | [3]                  | [3 0 1 2 4 5 6 7]               | 1      | 0   | 0   | 0    | 1   | 0   | 1  | 0      | 1      | 0  | 0   | 1    | 1    | 1   | 0        | 0      | 0      | 0   | 1   | 1    | 1   | 0   | 1    | 1      |
|                                   | [4]                  | [4 0 1 2 3 5 6 7]               | 0      | 1   | 1   | 0    | 1   | 0   | 1  | 0      | 1      | 0  | 0   | 1    | 1    | 1   | 0        | 0      | 0      | 0   | 1   | 1    | 1   | 1   | 0    | 0      |
|                                   | [5]                  | [5 0 1 2 3 4 6 7]               | 0      | 1   | 1   | 0    | 1   | 0   | 1  | 0      | 0      | 0  | 0   | 1    | 1    | 1   | 0        | 0      | 0      | 0   | 1   | 1    | 1   | 1   | 0    | 1      |
|                                   | [6]                  | [60123457]                      | 0      | 1   | 1   | 0    | 1   | 0   | 1  | 0      | 0      | 0  | 0   | 1    | 1    | 0   | 1        | 0      | 0      | 0   | 1   | 1    | 1   | 1   | 1    | 0      |
|                                   | [7]                  | [7 0 1 2 3 4 5 6]               | 0      | 1   | 1   | 0    | 1   | 0   | 1  | 0      | 0      | 0  | 0   | 1    | 1    | 0   | 1        | 0      | 0      | 0   | 1   | 1    | 0   | 1   | 1    | 1      |

Note 1: Defined by SEL\_NCH<2:0> in Address 0x01 (Register 5-2).

<sup>2:</sup> Individual channel order should not be repeated. Unused channels are still assigned after the selected channel address. The order of the unused channel addresses has no meaning since they are not used.

#### 4.5 Analog Input Circuit

The analog input  $(A_{IN})$  of all MCP37DX1-80 devices is a differential, CMOS switched capacitor sample-and-hold circuit. Figure 4-2 shows the equivalent input structure of the device.

The input impedance of the device is mostly governed by the input sampling capacitor (C<sub>S</sub> = 6 pF) and input sampling frequency (f<sub>S</sub>). The performance of the device can be affected by the input signal conditioning network (see Figure 4-3). The analog input signal source must have sufficiently low output impedance to charge the sampling capacitors ( $C_S = 6 pF$ ) within one clock cycle. A small external resistor (e.g.,  $5\Omega$ ) in series with each input is recommended, as it helps reduce transient currents and dampens ringing behavior. A small differential shunt capacitor at the chip side of the resistors may be used to provide dynamic charging currents and may improve performance. The resistors form a low-pass filter with the capacitor and their values must be determined by application requirements and input frequency.

The  $V_{CM}$  pin provides a Common-mode voltage reference (0.9V), which can be used for a center-tap voltage of an RF transformer or balun. If the  $V_{CM}$  pin voltage is not used, the user may create a Common-mode voltage at mid-supply level (AV<sub>DD18</sub>/2).



FIGURE 4-2: Equivalent Input Circuit.

#### 4.5.1 ANALOG INPUT DRIVING CIRCUIT

#### 4.5.1.1 Differential Input Configuration

The device achieves optimum performance when the input is driven differentially, where Common-mode noise immunity and even-order harmonic rejection are significantly improved. If the input is single-ended, it must be converted to a differential signal in order to properly drive the ADC input. The differential

conversion and Common-mode application can be accomplished by using an RF transformer or balun with a center-tap. Additionally, one or more anti-aliasing filters may be added for optimal noise performance and should be tuned such that the corner frequency is appropriate for the system.

Figure 4-3 shows an example of the differential input circuit with transformer. Note that the input-driving circuits are terminated by  $50\Omega$  near the ADC side through a pair of  $25\Omega$  resistors from each input to the Common-mode (V\_CM) from the device. The RF transformer must be carefully selected to avoid artificially high harmonic distortion. The transformer can be damaged if a strong RF input is applied or an RF input is applied while the MCP37DX1-80 is powered-off. The transformer has to be selected to handle sufficient RF input power.

Figure 4-4 shows an input configuration example when a differential output amplifier is used.



**FIGURE 4-3:** Transformer Coupled Input Configuration.



FIGURE 4-4: DC-Coupled Input
Configuration with Preamplifier: the external
signal conditioning circuit and associated
component values are for reference only.
Typically, the amplifier manufacturer provides
reference circuits and component values.

#### 4.5.1.2 Single-Ended Input Configuration

Figure 4-5 shows an example of a single-ended input configuration. This single-ended input configuration is not recommended for the best performance. SNR and SFDR performance degrades significantly when the

device is operated in a single-ended configuration. The unused negative side of the input should be AC-coupled to ground using a capacitor.



FIGURE 4-5: Singled-Ended Input Configuration.

### 4.5.2 SENSE VOLTAGE AND INPUT FULL-SCALE RANGE

The device has a bandgap-based differential internal reference voltage. The SENSE pin voltage is used to select the reference voltage source and configure the

input full-scale range. A comparator detects the SENSE pin voltage and configures the full-scale input range into one of the three possible modes which are summarized in Table 4-2. Figure 4-6 shows an example of how the SENSE pin should be driven.

The SENSE pin can sink or source currents as high as 500  $\mu$ A across all operational conditions. Therefore, it may require a driver circuit, unless the SENSE reference source provides sufficient output current.



FIGURE 4-6: SENSE Pin Voltage Setup.

TABLE 4-2: SENSE PIN VOLTAGE AND INPUT FULL-SCALE RANGE

| SENSE Pin<br>Voltage<br>(V <sub>SENSE</sub> ) | Selected<br>Reference Voltage<br>(V <sub>REF</sub> ) | Full-Scale Input Voltage<br>Range (A <sub>FS</sub> )             | LSb Size<br>(Calculated with A <sub>FS</sub> ) | Condition                 |  |
|-----------------------------------------------|------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------|---------------------------|--|
| Tied to GND                                   | 0.7V                                                 | 1.4875 V <sub>P-P</sub> <sup>(1)</sup>                           | 16-bit mode: 22.7 μV                           | Low-Reference             |  |
|                                               |                                                      |                                                                  | 14-bit mode: 90.8 μV                           | Mode <sup>(4)</sup>       |  |
| 0.4V - 0.8V                                   | 0.7V - 1.4V                                          | 1.4875 V <sub>P-P</sub> to 2.975 V <sub>P-P</sub> <sup>(2)</sup> | Adjustable                                     | Sense Mode <sup>(5)</sup> |  |
| Tied to AV <sub>DD12</sub>                    | 1.4V                                                 | 2.975 V <sub>P-P</sub> <sup>(3)</sup>                            | 16-bit mode: 45.4 μV                           | High-Reference            |  |
|                                               |                                                      |                                                                  | 14-bit mode: 181.6 μV                          | Mode <sup>(4)</sup>       |  |

**Note 1:**  $A_{FS} = (17/16) \times 1.4 V_{P-P} = 1.487 V_{P-P}$ .

- **2:**  $A_{FS} = (17/16) \times 2.8 \text{ V}_{P-P} \times (\text{V}_{SENSE})/0.8 = 1.4875 \text{ V}_{P-P} \text{ to } 2.975 \text{ V}_{P-P}.$
- 3:  $A_{FS} = (17/16) \times 2.8 \text{ V}_{P-P} = 2.975 \text{ V}_{P-P}$
- 4: Based on internal bandgap voltage.
- 5: Based on V<sub>SENSE</sub>.

### 4.5.2.1 SENSE Selection Vs. SNR/SFDR Performance

The SENSE pin is used to configure the full-scale input range of the ADC. Depending on the application conditions, the SNR, SFDR and dynamic range performance are affected by the SENSE pin configuration. Table 4-3 summarizes these settings. Figure 3-32 shows SNR/SFDR performance versus SENSE Pin Voltage.

#### · High-Reference Mode

This mode is enabled by setting the SENSE pin to  $AV_{DD12}$  (1.2V). This mode provides the highest input full-scale range (2.975  $V_{P-P}$ ) and the highest SNR performance. Figure 3-25 and Figure 3-27 show SNR/SFDR versus input amplitude in High-Reference mode.

#### Low-Reference Mode

This mode is enabled by setting the SENSE pin to ground. This mode is suitable for applications which have a smaller input full-scale range. This mode provides improved SFDR characteristics, but SNR is reduced by -6 dB compared to the High-Reference Mode.

#### SENSE Mode

This mode is enabled by driving the SENSE pin with an external voltage source between 0.4V and 0.8V. This mode allows the user to adjust the input full-scale range such that SNR and dynamic range are optimized in a given application system environment.

TABLE 4-3: SENSE VS. SNR/SFDR PERFORMANCE

| SENSE                                                    | Descriptions                                                                                                                                           |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| High-Reference Mode<br>(SENSE pin = AV <sub>DD12</sub> ) | High-input full-scale range (2.975 $\rm V_{P\text{-}P})$ and optimized SNR                                                                             |
| Low-Reference Mode (SENSE pin = ground)                  | Low-input full-scale range (1.4875 V <sub>P-P</sub> ) and reduced SNR, but optimized SFDR                                                              |
| Sense Mode<br>(SENSE pin = 0.4V to 0.8V)                 | Adjustable-input full-scale range (1.4875 $V_{P-P}$ - 2.975 $V_{P-P}$ ). Dynamic trade-off between High-Reference and Low-Reference modes can be used. |

### 4.5.3 INTERNAL VOLTAGE REFERENCE AND BANDGAP OUTPUT

### 4.5.3.1 Internal Voltage Reference Output Pins (REF0 and REF1 Pins)

The device has two internal voltage references, and these references are available at pins REF0 and REF1. REF0 is the internal voltage reference for the ADC input stage, and REF1 is for all remaining stages.

The decoupling capacitors for each reference pin are already embedded in the device's TFBGA-121 package. Figure 4-7 shows the embedded circuit for the REF1 and REF0 pins. Therefore, no additional external circuit is required on the customer's application PCB.

#### 4.5.3.2 Bandgap Output Voltage Pin (V<sub>BG</sub>)

The bandgap circuit is a part of the reference circuit and the output is available at the  $V_{BG}$  pin. The package includes a 2.2  $\mu$ F decoupling capacitor for the  $V_{BG}$  pin as shown in Figure 4-7.



**FIGURE 4-7:** Embedded Decoupling Circuit in TFBGA-121 Package for Voltage Reference and  $V_{BG}$  pins. No external circuit is required on an application PCB.

#### 4.6 External Clock Input

For optimum performance, the MCP37DX1-80 requires a low-jitter differential clock input at the CLK+ and CLK- pins. Figure 4-8 shows the equivalent clock input circuit.



FIGURE 4-8: Equivalent Clock Input Circuit.

The clock input amplitude range is between 300 mV<sub>P-P</sub> and 800 mV<sub>P-P</sub>. When a single-ended clock source is used, an RF transformer or balun can be used to convert the clock into a differential signal for the best ADC performance. Figure 4-9 shows an example clock input circuit. The Common-mode voltage is internally generated and a center-tap is not required. The back-to-back Schottky diodes across the transformer's secondary current limit the clock amplitude to approximately  $0.8 \ V_{P-P}$  differential. This limiter helps prevent large voltage swings of the input clock while preserving the high slew rate that is critical for low jitter.



**FIGURE 4-9:** Transformer-Coupled Differential Clock Input Configuration.

### 4.6.1 CLOCK JITTER AND SNR PERFORMANCE

In a high-speed pipelined ADC, the SNR performance is directly limited by thermal noise and clock jitter. Thermal noise is independent of input clock and dominant term at low-input frequency. On the other hand, the clock jitter becomes a dominant term as input frequency increases. Equation 4-2 shows the SNR jitter component, which is expressed in terms of the input frequency ( $f_{\text{IN}}$ ) and the total amount of clock jitter ( $T_{\text{Jitter}}$ ), where  $T_{\text{Jitter}}$  is a sum of the following two components:

- Input clock jitter (phase noise)
- Internal aperture jitter (due to noise of the clock input buffer).

#### **EQUATION 4-2:** SNR VS.CLOCK JITTER

$$SNR_{Jitter}(dBc) = -20 \times log_{10}(2\pi \times f_{IN} \times T_{Jitter})$$

where the total jitter term (T<sub>iitter</sub>) is given by:

$$T_{Jitter} = \sqrt{\left(t_{Jitter,\ Clock\ Input}\right)^2 + \left(t_{Aperture,\ ADC}\right)^2}$$

The clock jitter can be minimized by using a highquality clock source and jitter cleaners as well as a band-pass filter at the external clock input, while a faster clock slew rate improves the ADC aperture jitter.

With a fixed amount of clock jitter, the SNR degrades as the input frequency increases. This is illustrated in Figure 4-10. If the input frequency increases from 10 MHz to 20 MHz, the maximum achievable SNR degrades about 6 dB. For every decade (e.g. 10 MHz to 100 MHz), the maximum achievable SNR due to clock jitter is reduced by 20 dB.



FIGURE 4-10: SNR vs. Clock Jitter.

#### 4.7 ADC Clock Selection

This section describes the ADC clock selection and how to use the built-in Delay-Locked Loop (DLL) and Phase-Locked Loop (PLL) blocks.

When the device is first powered-up, the external clock input (CLK+/-) is directly used for the ADC timing as default. After this point, the user can enable the DLL or PLL circuit by setting the register bits. Figure 4-11 shows the clock control blocks. Table 4-4 shows an example of how to select the ADC clock depending on the operating conditions.

TABLE 4-4: ADC CLOCK SELECTION (EXAMPLE)

|                                                                                                        |                                               | Fea                                  | atures                             |
|--------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------|------------------------------------|
| Operating Conditions                                                                                   | Control Bit Settings <sup>(1)</sup>           | Input Clock Duty<br>Cycle Correction | DCLK Output Phase<br>Delay Control |
| CLI                                                                                                    | K_SOURCE = 0 (Default) <sup>(2)</sup>         |                                      |                                    |
| <ul> <li>DLL output is not used</li> <li>Decimation is not used<br/>(Default)<sup>(3)</sup></li> </ul> | EN_DLL = 0<br>EN_DLL_DCLK = 0<br>EN_PHDLY = 0 | Not Available                        | Not Available                      |
|                                                                                                        | EN_DLL = 1<br>EN_DLL_DCLK = 0<br>EN_PHDLY = 0 | Available                            |                                    |
| DLL output is used     Decimation is not used                                                          | EN_DLL = 1<br>EN_DLL_DCLK = 1<br>EN_PHDLY = 1 | Available                            | Available                          |
| <ul> <li>DLL output is not used</li> <li>Decimation is used<sup>(4)</sup></li> </ul>                   | EN_DLL = 0<br>EN_DLL_DCLK = x<br>EN_PHDLY = 1 | Not Available                        |                                    |
|                                                                                                        | EN_DLL = 1<br>EN_DLL_DCLK = 0<br>EN_PHDLY = 1 | Available                            |                                    |
|                                                                                                        | CLK_SOURCE = 1 <sup>(5)</sup>                 |                                      |                                    |
| Decimation is not used                                                                                 | EN_DLL = X<br>EN_DLL_DCLK = X<br>EN_PHDLY = 0 | Not Available                        | Available                          |
| Decimation is used <sup>(4)</sup>                                                                      | EN_DLL = X<br>EN_DLL_DCLK = X<br>EN_PHDLY = 1 |                                      |                                    |

Note 1: See Addresses 0x52, 0x53, and 0x64 for bit settings.

- 2: The sampling frequency  $(f_S)$  of the ADC core comes directly from the input clock buffer
- 3: Output data is synchronized with the output data clock (DCLK), which comes directly from the input clock buffer.
- 4: While using decimation, output clock rate and phase delay are controlled by the digital clock output control block
- 5: The sampling frequency (f<sub>S</sub>) is generated by the PLL circuit. The external clock input is used as the reference input clock for the PLL block.



FIGURE 4-11: Timing Clock Control Blocks.

#### 4.7.1 USING DLL MODE

Using the DLL block is the best option when output clock phase control is needed while the clock multiplication and digital decimation are not required. When the DLL block is enabled, the user can control the input clock Duty Cycle Correction (DCC) and the output clock phase delay.

See the DLL block in Figure 4-11 for details. Table 4-5 summarizes the DLL control register bits. In addition, see Table 4-21 for the output clock phase control.

TABLE 4-5: DLL CONTROL REGISTER BITS

| Control Parameter | Register | Descriptions                                                                                                 |
|-------------------|----------|--------------------------------------------------------------------------------------------------------------|
| CLK_SOURCE        | 0x53     | CLK_SOURCE = 0: external clock input becomes input of the DLL block                                          |
| EN_DUTY           | 0x52     | Input clock duty cycle correction control bit <sup>(1)</sup>                                                 |
| EN_DLL            | 0x52     | EN_DLL = 1: enable DLL block                                                                                 |
| EN_DLL_DCLK       | 0x52     | DLL output clock enable bit                                                                                  |
| EN_PHDLY<2:0>     | 0x52     | Phase delay control bits of digital output clock (DCLK) when DLL or decimation filter is used <sup>(2)</sup> |
| RESET_DLL         | 0x52     | Reset control bit for the DLL block                                                                          |

- Note 1: Duty cycle correction is not recommended when a high-quality external clock is used.
  - 2: If decimation is used, the output clock phase delay is controlled using DCLK\_PHDLY\_DEC<2:0> in Address 0x64.

#### 4.7.1.1 Input Clock Duty Cycle Correction

The ADC performance is sensitive to the clock duty cycle. The ADC achieves optimum performance with 50% duty cycle, and all performance characteristics are ensured when the duty cycle is 50% with  $\pm 1\%$  tolerance.

When CLK\_SOURCE = 0, the external clock is used as the sampling frequency ( $f_S$ ) of the ADC core. When the external input clock is not high-quality (for example, duty cycle is not 50%), the user can enable the internal clock duty cycle correction circuit by setting the EN\_DUTY bit in Address 0x52 (Register 5-7). When duty cycle correction is enabled (EN\_DUTY=1), only the falling edge of the clock signal is modified (rising edge is unaffected).

Because the duty cycle correction process adds additional jitter noise to the clock signal, this option is recommended only when an asymmetrical input clock source causes significant performance degradation or when the input clock source is not stable.

Note: The clock duty cycle correction is only applicable when the DLL block is enabled (EN\_DLL = 1). It is not applicable for the PLL output.

#### 4.7.1.2 DLL Block Reset Event

The DLL must be reset if the clock frequency is changed. The DLL reset is controlled by using the RESET\_DLL bit in Address 0x52 (Register 5-7). The DLL has an automatic reset with the following events:

- <u>During power-up</u>: Stay in reset until the RESET DLL bit is cleared.
- When a SOFT\_RESET command is issued while the DLL is enabled: the RESET\_DLL bit is automatically cleared after reset.

#### 4.7.2 USING PLL MODE

The PLL block is mainly used when clock multiplication is needed. When CLK\_SOURCE = 1, the sampling frequency ( $f_S$ ) of the ADC core is coming from the internal PLL block.

The external clock input is used as the PLL reference frequency. The range of the clock input frequency is from 5 MHz to 250 MHz.

### 4.7.2.1 PLL Output Frequency and Output Control Parameters

The internal PLL can provide a stable timing output ranging from 50 MHz to 250 MHz. Figure 4-11 shows the PLL block using a charge-pump-based integer N PLL and the PLL output control block. The PLL block includes various user control parameters for the desired output frequency. Table 4-6 summarizes the PLL control register bits and Table 4-7 shows an example of register bit settings for the PLL charge pump and loop filter.

The PLL block consists of:

- Reference Frequency Divider (R)
- Prescaler which is a feedback divider (N)
- Phase/Frequency Detector (PFD)
- · Current Charge Pump
- Loop Filter a 3<sup>rd</sup> order RC low-pass filter
- · Voltage-Controlled Oscillator (VCO)

The external clock at the CLK+ and CLK- pins is the input frequency to the PLL. The range of input frequency ( $f_{REF}$ ) is from 5 MHz to 250 MHz. This input frequency is divided by the reference frequency divider (R) which is controlled by the 10-bit-wide PLL\_REFDIV<9:0> setting. In the feedback loop, the VCO frequency is divided by the prescaler (N) using PLL\_PRE<11:0>.

The ADC core sampling frequency ( $f_S$ ) is obtained after the output frequency divider (PLL\_OUTDIV<3:0>). For stable operation, the user needs to configure the PLL with the following limits:

- Input clock frequency (f<sub>REF</sub>) = 5 MHz to 250 MHz
- Charge pump input frequency = 4 MHz to 50 MHz (after PLL reference divider)
- VCO output frequency = 1.075 to1.325 GHz
- PLL output frequency after = 50 MHz to 250 MHz output divider

The charge pump is controlled by the PFD, and forces sink (DOWN) or source (UP) current pulses onto the loop filter. The charge pump bias current is controlled by the PLL\_CHAGPUMP<3:0> bits, approximately 25  $\mu\text{A}$  per step. The loop filter consists of a  $3^{\text{rd}}$  order passive RC filter. Table 4-7 shows the recommended settings of the charge pump and loop filter parameters, depending on the charge pump input frequency range (output of the reference frequency divider).

When the PLL is locked, it tracks the input frequency ( $f_{REF}$ ) with the ratio of dividers (N/R). The PLL operating status is monitored by the PLL status indication bits: <PLL\_VCOL\_STAT> and <PLL\_VCOH\_STAT> in Address 0xD1 (Register 5-80).

Equation 4-3 shows the VCO output frequency (f<sub>VCO</sub>) as a function of the two dividers and reference frequency:

### EQUATION 4-3: VCO OUTPUT FREQUENCY

$$f_{VCO} = \left(\frac{N}{R}\right) f_{REF} = 1.075 \text{ (GHz) to } 1.325 \text{ (GHz)}$$

Where:

N = 1 to 4095 controlled by PLL\_PRE<11:0>

R = 1 to 1023 controlled by PLL REFDIV<9:0>

See Addresses 0x54 to 0x57 (Registers 5-9-5-12) for these bits settings.

The tuning range of the VCO is 1.075 GHz to 1.325 GHz. N and R values must be chosen so the VCO is within this range. In general, lower values of the VCO frequency ( $f_{VCO}$ ) and higher values of the charge pump frequency ( $f_{Q}$ ) should be chosen to optimize the clock jitter. Once the VCO output frequency is determined to be within this range, set the final ADC sampling frequency ( $f_{S}$ ) with the PLL output divider using PLL\_OUTDIV<3:0>. Equation 4-4 shows how to obtain the ADC core sampling frequency:

#### **EQUATION 4-4: SAMPLING FREQUENCY**

$$f_S = \left(\frac{f_{VCO}}{PLL\_OUTDIV}\right) = 50 \text{ MHz to } 250 \text{ MHz}$$

Table 4-8 shows an example of generating  $f_S$  = 80 MHz output using the PLL control parameters.

#### 4.7.2.2 PLL Calibration

The PLL should be recalibrated following a change in clock input frequency or in the PLL Configuration register bit settings (Addresses 0x54 - 0x57; Registers 5-9 - 5-12).

The PLL can be calibrated by toggling the PLL\_CAL\_TRIG bit in Address 0x6B (Register 5-27) or by sending a SOFT\_RESET command (See Address 0x00, Register 5-1). The PLL calibration status is observed by the PLL\_CAL\_STAT bit in Address 0xD1 (Register 5-81).

#### 4.7.2.3 Monitoring of PLL Drifts

The PLL drifts can be monitored using the status monitoring bits in Address 0xD1 (Register 5-81). Under normal operation, the PLL maintains a lock across all temperature ranges. It is not necessary to actively monitor the PLL unless extreme variations in the supply voltage are expected or if the input reference clock frequency has been changed.

TABLE 4-6: PLL CONTROL REGISTER BITS

|                            |           | <b>5</b>                                                                   |
|----------------------------|-----------|----------------------------------------------------------------------------|
| Control Parameter          | Register  | Descriptions                                                               |
| PLL Global Control Bits    |           |                                                                            |
| EN_PLL                     | 0x59      | Master enable bit for the PLL circuit                                      |
| EN_PLL_OUT                 | 0x5F      | Master enable bit for the PLL output                                       |
| EN_PLL_BIAS                | 0x5F      | Master enable bit for the PLL bias                                         |
| EN_PLL_REFDIV              | 0x59      | Master enable bit for the PLL reference divider                            |
| PLL Block Setting Bits     |           |                                                                            |
| PLL_REFDIV<9:0>            | 0x54-0x55 | PLL reference divider (R) (See Table 4-8)                                  |
| PLL_PRE<11:0>              | 0x56-0x57 | PLL prescaler (N) (See Table 4-8)                                          |
| PLL_CHAGPUMP<3:0>          | 0x58      | PLL charge pump bias current control: from 25 μA to 375 μA, 25 μA per step |
| PLL_RES<4:0>               | 0x5A      | PLL loop filter resistor value selection (See Table 4-7)                   |
| PLL_CAP3<4:0>              | 0x5B      | PLL loop filter capacitor 3 value selection (See Table 4-7)                |
| PLL_CAP2<4:0>              | 0x5D      | PLL loop filter capacitor 2 value selection (See Table 4-7)                |
| PLL_CAP1<4:0>              | 0x5C      | PLL loop filter capacitor 1 value selection (See Table 4-7)                |
| PLL Output Control Bits    |           |                                                                            |
| PLL_OUTDIV<3:0>            | 0x55      | PLL output divider (See Table 4-8)                                         |
| DCLK_DLY_PLL<2:0>          | 0x6D      | Delay DCLK output up to 15 cycles of VCO clocks                            |
| EN_PLL_CLK                 | 0x6D      | EN_PLL_CLK = 1 enable PLL output clock to the ADC circuits                 |
| PLL Drift Monitoring Bits  |           |                                                                            |
| PLL_VCOL_STAT              | 0xD1      | PLL drift status monitoring bit                                            |
| PLL_VCOH_STAT              | 0xD1      | PLL drift status monitoring bit                                            |
| PLL Block Calibration Bits |           |                                                                            |
| PLL_CAL_TRIG               | 0x6B      | Forcing recalibration of the PLL                                           |
| SOFT_RESET                 | 0x00      | PLL is calibrated when exiting soft reset mode                             |
| PLL_CAL_STAT               | 0xD1      | PLL auto-calibration status indication                                     |

TABLE 4-7: RECOMMENDED PLL CHARGE PUMP AND LOOP FILTER BIT SETTINGS

| PLL Charge Pump and Loop Filter | $f_Q = f_{REF}/PLL\_REFDIV$ |                                 |                         |  |  |  |  |  |  |  |
|---------------------------------|-----------------------------|---------------------------------|-------------------------|--|--|--|--|--|--|--|
| Parameter                       | f <sub>Q</sub> <5 MHz       | 5 MHz ≤ f <sub>Q</sub> < 25 MHz | f <sub>Q</sub> ≥ 25 MHz |  |  |  |  |  |  |  |
| PLL_CHAGPUMP<3:0>               | 0x04                        | 0x04                            | 0x04                    |  |  |  |  |  |  |  |
| PLL_RES<4:0>                    | 0x1F                        | 0x1F                            | 0x07                    |  |  |  |  |  |  |  |
| PLL_CAP3<4:0>                   | 0x07                        | 0x02                            | 0x07                    |  |  |  |  |  |  |  |
| PLL_CAP2<4:0>                   | 0x07                        | 0x01                            | 0x08                    |  |  |  |  |  |  |  |
| PLL_CAP1<4:0>                   | 0x07                        | 0x01                            | 0x08                    |  |  |  |  |  |  |  |

TABLE 4-8: EXAMPLE OF PLL CONTROL BIT SETTINGS FOR  $f_S = 80$  MHz WITH  $f_{REF} = 40$  MHz

| PLL Control Parameter                  | Value   | Descriptions                                                  |
|----------------------------------------|---------|---------------------------------------------------------------|
| f <sub>REF</sub>                       | 40 MHz  | f <sub>REF</sub> is coming from the external clock input      |
| Target f <sub>S</sub> <sup>(1)</sup>   | 80 MHz  | ADC sampling frequency                                        |
| Target f <sub>VCO</sub> <sup>(2)</sup> | 1.2 GHz | Range of f <sub>VCO</sub> = 1.0375 GHz – 1.325 GHz            |
| Target f <sub>Q</sub> <sup>(3)</sup>   | 10 MHz  | f <sub>Q</sub> = f <sub>REF</sub> /PLL_REFDIV (See Table 4-7) |
| PLL Reference Divider (R)              | 4       | PLL_REFDIV<9:0> = 0x004                                       |
| PLL Prescaler (N)                      | 120     | PLL_PRE<11:0> = 0x078                                         |
| PLL Output Divider                     | 15      | PLL_OUTDIV<3:0> = 0xF                                         |

Note 1:  $f_S = f_{VCO}/PLL\_OUTDIV = 1.2 GHz/15 = 80 MHz$ 

**2:**  $f_{VCO} = (N/R) x f_{REF} = (30) x 40 MHz = 1.2 GHz$ 

**3:** f<sub>Q</sub> should be maximized for the best noise performance.

### 4.8 Digital Signal Post-Processing (DSPP) Options

While the device converts the analog input signals to digital output codes, the user can enable various digital signal post-processing (DSPP) options for special applications. These options are individually enabled or disabled by setting the Configuration bits. Table 4-9 summarizes the digital signal post-processing (DSPP) options that are available for each device family.

TABLE 4-9: DIGITAL SIGNAL POST PROCESSING (DSPP) OPTIONS

| Digital Signal Post Processing Option          | Available Operating Mode      |
|------------------------------------------------|-------------------------------|
| Fractional Delay Recovery (FDR)                | Dual and octal-channel modes  |
| FIR Decimation Filters                         | Single and dual-channel modes |
|                                                | CW octal-channel mode         |
|                                                | DDC for I and Q data          |
| Digital Gain and Offset correction per channel | Available for all channels    |
| Digital-Down Conversion (DDC)                  | Single and dual-channel modes |
|                                                | CW octal-channel mode         |
| Continuous Wave (CW) Beamforming               | CW octal-channel mode         |

# 4.8.1 FRACTIONAL DELAY RECOVERY FOR DUAL- AND OCTAL-CHANNEL MODES

The fractional delay recovery (FDR) feature is available in dual and octal-channel modes only. When FDR is built-in enabled. the high-order, band-limited interpolation filter compensates for the time delay between input samples of different channels. Due to the finite bandwidth of the interpolation filter, the fractional delay recovery is not guaranteed for input frequencies near the Nyquist frequency (f<sub>S</sub>/2). For example, in dual-channel mode, FDR can operate correctly for input frequencies in the range from 0 to  $0.45*f_S$  (or from 0.55\*fs to  $f_S$  if the input is in the 2nd Nyquist band). In octal-channel mode, FDR can operate correctly for input frequencies in the range from 0 to 0.38\*f<sub>S</sub>. See Table 4-11 for the summary of the input bandwidth requirement for FDR. The FDR process takes place in the digital domain and requires 59 clock cycles of processing time. Therefore, the output data latency is also increased by 59 clock periods.

Figure 4-12 shows the simplified block diagram for the ADC output data path with FDR. The related Configuration register bits are listed in Table 4-10. Table 4-11 shows the input bandwidth limits of the FDR feature for distortion less than 0.1 mdB (0.1  $\times$  10<sup>-3</sup> dB), where  $f_S$  is the sampling frequency per channel. Figures 4-13 and 4-14 show the responses of the dual-channel and octal-channel FDRs, respectively.



FIGURE 4-12: Simplified Block Diagram for ADC Output Data Path with Fractional Delay Recovery Option. Note that Fractional Delay Recovery occurs prior to other DSPP features.

TABLE 4-10: CONTROL PARAMETERS FOR FRACTIONAL DELAY RECOVERY (FDR)

| Channel Operation            | Control Parameter | Register | Descriptions                                                              |
|------------------------------|-------------------|----------|---------------------------------------------------------------------------|
| Global control for both      | EN_FDR = 1        | 0x7A     | Enable FDR features                                                       |
| dual and octal-channel modes | FDR_BAND          | 0x81     | Select 1 <sup>st</sup> or 2 <sup>nd</sup> Nyquist band                    |
| Dual-channel                 | SEL_FDR = 0       | 0x81     | Select FDR for dual-channel mode                                          |
|                              | EN_DSPP_8 = 0     | 0x81     | Select digital signal post-processing feature for dual-channel mode       |
|                              | EN_DSPP_2 = 1     | 0x79     | Enable all digital post-processing functions for dual-channel operation   |
| Octal-channel                | SEL_FDR = 1       | 0x81     | Select FDR for octal-channel mode                                         |
|                              | EN_DSPP_8 = 1     | 0x81     | Select digital signal post-processing feature for octal-channel operation |

TABLE 4-11: INPUT BANDWIDTH REQUIREMENT FOR FDR

| Bandwidth in percentage of f <sub>S</sub> <sup>(1)</sup> | Nyquist Band <sup>(2)</sup>                 |  |  |  |  |  |  |
|----------------------------------------------------------|---------------------------------------------|--|--|--|--|--|--|
| Dual-Channel Mode                                        |                                             |  |  |  |  |  |  |
| 0 – 45% 1 <sup>st</sup> Nyquist Band (FDR_BAND = 0       |                                             |  |  |  |  |  |  |
| 55 – 100%                                                | 2 <sup>nd</sup> Nyquist Band (FDR_BAND = 1) |  |  |  |  |  |  |
| 45 – 55%                                                 | Avoid                                       |  |  |  |  |  |  |
| Octal-Channel Mode                                       |                                             |  |  |  |  |  |  |
| 0 – 38%                                                  | 1 <sup>st</sup> Nyquist Band (FDR_BAND = 0) |  |  |  |  |  |  |

Note 1:  $f_s$  is sampling frequency per channel. Distortion is less than 0.1 mdB.

2: See Address 0x81 for FDR\_BAND bit setting



**FIGURE 4-13:** Response of the Dual-Channel Fractional Delay Recovery (1<sup>st</sup> Nyquist Band). f<sub>S</sub> is the Sampling Frequency.



**FIGURE 4-14:** Response of the Octal-Channel Fractional Delay Recovery (1<sup>st</sup> Nyquist Band).  $f_S$  is the Sampling Frequency.

#### 4.8.2 DECIMATION FILTERS

The decimation feature is available in single and dual-channel modes and CW octal-channel mode. Figure 4-15 shows a simplified decimation filter block, and Table 4-13 shows the register settings. The decimation rate is controlled by FIR\_A<8:0> and FIR\_B<7:0> register settings (Addresses 0x7A – 0x7C: Registers 5-34 - ). These registers are thermometer encoded.

In single-channel mode, FIR B is disabled and only FIR A is used. In this mode, the maximum programmable decimation rate is 512x using nine cascaded decimation stages.

In dual-channel mode or when using the Digital Down-Conversion (DDC) in I/Q mode, both FIR A and FIR B are used (see Figure 4-15). In this case, both channels are set to the same decimation rate. Note that stage 1A in FIR A is unused: the user must clear FIR\_A<0> in Address 0x7A (Registers 5-34). In dual-channel mode, the maximum programmable decimation rate is up to 256x, which is half the single-channel decimation rate (512x).

The overall SNR performance can be improved with higher decimation rate. In theory, 3 dB improvement is expected with each successive stage of decimation (2x per stage), but the actual improvement is approximately 2.5 dB per stage due to finite attenuation in the FIR filters.

When using a high decimation rate option (128x or above) in 16-bit mode, the user may consider enabling two additional LSb output bits using the DM1DM2 bit setting in Address 0x68 (Register 5-26). This results in 18-bit resolution. The recommended decimation rates for adding these two additional bits are 128x or above. This option is available for 16-bit devices only (MCP37D31-80).

Table 4-12 summarizes the decimation rate versus SNR performance in 16-bit and 18-bit output modes. The results indicate that the SNR is marginally improved with higher decimation rates. Therefore, the user may benefit from the 18-bit output mode when a high decimation rate is used. When a low decimation rate is used, there is no benefit to SNR or SFDR performance although the 18-bit output is enabled. Table 4-13 summarizes the related control parameters for using decimation filters.

TABLE 4-12: DECIMATION RATE VS. SNR PERFORMANCE

| Decimation         | SNR (dBFS)            |                                      |  |  |  |  |  |
|--------------------|-----------------------|--------------------------------------|--|--|--|--|--|
| Decimation<br>Rate | 16-Bit Output<br>Mode | 18-Bit Output<br>Mode <sup>(1)</sup> |  |  |  |  |  |
| 1x                 | 74.5                  | 74.5                                 |  |  |  |  |  |
| 2x                 | 76.7                  | 76.7                                 |  |  |  |  |  |
| 4x                 | 79.5                  | 79.5                                 |  |  |  |  |  |
| 8x                 | 82.3                  | 82.3                                 |  |  |  |  |  |
| 16x                | 84.8                  | 84.8                                 |  |  |  |  |  |
| 32x                | 87.1                  | 87.4                                 |  |  |  |  |  |
| 64x                | 89.2                  | 89.7                                 |  |  |  |  |  |
| 128x               | 91.0                  | 91.8                                 |  |  |  |  |  |
| 256x               | 92.0                  | 93.2                                 |  |  |  |  |  |
| 512x               | 92.3                  | 93.5                                 |  |  |  |  |  |

Note 1: DM1DM2 bit is enabled.

### 4.8.2.1 Output Data Rate and Clock Phase Control When Decimation is Used

When decimation is used, it also reduces the output clock rate and output bandwidth by a factor equal to the decimation rate applied: the output clock rate is therefore no longer equal to the ADC sampling clock. The user needs to adjust the output clock and data rates in Address 0x02 (Register 5-3) based on the decimation applied. This allows the output data to be synchronized to the output data clock.

Phase shifts in the output clock can be achieved using DCLK\_PHDLY\_DEC<2:0> in Address 0x64 (Register 5-22). Only four output sampling phases are available when a decimation rate of 2x is used, while all eight clock phases are available for other decimation rates. See Section 4.12.9 "Output Data and Clock Rates" for more details.

4.8.2.2 Using Decimation with CW
Beamforming and Digital DownConversion

Decimation can be used in conjunction with CW octal-channel mode or DDC. In CW octal-channel mode operation, the eight input channels are summed into a single channel prior to entering the decimation filters. When DDC is enabled, the I and Q outputs can be decimated using the same signal path for the dual-channel mode: I and Q data are fed into Channel A and B, respectively.

In DDC mode, the half-band filter already includes a 2x decimation rate. Therefore, the maximum decimation rate setting for I/Q filtering is 128x for the FIR\_A<8:1> and FIR\_B<7:0>. See Section 4.8.3 "Digital Down-Conversion" for details.

Note: Fractional Delay Recovery, Digital Gain/Offset adjustment and DDC for I/Q data options occur prior to the decimation filters if they are enabled.

TABLE 4-13: REGISTER CONTROL PARAMETERS FOR USING DECIMATION FILTERS

| Control Parameter                                             | Register                  | Descriptions                                                     |  |  |  |  |
|---------------------------------------------------------------|---------------------------|------------------------------------------------------------------|--|--|--|--|
| <b>Decimation Filter Settings</b>                             |                           |                                                                  |  |  |  |  |
| FIR_A<8:0>                                                    | 0x7A, 0x7B                | Channel A FIR configuration for single- or dual-channel mode     |  |  |  |  |
| FIR_B<7:0>                                                    | 0x7C                      | Channel B FIR configuration for single- or dual-channel mode     |  |  |  |  |
| Output Data Rate and Clock Rate Settings <sup>(1)</sup>       |                           |                                                                  |  |  |  |  |
| OUT_DATARATE<3:0>                                             | 0x02                      | Output data rate: Equal to decimation rate                       |  |  |  |  |
| OUT_CLKRATE<3:0>                                              | 0x02                      | Output clock rate: Equal to decimation rate                      |  |  |  |  |
| <b>Output Clock Phase Contro</b>                              | l Settings <sup>(2)</sup> |                                                                  |  |  |  |  |
| EN_PHDLY                                                      | 0x64                      | Enable digital output phase delay when decimation filter is used |  |  |  |  |
| DCLK_PHDLY_DEC<2:0>                                           | 0x64                      | Digital output clock phase delay control                         |  |  |  |  |
| Digital Signal Post-Processing (DSPP) Function Block Settings |                           |                                                                  |  |  |  |  |
| EN_DSPP_2 = 1                                                 | 0x79                      | Enable dual-channel decimation                                   |  |  |  |  |

- Note 1: The output data and clock rates must be updated when decimation rates are changed.
  - 2: Output clock (DCLK) phase control is used when the output clock is divided by OUT\_CLKRATE<3:0> bit settings.



FIGURE 4-15: Simplified Block Diagram of Decimation Filters.

#### 4.8.3 DIGITAL DOWN-CONVERSION

The Digital Down-Conversion (DDC) feature is available in single, dual, and CW octal-channel modes. This feature can be optionally combined with the decimation filter and used to:

- translate the input frequency spectrum to a lower frequency band
- · remove the unwanted out-of-band portion
- output the resulting signal as either I/Q data or as a real signal centered at 25% of the output data rate.

Figure 4-16 and Figure 4-17 show the DDC configuration for single- and dual-channel DDC mode, respectively. The DDC includes a 32-bit, complex numerically controlled oscillator (NCO), a selectable (high/low) half-band filter, optional decimation, and two output modes (I/Q or  $f_{\rm S}/8$ ).

Frequency translation is accomplished with the NCO. The NCO frequency is programmable from 0 Hz to  $f_S$ . Phase and amplitude dither can be enabled to improve spurious performance of the NCO.

This DDC feature can be used in a variety of highspeed signal-processing applications, including digital radio, sonar, radar, cable modems, digital video, MRI imaging, etc.

#### Example:

If the ADC is sampling an input at 80 Msps, but the user is only interested in a 2.5 MHz span which is centered at 20 MHz, the digital down-conversion may be used to mix the sampled ADC data with 20 MHz to convert it to DC. The resulting signal can then be decimated by 16x such that the bandwidth of the ADC output (corresponding to 5 MHz Nyquist bandwidth) is 2.5 MHz (80 Msps/16x decimation gives 5 Msps with 2.5 MHz Nyquist bandwidth). If fs/8 mode is selected, then a single 10 Msps channel is output, where 2.5 MHz in the output data corresponds to 20 MHz at the ADC input. If I/Q mode is selected, then two 5 Msps channels are output, where DC corresponds to 20 MHz and the channels represent in-phase (I) and quadrature (Q) components of the down-conversion.

#### 4.8.3.1 Single-Channel DDC

Figure 4-16 shows the single-channel DDC configuration. Each of these processing sub-blocks are individually controlled. Examples of setting registers for selected output type are shown in Tables 4-14 and 4-15.



wil-Converting and Decimation (Note 1) Decimation and Output Frequency Translation (Note 1)

- Note 1: See Address 0x80 0x81 (Registers 5-40 5-41) for the control parameters.
  - 2: See Figure 4-18 for details of NCO control block.
  - 3: Half-band Filter A includes a single-stage decimation filter.
  - 4: See Figure 4-15 for details.
  - 5: Switches are closed if decimation filter is not used, and open if decimation filter is used.

**FIGURE 4-16:** Simplified DDC Block Diagram for Single-Channel Mode. See <u>Tables 4-14</u> and <u>4-15</u> for Using This DDC Block.

#### 4.8.3.2 Dual-Channel DDC

Figure 4-17 shows the dual-channel DDC configuration. Each channel includes the same processing elements as shown in the single-channel DDC, however the I/Q outputs cannot be separately decimated since the device only supports two channels of decimation (four would be required for I/Q of Channel A and I/Q of Channel B). The decimation option can be used if the DDC output after the half-

band filter is up-converted by  $f_{\rm S}/8$  for each channel. Otherwise, I/Q of each channel will be output separately, similar to a four-channel input device with the WCK output pin toggling synchronously with the I-data of Channel A. Note that the NCO phase can be adjusted uniquely for each of the two input channels (see Figure 4-18). Examples of setting registers for selected output type are shown in Tables 4-16 and 4-17.



**FIGURE 4-17:** Simplified DDC Block Diagram for Dual-Channel Mode. See Tables 4-16 and 4-17 for Using this DDC Block.

### 4.8.3.3 Numerically Controlled Oscillator (NCO)

The on-board Numerically Controlled Oscillator (NCO) provides the frequency reference for the in-phase and quadrature mixers in the digital down-converter (DDC).

The NCO serves as a quadrature local oscillator, capable of producing an NCO frequency of between 0 Hz and  $f_S$  with a resolution of  $f_S/2^{32}$ , where  $f_S$  is the ADC core sampling frequency.

Figure 4-18 shows the control signals associated with the NCO. In octal- or dual-channel mode, the NCO allows the output phase to be adjusted on a per-channel basis.

**Note:** The NCO is only used for DDC or CW octalchannel mode. It should be disabled when not in use.



FIGURE 4-18: NCO Block Diagram.

#### • NCO Frequency Control:

The NCO frequency is programmed from 0 Hz to  $f_S$ , using the 32-bit-wide unsigned register variable NCO\_TUNE<31:0> in Addresses 0x82 – 0x85 (Registers 5-42 – 5-45).

The following equation is used to set the NCO\_TUNE<31:0> register:

#### **EQUATION 4-5:** NCO FREQUENCY

$$\begin{aligned} NCO\_TUNE &< 31:0 > = \ round \left( 2^{32} \times \frac{Mod(f_{NCO}, f_S)}{f_S} \right) \\ \text{Where:} \\ & \text{f}_S = \text{ sampling frequency (Hz)} \\ & \text{f}_{NCO} = \text{ desired NCO frequency (Hz)} \\ & \text{Mod (f}_{NCO}, f_S) = \text{ gives the remainder of } f_{NCO}/f_S \end{aligned}$$

Mod() is a remainder function. For example, Mod(5,2) = 1 and Mod(1.999, 2) = 1.999.

#### Example 1:

If  $f_{NCO}$  is 40 MHz and  $f_S$  is 80 MHz:

$$Mod(f_{NCO}, f_S) = Mod(40, 80) = 40$$
  
 $NCO\_TUNE < 31:0 > = round(2^{32} \times \frac{Mod(40, 80)}{80})$   
 $= 0 \times 8000\ 0000$ 

#### Example 2:

If  $f_{NCO}$  is 79.99999994 MHz and  $f_S$  is 80 MHz:

$$Mod(f_{NCO}, f_S) = Mod(79.9999994, 80) = 79.99999994$$
  
 $NCO\_TUNE < 31:0 > = round(2^{32} \times \frac{Mod(79.99999994, 80)}{80})$   
 $= 0xFFFFFFFFD$ 

#### 4.8.3.4 NCO Amplitude and Phase Dither

The EN\_AMPDITH and EN\_PHSDITH parameters in Address 0x80 (Register 5-40) can be used for amplitude and phase dithering, respectively. In principle, these will dither the quantization error created by the use of digital circuits in the mixer and local oscillator, thus reducing spurs at the expense of noise. In practice, the DDC circuitry has been designed with sufficient noise and spurious performance for most applications. In the worst-case scenario, the NCO has an SFDR of greater than 116 dB when the amplitude dither is enabled, and 112 dB when disabled. Although the SNR (≈ 93 dB) of the DDC is not significantly affected by the dithering option, using the NCO with dithering options enabled is always recommended for the best performance.

#### 4.8.3.5 NCO for $f_S/8$ and $f_S/(8xDER)$

The output of the first down-conversion block (DDC1) is a complex signal (comprising I and Q data) which can then be optionally decimated further up to 128x to provide both a lower output data rate and input channel filtering. If  $f_S/8$  mode is enabled, a second mixer stage (DDC2) will convert the I/Q signals to a real signal centered at half of the current Nyquist frequency; i.e., if the output data rate in I/Q mode is 10 Msps per channel (5 MHz Nyquist), then in  $f_S/8$  mode the output data rate would be 20 Msps (10 Msps each for I and Q), and the signal would be re-centered around 5 MHz. In single-channel mode, this is done at the output of the decimation filters (if used). In dual-channel mode, this must be done prior to the decimation.

When decimation is enabled, the I/Q outputs are upconverted by  $f_S/(8xDER)$ , where DER is the additional decimation rate added by the FIR decimation filters. This provides a decimated output signal centered at  $f_S/(8xDER)$  in the frequency domain.

#### 4.8.3.6 NCO Phase Offset Control

The user can add phase offset to the NCO frequency using the NCO phase offset control registers (Addresses 0x86 to 0x95, Registers 5-46 – 5-61). CH(n)\_NCO\_PHASE<15:0> is the 16-bit-wide NCO phase offset control parameter for Channel *n*. A 0x0000 value in the register corresponds to no offset, and a 0xFFFF corresponds to an offset of 359.995°. The phase offset can be controlled with 0.005° per step. The following equation is used to program the NCO phase offset register:

#### **EQUATION 4-6:** NCO PHASE OFFSET

CH(n)\_NCO\_PHASE<15:0>=  $2^{16} \times \frac{Offset\ Value\ (\phi)}{360}$ Where:

n = channel number

Offset Value ( $\phi$ ) = desired phase offset value in degrees

A decimal number is used for the binary contents of CH(n)\_NCO\_PHASE<15:0>.

#### 4.8.3.7 In-Phase and Quadrature Signals

When the first down-conversion is enabled, it produces In-phase (I) and Quadrature (Q) components as shown in Equation 4-7:

#### **EQUATION 4-7: I AND Q SIGNALS**

$$I = ADC \times COS(2\pi f_{NCO}t + \phi)$$
 (a)

$$Q = ADC \times SIN(2\pi f_{NCO}t + \phi)$$
 (b)

where:

$$\phi = 360 \times \frac{CH(n)\_NCO\_PHASE < 15:0>}{2^{16}}$$
 (c)

= 0.005493164°×CH(n) NCO PHASE<15:0>

where:

ADC = output of the ADC block

The second of the seco

 $t = k/f_S$ , with k = 1, 2, 3,..., n

 $f_{NCO}$  = NCO frequency

I and Q outputs are interleaved where I data is output on the rising edge of the WCK. If I and Q outputs are selected in dual-channel mode with DDC enabled, I data of Channel 0 is output at the rising edge of WCK, followed by Q data of Channel 0, then I and Q data of Channel 1 in the same way.

#### 4.8.3.8 Half-Band Filter

The frequency translation is followed by a half-band digital filter, which is used to reduce the sample rate by a factor of two while rejecting aliases that fall into the band of interest.

The user can select high- or low-pass half-band filter using the HBFILTER\_A and HBFILTER\_B bits in Address 0x80 (Register 5-40). These filters provide greater than 90 dB of attenuation in the attenuation band and less than 1 mdB (10<sup>-3</sup> dB) of ripple in the passband region of 20% of the input sampling rate. For example, for an ADC sample rate of 80 MSPS, these filters provide less than 1 mdB of ripple over a bandwidth of 16 MHz.

The filter responses shown in Figures 4-15 and 4-16 indicate a ripple of 0.5 mdB and an alias rejection of 90 dB. The output of the half-band filter is a DC-centered complex signal (I and Q). This I and Q signal is then carried to the next down-conversion stage (DDC2) for frequency translation (up-conversion), if the DDC is enabled.

Note: The half-band filter delays the data output by 80 clock cycles: 2 (due to decimation) x 40 cycles (due to group delay)



**FIGURE 4-19:** High-Pass (HP) Response of Half-Band Filter.



FIGURE 4-20: Half-Band Filter.

Low-Pass (LP) Response of

# 4.8.4 EXAMPLES OF REGISTER SETTINGS FOR USING DDC AND DECIMATION

The following tables show examples of setting registers for using decimation and digital down-conversion (DDC) depending on the output type selection.

TABLE 4-14: REGISTER SETTINGS FOR DECIMATION AND DDC OPTIONS FOR SINGLE-CHANNEL MODE – EXAMPLE

| ו Rate<br>FIR B) <sup>(1)</sup>  |                   |                              | FIR A                 | Filter               | FIR B Filter         | DDC1                       | DDC2                       | Dual-Channel<br>DSPP Control |                                    |  |
|----------------------------------|-------------------|------------------------------|-----------------------|----------------------|----------------------|----------------------------|----------------------------|------------------------------|------------------------------------|--|
| Decimation R<br>(by FIR A and FI | DDC<br>Mode       | Addr.<br>0x02 <sup>(2)</sup> | 0x7A<6><br>(FIR_A<0>) | 0x7B<br>(FIR_A<8:1>) | 0x7C<br>(FIR_B<7:0>) | 0x80<5,1,0> <sup>(3)</sup> | 0x81<6,3,2> <sup>(4)</sup> | 0x79<7><br>(EN_DSPP_2)       | Output                             |  |
| 0                                | Disabled          | 0x00                         | 0                     | 0x00                 | 0x00                 | 0,0,0                      | 0,0,0                      | 0                            | ADC                                |  |
| 8                                | Disabled          | 0x33                         | 1                     | 0x03                 | 0x00                 | 0,0,0                      | 0,0,0                      | 0                            | ADC with decimation (÷8)           |  |
| 512                              | Disabled          | 0x99                         | 1                     | 0xFF                 | 0x00                 | 0,0,0                      | 0,0,0                      | 0                            | ADC with decimation (÷512)         |  |
| 0                                | I/Q               | 0x00 <sup>(5)</sup>          | 0                     | 0x00                 | 0x00                 | 1,0,1                      | 0,0,0                      | 0                            | I/Q Data                           |  |
| 8                                | I/Q               | 0x33                         | 0                     | 0x07                 | 0x07                 | 1,0,1                      | 0,0,0                      | 0                            | Decimated I/Q (÷8)                 |  |
| 0                                | f <sub>S</sub> /8 | 0x11 <sup>(6)</sup>          | 0                     | 0x00                 | 0x00                 | 1,1,1                      | 0,0,0                      | 0                            | Real without additional decimation |  |
| 8                                | f <sub>S</sub> /8 | 0x44                         | 0                     | 0x07                 | 0x07                 | 1,0,1                      | 1,0,0                      | 0                            | Real with decimation (÷16)         |  |

- Note 1: When DDC is used, the actual total decimation is 2x larger since 2x is included from the DDC Half-Band Filter.

  Example: Decimation = 8x with DDC-I/Q option actually has 16x decimation with 8x provided by the decimation filter and 2x from the DDC Half-Band Filter.
  - 2: Output data and clock rate control register.
  - 3: 0x80<5,1,0> = <EN\_NCO, EN\_DDC\_FS/8, EN\_DDC1>.
  - **4:** 0x81<6,3,2> = <EN\_DDC2, EN\_DSPP\_8, 8CH\_CW>.
  - 5: Each of I/Q has 1/2 of f<sub>S</sub> bandwidth. The combined bandwidth is the same as the f<sub>S</sub> bandwidth. Therefore the data rate adjustment is not needed.
  - 6: The Half-Band Filter A includes decimation of 2.

TABLE 4-15: OUTPUT TYPE VS. CONTROL PARAMETERS FOR SINGLE-CHANNEL DDC (EXAMPLE)

| Output Type                            | Control Parameter          | Register | Descriptions                                                                                                    |
|----------------------------------------|----------------------------|----------|-----------------------------------------------------------------------------------------------------------------|
| Complex: I and Q                       | EN_DDC1 = 1                | 0x80     | Enable DDC1 block                                                                                               |
|                                        | EN_NCO = 1                 | 0x80     | Enable 32-bit NCO                                                                                               |
|                                        | HBFILTER_A = 1             | 0x80     | Enable Half-Band Filter A, includes 2x decimation                                                               |
|                                        | EN_DDC_FS/8 = 0            | 0x80     | NCO(f <sub>S</sub> /8/DER) is disabled                                                                          |
|                                        | <b>EN_DDC2 =</b> 0         | 0x81     | DDC2 is disabled                                                                                                |
|                                        | FIR_A<8:1> = 0x00          | 0x7B     | FIR A decimation filter is disabled                                                                             |
|                                        | FIR_B<7:0> = 0x00          | 0x7C     | FIR B decimation filter is disabled                                                                             |
|                                        | OUT_CLKRATE<3:0>           | 0x02     | Output clock rate is not affected (no need to change)                                                           |
| Decimated I and                        | EN_DDC1 = 1                | 0x80     | Enable DDC1 block                                                                                               |
| Q:I <sub>DEC</sub> , Q <sub>DEC</sub>  | <b>EN_NCO =</b> 1          | 0x80     | Enable 32-bit NCO                                                                                               |
|                                        | HBFILTER_A = 1             | 0x80     | Enable Half-Band Filter A, includes 2x decimation                                                               |
|                                        | <b>EN_DDC_FS/8 =</b> 0     | 0x80     | NCO(f <sub>S</sub> /8/DER) is disabled                                                                          |
|                                        | <b>EN_DDC2 =</b> 0         | 0x81     | DDC2 is disabled                                                                                                |
|                                        | FIR_A<8:1>                 | 0x7B     | Program FIR A filter for extra decimation <sup>(1)</sup>                                                        |
|                                        | FIR_B<7:0>                 | 0x7C     | Program FIR B filter for extra decimation <sup>(1)</sup>                                                        |
|                                        | OUT_CLKRATE<3:0>           | 0x02     | Adjust the output clock rate to the decimation rate                                                             |
| Real: Real <sub>A</sub> after          | EN_DDC1 = 1                | 0x80     | Enable DDC1 block                                                                                               |
| DDC(f <sub>S</sub> /8/DER)             | <b>EN_NCO =</b> 1          | 0x80     | Enable 32-bit NCO                                                                                               |
| without using<br>Decimation Filter     | HBFILTER_A = 1             | 0x80     | Enable Half-Band Filter A, includes 2x decimation                                                               |
|                                        | EN_DDC_FS/8 = 1            | 0x80     | NCO( $f_S/8/DER$ ) is enabled. This translates the input signal from dc to $f_S/8^{(2)}$                        |
|                                        | EN_DDC2 = 1                | 0x81     | DDC2 is enabled                                                                                                 |
|                                        | FIR_A<8:1> = 0x00          | 0x7B     | Decimation filter FIR A is disabled                                                                             |
|                                        | FIR_B<7:0> = 0x00          | 0x7C     | Decimation filter FIR B is disabled                                                                             |
|                                        | OUT_CLKRATE<3:0><br>= 0001 | 0x02     | Adjust the output clock rate to divided by 2 <sup>(3)</sup>                                                     |
| Decimated Real:                        | EN_DDC1 = 1                | 0x80     | Enable DDC1 block                                                                                               |
| Real <sub>A_DEC</sub> after Decimation | <b>EN_NCO =</b> 1          | 0x80     | Enable 32-bit NCO                                                                                               |
| Filter and                             | HBFILTER_A = 1             | 0x80     | Enable Half-Band Filter A, includes 2x decimation                                                               |
| DDC(f <sub>S</sub> /8/DER)             | EN_DDC_FS/8 = 1            | 0x80     | NCO( $f_S/8/DER$ ) is enabled. This translates the input signal from dc to $f_S/8/DER^{(2)}$                    |
|                                        | EN_DDC2 = 1                | 0x81     | DDC2 is enabled                                                                                                 |
|                                        | FIR_A<8:1>                 | 0x7B     | Program FIR B filter for extra decimation <sup>(4)</sup>                                                        |
|                                        | FIR_B<7:0>                 | 0x7C     | Program FIR B filter for extra decimation <sup>(4)</sup>                                                        |
|                                        | OUT_CLKRATE<3:0>           | 0x02     | Adjust the output clock rate to the total decimation rate including the 2x decimation by the Half-Band Filter A |

**Note 1:** For I/Q decimation, the maximum decimation rate for the FIR A and FIR B filters is 128x each since the input is already decimated by 2x in the Half-Band Filter. See Figure 4-15 for details.

- 2: DER is the decimation rate setting of the FIR A and FIR B filters.
- 3: Divided by 2 is due to the 2x decimation included in the Half-Band Filter A.
- **4:** When this filter is used, the up-conversion frequency is reduced by the extra decimation rates (DER).

TABLE 4-16: REGISTER SETTINGS FOR DECIMATION AND DDC OPTIONS FOR DUAL-CHANNEL MODE EXAMPLE

| n Rate<br>FIR B) <sup>(1)</sup> | ode               | 0x02 <sup>(2)</sup> | FIR A                 | Filter               | FIR B Filter         | DDC1                       | DDC2                       | Dual-Channel<br>DSPP<br>Control |                                    |  |
|---------------------------------|-------------------|---------------------|-----------------------|----------------------|----------------------|----------------------------|----------------------------|---------------------------------|------------------------------------|--|
| Decimation<br>(by FIR A and     | DDC-Mode          | Address 0           | 0x7A<6><br>(FIR_A<0>) | 0x7B<br>(FIR_A<8:1>) | 0x7C<br>(FIR_B<7:0>) | 0x80<5,1,0> <sup>(3)</sup> | 0x81<6,3,2> <sup>(4)</sup> | 0x79<7><br>(EN_DSPP_2)          | Output                             |  |
| 0                               | Disabled          | 0x00                | 0                     | 0x00                 | 0x00                 | 0,0,0                      | 0,0,0                      | 0                               | ADC                                |  |
| 8                               | Disabled          | 0x33                | 0                     | 0x07                 | 0x07                 | 0,0,0                      | 0,0,0                      | 0                               | ADC with decimation (÷8)           |  |
| 256                             | Disabled          | 0x88                | 0                     | 0xFF                 | 0xFF                 | 0,0,0                      | 0,0,0                      | 0                               | ADC with decimation (÷256)         |  |
| 0                               | I/Q               | 0x00 <sup>(5)</sup> | 0                     | 0x00                 | 0x00                 | 1,0,1                      | 0,0,0                      | 1                               | I/Q data                           |  |
| 0                               | f <sub>S</sub> /8 | 0x11 <sup>(6)</sup> | 0                     | 0x00                 | 0x00                 | 1,1,1                      | 0,0,0                      | 1                               | Real without additional decimation |  |
| 8                               | f <sub>S</sub> /8 | 0x44                | 0                     | 0x0E                 | 0x0E <sup>(7)</sup>  | 1,1,1                      | 0,0,0                      | 1                               | Real with decimation filter (÷16)  |  |

- Note 1: When DDC is used, the actual total decimation is 2x larger since 2x is included from the DDC Half-Band Filter. Example: Decimation = 8x with DDC-f<sub>S</sub>/2 option actually has 16x decimation with 8x provided by the decimation filter and 2x from the DDC Half-Band Filter.
  - 2: Output data and clock rate control register.
  - 3: 0x80<5,1,0> = <EN\_NCO, EN\_DDC\_FS/8, EN\_DDC1>.
  - 4: 0x81<6,3,2> = <EN\_DDC2, EN\_DSPP\_8, 8CH\_CW>.
  - 5: Each of I/Q has 1/2 of f<sub>S</sub> bandwidth. The combined bandwidth is the same as the f<sub>S</sub> bandwidth. Therefore the data rate adjustment is not needed.
  - 6: The Half-Band Filter A/B includes decimation of 2.
  - 7: 0x0E takes into account the stages 1 and 2 are bypassed. See Figure 4-15 for "dual-channel Input" for DDC.

TABLE 4-17: OUTPUT TYPE VS. CONTROL PARAMETERS FOR DUAL-CHANNEL DDC EXAMPLE

| Output Type                                  | Control Parameter          | Register        | Descriptions                                                                                                    |
|----------------------------------------------|----------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------|
| Complex: I and Q                             | EN_DSPP_2 = 1              | 0x79            | Enable all digital post-processing functions for dual-channel operations                                        |
|                                              | EN_DDC1 = 1                | 0x80            | Enable DDC1 block                                                                                               |
|                                              | EN_NCO = 1                 | 0x80            | Enable 32-bit NCO                                                                                               |
|                                              | HBFILTER_A = 1             | 0x80            | Enable Half-Band Filter A, includes 2x decimation                                                               |
|                                              | HBFILTER_B = 1             | 0x80            | Enable Half-Band Filter B, includes 2x decimation                                                               |
|                                              | <b>EN_DDC_FS/8 =</b> 0     | 0x80            | NCO(f <sub>S</sub> /8/DER) is disabled                                                                          |
|                                              | <b>EN_DDC2 =</b> 0         | 0x81            | DDC2 is disabled                                                                                                |
|                                              | FIR_A<8:1> = 0x00          | 0x7B            | FIR A decimation filter is disabled                                                                             |
|                                              | FIR_B<7:0> = 0x00          | 0x7C            | FIR B decimation filter is disabled                                                                             |
|                                              | OUT_CLKRATE<3:0>           | 0x02            | Output clock rate is not affected (no need to change)                                                           |
| Real: Real <sub>A</sub> for Channel A        | EN_DSPP_2 = 1              | 0x79            | Enable all digital post-processing functions for dual-channel operations                                        |
| and Real <sub>B</sub> for                    | EN_DDC1 = 1                | 0x80            | Enable DDC1 block                                                                                               |
| Channel B after NCO(f <sub>S</sub> /8/DER)   | EN_NCO = 1                 | 0x80            | Enable 32-bit NCO                                                                                               |
| Without Using                                | HBFILTER_A = 1             | 0x80            | Enable Half-Band Filter A, includes 2x decimation                                                               |
| Decimation Filter                            | HBFILTER_B = 1             | 0x80            | Enable Half-Band Filter B, includes 2x decimation                                                               |
|                                              | EN_DDC_FS/8 = 1            | 0x80            | NCO(f $_{\rm S}$ /8/DER) is enabled. This translates the input signal from DC to f $_{\rm S}$ /8 <sup>(1)</sup> |
|                                              | EN_DDC2 = 1                | DDC2 is enabled |                                                                                                                 |
|                                              | FIR_A<8:1> = 0x00          | 0x7B            | Decimation filter FIR A is disabled                                                                             |
|                                              | FIR_B<7:0> = 0x00          | 0x7C            | Decimation filter FIR B is disabled                                                                             |
|                                              | OUT_CLKRATE<3:0><br>= 0001 | 0x02            | Adjust the output clock rate to divided by 2 <sup>(2)</sup>                                                     |
| Decimated Real:<br>Real <sub>A_DEC</sub> for | EN_DSPP_2 = 1              | 0x79            | Enable all digital signal post-processing functions for dual-<br>channel operation                              |
| Channel A and                                | <b>EN_DDC1</b> = 1         | 0x80            | Enable DDC1 block                                                                                               |
| Real <sub>B_DEC</sub> for Channel B after    | <b>EN_NCO =</b> 1          | 0x80            | Enable 32-bit NCO                                                                                               |
| NCO(f <sub>S</sub> /8/DER) and               | HBFILTER_A = 1             | 0x80            | Enable Half-Band Filter A, includes 2x decimation                                                               |
| Decimation Filter                            | HBFILTER_B = 1             | 0x80            | Enable Half-Band Filter B, includes 2x decimation                                                               |
|                                              | EN_DDC_FS/8 = 1            | 0x80            | NCO( $f_S/8/DER$ ) is enabled. This translates the input signal from DC to $f_S/8/DER^{(1)}$                    |
|                                              | <b>EN_DDC2</b> = 1         | 0x81            | DDC2 is enabled                                                                                                 |
|                                              | FIR_A<8:1>                 | 0x7B            | Program FIR A filter for extra decimation <sup>(3)</sup>                                                        |
|                                              | FIR_B<7:0>                 | 0x7C            | Program FIR B filter for extra decimation <sup>(3)</sup>                                                        |
|                                              | OUT_CLKRATE<3:0>           | 0x02            | Adjust the output clock rate to the total decimation rate including the 2x decimation by the Half-Band Filter A |

Note 1: DER is the decimation rate setting of the FIR A and FIR B filters.

<sup>2:</sup> Divided by 2 is due to the 2x decimation included in the Half-Band Filter A.

<sup>3:</sup> When this filter is used, the up-conversion frequency is reduced by the extra decimation rates (DER).

### 4.9 Digital Offset and Digital Gain Settings

Figure 4-21 shows a simplified block diagram of the digital offset and gain settings. Offset is applied prior to the gain. Offset and gain adjustments occur prior to DDC, Decimation or FDR when these features are used.

#### 4.9.1 DIGITAL OFFSET SETTINGS

The offset can be corrected using a 16-bit-wide global offset correction register (0x66) for all channels, offset correction registers for individual channels (0x9E-0xA7) or by combining both global and individual offset correction registers. The offset control for individual channels can be used with DIG\_OFFSET\_WEIGHT <1:0> in 0xA7. The corresponding registers for each correction are shown in Figure 4-21.

Note that, except for the octal-channel mode, the offset setting registers for individual channels, 0x9E-0xA7 (Registers 5-70 – 5-78), do not sequentially correspond to the channel order defined by CH\_ORDER<23:0>. Table 4-18 shows the details of the offset registers that correspond to the actual channels, depending on the number of channels used.

#### 4.9.2 DIGITAL GAIN SETTINGS

CH(N)\_DIG\_GAIN<7:0> in Addresses 0x96 - 0x9D (Registers 5-62 - 5-69) is used to adjust the digital gain per channel.

- Note 1: Digital Offset Setting: Register mapping (0x9E 0xA7) to the corresponding channel is not sequential to the channel order defined by CH\_ORDER<23:0>, except for the octal-channel mode. See Table 4-18 for details.
  - **2:** Gain and NCO Phase Offset: Register mapping to the corresponding channel is sequential to the channel order defined by CH ORDER<23:0>.



FIGURE 4-21: Simplified Block Diagram for Digital Offset and Gain Settings.

#### TABLE 4-18: REGISTER ASSIGNMENT FOR OFFSET SETTING

| of<br>Ised                |                         | Register Address for Offset Setting |                         |                         |                         |                         |                         |                         |  |  |
|---------------------------|-------------------------|-------------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--|--|
| Number of<br>Channel Used | 1 <sup>st</sup> Channel | 2 <sup>nd</sup> Channel             | 3 <sup>rd</sup> Channel | 4 <sup>th</sup> Channel | 5 <sup>th</sup> Channel | 6 <sup>th</sup> Channel | 7 <sup>th</sup> Channel | 8 <sup>th</sup> Channel |  |  |
| 1                         | 0x9F                    | _                                   | _                       | -                       | _                       | _                       | _                       | _                       |  |  |
| 2                         | 0xA0                    | 0x9F                                | _                       | _                       | _                       | _                       | _                       | _                       |  |  |
| 3                         | 0xA1                    | 0x9F                                | 0xA0                    | -                       | _                       | _                       | _                       | _                       |  |  |
| 4                         | 0xA2                    | 0x9F                                | 0xA0                    | 0xA1                    | _                       | _                       | _                       | _                       |  |  |
| 5                         | 0xA3                    | 0x9F                                | 0xA0                    | 0xA1                    | 0xA2                    | _                       | _                       | _                       |  |  |
| 6                         | 0xA4                    | 0x9F                                | 0xA0                    | 0xA1                    | 0xA2                    | 0xA3                    | _                       | _                       |  |  |
| 7                         | 0xA5                    | 0x9F                                | 0xA0                    | 0xA1                    | 0xA2                    | 0xA3                    | 0xA4                    | _                       |  |  |
| 8                         | 0x9E                    | 0x9F                                | 0xA0                    | 0xA1                    | 0xA2                    | 0xA3                    | 0xA4                    | 0xA5                    |  |  |

# 4.10 Continuous Wave (CW) Beamforming and Ultrasound Doppler Signal Processing Using CW Octal-Channel Mode

In modern ultrasound medical applications, large numbers of transducers are often used. The signals from these sensors are then coherently combined for higher transducer gain and directivity. The signals from each sensor arrive at the detection device with a different time delay. Also, in multi-channel scanning operations using the MUX, there is a time delay between acquiring input signals (see Section 4.8.1 "Fractional Delay Recovery for Dual- and Octal-Channel Modes"). These time delays may need to be corrected before all input signals are combined for the signal processing.

Digital beamforming is a digital signal processing technique that requires summing all input signals from different channels after correcting for time delay. The time-delay correction involves the phase alignment of the detected signals with respect to a reference.

Along with beamforming, many modern medical ultrasound devices support Doppler imaging, which processes phase information in addition to the classical magnitude detection (for brightness imaging). Ultrasound Doppler signal processing is used to determine movement in the body as represented by blood flow, which can help diagnose the functioning of a heart valve or blood vessel, etc. In a traditional ultrasound system, all of these functions are typically accomplished with discrete components. Figure 4-23 shows an example of an ultrasound system implementation using various specialized components.

The device has a built-in feature that can perform some of the functions that are done traditionally using extra components. Continuous wave (CW) digital beamforming and Doppler signal processing features are available, but these are offered in octal-channel operation only.

Figure 4-22 shows a simplified block diagram for the ultrasound CW beamforming with DDC I/Q decimation. Note that the sub-blocks shown after the MUX are commonly used for all input channels.



FIGURE 4-22: Example of Ultrasound System Building Block.

#### 4.10.1 BEAMFORMING

Beamforming is achieved by scanning all inputs while correcting the phase of each channel with respect to a reference. This can be done using:

- · Fractional Delay Recovery (FDR)
- · Phase offset settings of each individual channel
- · Gain setting per channel

While the CW input channel is multiplexed sequentially, the phase offset can be added to the NCO output (each channel individually). CH(n)\_NCO\_PHASE<15:0>, in Addresses 0x86 to 0x95 (Registers 5-46 – 5-61), corrects the time delay of the incoming signals with respect to the reference.

The phase-compensated input signal is then down-converted by a wide dynamic range I/Q demodulator. The digital beamforming of the inputs is then obtained by summing I and Q data from individual channels. The combined I and Q data are fed to the half-band filter. Equation 4-8 shows the I and Q data of an individual channel with phase correction (phase offset), and the resulting digital beamforming signal.

The processing blocks after the digital beamforming are the same as the sub-blocks used in single-channel operation described in **Section 4.8.3.1 "Single-Channel DDC"**, except only limited decimation rates of the FIR A and FIR B filters are used due to the processing time requirement for summing the input signals from all channels.

#### **EQUATION 4-8: BEAMFORMING SIGNALS**

$$I_{CH(n)} = ADC \times COS(2\pi f_{NCO}t + \phi(n))$$

$$Q_{CH(n)} = ADC \times SIN(2\pi f_{NCO}t + \phi(n))$$

$$I = \sum_{n=0}^{N} I_{CH(n)}$$

$$Q = \sum_{n=0}^{N} Q_{CH(n)}$$

$$\phi(n) = 360 ° \times \frac{CH(n)\_NCO\_PHASE < 15:0 >}{2^{16}}$$

$$= 0.005493164 ° \times CH(n)\_NCO\_PHASE < 15:0 >$$
Where:
$$\phi(n) = NCO \text{ phase offset of channel } n$$

$$ADC = \text{the output of the ADC block}$$

The NCO phase offset can be controlled by 0.005493164° per step. See Section 4.8.3.6 "NCO Phase Offset Control" for details.

### 4.10.2 ULTRASOUND DOPPLER SIGNAL PROCESSING

Doppler shift measurement requires summing the input signals from multiple transducer channels and mixing them with a phase-controlled local oscillator frequency. The resulting low-frequency output is then centered near DC and can measure a Doppler shift produced by moving objects, such as blood flow and changes in blood pressure in arteries, etc. In traditional Doppler measurement, many discrete analog components are typically used along with a high-resolution ADC.

This device has unique built-in features that are suitable for ultrasound Doppler shift measurements. By utilizing these features, system engineers can reduce many discrete components which are otherwise necessary for an ultrasound Doppler measurement system.

The following built-in digital signal post-processing (DSPP) features can be effectively used for the ultrasound Doppler signal processing applications:

- Fractional Delay Recovery (FDR): Correct the time delay of signal sampled between channels.
   See details in Section 4.8.1 "Fractional Delay Recovery for Dual- and Octal-Channel Modes".
- Digital Gain and Offset adjustment for each channel: See details in Section 4.9 "Digital Offset and Digital Gain Settings".
- Down-Conversion for each channel with a unique phase of the same NCO frequency prior to summing the eight channels as shown in Figure 4-23.
- After down-conversion by the DDC, the resulting signal can then be decimated to achieve very high SNR in a narrow bandwidth.



FIGURE 4-23: Simplified Block Diagram of CW Beamforming and I/Q Signal Processing.

#### 4.11 Output Data format

The device can output the ADC data in offset binary or two's complement. The data format is selected by the DATA FORMAT bit in Address 0x62 (Register 5-20).

Table 4-19 shows the relationship between the analog input voltage, the digital data output bits and the overrange bit. By default, the output data format is two's complement.

TABLE 4-19: ADC OUTPUT CODE VS. INPUT VOLTAGE (16-BIT MODE)

| Input Range                        | Offset Binary <sup>(1)</sup> | Two's Complement <sup>(1)</sup> | Overrange (OVR) |
|------------------------------------|------------------------------|---------------------------------|-----------------|
| A <sub>IN</sub> > A <sub>FS</sub>  | 1111-1111-1111-1111          | 0111-1111-1111-1111             | 1               |
| A <sub>IN</sub> = A <sub>FS</sub>  | 1111-1111-1111-1111          | 0111-1111-1111-1111             | 0               |
| $A_{IN} = A_{FS} - 1 LSb$          | 1111-1111-1111-1110          | 0111-1111-1111-1110             | 0               |
| $A_{IN} = A_{FS} - 2 LSb$          | 1111-1111-1111-1100          | 0111-1111-1111-1100             | 0               |
|                                    | •                            |                                 |                 |
|                                    | •                            |                                 | 1               |
| $A_{IN} = A_{FS}/2$                | 1100-0000-0000-0000          | 0100-0000-0000-0000             | 0               |
| A <sub>IN</sub> = 0                | 1000-0000-0000-0000          | 0000-0000-0000-0000             | 0               |
| $A_{IN} = -A_{FS}/2$               | 0011-1111-1111-1111          | 1011-1111-1111-1111             | 0               |
|                                    | •                            |                                 |                 |
|                                    | •                            |                                 |                 |
| $A_{IN} = -A_{FS} + 2 LSb$         | 0000-0000-0000-0010          | 1000-0000-0000-0010             | 0               |
| $A_{IN} = -A_{FS} + 1 LSb$         | 0000-0000-0000-0001          | 1000-0000-0000-0001             | 0               |
| $A_{IN} = -A_{FS}$                 | 0000-0000-0000-0000          | 1000-0000-0000-0000             | 0               |
| A <sub>IN</sub> < -A <sub>FS</sub> | 0000-0000-0000-0000          | 1000-0000-0000-0000             | 1               |

Note 1: MSb is sign bit

#### 4.12 Digital Output

The device can operate in one of the following three digital output modes:

- Full-Rate CMOS
- · Double-Data-Rate (DDR) LVDS
- Serialized DDR LVDS: Available in octal-channel with 16-bit mode only)

The outputs are powered by  $DV_{DD18}$  and GND. The digital output mode is selected by the OUTPUT\_MODE<1:0> bits in Address 0x62 (Register 5-20). Figures 2-1 – 2-6 show the timing diagrams of the digital output.

#### 4.12.1 FULL RATE CMOS MODE

In full-rate CMOS mode, the data outputs (Q15 to Q0, DM1 and DM2), overrange indicator (OVR), word clock (WCK) and the data output clock (DCLK+, DCLK-) have CMOS output levels. The digital output should drive minimal capacitive loads. If the load capacitance is larger than 10 pF, a digital buffer should be used.

#### 4.12.2 DOUBLE DATA RATE LVDS MODE

In double-data-rate LVDS mode, the output is a parallel data stream which changes on each edge of the output clock. See Figure 2-2 for details.

- Even-bit first option: Available for all resolution options including 18-bit option. See Figure 2-2 for details.
- MSb-first option: Available for the 16-bit option only. See Figure 2-3 for details.

In multi-channel configuration, the data is output sequentially with the WCK that is synchronized to the first sampled channel.

The device outputs the following LVDS output pairs:

- · Output Data:
  - 16-/18-bit mode: Q7+/Q7- through Q0+/Q0-
  - DM+/DM- (18-bit mode only)
  - 14-bit mode: Q6+/Q6- through Q0+/Q0-
- OVR/WCK
- · DCLK+/DCLK-

A 100 $\Omega$  differential termination resistor is required for each LVDS output pin pair. See <LVDS\_LOAD> bit option in Register 0x63 for using internal terminator. The termination resistor should be located as close as possible to the LVDS receiver. By default, the outputs are standard LVDS levels: 3.5 mA output current with a 1.15V output Common-mode voltage on a 100 $\Omega$  differential load. See Address 0x63 (Register 5-21) for more details of the LVDS mode control.

Note: Output Data Rate in LVDS Mode: In octal-channel mode, the input sample rate per channel is  $f_S/8$ . Therefore, the output data rate required to shift out all 16 bits in DDR is still equivalent to  $f_S$ . For example, if  $f_S=80$  Msps, each channel's sample rate is  $f_S/8=10$  Msps, and the output clock rate (DCLK) for 16-bit DDR output is

#### 4.12.3 SERIALIZED LVDS MODE

80 MHz.

This output mode is only available for octal-channel operation with 16-bit data output, and uses eight output lanes: a single LVDS pair for each channel output as shown in Figure 2-6.

Each channel's data is serialized by the data serializer, and the outputs are available through eight LVDS output lanes. Each differential LVDS output pair holds a single input channel's data, and clocks out data with double data rate (DDR), which is synchronized with WCK/OVR bit:

Q7+/Q7- pair: 1<sup>st</sup> channel selected
 Q6+/Q6- pair: 2<sup>nd</sup> channel selected

•

· Q0+/Q0- pair: last channel selected

#### 4.12.4 OVERRANGE BIT (OVR)

The input overrange status bit is asserted (logic high) when the analog input has exceeded the full-scale range of the ADC in either the positive or negative direction. In LVDS DDR Output mode, the OVR bit is multiplexed with the word clock (WCK) output bit such that OVR is output on the falling edge of the data output clock and WCK on the rising edge.

The OVR bit has the same pipeline latency as the ADC data bits. In multi-channel mode, the OVR is output independently for each input channel and is synchronized to the data. In serialized LVDS mode (for 16-bit octal channel), the MSb is asserted coincident with the WCK rising edge. OVR will be asserted if any of the channels are overranged, but it does not specify which channel is overranged. See Address 0x68 (Register 5-26) for OVR and WCK control options.

If DSPP options are enabled, OVR pipeline latency will be unaffected; however, the data will incur additional delay. This has the effect of allowing the OVR indicator to precede the affected data.

#### 4.12.5 WORD CLOCK (WCK)

The word clock output bit indicates the start of a new data set. In single-channel mode, this bit is disabled except for I/Q output mode. In DDR output with multichannel mode, it is always asserted coincidentally with the data from the first sampled channel, and

multiplexed with the OVR bit. See Address 0x07 (Register 5-5) and Address 0x68 (Register 5-26) for OVR and WCK control options.

### 4.12.6 LVDS OUTPUT POLARITY CONTROL

In LVDS mode, the output polarity can be controlled independently for each LVDS pair. Table 4-20 summarizes the LVDS output polarity control register bits.

TABLE 4-20: LVDS OUTPUT POLARITY CONTROL

| Control<br>Parameter | Register | Descriptions                             |
|----------------------|----------|------------------------------------------|
| POL_LVDS<7:0>        | 0x65     | Control polarity of LVDS data pairs      |
| POL_WCK_OVR          | 0x68     | Control polarity of WCK and OVR bit pair |
| POL_DM1DM2           | 0x68     | Control polarity of DM+ and DM- pair     |

#### 4.12.7 PROGRAMMABLE LVDS OUTPUT

In LVDS mode, the default output driver current is 3.5 mA. This current can be adjusted by using the LVDS\_IMODE<2:0> bit setting in Address 0x63 (Register 5-20). Available output drive currents are 1.8 mA, 3.5 mA, 5.4 mA and 7.2 mA.

### 4.12.8 OPTIONAL LVDS DRIVER INTERNAL TERMINATION

In most cases, using an external  $100\Omega$  termination resistor will give excellent LVDS signal integrity. In addition, an optional internal  $100\Omega$  termination resistor can be enabled by setting the LVDS\_LOAD bit in Address 0x63 (Register 5-21). The internal termination helps absorb any reflections caused by imperfect impedance termination at the receiver.

#### 4.12.9 OUTPUT DATA AND CLOCK RATES

The user can reduce output data and output clock rates using Address 0x02 (Register 5-3). When decimation or digital down-conversion (DDC) is used, the output data rate has to be reduced to synchronize with the reduced output clock rate.

### 4.12.10 PHASE SHIFTING OF OUTPUT CLOCK (DCLK)

In full-rate CMOS mode, the data output bit transition occurs at the rising edge of DCLK+, so the falling edge of DCLK+ can be used to latch the output data.

In double-data-rate LVDS mode, the data transition occurs at both the rising and falling edges of DCLK+. For adequate setup and hold time when latching the data into the external host device, the user can shift the phase of the digital clock output (DCLK+/DCLK-) relative to the data output bits.

The output phase shift (delay) is controlled by each unique register depending on which timing source is used or if decimation is used. Table 4-21 shows the output clock phase control registers for each Configuration mode: (a) when DLL is used, (b) when decimation is used, and (c) when PLL is used.

Figure 4-24 shows an example of the output clock phase delay control using the DCLK\_PHD-LY\_DLL<2:0> when DLL is used.

TABLE 4-21: OUTPUT CLOCK (DCLK) PHASE CONTROL PARAMETERS

| Control Parameter                                                                                               | Register          | Operating Condition <sup>(1)</sup>   |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------|--|--|--|--|
|                                                                                                                 | When DLL is used: |                                      |  |  |  |  |
| EN_PHDLY 0x64 EN_PHDLY = 1: Enable output clock phase delay control                                             |                   |                                      |  |  |  |  |
| DCLK_PHDLY_DLL<2:0> 0x52 DCLK phase delay control when DLL is used. Decimation is not used.                     |                   |                                      |  |  |  |  |
| When decimation is used:                                                                                        |                   |                                      |  |  |  |  |
| EN_PHDLY 0x64 EN_PHDLY = 1: Enable output clock phase delay control                                             |                   |                                      |  |  |  |  |
| DCLK_PHDLY_DEC<2:0>     DCLK phase delay control when decimation filter is used. The phase delay control block. |                   |                                      |  |  |  |  |
| When PLL is used:                                                                                               |                   |                                      |  |  |  |  |
| DCLK_DLY_PLL<2:0>                                                                                               | 0x6D              | DCLK delay control when PLL is used. |  |  |  |  |

Note 1: See Figure 4-11 for details.



FIGURE 4-24: Example of Phase Shifting of Digital Output Clock (DCLK+) When DLL is Used.

#### 4.12.11 DIGITAL OUTPUT RANDOMIZER

Depending on PCB layout considerations and power supply coupling, SFDR may be improved by decorrelating the ADC input from the ADC digital output data. The device includes an output data randomizer option. When this option is enabled, the digital output is randomized by applying an exclusive-OR logic operation between the LSb (D0) and all other data output bits.

To decode the randomized data, the reverse operation is applied: an exclusive-OR operation is applied between the LSb (D0) and all other bits. The DCLK, OVR, WCK, DM1, DM2 and LSb (D0) outputs are not affected. Figure 4-25 shows the block diagram of the data randomizer and decoder logic. The output randomizer is enabled by setting the EN\_OUT\_RANDOM bit in Address 0x07 (Register 5-5).



FIGURE 4-25: Logic Diagram for Digital Output Randomizer and Decoder (16-Bit mode).

#### 4.12.12 OUTPUT DISABLE

The digital output can be disabled by setting OUTPUT\_MODE<1:0> = 00 in Address 0x62 (Register 5-20). All digital outputs are disabled, including OVR, WCK, DCLK, etc.

#### 4.12.13 OUTPUT TEST PATTERNS

To facilitate testing of the I/O interface, the device can produce various predefined or user-defined patterns on the digital outputs. See TEST\_PATTERNS<2:0> in Address 0x62 (Register 5-20) for the predefined test patterns. For the user-defined patterns, Addresses 0x74 – 0x77 (Registers 5-29 – 5-32) can be programmed using the SPI interface. When an output test mode is enabled, the ADC's analog section can still be operational, but does not drive the digital outputs. The outputs are driven only with the selected test pattern.

### 4.12.13.1 Pseudo-random Number (PN) Sequence Output

When TEST\_PATTERNS<2:0> = 111, the device outputs a pseudo-random number (PN) sequence which is defined by the polynomial of degree 16, as shown in Equation 4-9. Figure 4-26 shows the block diagram of a 16-bit Linear Feedback Shift Register (LFSR) for the PN sequence.

#### **EQUATION 4-9: POLYNOMIAL FOR PN**

$$P(x) = 1 + x^4 + x^{13} + x^{15} + x^{16}$$

#### • 16-Bit Mode:

The output PN[15:0] is directly applied to the output pins Qn[15:0]. In addition to the output at the Qn[15:0] pins, the two MSbs, PN[15] and PN[14], are copied to OVR and WCK pins, respectively. The two LSbs, PN[1] and PN[0], are also copied to DM1 and DM2 pins, respectively.

#### • 14-Bit Mode:

The output PN[15:2] is directly applied to the output pins Qn[13:0]. In addition to the output at the Qn[13:0] pins, the two MSbs, PN[15] and PN[14], are copied to OVR and WCK pins, respectively.

In CMOS output mode, the pattern is always applied to all CMOS I/O pins, regardless whether or not they are enabled. In LVDS output mode, the pattern is only applied to the LVDS pairs that are enabled.



**FIGURE 4-26:** Block Diagram of 16-Bit LFSR for Pseudo-Random Number (PN) Sequence for Output Test Pattern.

#### 4.13 System Calibration

The built-in system calibration algorithm includes:

- Harmonic Distortion Correction (HDC)
- DAC Noise Cancellation (DNC)
- Dynamic Element Matching (DEM)

HDC and DNC correct the nonlinearity in the residue amplifier and DAC, respectively. The system calibration is performed by:

- Power-up calibration, which takes place during the Power-on Reset sequence (requires 2<sup>27</sup> clock cycles)
- Background calibration, which takes place during normal operation (per 2<sup>30</sup> clock cycles).

Background calibration time is invisible to the user, and primarily affects the ADC's ability to track variations in ambient temperature.

The calibration status is monitored by the CAL pin or the ADC\_CAL\_STAT bit in Address 0xC0 (Register 5-79). See Address 0x07 (Register 5-5) and 0x1E (Register 5-6) for time delay control of the autocalibration. Table 4-22 shows the calibration time for various ADC core sample rates.

TABLE 4-22: CALIBRATION TIME VS. ADC CORE SAMPLE RATE

| f <sub>S</sub> (Msps)                                     | 90   | 80   | 70   | 60   | 50   |  |
|-----------------------------------------------------------|------|------|------|------|------|--|
| Power-Up<br>Calibration Time <sup>1</sup> (sec)           | 1.5  | 1.7  | 1.9  | 2.2  | 2.7  |  |
| Refresh Time (sec) of Background Calibration <sup>2</sup> | 11.9 | 13.4 | 15.3 | 17.9 | 21.5 |  |
| Note 1: It takes 2 <sup>27</sup> clock cycles.            |      |      |      |      |      |  |

2: It takes place every 2<sup>30</sup> clock cycles by itself during normal operation.

#### 4.13.1 RESET COMMAND

Although the background calibration will track changes in temperature or supply voltage, changes in clock frequency or register configuration should be followed by a recalibration of the ADC. This can be accomplished via either the Hard or Soft Reset command. The recalibration time is the same as the power-up calibration time (2<sup>27</sup> clock cycles). Resetting the device is highly recommended when exiting from Shutdown or Standby mode after an extended amount of time. During the reset, the device has the following state:

- No ADC output
- No change in power-on condition of internal reference
- · Most of the internal clocks are not distributed
- · Contents of internal user registers:
  - Not affected by Soft Reset
  - Reset to default values by Hardware Reset
- Current consumption of the digital section is negligible, but no change in the analog section.

#### 4.13.1.1 Hardware Reset

A hard reset is triggered by toggling the RESET pin. On the rising edge, all internal calibration registers and user registers are initialized to their default states and recalibration of the ADC begins. The recalibration time is the same as the power-up calibration time. See Figure 2-8 for the timing details of the hardware RESET pin.

#### 4.13.1.2 Soft Reset

The user can issue a Soft Reset command for a fast recalibration of the ADC by setting the SOFT\_RESET bit to '0' in Address 0x00 (Register 5-1). During Soft Reset, all internal calibration registers are initialized to their initial default states. User registers are unaffected. When exiting the Soft Reset (changing from '0' to '1'), an automatic device calibration takes place.

# 4.14 Power Dissipation and Power Savings

The power dissipation of the ADC core is proportional to the sample rate ( $f_S$ ). The digital power dissipation of the CMOS outputs are determined primarily by the strength of the digital drivers and the load condition on each output pin. The maximum digital load current ( $I_{LOAD}$ ) can be calculated as:

# EQUATION 4-10: CMOS OUTPUT LOAD CURRENT

 $I_{LOAD} = DV_{DDI.8} \times f_{DCLK} \times N \times C_{LOAD}$ 

Where:

N = Number of bits

C<sub>LOAD</sub> = Capacitive load of output pin

The capacitive load presented at the output pins needs to be minimized to minimize digital power consumption. The output load current of the LVDS output is constant, since it is set by LVDS\_IMODE<2:0> in Address 0x63 (Register 5-21).

### 4.14.1 POWER-SAVING MODES

This device has two power-saving modes:

- Shutdown
- Standby

They are set by the SHUTDOWN and STANDBY bits in Address 0x00 (Register 5-1).

In Shutdown mode, most of the internal circuitry, including the reference and clock, are turned off with the exception of the SPI interface. During Shutdown, the device consumes 23 mA (typical), primarily due to digital leakage. When exiting from Shutdown, issuing a Soft Reset at the same time is highly recommended.

This will perform a fast recalibration of the ADC. The contents of the internal registers are not affected by the Soft Reset.

In Standby mode, most of the internal circuitry is disabled except for the reference, clock and SPI interface. If the device has been in standby for an extended period of time, the current calibration value may not be accurate. Therefore, when exiting from Standby mode, executing the device Soft Reset at the same time is highly recommended.

# 4.15 AutoSync Mode: Synchronizing Multiple ADCs at the same Clock using Master and Slave Configuration

AutoSync allows multiple devices to sample analog inputs synchronously at the same clock edge. Output data is also presented synchronously if they are using the same digital post-processing options. Figure 4-27 shows the system configuration using the AutoSync feature. Three examples with timing diagram are shown in Figure 2-9 — Figure 2-11.

Once the devices are synchronized, each device performs internal calibration ( $T_{PCAL}$ ) before sending out valid data output. Any ADC data output before the calibration is complete should be ignored.

Note that the calibration time varies slightly from device to device, and the internal calibration status can be monitored using the CAL pin or ADC\_CAL\_STAT bit in the Register Address 0xC0.

The valid synchronized output is available when all devices complete their own internal calibration. For this reason, the user has two options for the synchronized output: (a) monitor the calibration status of individual devices and wait until all devices complete calibrations or (b) use an external AND gate as shown in Figure 4-26. Master and all Slave devices are synchronized when the AND gate output toggles to "High".

The AutoSync feature can be used with the following steps:

- Master device is selected by setting SLAVE pin to "GND": SYNC pin becomes output pin.
- Slave device is selected by setting SLAVE pin to "High" (or tie to DVDD): SYNC pin becomes input pin.
- Feed the Master's SYNC pin output to Slave's SYNC pin.
- Use AutoSync mode using (a) Power-On Reset (Figure 2-9), (b) RESET Pin (Figure 2-10), or (c) SOFT RESET bit (Figure 2-11).



FIGURE 4-27: Synchronizing Multiple ADCs Using AutoSync Feature.

NOTES:

# 5.0 SERIAL PERIPHERAL INTERFACE (SPI)

The user can configure the ADC for specific functions or optimized performance by setting the device's internal registers through the serial peripheral interface (SPI). The SPI communication uses three pins:  $\overline{CS}$ , SCLK and SDIO. Table 5-1 summarizes the SPI pin functions. The SCLK is used as a serial timing clock and can be used up to 50 MHz. SDIO (Serial Data Input/Output) is a dual-purpose pin that allows data to be sent or read from the internal registers. The Chip Select pin (CS) enables SPI communication when active-low. The falling edge of  $\overline{\text{CS}}$  followed by a rising edge of SCLK determines the start of the SPI communication. When  $\overline{CS}$  is tied to high, SPI communication is disabled and the SPI pins are placed in high-impedance mode. The internal registers are accessible by their address.

Figures 5-1 and 5-2 show the SPI data communication protocols for this device with MSb-first and LSb-first options, respectively. It consists of:

 16-bit wide instruction header + Data byte 1 + Data byte 2 + . . . + Data Byte N

Table 5-2 summarizes the bit functions. The  $R/\overline{W}$  bit of the instruction header indicates whether the command is a read ('1') or a write ('0'):

 If the R/W bit is '1', the SDIO pin changes direction from an input (SDI) to an output (SDO) after the 16-bit wide instruction header.

By selecting the  $R/\overline{W}$  bit, the user can write the register or read back the register contents. The W1 and W2 bits in the instruction header indicate the number of data bytes to transmit or receive in the following data frame.

Bits A2 – A0 are the SPI device address bits. These bits are used when multiple devices are used in the same SPI bus. A2 is internally hardcoded to '0'. Bits A1 and A0 correspond to the logic level of the ADR1 and ADR0 pins, respectively.

The R9 – R0 bits represent the starting address of the Configuration register to write or read. The data bytes following the instruction header are the register data. All register data is eight bits wide. Data can be sent in MSb-first mode (default) or in LSb-first mode, which is determined by the <LSb\_FIRST> bit setting in Address 0x00 (Register 5-1). In Write mode, the data is clocked in at the rising edge of the SCLK. In the Read mode, the data is clocked out at the falling edge of the SCLK.

TABLE 5-1: SPI PIN FUNCTIONS

| Pin<br>Name | Descriptions                                                                                                                                                                                                                                                                                              |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS          | Chip Select pin. SPI mode is initiated at the falling edge. It needs to maintain active-low for the entire period of the SPI communication. The device exits the SPI communication at the rising edge.                                                                                                    |
| SCLK        | <ul> <li>Serial clock input pin.</li> <li>Writing to the device: Data is latched at the rising edge of SCLK</li> <li>Reading from the device: Data is latched at the falling edge of SCLK</li> </ul>                                                                                                      |
| SDIO        | Serial data input/output pin. This pin is initially an input pin (SDI) during the first 16-bit instruction header. After the instruction header, its I/O status can be changed depending on the R/W bit:  • if R/W = 0: Data input pin (SDI) for writing  • if R/W = 1: Data output pin (SDO) for reading |

TABLE 5-2: SPI DATA PROTOCOL BIT FUNCTIONS

| Bit Name                   | Descriptions                                                                                                                                                                         |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/W                        | 1 = Read Mode<br>0 = Write Mode                                                                                                                                                      |
| W1, W0<br>(Data<br>Length) | 00 = Data for one register (1 byte) 01 = Data for two registers (2 bytes) 10 = Data for three registers (3 bytes) 11 = Continuous reading or writing by clocking SCLK <sup>(1)</sup> |
| A2 - A0                    | Device SPI Address for multiple<br>devices in SPI bus<br>A2: Internally hardcoded to '0'<br>A1: Logic level of ADR1 pin<br>A0: Logic level of ADR0 pin                               |
| R9 - R0                    | Address of starting register                                                                                                                                                         |
| D7 - D0                    | Register data. MSb or LSb first,<br>depending on the LSb_FIRST bit<br>setting in 0x00                                                                                                |

Note 1: The register address counter is incremented by one per step. The counter does not automatically reset to 0x00 after reaching the last address (0x15D). Be aware that the user registers are not sequentially allocated.



**FIGURE 5-1:** SPI Serial Data Communication Protocol with MSb-first. See Figures 2-5 and 2-6 for Timing Specifications.



**FIGURE 5-2:** SPI Serial Data Communication Protocol - with LSb-First. See Figures 2-5 and 2-6 for Timing Specifications.

### 5.1 Register Initialization

The internal Configuration registers are initialized to their default values under two different conditions:

- After 2<sup>20</sup> clock cycles of delay from the Power-on Reset (POR).
- Resetting the hardware reset pin (RESET).

Figures 2-5 and 2-6 show the timing details.

### 5.2 Configuration Registers

The internal registers are mapped from Addresses 0x00-0x15D. These user registers are not sequentially located. Some user Configuration registers include factory-controlled bits. The factory-controlled bits should not be overwritten by the user.

All user Configuration registers are read/write, except for the last four registers, which are read-only. Each register is made of an 8-bit-wide volatile memory, and their default values are loaded during the power-up sequence or by using the hardware RESET pin. All registers are accessible by the SPI command using the register address. Table 5-3 shows the user-register memory map, and Registers 5-1 – 5-82 show the details of the register bit functions.

- Note 1: All address and bit locations that are not included in the following register map table should not be written or modified by the user.
  - **2:** Some registers include factory-controlled bits (FCB). Do not overwrite these bits.

**TABLE 5-3**: **REGISTER MAP TABLE** 

| A al al a | Dogistar Nama                                                                            |               |                                |                     | Bits                                |                  |               |                                |                   | Default |
|-----------|------------------------------------------------------------------------------------------|---------------|--------------------------------|---------------------|-------------------------------------|------------------|---------------|--------------------------------|-------------------|---------|
| Addr.     | Register Name                                                                            | b7            | b6                             | b5                  | b4                                  | b3               | b2            | b1                             | b0                | Value   |
| 0x00      | SPI Bit Ordering and ADC                                                                 | SHUTDOWN      | LSb-FIRST                      | SOFT_RESET          | STANDBY                             | STANDBY          | SOFT_RESET    | LSb-FIRST                      | SHUTDOWN          | 0x24    |
|           | Mode Selection                                                                           | 1 = Shutdown  | 1 = LSb first<br>0 = MSb first | 0 = Soft Reset      | 1 = Standby                         | 1 = Standby      | 0=Soft Reset  | 1 = LSb first<br>0 = MSb first | 1 = Shutdown      |         |
| 0x01      | No. of Channel Selection and<br>Independency Control of<br>Output Data and Clock Divider | EN_DATCLK_IND | FCB<3> = 0                     |                     | SEL_NCH<2:0> FCB<2:0> = 111         |                  |               |                                |                   | 0x0F    |
| 0x02      | Output Data and<br>Clock Rate Control                                                    |               | OUT_DAT                        | TARATE<3:0>         | OUT_CLKRATE<3:0>                    |                  |               |                                |                   |         |
| 0x04      | SPI SDO Timing Control                                                                   | SDO_TIME      |                                |                     | FCE                                 | 3<6:0> = 0011111 |               |                                |                   | 0x9F    |
| 0x07      | Output Randomizer and WCK Polarity Control                                               | POL_WCK       | EN_AUTOCAL_<br>TIMEDLY         |                     | F                                   | CB<4:0> = 10001  |               |                                | EN_OUT_<br>RANDOM | 0x62    |
| 0x1E      | Auto-Calibration<br>Time Delay Control                                                   |               | •                              | •                   | AUTOCAL_TIME                        | CAL_TIMEDLY<7:0> |               |                                |                   | 0x80    |
| 0x52      | DLL Control                                                                              | EN_DUTY       | [                              | OCLK_PHDLY_DLL<2:   | 0>                                  | EN_DLL_DCLK      | EN_DLL        | EN_CLK                         | RESET_DLL         | 0x0A    |
| 0x53      | Clock Source Selection                                                                   |               | FCB<6:4>= 010                  |                     | CLK_SOURCE                          | FCB<3:0>= 0101   |               |                                |                   | 0x45    |
| 0x54      | PLL Reference Divider                                                                    |               |                                |                     | PLL_REFDI\                          | EFDIV<7:0>       |               |                                |                   |         |
| 0x55      | PLL Output and<br>Reference Divider                                                      |               | PLL_OL                         | JTDIV<3:0>          | FCB<1:0> = 10 PLL_REFDIV<9:8>       |                  |               |                                |                   | 0x48    |
| 0x56      | PLL Prescaler (LSb)                                                                      |               |                                |                     | PLL_PRE (LS                         | B)<7:0>          |               |                                |                   | 0x78    |
| 0x57      | PLL Prescaler (MSb)                                                                      |               | FCB<3                          | :0> = 0100          |                                     |                  | PLL_PRE (I    | MSB)<11:8>                     |                   | 0x40    |
| 0x58      | PLL Charge Pump                                                                          |               | FCB<2:0> = 000                 |                     | PLL_BIAS                            |                  | PLL_CHAG      | PUMP<3:0>                      |                   | 0x12    |
| 0x59      | PLL Enable Control 1                                                                     | U             | FCB<4                          | <b>1:3&gt; =</b> 10 | EN_PLL_REFDIV                       | FCB<             | 2:1> = 00     | EN_PLL                         | FCB<0> = 1        | 0x41    |
| 0x5A      | PLL Loop Filter Resistor                                                                 | U             | FCB<                           | 1:0> = 01           |                                     |                  | PLL_RES<4:0>  |                                |                   | 0x2F    |
| 0x5B      | PLL Loop Filter Cap3                                                                     | U             | FCB<                           | 1:0> = 01           |                                     |                  | PLL_CAP3<4:0> |                                |                   | 0x27    |
| 0x5C      | PLL Loop Filter Cap1                                                                     | U             | FCB<                           | 1:0> = 01           |                                     |                  | PLL_CAP1<4:0> |                                |                   | 0x27    |
| 0x5D      | PLL Loop Filter Cap2                                                                     | U             | FCB<                           | 1:0> = 01           |                                     |                  | PLL_CAP2<4:0> |                                |                   | 0x27    |
| 0x5F      | PLL Enable Control 2                                                                     |               | FCB<5                          | :2> = 1111          |                                     | EN_PLL_OUT       | EN_PLL_BIAS   | FCB<                           | 1:0> = 01         | 0xF1    |
| 0x62      | Output Data Format and<br>Output Test Pattern                                            | U             | LVDS_8CH                       | DATA_FORMAT         | OUTPUT_MODE<1:0> TEST_PATTERNS<2:0> |                  |               |                                | 2:0>              | 0x10    |
| 0x63      | ADC Output Bits<br>(Resolution) and LVDS<br>Output Load                                  |               | OUTPU                          | T_BIT<3:0>          | LVDS_LOAD LVDS_IMODE<2:0>           |                  |               |                                |                   | 0x01    |
| 0x64      | Output Clock Phase<br>Control when Decimation<br>Filter is used                          | EN_PHDLY      |                                | OCLK_PHDLY_DEC<2:   | 2:0> FCB<3:0> = 0011                |                  |               |                                |                   | 0x03    |
| 0x65      | LVDS Output Polarity Control                                                             |               |                                |                     | POL_LVDS                            | <7:0>            |               |                                |                   | 0x00    |

U = Unimplemented bit, read as '0' FCB = Factory-Controlled Bits. Do not program 1 = bit is set Read-only register. Preprogrammed at the factory for internal use. Legend: 0 = bit is cleared x = bit is unknown

| TABLE | E 5-3: | REGISTER I | MAP TABLE (CONTINUED) |
|-------|--------|------------|-----------------------|
|       |        |            |                       |

|       | B. data Name                                                             |            |                                                          |                  | Bits          |                   |                  |             |          | Default |  |
|-------|--------------------------------------------------------------------------|------------|----------------------------------------------------------|------------------|---------------|-------------------|------------------|-------------|----------|---------|--|
| Addr. | Register Name                                                            | b7         | b6                                                       | b5               | b4            | b3                | b2               | b1          | b0       | Value   |  |
| 0x66  | Digital Offset<br>Correction - Lower Byte                                |            |                                                          |                  | DIG_OFFSET_GI | OBAL<7:0>         | 1                |             |          | 0x00    |  |
| 0x67  | Digital Offset<br>Correction - Upper Byte                                |            |                                                          |                  | DIG_OFFSET_GL | OBAL<15:8>        |                  |             |          | 0x00    |  |
| 0x68  | WCK/OVR and DM1/DM2                                                      |            | FCB<3:0> = 0010 POL_WCK_OVR EN_WCK_OVR DM1DM2 POL_DM1DM2 |                  |               |                   |                  |             |          |         |  |
| 0x6B  | PLL Calibration                                                          |            |                                                          | FCB<6:2> = 00001 |               |                   | PLL_CAL_TRIG     | FCB<1       | :0> = 00 | 0x08    |  |
| 0x6D  | PLL Output and Output Clock<br>Phase                                     | U<         | U<1:0>                                                   |                  |               |                   |                  |             |          |         |  |
| 0x74  | User-Defined Output<br>Pattern A - Lower Byte                            |            |                                                          |                  | PATTERN A     | A<7:0>            |                  |             |          | 0x00    |  |
| 0x75  | User-Defined Output<br>Pattern A - Upper Byte                            |            |                                                          |                  | PATTERN A     | <15:8>            |                  |             |          | 0x00    |  |
| 0x76  | User-Defined Output<br>Pattern B - Lower Byte                            |            |                                                          |                  | PATTERN E     | 3<7:0>            |                  |             |          | 0x00    |  |
| 0x77  | User-Defined Output<br>Pattern B - Upper Byte                            |            | PATTERN B<15:8>                                          |                  |               |                   |                  |             |          | 0x00    |  |
| 0x79  | Dual-Channel DSPP Control                                                | EN_DSPP_2  |                                                          |                  | FCE           | 3<6:0> = 000 0000 |                  |             |          | 0x00    |  |
| 0x7A  | FDR and FIR_A0                                                           | FCB<5> = 0 | FIR_A<0>                                                 | EN_FDR           |               | ı                 | FCB<4:0> = 00000 |             |          | 0x00    |  |
| 0x7B  | FIR A Filter                                                             |            |                                                          |                  | FIR_A<8       | :1>               |                  |             |          | 0x00    |  |
| 0x7C  | FIR B Filter                                                             |            |                                                          |                  | FIR_B<7       | ·:0>              |                  |             |          | 0x00    |  |
| 0x7D  | Auto-Scan Channel Order -<br>Lower Byte                                  |            |                                                          |                  | CH_ORDEF      | R<7:0>            |                  |             |          | 0x78    |  |
| 0x7E  | Auto-Scan Channel Order -<br>Middle Byte                                 |            |                                                          |                  | CH_ORDER      | <15:8>            |                  |             |          | 0xAC    |  |
| 0x7F  | Auto-Scan Channel Order -<br>Upper Byte                                  |            |                                                          |                  | CH_ORDER      | <23:16>           |                  |             |          | 0x8E    |  |
| 0x80  | Digital Down-Converter<br>Control 1                                      | HBFILTER_B | HBFILTER_A                                               | EN_NCO           | EN_AMPDITH    | EN_PHSDITH        | EN_LFSR          | EN_DDC_FS/8 | EN_DDC1  | 0x00    |  |
| 0x81  | Digital Down-Converter<br>Control 2                                      | FDR_BAND   | EN_DDC2                                                  | GAIN_HBF_DDC     | SEL_FDR       | EN_DSPP_8         | 8CH_CW           | GAIN_8      | 3CH<1:0> | 0x00    |  |
| 0x82  | Numerically Controlled<br>Oscillator (NCO) Tuning -<br>Lower Byte        |            | NCO_TUNE<7:0>                                            |                  |               |                   |                  |             |          | 0x00    |  |
| 0x83  | Numerically Controlled<br>Oscillator (NCO) Tuning -<br>Middle Lower Byte |            | NCO_TUNE<15:8>                                           |                  |               |                   |                  |             |          | 0x00    |  |
| 0x84  | Numerically Controlled<br>Oscillator (NCO) Tuning -<br>Middle Upper Byte |            |                                                          |                  | NCO_TUNE      | <23:16>           |                  |             |          | 0x00    |  |

Legend: U = Unimplemented bit, read as '0' FCB = Factory-Controlled Bits. Do not program 1 = bit is set 0 = bit is cleared x = bit is unknown 2: Read-only register. Preprogrammed at the factory for internal use.

**TABLE 5-3: REGISTER MAP TABLE (CONTINUED)** 

|       | D. Carlotte Manager                                               |                     |                     |    | Bits        |           |    |    |      | Default |  |
|-------|-------------------------------------------------------------------|---------------------|---------------------|----|-------------|-----------|----|----|------|---------|--|
| Addr. | Register Name                                                     | b7                  | b6                  | b5 | b4          | b3        | b2 | b1 | b0   | Value   |  |
| 0x85  | Numerically Controlled<br>Oscillator (NCO) Tuning -<br>Upper Byte |                     |                     |    | NCO_TUNE<   | 31:24>    |    |    |      | 0x00    |  |
| 0x86  | CH0 NCO Phase Offset in CW or DDC Mode - Lower Byte               |                     | CH0_NCO_PHASE<7:0>  |    |             |           |    |    |      |         |  |
| 0x87  | CH0 NCO Phase Offset in CW or DDC Mode - Upper Byte               |                     | CH0_NCO_PHASE<15:8> |    |             |           |    |    |      |         |  |
| 0x88  | CH1 NCO Phase Offset in CW or DDC Mode - Lower Byte               |                     |                     |    | CH1_NCO_PHA | ASE<7:0>  |    |    |      | 0x00    |  |
| 0x89  | CH1 NCO Phase Offset in CW or DDC Mode - Upper Byte               |                     |                     |    | CH1_NCO_PHA | ASE<15:8> |    |    |      | 0x00    |  |
| A8x0  | CH2 NCO Phase Offset in CW or DDC Mode - Lower Byte               |                     |                     |    | CH2_NCO_PHA | ASE<7:0>  |    |    |      | 0x00    |  |
| 0x8B  | CH2 NCO Phase Offset in CW or DDC Mode - Upper Byte               |                     |                     |    | CH2_NCO_PHA | ASE<15:8> |    |    |      | 0x00    |  |
| 0x8C  | CH3 NCO Phase Offset in CW or DDC Mode - Lower Byte               |                     |                     |    | CH3_NCO_PHA | ASE<7:0>  |    |    |      | 0x00    |  |
| 0x8D  | CH3 NCO Phase Offset in CW or DDC Mode - Upper Byte               |                     | CH3_NCO_PHASE<15:8> |    |             |           |    |    |      | 0x00    |  |
| 0x8E  | CH4 NCO Phase Offset in CW or DDC Mode - Lower Byte               |                     |                     |    | CH4_NCO_PHA | ASE<7:0>  |    |    |      | 0x00    |  |
| 0x8F  | CH4 NCO Phase Offset in CW or DDC Mode - Upper Byte               |                     |                     |    | CH4_NCO_PHA | ASE<15:8> |    |    |      | 0x00    |  |
| 0x90  | CH5 NCO Phase Offset in CW or DDC Mode - Lower Byte               |                     |                     |    | CH5_NCO_PHA | ASE<7:0>  |    |    |      | 0x00    |  |
| 0x91  | CH5 NCO Phase Offset in CW or DDC Mode - Upper Byte               |                     |                     |    | CH5_NCO_PHA | ASE<15:8> |    |    |      | 0x00    |  |
| 0x92  | CH6 NCO Phase Offset in CW or DDC Mode - Lower Byte               |                     |                     |    | CH6_NCO_PHA | ASE<7:0>  |    |    |      | 0x00    |  |
| 0x93  | CH6 NCO Phase Offset in CW or DDC Mode - Upper Byte               |                     |                     |    | CH6_NCO_PHA | ASE<15:8> |    |    |      | 0x00    |  |
| 0x94  | CH7 NCO Phase Offset in CW or DDC Mode - Lower Byte               |                     |                     |    | CH7_NCO_PHA | ASE<7:0>  |    |    |      | 0x00    |  |
| 0x95  | CH7 NCO Phase Offset in CW or DDC Mode - Upper Byte               | CH7_NCO_PHASE<15:8> |                     |    |             |           |    |    | 0x00 |         |  |
| 0x96  | CH0 Digital Gain                                                  |                     |                     |    | CH0_DIG_GA  | IN<7:0>   |    |    |      | 0x3C    |  |
| 0x97  | CH1 Digital Gain                                                  |                     |                     |    | CH1_DIG_GA  | IN<7:0>   |    |    |      | 0x3C    |  |
| 0x98  | CH2 Digital Gain                                                  |                     | CH2_DIG_GAIN<7:0>   |    |             |           |    |    |      |         |  |
| 0x99  | CH3 Digital Gain                                                  |                     |                     |    | CH3_DIG_GA  | IN<7:0>   |    |    |      | 0x3C    |  |

U = Unimplemented bit, read as '0' FCB = Factory-Controlled Bits. Do not program 1 = bit is set Read-only register. Preprogrammed at the factory for internal use. Legend: 0 = bit is cleared x = bit is unknown

TABLE 5-3: REGISTER MAP TABLE (CONTINUED)

| Addr. | Dominton Name                                                            |                |                       |              | Bits        |                  |               |                |            | Default |
|-------|--------------------------------------------------------------------------|----------------|-----------------------|--------------|-------------|------------------|---------------|----------------|------------|---------|
| Addr. | Register Name                                                            | b7             | b6                    | b5           | b4          | b3               | b2            | b1             | b0         | Value   |
| 0x9A  | CH4 Digital Gain                                                         |                | ll.                   | 1            | CH4_DIG_GA  | AIN<7:0>         |               |                |            | 0x3C    |
| 0x9B  | CH5 Digital Gain                                                         |                |                       |              | CH5_DIG_GA  | AIN<7:0>         |               |                |            | 0x3C    |
| 0x9C  | CH6 Digital Gain                                                         |                |                       |              | CH6_DIG_GA  | AIN<7:0>         |               |                |            | 0x3C    |
| 0x9D  | CH7 Digital Gain                                                         |                | CH7_DIG_GAIN<7:0>     |              |             |                  |               |                |            |         |
| 0x9E  | CH0 Digital Offset                                                       |                | CH0_DIG_OFFSET<7:0> 0 |              |             |                  |               |                |            |         |
| 0x9F  | CH1 Digital Offset                                                       |                |                       |              | CH1_DIG_OFF | SET<7:0>         |               |                |            | 0x00    |
| 0xA0  | CH2 Digital Offset                                                       |                |                       |              | CH2_DIG_OFF | SET<7:0>         |               |                |            | 0x00    |
| 0xA1  | CH3 Digital Offset                                                       |                |                       |              | CH3_DIG_OFF | SET<7:0>         |               |                |            | 0x00    |
| 0xA2  | CH4 Digital Offset                                                       |                |                       |              | CH4_DIG_OFF | SET<7:0>         |               |                |            | 0x00    |
| 0xA3  | CH5 Digital Offset                                                       |                |                       |              | CH5_DIG_OFF | SET<7:0>         |               |                |            | 0x00    |
| 0xA4  | CH6 Digital Offset                                                       |                |                       |              | CH6_DIG_OFF | SET<7:0>         |               |                |            | 0x00    |
| 0xA5  | CH7 Digital Offset                                                       |                |                       |              | CH7_DIG_OFF | SET<7:0>         |               |                |            | 0x00    |
| 0xA7  | Digital Offset Weight Control                                            |                | FCB<5:3> = 010        |              | DIG_OFFSET_ | WEIGHT<1:0>      |               | FCB<2:0> = 111 |            | 0x47    |
| 0xC0  | Calibration Status<br>Indication (Read only)                             | ADC_CAL_STAT   |                       |              | FCB         | <6:0> = 000-0000 | 0             |                |            | -       |
| 0xD1  | PLL Calibration Status<br>and PLL Drift Status Indication<br>(Read only) | FCB<4          | :3> = xx              | PLL_CAL_STAT | FCB<2:      | 1> = xx          | PLL_VCOL_STAT | PLL_VCOH_STAT  | FCB<0> = x | _       |
| 0x15C | CHIP ID - Lower Byte <sup>(2)</sup><br>(Read only)                       | CHIP_ID<7:0> - |                       |              |             |                  |               |                | _          |         |
| 0x15D | CHIP ID - Upper Byte <sup>(2)</sup><br>(Read only)                       |                |                       |              | CHIP_ID<    | 15:8>            |               |                |            | -       |

Legend: U = Unimplemented bit, read as '0' FCB = Factory-Controlled Bits. Do not program 1 = bit is set 0 = bit is cleared x = bit is unknown

<sup>2:</sup> Read-only register. Preprogrammed at the factory for internal use.

### REGISTER 5-1: ADDRESS 0X00 - SPI BIT ORDERING AND ADC MODE SELECTION<sup>(1)</sup>

| R/W-0    | R/W-0     | R/W-1      | R/W-0   | R/W-0   | R/W-1      | R/W-0     | R/W-0    |
|----------|-----------|------------|---------|---------|------------|-----------|----------|
| SHUTDOWN | LSb_FIRST | SOFT_RESET | STANDBY | STANDBY | SOFT_RESET | LSb_FIRST | SHUTDOWN |
| bit 7    |           |            |         |         |            |           | bit 0    |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 SHUTDOWN: Shutdown mode setting for power-saving<sup>(2)</sup>

1 = ADC in Shutdown mode

0 = Not in Shutdown mode (Default)

bit 6 LSb\_FIRST: Select SPI communication bit order

1 = Start SPI communication with LSb first

0 = Start SPI communication with MSb first (Default)

bit 5 **SOFT RESET**: Soft Reset control bit<sup>(3)</sup>

1 = Not in Soft Reset mode (Default)

0 = ADC in Soft Reset

bit 4 STANDBY: Send the device into a power-saving Standby mode<sup>(4)</sup>

1 = ADC in Standby mode

0 = Not in Standby mode (Default)

bit 3 **STANDBY:** Send the device into a power-saving Standby mode<sup>(4)</sup>

1 = ADC in Standby mode

0 = Not in Standby mode (Default)

bit 2 **SOFT RESET**: Soft Reset control bit (3)

1 = Not in Soft Reset mode (Default)

0 = ADC in Soft Reset

bit 1 LSb\_FIRST: Select SPI communication bit order

1 = Start SPI communication with LSb first

0 = Start SPI communication with MSb first (Default)

bit 0 SHUTDOWN: Shutdown mode setting for power-saving<sup>(2)</sup>

1 = ADC in Shutdown mode

0 = Not in Shutdown mode (Default)

- **Note** 1: Upper and lower nibble are mirrored, which makes the MSb- or LSb-first mode interchangeable. The lower nibble (bit <3:0>) has a higher priority when the mirrored bits have different values.
  - 2: During Shutdown mode, most of the internal circuits including the reference and clock are turned-off except for the SPI interface. When exiting from Shutdown (changing from '1' to '0'), executing the device Soft Reset simultaneously is highly recommended for a fast recalibration of the ADC. The internal user registers are not affected.
  - 3: This bit forces the device into Soft Reset mode, which initializes the internal calibration registers to their initial default states. The user-registers are not affected. When exiting Soft Reset mode (changing from '0' to '1'), the device performs an automatic device calibration including PLL calibration if PLL is enabled. DLL is reset if enabled. During Soft Reset, the device has the following states:
    - no ADC output
    - no change in power-on condition of internal reference
    - most of the internal clocks are not distributed
    - power consumption: (a) digital section negligible, (b) analog section no change
  - 4: During Standby mode, most of the internal circuits are turned off except for the reference, clock and SPI interface. When exiting from Standby mode (changing from '1' to '0') after an extended amount of time, executing Soft Reset simultaneously is highly recommended. The internal user registers are not affected.

# REGISTER 5-2: ADDRESS 0X01 – NUMBER OF CHANNELS, INDEPENDENCY CONTROL OF OUTPUT DATA AND CLOCK DIVIDER

| R/W-0         | R/W-0  | R/W-0 | R/W-0       | R/W-1 | R/W-1 | R/W-1    | R/W-1 |
|---------------|--------|-------|-------------|-------|-------|----------|-------|
| EN_DATCLK_IND | FCB<3> | S     | EL_NCH<2:0> |       |       | FCB<2:0> |       |
| bit 7         |        |       |             |       |       |          | bit 0 |

 Legend:

 R = Readable bit
 W = Writable bit
 U = Unimplemented bit, read as '0'

 -n = Value at POR
 '1' = Bit is set
 '0' = Bit is cleared
 x = Bit is unknown

bit 7 EN\_DATCLK\_IND: Enable data and clock divider independently<sup>(1)</sup>

1 = Enabled

0 = Disabled (Default)

bit 6 FCB<3>: Factory-Controlled Bit. This is not for the user. Do not change default setting.

bit 5-3 **SEL\_NCH<2:0>:** Select the total number of input channels to be used<sup>(2)</sup>

111 = 7 inputs 110 = 6 inputs 101 = 5 inputs 100 = 4 inputs 011 = 3 inputs

010 = 2 inputs 001 = 1 input (**Default**)

001 - 1 input (Delauit)

000 **= 8 inputs** 

bit 2-0 FCB<2:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

Note 1: EN\_DATCLK\_IND = 1 enables OUT\_CLKRATE<3:0> settings in Address 0x02 (Register 5-3).

2: See Addresses 0x7D – 0x7F (Registers 5-37 – 5-39) for selecting the input channel order.

OUT DATARATE<3:0>: Output data rate control bits

1111 = Output data is all 0's 1110 = Output data is all 0's

### REGISTER 5-3: ADDRESS 0X02 – OUTPUT DATA AND CLOCK RATE CONTROL<sup>(1)</sup>

| R/W-0 | R/W-0      | R/W-0   | R/W-0            | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|-------|------------|---------|------------------|-------|-------|-------|-------|--|
|       | OUT_DATARA | TE<3:0> | OUT_CLKRATE<3:0> |       |       |       |       |  |
| bit 7 |            |         |                  |       |       |       | bit 0 |  |

 Legend:

 R = Readable bit
 W = Writable bit
 U = Unimplemented bit, read as '0'

 -n = Value at POR
 '1' = Bit is set
 '0' = Bit is cleared
 x = Bit is unknown

1101 = Output data is all 0's 1100 = Internal test only(2) 1011 = Internal test only<sup>(2)</sup> 1010 = Internal test only<sup>(2)</sup> 1001 = Full speed divided by 512 1000 = Full speed divided by 256 0111 = Full speed divided by 128 0110 = Full speed divided by 64 0101 = Full speed divided by 32 0100 = Full speed divided by 16 0011 = Full speed divided by 8 0010 = Full speed divided by 4 0001 = Full speed divided by 2 0000 = Full-speed rate (Default) bit 3-0 OUT\_CLKRATE<3:0>: Output clock rate control bits(3,4) 1111 = Full-speed rate 1110 = No clock output 1101 = No clock output 1100 = No clock output 1011 = No clock output 1010 = No clock output 1001 = Full speed divided by 512 1000 = Full speed divided by 256 0111 = Full speed divided by 128 0110 = Full speed divided by 64 0101 = Full speed divided by 32 0100 = Full speed divided by 16 0011 = Full speed divided by 8 0010 = Full speed divided by 4 0001 = Full speed divided by 2 0000 = No clock output (Default)

- Note 1: This register should be used to realign the output data and clock when the decimation or digital down-conversion (DDC) option is used.
  - 2: 1100 1010: Do not reprogram. These settings are used for the internal test only. If these bits are reprogrammed with different settings, the outputs will be in an undefined state.
  - 3: Bits <3:0> become active if EN\_DATCLK\_IND = 1 in Address 0x01 (Register 5-2).
  - 4: When no clock output is selected (Bits 1110 1010): clock output is not available at the DCLK+/DCLK- pins.

bit 7-4

#### REGISTER 5-4: ADDRESS 0X04 – SPI SDO OUTPUT TIMING CONTROL

| R/W-1    | R/W-0 | R/W-0 | R/W-1 | R/W-1    | R/W-1 | R/W-1 | R/W-1 |
|----------|-------|-------|-------|----------|-------|-------|-------|
| SDO_TIME |       |       |       | FCB<6:0> |       |       |       |
| bit 7    |       |       |       |          |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 SDO\_TIME: SPI SDO output timing control bit

1 = SDO output at the falling edge of clock (**Default**)

0 = SDO output at the rising edge of clock

bit 6-0 FCB<6:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

#### REGISTER 5-5: ADDRESS 0X07 – OUTPUT RANDOMIZER AND WCK POLARITY CONTROL

| R/V   | V-0 | R/W-1                 | R/W-1 | R/W-0 | R/W-0    | R/W-0 | R/W-1 | R/W-0         |
|-------|-----|-----------------------|-------|-------|----------|-------|-------|---------------|
| POL_  | WCK | EN_AUTOCAL<br>TIMEDLY |       |       | FCB<4:0> |       |       | EN_OUT_RANDOM |
| bit 7 |     |                       |       |       |          |       |       | bit 0         |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 **POL WCK:** WCK polarity control bit<sup>(1)</sup>

1 = Inverted

0 = Not inverted (Default)

bit 6 EN\_AUTOCAL\_TIMEDLY: Auto-calibration starter time delay counter control bit<sup>(2)</sup>

1 = Enabled (Default)

0 = Disabled

bit 5-1 FCB<4:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

bit 0 **EN\_OUT\_RANDOM:** Output randomizer control bit

1 = Enabled: ADC data output is randomized

0 = Disabled (Default)

Note 1: See Address 0x68 (Register 5-26) for WCK/OVR pair control.

2: This bit enables the AUTOCAL\_TIMEDLY<7:0> settings. See Address 0x1E (Register 5-6).

#### REGISTER 5-6: ADDRESS 0X1E – AUTOCAL TIME DELAY CONTROL<sup>(1)</sup>

| R/W-1                | R/W-0 |  |  |
|----------------------|-------|-------|-------|-------|-------|-------|-------|--|--|
| AUTOCAL_TIMEDLY<7:0> |       |       |       |       |       |       |       |  |  |
| bit 7                |       |       |       |       |       |       |       |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 AUTOCAL\_TIMEDLY<7:0>: Auto-calibration start time delay control bits

1111-1111 = Maximum value

• • •

1000-0000 = (Default)

. . .

0000-0000 **= Minimum value** 

Note 1: EN\_AUTOCAL\_TIMEDLY in Address 0x07 (Register 5-5) enables this register setting. This register controls the time delay before the auto-calibration starts. The value increases linearly with the bit settings, from minimum to maximum values.

#### REGISTER 5-7: ADDRESS 0X52 - DLL CONTROL

| R/W-0   | R/W-0               | R/W-0 R/W-0 R/W-0 |  | R/W-1       | R/W-0  | R/W-1  | R/W-0     |
|---------|---------------------|-------------------|--|-------------|--------|--------|-----------|
| EN_DUTY | DCLK_PHDLY_DLL<2:0> |                   |  | EN_DLL_DCLK | EN_DLL | EN_CLK | RESET_DLL |
| bit 7   |                     |                   |  |             |        |        | bit 0     |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 EN DUTY: Enable DLL circuit for duty cycle correction (DCC) of input clock

1 = Correction is ON

0 = Correction is OFF (Default)

bit 6-4 DCLK\_PHDLY\_DLL<2:0>: Select the phase delay of the digital clock output when using DLL<sup>(1)</sup>

111 = +315° phase-shifted from default

110 = +270° phase-shifted from default

101 = +225° phase-shifted from default

100 =  $+180^{\circ}$  phase-shifted from default

011 = +135 phase-shifted from default

010 = +90° phase-shifted from default

001 = +45° phase-shifted from default

000 = (Default)

bit 3 EN\_DLL\_DCLK: Enable DLL digital clock output

1 = Enabled (Default)

0 = Disabled: DLL digital clock is turned off. ADC output is not available when DLL is used.

bit 2 EN\_DLL: Enable DLL circuitry to provide a selectable phase clock to digital output clock.

1 = Enabled

0 = Disabled. DLL block is disabled (Default)

bit 1 EN\_CLK: Enable clock input buffer

1 = Enabled (Default).

0 = Disabled. No clock is available to the internal circuits, ADC output is not available.

bit 0 RESET DLL: DLL circuit reset control<sup>(2)</sup>

1 = DLL is active

0 = DLL circuit is held in reset (Default)

Note 1: These bits have an effect only if EN\_PHDLY = 1 and decimation is not used.

2: DLL reset control procedure: Set this bit to '0' (reset) and then to '1'.

#### REGISTER 5-8: ADDRESS 0X53 - CLOCK SOURCE SELECTION

| R/W-0    | R/W-1 | R/W-0 | R/W-0      | R/W-0 | R/W-1    | R/W-0 | R/W-1 |
|----------|-------|-------|------------|-------|----------|-------|-------|
| FCB<6:4> |       |       | CLK_SOURCE |       | FCB<3:0> |       |       |
| bit 7    |       |       |            |       |          |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'
-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-5 FCB<6:4>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

bit 4 CLK\_SOURCE: Select internal timing source

1 = PLL output is selected as timing source

0 = External clock input is selected as timing source (**Default**)

bit 3-0 FCB<3:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

### REGISTER 5-9: ADDRESS 0X54 - PLL REFERENCE DIVIDER

| R/W-0           | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|-----------------|-------|-------|-------|-------|-------|-------|-------|--|
| PLL_REFDIV<7:0> |       |       |       |       |       |       |       |  |
| bit 7           |       |       |       |       |       |       |       |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 PLL\_REFDIV<7:0>: PLL Reference clock divider control bits<sup>(1)</sup>

1111-1111 = PLL reference divided by 255 (if PLL\_REFDIV<9:8> = 00)

1111-1110 = PLL reference divided by 254 (if PLL\_REFDIV<9:8> = 00)

• • •

 $0000-0011 = PLL \text{ reference divided by 3 (if PLL_REFDIV<9:8> = 00)}$ 

0000-0010 **= Do not use (No effect)** 

0000-0001 = PLL reference divided by 1 (if PLL\_REFDIV<9:8> = 00)

0000-0000 = PLL reference not divided (if PLL\_REFDIV<9:8> = 00) (Default)

Note 1: PLL\_REFDIV is a 10-bit wide setting. See Address 0x55 (Register 5-10) for the upper two bits and Table 5-4 for PLL\_REF-DIV<9:0> bit settings. This setting controls the clock division ratio of the PLL reference clock (external clock input at the CLK pin) before the PLL phase-frequency detector circuitry. Note that the divider value of 2 is not supported. EN\_PLL\_REFDIV in Address 0x59 (Register 5-14) must be set.

### REGISTER 5-10: ADDRESS 0X55 – PLL OUTPUT AND REFERENCE DIVIDER

| R/W-0 | R/W-1   | R/W-0    | R/W-0 | R/W-1    | R/W-0 | R/W-0           | R/W-0 |
|-------|---------|----------|-------|----------|-------|-----------------|-------|
|       | PLL_OUT | OIV<3:0> |       | FCB<1:0> |       | PLL_REFDIV<9:8> |       |
| bit 7 |         |          |       |          |       |                 | bit 0 |

 Legend:
 W = Writable bit
 U = Unimplemented bit, read as '0'

 -n = Value at POR
 '1' = Bit is set
 '0' = Bit is cleared
 x = Bit is unknown

bit 7-4 PLL\_OUTDIV<3:0>: PLL output divider control bits<sup>(1)</sup> 1111 = PLL output divided by 15 1110 = PLL output divided by 14 0100 = PLL output divided by 4 (Default) 0011 = PLL output divided by 3 0010 = PLL output divided by 2 0001 = PLL output divided by 1 0000 = PLL output not divided bit 3-2 FCB<1:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings. PLL\_REFDIV<9:8>: Upper two MSb bits of PLL\_REFDIV<9:0>(2) bit 1-0 00 = see Table 5-4. (Default) Note 1: PLL\_OUTDIV<3:0> controls the PLL output clock divider: VCO output is divided by the PLL\_OUTDIV<3:0> setting. See Address 0x54 (Register 5-9) and Table 5-4 for PLL\_REFDIV<9:0> settings. EN\_PLL\_REFDIV in Address 0x59

# TABLE 5-4: EXAMPLE – PLL REFERENCE DIVIDER BIT SETTINGS VS. PLL REFERENCE INPUT FREQUENCY

| PLL_REFDIV<9:0> | PLL Reference Frequency             |
|-----------------|-------------------------------------|
| 11-1111-1111    | Reference frequency divided by 1023 |
| 11-1111-1110    | Reference frequency divided by 1022 |
| _               | _                                   |
| 00-0000-0011    | Reference frequency divided by 3    |
| 00-0000-0010    | Do not use (not supported)          |
| 00-0000-0001    | Reference frequency divided by 1    |
| 00-0000-0000    | Reference frequency divided by 1    |

(Register 5-14) must be set.

#### REGISTER 5-11: ADDRESS 0X56 – PLL PRESCALER (LSB)

| R/W-0        | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-0 | R/W-0 | R/W-0 |  |
|--------------|-------|-------|-------|-------|-------|-------|-------|--|
| PLL_PRE<7:0> |       |       |       |       |       |       |       |  |
| bit 7        |       |       |       |       |       |       | bit 0 |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 PLL\_PRE<7:0>: PLL prescaler selection<sup>(1)</sup>

1111-1111 = VCO clock divided by 255 (if PLL\_PRE<11:8> = 0000)

• • •

0111-1000 = VCO clock divided by 120 (if PLL\_PRE<11:8> = 0000) (Default)

• • •

0000-0010 = VCO clock divided by 2 (if PLL\_PRE<11:8> = 0000)

0000-0001 = VCO clock divided by 1 (if PLL PRE<11:8> = 0000)

0000-0000 = VCO clock not divided (if PLL\_PRE<11:8> = 0000)

Note 1: PLL\_PRE is a 12-bit-wide setting. The upper four bits (PLL\_PRE<11:8>) are defined in Address 0x57. See Table 5-5 for the PLL\_PRE<11:0> settings. The PLL Prescaler is used to divide down the VCO output clock in the PLL phase-frequency detector loop circuit.

### REGISTER 5-12: ADDRESS 0X57 – PLL PRESCALER (MSB)

| R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-0         | R/W-0 | R/W-0 | R/W-0 |  |
|-------|-------|-------|-------|---------------|-------|-------|-------|--|
|       | FCB<  | :3:0> |       | PLL_PRE<11:8> |       |       |       |  |
| bit 7 |       |       |       | •             |       |       | bit 0 |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-4 FCB<3:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

bit 3-0 PLL PRE<11:8>: PLL prescaler selection<sup>(1)</sup>

 $1111 = 2^{12} - 1$  (max), if PLL\_PRE<7:0> = 0xFF

\_

0000 = **Default**)

Note 1: PLL\_PRE is a 12-bit-wide setting. See the lower eight bit settings (PLL\_PRE<7:0>) in Address 0x56 (Register 5-11). See Table 5-5 for the PLL\_PRE<11:0> settings for PLL feedback frequency.

### TABLE 5-5: Example: PLL Prescaler Bit Settings and PLL Feedback Frequency

| PLL_PRE<11:0>  | PLL Feedback Frequency                          |
|----------------|-------------------------------------------------|
| 1111-1111-1111 | VCO clock divided by 4095 (2 <sup>12</sup> - 1) |
| 1111-1111-1110 | VCO clock divided by 4094 (2 <sup>12</sup> - 2) |
| _              | _                                               |
| 0000-0000-0011 | VCO clock divided by 3                          |
| 0000-0000-0010 | VCO clock divided by 2                          |
| 0000-0000-0001 | VCO clock divided by 1                          |
| 0000-0000-0000 | VCO clock divided by 1                          |

#### REGISTER 5-13: ADDRESS 0X58 - PLL CHARGE-PUMP

| R/W-0     | R/W-0 | R/W-0 | R/W-1    | R/W-0 | R/W-0    | R/W-1     | R/W-0 |
|-----------|-------|-------|----------|-------|----------|-----------|-------|
| FCB<2:0>: |       |       | PLL_BIAS |       | PLL_CHAG | PUMP<3:0> |       |
| bit 7     |       |       |          |       |          |           | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-5 FCB<2:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

bit 4 PLL\_BIAS: PLL charge-pump bias source selection bit

Self-biasing coming from AV<sub>DD</sub> (Default)

Bandgap voltage from the reference generator (1.2V)

PLL\_CHAGPUMP<3:0>: PLL charge pump bias current control bits<sup>(1)</sup> bit 3-0

1111 = Maximum current

0010 = (Default)

0000 = Minimum current

PLL\_CHAGPUMP<3:0> should be set based on the phase detector comparison frequency. The bias current amplitude Note 1: increases linearly with increasing the bit setting values. The increase is from approximately 25  $\mu$ A to 375  $\mu$ A, 25  $\mu$ A per step. See Section 4.7.2.1, "PLL Output Frequency and Output Control Parameters" for more details of the PLL block.

#### ADDRESS 0X59 - PLL ENABLE CONTROL 1 **REGISTER 5-14:**

| U-0   | R/W-1 R/W-0 |  | R/W-0         | R/W-0         | R/W-0 | R/W-0  | R/W-1  |
|-------|-------------|--|---------------|---------------|-------|--------|--------|
| _     | FCB<4:3>    |  | EN_PLL_REFDIV | FDIV FCB<2:1> |       | EN_PLL | FCB<0> |
| bit 7 |             |  |               |               |       |        | bit 0  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 Unimplemented: Not used.

bit 6-5 FCB<4:3>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

bit 4 EN\_PLL\_REFDIV: Enable PLL Reference Divider (PLL\_REFDIV<9:0>).

Enabled

Reference divider is bypassed (Default)

bit 3-2 FCB<2:1>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

bit 1 EN\_PLL: Enable PLL circuit.

Enabled

Disabled (Default)

FCB<0>: Factory-Controlled Bit. This is not for the user. Do not change default setting. bit 0

#### REGISTER 5-15: ADDRESS 0X5A – PLL LOOP FILTER RESISTOR

| U-0   | R/W-0    | R/W-1 | R/W-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|----------|-------|-------|-------|-------|-------|-------|
| _     | FCB<1:0> |       |       |       | •     |       |       |
| bit 7 |          |       |       |       |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 Unimplemented: Not used.

bit 6-5 FCB<1:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

bit 4-0 PLL\_RES<4:0>: Resistor value selection bits for PLL loop filter<sup>(1)</sup>

11111 = Maximum value

• • •

01111= (Default)

. . .

00000 = Minimum value

Note 1: PLL\_RES<4:0> should be set based on the phase detector comparison frequency. The resistor value increases linearly with the bit settings, from minimum to maximum values. See the PLL loop filter section in Section 4.7, "ADC Clock Selection".

#### REGISTER 5-16: ADDRESS 0X5B - PLL LOOP FILTER CAP3

| U-0   | R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-1        | R/W-1 | R/W-1 |
|-------|-------|-------|-------|-------|--------------|-------|-------|
| _     | FCB   | <1:0> |       |       | PLL_CAP3<4:0 | >     |       |
| bit 7 |       |       |       |       |              |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 Unimplemented: Not used.

bit 6-5 FCB<1:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

bit 4-0 PLL\_CAP3<4:0>: Capacitor 3 value selection bits for PLL loop filter<sup>(1)</sup>

11111 = Maximum value

• • •

00111**= (Default)** 

• • •

00000 = Minimum value

Note 1: This capacitor is in series with the shunt resistor, which is set by PLL\_RES<4:0>. The capacitor value increases linearly with the bit settings, from minimum to maximum values. This setting should be set based on the phase detector comparison frequency.

#### REGISTER 5-17: ADDRESS 0X5C - PLL LOOP FILTER CAP1

| U-0   | R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-1         | R/W-1 | R/W-1 |
|-------|-------|-------|-------|-------|---------------|-------|-------|
| _     | FCB   | <1:0> |       |       | PLL_CAP1<4:0> | •     |       |
| bit 7 | -     |       |       |       |               |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 Unimplemented: Not used.

bit 6-5 FCB<1:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

bit 4-0 PLL\_CAP1<4:0>: Capacitor 1 value selection bits for PLL loop filter<sup>(1)</sup>

11111 = Maximum value

• • •

00111= (Default)

• • •

00000 = Minimum value

Note 1: This capacitor is located between the charge pump output and ground, and in parallel with the shunt resistor which is defined by the PLL\_RES<4:0>. The capacitor value increases linearly with the bit settings, from minimum to maximum values. This setting should be set based on the phase detector comparison frequency.

#### REGISTER 5-18: ADDRESS 0X5D - PLL LOOP FILTER CAP2

| U-0   | R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-1        | R/W-1 | R/W-1 |
|-------|-------|-------|-------|-------|--------------|-------|-------|
| _     | FCB   | <1:0> |       |       | PLL_CAP2<4:0 | >     |       |
| bit 7 |       |       |       |       |              |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 Unimplemented: Not used.

bit 6-5 FCB<1:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

bit 4-0 PLL\_CAP2<4:0>: Capacitor 2 value selection bits for PLL loop filter<sup>(1)</sup>

11111 = Maximum value

• • •

00111**= (Default)** 

• • •

00000 = Minimum value

Note 1: This capacitor is located between the charge pump output and ground, and in parallel with CAP1 which is defined by the PLL\_-CAP1<4:0>. The capacitor value increases linearly with the bit settings, from minimum to maximum values. This setting should be set based on the phase detector comparison frequency.

### REGISTER 5-19: ADDRESS 0X5F – PLL ENABLE CONTROL 2<sup>(1)</sup>

| R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-0      | R/W-0       | R/W-0 | R/W-1 |
|-------|-------|-------|-------|------------|-------------|-------|-------|
|       | FCB<  | 5:2>  |       | EN_PLL_OUT | EN_PLL_BIAS | FCB   | <1:0> |
| bit 7 |       |       |       |            |             |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-4 FCB<5:2>: Factory-Controlled Bits. This is not for the user. Do not change the default settings.

bit 3 **EN\_PLL\_OUT:** Enable PLL output.

1 = Enabled

0 = Disabled (Default)

bit 2 EN\_PLL\_BIAS: Enable PLL bias

1 = Enabled

0 = Disabled (Default)

bit 1-0 FCB<1:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

Note 1: To enable PLL output, EN\_PLL\_OUT, EN\_PLL\_BIAS and EN\_PLL in Address 0x59 (Register 5-14) must be set.

#### REGISTER 5-20: ADDRESS 0X62 – OUTPUT DATA FORMAT AND OUTPUT TEST PATTERN

| U-0   | R/W-0    | R/W-0       | R/W-1    | R/W-0     | R/W-0 | R/W-0      | R/W-0 |
|-------|----------|-------------|----------|-----------|-------|------------|-------|
| _     | LVDS_8CH | DATA_FORMAT | OUTPUT_I | MODE<1:0> | TEST  | _PATTERNS< | :2:0> |
| bit 7 |          |             |          |           |       |            | bit 0 |

```
Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown
```

```
bit 7
                Unimplemented: Not used.
bit 6
               LVDS_8CH: LVDS data stream type selection for octal-channel mode<sup>(1)</sup>
                1 = Serialized data stream<sup>(2)</sup>
                0 = Interleaved with parallel data stream<sup>(3)</sup>(Default)
               DATA_FORMAT: Output data format selection
bit 5
               1 = Offset binary (unsigned)
                0 = Two's complement (Default)
                OUTPUT_MODE<1:0>: Output mode selection(4)
bit 4-3
                11 = DDR LVDS output mode with MSb byte first<sup>(5)</sup>
                10 = DDR LVDS output mode with even bit first<sup>(6)</sup>(Default)
                01 = CMOS output mode
                00 = Output disabled
bit 2-0
               TEST PATTERNS<2:0>: Test output data pattern selection
                111 = Output data is pseudo-random number (PN) sequence<sup>(7)</sup>
                110 = Sync Pattern for LVDS output.
                          18-bit mode: '11111111 00000000 10'
                          16-bit mode: '11111111 00000000'
                          14-bit mode: '11111111 000000'
                          12-bit mode: '11111111 0000'
                          10-bit mode: '11111111 00'
                101 = Alternating Sequence for LVDS mode
                          16-bit mode: '01010101 10101010'
                          14-bit mode: '01010101 101010'
                100 = Alternating Sequence for CMOS.
                          Output: '11111111 111111111' alternating with '00000000 00000000'
                011 = Alternating Sequence for CMOS.
                          Output: '01010101 01010101' alternating with '10101010 10101010'
                010 = Ramp Pattern. Output is incremented by:
                          18-bit mode: 1 LSb per clock cycle
                          16-bit mode: 1 LSb per 4 clock cycles
                          14-bit mode: 1 LSb per 16 clock cycles
                001 = Double Custom Patterns.
                          Output: Alternating custom pattern A (see Addresses 0X74 - 0X75 - Registers 5-29 - 5-30) and custom
                          pattern B (see Address 0X76 - 0X77 - Registers 5-31 - 5-32)(8)
                000 = Normal Operation. Output: ADC data (Default)
```

- Note 1: This bit setting is valid for the octal-channel mode only. See Addresses 0x7D-0x7F (Registers 5-37 5-39) for channel order selection.
  - 2: Serialized LVDS is available in octal-channel with 16-bit mode only: Each LVDS output pair holds a single input channel's data and outputs in a serial data stream (synchronized with WCK): Q7+/Q7- is for the first channel's selected data, and Q0+/Q0- is for the last channel's selected data. This bit function is enabled only when EN\_DSPP\_8 = 1 in Address 0x81 (Register 5-41). See Figure 2-4 for the timing diagram.
  - 3: The output is in parallel data stream. The first sampled data bit is clocked out first in parallel LVDS output pins, followed by the next sampled channel data bit. See Figures 2-2 and 2-3 for the timing diagram.
  - **4:** See Figures 2-1 2-4 for the timing diagram.
  - 5: Only 16-bit mode is available for this option.

Rising edge: Q15 - Q8.

Falling edge: Q7 - Q0

- **6:** Rising edge: Q14, Q12, Q10,.... Q0. Falling edge: Q15, Q13, Q11,... Q1.
- 7: Pseudo-random number (PN) code is generated by the linear feedback shift register (LFSR).
- 8: The alternating patterns A and B are applied to Q<15:0>. Pattern A<15:14> and Pattern B<15:14> are also applied to OVR and WCK pins, respectively. Pattern A<1:0> and Pattern B<1:0> are also applied to DM1/DM+ and DM2/DM-.

### REGISTER 5-21: ADDRESS 0X63 – ADC OUTPUT BIT (RESOLUTION) AND LVDS LOAD

| R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0     | R/W-0 | R/W-0 | R/W-1 |
|-------|-------|--------|-------|-----------|-------|-------|-------|
|       | OUTP  | UT_BIT |       | LVDS_LOAD | LV    | >     |       |
| bit 7 |       |        |       |           |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

### bit 7-4 16-Bit Device (MCP37D31-80):

OUTPUT\_BIT<3:0>: Select number of output data bits<sup>(1)</sup>

1111 = 15

1110 = 14

1101 = 13

1100 = 12

1011 = 11

1010 = 10

1001 = 9

1000 = 8

0111 = 7

0110 = 6

0101 = 50100 = 4

0011 = 3

0010 = 2

0001 = 1

0000 = 16-bit (Default)

#### 14-Bit Device (MCP37D21-80):

OUTPUT\_BIT<3:0>: These bits have no effect(2)

bit 3 LVDS\_LOAD: Internal LVDS load termination

1 = Enable internal load termination

0 = Disable internal load termination (**Default**)

bit 2-0 LVDS\_IMODE<2:0>: LVDS driver current control bits

111 = 7.2 mA

011 = 5.4 mA

001 = 3.5 mA (Default)

000 **= 1.8 mA** 

Do not use the following settings (3):

110, 101, 100, 010

- Note 1: These bits are applicable for the 16-bit device only. See Address 0x68 (Register 5-26) for additional DM1 and DM2 bits.
  - 2: In the 14-bit device, ADC resolution is not user selectable.
  - 3: These settings can result in unknown output currents.

#### REGISTER 5-22: ADDRESS 0X64 – OUTPUT CLOCK PHASE CONTROL WHEN DECIMATION FILTER IS USED

| R/W-0    | R/W-0 | R/W-0      | R/W-0 | R/W-0    | R/W-0 | R/W-1 | R/W-1 |  |
|----------|-------|------------|-------|----------|-------|-------|-------|--|
| EN_PHDLY | DCLk  | _PHDLY_DEC | <2:0> | FCB<3:0> |       |       |       |  |
| bit 7    |       |            |       |          |       |       | bit 0 |  |

 Legend:
 R = Readable bit
 W = Writable bit
 U = Unimplemented bit, read as '0'

 -n = Value at POR
 '1' = Bit is set
 '0' = Bit is cleared
 x = Bit is unknown

bit 7 EN\_PHDLY: Enable digital output clock phase delay control when DLL or decimation filter is used.

1 = Enabled

0 = Disabled (Default)

bit 6-4 DCLK\_PHDLY\_DEC<2:0>: Digital output clock phase delay control when decimation filter is used<sup>(2)</sup>

111 = +315° phase-shifted from default(2) 110 = +270° phase-shifted from default 101 = +225° phase-shifted from default(2) 100 = +180° phase-shifted from default(2) 101 = +135° phase-shifted from default(2) 101 = +90° phase-shifted from default(2)

000 = **Default**<sup>(3)</sup>

bit 3-0 FCB<3:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

Note 1: These bits have an effect only if EN\_PHDLY = 1. See Address 0x52 (Register 5-7) for the same feature when DLL is used.

2: Only available when the decimation filter setting is greater than 2. When FIR\_A/B <8:1> = 0's (default) and FIR\_A<6> = 0, only 4-phase shifts are available (+45°, +135°, +225°, +315°) from default. See Addresses 0x7A, 0x7B and 0x7C (Registers 5-34 – 5-36). See Addresses 0x6D and 0x52 (Registers 5-28 and 5-7) for DCLK phase shift for other modes.

3: The phase delay for all other settings is referenced to this default phase.

### REGISTER 5-23: ADDRESS 0X65 - LVDS OUTPUT POLARITY CONTROL

| R/W-0 | R/W-0 | R/W-0 | R/W-0   | R/W-0  | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|---------|--------|-------|-------|-------|
|       |       |       | POL_LVD | S<7:0> |       |       |       |
| bit 7 |       |       |         |        |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 **POL\_LVDS<7:0>:** Control polarity of LVDS data pairs (Q7+/Q7- – Q0+/Q0-)<sup>(1)</sup>

1111-1111 = Invert all LVDS pairs

1111-1110 = Invert all LVDS pairs except the LSb pair

. . .

1000-0000 = Invert MSb LVDS pair

. . .

0000-0001 = Invert LSb LVDS pair

0000-0000 = No inversion of LVDS bit pairs (**Default**)

Note 1: (a) 14-bit mode: The LSb bit has no effect. (b) 12-bit mode: The last two LSb bits have no effect.

### REGISTER 5-24: ADDRESS 0X66 - DIGITAL OFFSET CORRECTION (LOWER BYTE)

| R/W-0 | R/W-0 | R/W-0 | R/W-0        | R/W-0       | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|--------------|-------------|-------|-------|-------|
|       |       |       | DIG_OFFSET_0 | GLOBAL<7:0> |       |       |       |
| bit 7 |       |       |              |             |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 DIG\_OFFSET\_GLOBAL<7:0>: Lower byte of DIG\_OFFSET\_GLOBAL<15:0> for all channels<sup>(1)</sup>

0000-0000 = **Default** 

Note 1: Offset is added to the ADC output. Setting is two's complement using two combined registers (16-bits wide).

Setting range:  $(-2^{15} \text{ to } 2^{15} - 1) \text{ x}$  step size. Step size of each bit setting:

- 12-bit mode: 0.125 LSb

- 14-bit mode: 0.25 LSb

- 16-bit mode: 0.5 LSb

- 18-bit mode: 1 LSb.

### REGISTER 5-25: ADDRESS 0X67 – DIGITAL OFFSET CORRECTION (UPPER BYTE)

| R/W-0 | R/W-0 | R/W-0 | R/W-0        | R/W-0        | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|--------------|--------------|-------|-------|-------|
|       |       | I     | DIG_OFFSET_C | GLOBAL<15:8> |       |       |       |
| bit 7 |       |       |              |              |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 DIG\_OFFSET\_GLOBAL<15:8>: Upper byte of DIG\_OFFSET\_GLOBAL<15:0> for all channels<sup>(1)</sup>

0000-0000 = **Default** 

Note 1: See Note 1 in Address 0x66 (Register 5-24)

### REGISTER 5-26: ADDRESS 0X68 – WCK/OVR AND DM1/DM2

| R/W-0    | R/W-0 | R/W-1 | R/W-0       | R/W-0      | R/W-1  | R/W-0      | R/W-0 |
|----------|-------|-------|-------------|------------|--------|------------|-------|
| FCB<3:0> |       |       | POL_WCK_OVR | EN_WCK_OVR | DM1DM2 | POL_DM1DM2 |       |
| bit 7    |       |       |             |            |        |            | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-4 FCB<3:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

bit 3 POL\_WCK\_OVR: Polarity control for WCK and OVR bit pair in LVDS mode

1 = Inverted

0 = Not inverted (Default)

bit 2 EN\_WCK\_OVR: Enable WCK and OVR output bit pair

= Enabled (Default)

0 = Disabled

bit 1 **DM1DM2**: Add two additional LSb bits (DM1/DM+ and DM2/DM- bits) to the output<sup>(1)</sup>

. = Added

0 = Not added (Default)

bit 0 POL\_DM1DM2: Polarity control for DM1/DM+ and DM2/DM- pair in LVDS mode<sup>(1)</sup>

1 = Inverted

0 = Not inverted (Default)

Note 1: Applicable for 16-bit mode only: When this bit is set and the decimation is used, two additional LSb bits (DM1/DM+ and DM2/DM-, DM2/DM- is the LSb) can be added and result in 18-bit resolution. See Addresses 0x7B and 0x7C (Registers 5-35 and 5-36) for the decimation filter settings. See Address 0x63 (Register 5-21) for the output bit control.

#### REGISTER 5-27: ADDRESS 0X6B – PLL CALIBRATION

| R/W-0 | R/W-0 | R/W-0    | R/W-0 | R/W-1 | R/W-0        | R/W-0 | R/W-0  |
|-------|-------|----------|-------|-------|--------------|-------|--------|
|       |       | FCB<6:2> |       |       | PLL_CAL_TRIG | FCE   | 3<1:0> |
| bit 7 |       |          |       |       |              |       | bit 0  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-3 FCB<6:2>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

bit 2 PLL\_CAL\_TRIG: Manually force recalibration of the PLL at the state of bit transition<sup>(1)</sup>

Toggle from "1" to "0", or "0" to "1" = Start PLL calibration

bit 1-0 **FCB<1:0>:** Factory-Controlled Bits. This is not for the user. Do not program.

Note 1: See PLL\_CAL\_STAT in Address 0xD1 (Register 5-80) for calibration status indication.

### REGISTER 5-28: ADDRESS 0X6D – PLL OUTPUT AND OUTPUT CLOCK PHASE<sup>(1)</sup>

| U-0   | U-0 | R/W-0      | R/W-0  | R/W-0 | R/W-0        | R/W-0 | R/W-0  |
|-------|-----|------------|--------|-------|--------------|-------|--------|
|       | -   | EN_PLL_CLK | FCB<1> | DCI   | _K_DLY_PLL<2 | 2:0>  | FCB<0> |
| bit 7 |     |            |        |       |              |       | bit 0  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-6 Unimplemented: Not used

bit 5 EN\_PLL\_CLK: Enable PLL output clock

1 = PLL output clock is enabled to the ADC core

0 = PLL clock output is disabled (Default)

bit 4 FCB<1>: Factory-Controlled Bit. This is not for the user. Do not change default settings.

bit 3-1 DCLK\_DLY\_PLL<2:0>: Output clock is delayed by the number of VCO clock cycles from the nominal PLL output<sup>(2)</sup>

111 = Delay of 15 cycles

110 = Delay of 14 cycles

. . .

001 = Delay of one cycle

000 = No delay (Default)

bit 0 FCB<0>: Factory-Controlled Bit. This is not for the user. Do not change default setting.

Note 1: This register has effect only when the PLL clock is selected by the CLK\_SOURCE bit in Address 0x53 (Register 5-8) and PLL circuit is enabled by EN\_PLL bit in Address 0x59 (Register 5-14).

2: This bit setting enables the output clock phase delay. This phase delay control option is applicable when PLL is used as the clock source and the decimation is not used.

### REGISTER 5-29: ADDRESS 0X74 – USER-DEFINED OUTPUT PATTERN A (LOWER BYTE)

| R/W-0 | R/W-0 | R/W-0 | R/W-0   | R/W-0   | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|---------|---------|-------|-------|-------|
|       |       |       | PATTERN | _A<7:0> |       |       |       |
| bit 7 |       |       |         |         |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 PATTERN A<7:0>: Lower byte of PATTERN A<15:0>(1)

Note 1: See PATTERN\_A<15:8> in Address 0x75 (Register 5-30) and TEST\_PATTERNS<2:0> in Address 0x62 (Register 5-20). If ADC resolution is less than 16-bit, some LSbs are not used. Unused LSb = 16-n, where n = resolution. Leave the unused LSb bits as 0s.

### REGISTER 5-30: ADDRESS 0X75 – USER-DEFINED OUTPUT PATTERN A (UPPER BYTE)

| R/W-0 | R/W-0 | R/W-0 | R/W-0    | R/W-0    | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|----------|----------|-------|-------|-------|
|       |       |       | PATTERN_ | _A<15:8> |       |       |       |
| bit 7 |       |       |          |          |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 PATTERN\_A<15:8>: Upper byte of PATTERN\_A<15:0>(1)

Note 1: See PATTERN\_A<7:0> in Address 0x74 (Register 5-29) and TEST\_PATTERNS<2:0> in Address 0x62 (Register 5-20).

### REGISTER 5-31: ADDRESS 0X76 – USER-DEFINED OUTPUT PATTERN B (LOWER BYTE)

| R/W-0 | R/W-0 | R/W-0 | R/W-0                | R/W-0   | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|----------------------|---------|-------|-------|-------|
|       |       |       | PATTERN <sub>.</sub> | _B<7:0> |       |       |       |
| bit 7 |       |       |                      |         |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 **PATTERN\_B<7:0>:** Lower byte of PATTERN\_B<15:0><sup>(1)</sup>

Note 1: See PATTERN\_B<15:8> in Address 0x77 (Register 5-32) and TEST\_PATTERNS<2:0> in Address 0x62 (Register 5-20). If ADC resolution is less than 16-bit, some LSbs are not used. Unused LSb = 16-n, where n = resolution. Leave the unused LSb bits as 0s.

### REGISTER 5-32: ADDRESS 0X77 – USER-DEFINED OUTPUT PATTERN B (UPPER BYTE)

| R/W-0 | R/W-0 | R/W-0 | R/W-0    | R/W-0    | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|----------|----------|-------|-------|-------|
|       |       |       | PATTERN_ | _B<15:8> |       |       |       |
| bit 7 |       |       |          |          |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 PATTERN\_B<15:8>: Upper byte of PATTERN\_B<15:0><sup>(1)</sup>

Note 1: See PATTERN\_B<7:0> in Address 0x76 (Register 5-31) and TEST\_PATTERNS<2:0> in Address 0x62 (Register 5-20).

#### REGISTER 5-33: ADDRESS 0X79 - DUAL-CHANNEL DIGITAL SIGNAL POST-PROCESSING CONTROL

| R/W-0     | R/W-0 | R/W-0 | R/W-0 | R/W-0    | R/W-0 | R/W-0 | R/W-0 |
|-----------|-------|-------|-------|----------|-------|-------|-------|
| EN_DSPP_2 |       |       |       | FCB<6:0> |       |       |       |
| bit 7     |       |       |       |          |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 EN DSPP 2: Enable all digital post-processing functions for dual-channel operations

1 = Enabled

0 = Disabled (Default)

bit 6-0 **FCB<6:0>:** Factory-Controlled Bits. This is not for the user. Do not change default settings.

### REGISTER 5-34: ADDRESS 0X7A – FRACTIONAL DELAY RECOVERY AND FIR\_A0<sup>(1)</sup>

| R/W-0  | R/W-0    | R/W-0  | R/W-0 | R/W-0 | R/W-0    | R/W-0 | R/W-0 |
|--------|----------|--------|-------|-------|----------|-------|-------|
| FCB<5> | FIR_A<0> | EN_FDR |       |       | FCB<4:0> |       |       |
| bit 7  |          |        |       |       |          |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 FCB<5>: Factory-Controlled Bit. This is not for the user. Do not change default setting.

bit 6 FIR\_A<0>: Enable the first 2x decimation (Stage 1A in FIR A) in single-channel mode<sup>(2)</sup>

1 = Enabled

0 = Disabled (Default)

bit 5 EN\_FDR: Enable fractional delay recovery (FDR) option

1 = Enabled (with delay of 59 clock cycles).

0 = Disabled (Default)

bit 4-0 FCB<4:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

Note 1: This register is used only for single and dual-channel modes.

2: This is the LSb for the FIR A filter settings. For the first 2x decimation, set FIR\_A<0> = 1 for single-channel operation, and FIR\_A<0> = 0 for dual-channel operation. See Address 0x7B (Register 5-35) for FIR\_A<8:1> settings.

#### ADDRESS 0X7B - FIR A FILTER(1,5) **REGISTER 5-35:**

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|------------|-------|-------|-------|
|       |       |       |       | FIR_A<8:1> |       |       |       |
| bit 7 |       |       |       |            |       |       | bit 0 |

```
Legend:
R = Readable bit
                              W = Writable bit
                                                             U = Unimplemented bit, read as '0'
-n = Value at POR
                              '1' = Bit is set
                                                             '0' = Bit is cleared
                                                                                                 x = Bit is unknown
```

bit 7-0 FIR\_A<8:1>: Decimation Filter FIR A settings for Channel A (or I)(2) Single-Channel Mode: (3)

```
FIR_A<8:0> =
```

```
1-1111-1111 = Stage 1 - 9 filters (decimation rate: 512)
0-1111-1111 = Stage 1 - 8 filters
0-0111-1111 = Stage 1 - 7 filters
0-0011-1111 = Stage 1 - 6 filters
0-0001-1111 = Stage 1 - 5 filters
0-0000-1111 = Stage 1 - 4 filters
0-0000-0111 = Stage 1 - 3 filters (decimation rate = 8)
0-0000-0011 = Stage 1 - 2 filters (decimation rate = 4)
0-0000-0001 = Stage 1 filter (decimation rate = 2)
0-0000-0000 = Disabled all FIR A filters. (Default)
<u>Dual-Channel Mode:</u>(4)
```

```
FIR_A<8:0> =
1-1111-1110 = Stage 2 - 9 filters (decimation rate: 256)
0-1111-1110 = Stage 2 - 8 filters
0-0111-1110 = Stage 2 - 7 filters
0-0011-1110 = Stage 2 - 6 filters
0-0001-1110 = Stage 2 - 5 filters
0-0000-1110 = Stage 2 - 4 filters
0-0000-0110 = Stage 2 - 3 filters
0-0000-0010 = Stage 2 filter (decimation rate = 2)
0-0000-0000 = Disabled all FIR A filters. (Default)
```

- Note 1: This register is used only for single and dual-channel modes. The register values are thermometer encoded.
  - FIR\_A<0> is placed in Address 0x7A (Register 5-34).
  - 3: In single-channel mode, the 1st stage filter is selected by FIR\_A<0> = 1 in Address 0x7A (Register 5-34).
  - In dual-channel mode, the 1st stage filter is disabled by setting FIR A<0> = 0 in Address 0x7A. 4:
  - SNR is improved by approximately 2.5 dB per each filter stage, and output data rate is reduced by a factor of two per stage. The data and clock rates in Address 0X02 (Register 5-3) need to be updated accordingly. Address 0x64 (Register 5-22) setting is also affected. The maximum decimation rate for the single-channel mode is 512, and 256 for the dual-channel mode.

#### ADDRESS 0X7C - FIR B FILTER(1,2) REGISTER 5-36:

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|------------|-------|-------|-------|
|       |       |       |       | FIR_B<7:0> |       |       |       |
| bit 7 |       |       |       |            |       |       | bit 0 |

#### Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### bit 7-0 FIR\_B<7:0>:Decimation Filter FIR B settings for Channel B (or Q)(3)

1111-1111 = Stage 2 - 9 filters (decimation rate = 256)

0111-1111 = Stage 2 - 8 filters

0011-1111 = Stage 2 - 7 filters

0001-1111 **= Stage 2 - 6 filters** 

0000-1111 = Stage 2 - 5 filters 0000-0111 = Stage 2 - 4 filters

0000-0011 = Stage 2 - 3 filters

0000-0001 = Stage 2 filter (decimation rate = 2)

0000-0000 = Disabled all FIR B Filters. (Default)

#### This register is used for the dual-channel mode only. The register values are thermometer encoded. Note

- EN\_DSPP\_2 bit in Address 0x79 (Register 5-34) must be set when using decimation in dual-channel mode. 2:
- SNR is improved by approximately 2.5 dB per each filter stage, and output data rate is reduced by a factor of two per stage. The data and clock rates in Address 0X02 (Register 5-3) need to be updated accordingly. Address 0x64 (Register 5-22) setting is also affected. The maximum decimation factor for the dual-channel mode is 256.

#### REGISTER 5-37: ADDRESS 0X7D - AUTO-SCAN CHANNEL ORDER (LOWER BYTE)

| R/W-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1        | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|--------------|-------|-------|-------|
|       |       |       | CH    | I_ORDER<7:0> |       |       |       |
| bit 7 |       |       |       |              |       |       | bit 0 |

#### Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '0' = Bit is cleared '1' = Bit is set x = Bit is unknown

#### bit 7-0 CH ORDER<7:0>: Lower byte of CH ORDER<31:0>(1)

0111-1000 = **Default** 

See Table 5-3 for the channel order selection. See SEL\_NCH<2:0> in Address 0x01 (Register 5-2) for the number of channels Note 1: to be selected.

#### REGISTER 5-38: ADDRESS 0X7E - AUTO-SCAN CHANNEL ORDER (MIDDLE BYTE)

| R/W-1 | R/W-0 | R/W-1 | R/W-0           | R/W-1        | R/W-1 | R/W-0 | R/W-0 |
|-------|-------|-------|-----------------|--------------|-------|-------|-------|
|       |       |       | CH <sub>-</sub> | _ORDER<15:8> |       |       |       |
| bit 7 |       |       |                 |              |       |       | bit 0 |

#### Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### bit 7-0 CH\_ORDER<15:8>: Middle byte of CH\_ORDER<31:0>(1)

1010-1100 = **Default** 

See Table 5-3 for the channel order selection. See SEL\_NCH<2:0> in Address 0x01 (Register 5-2) for the number of channels Note 1:

to be selected.

#### REGISTER 5-39: ADDRESS 0X7F - AUTO-SCAN CHANNEL ORDER (UPPER BYTE)

| R/W-1 | R/W-0 | R/W-0 | R/W-0 | R/W-1        | R/W-1 | R/W-1 | R/W-0 |
|-------|-------|-------|-------|--------------|-------|-------|-------|
|       |       |       | CH_   | ORDER<23:16> |       |       |       |
| bit 7 |       |       |       |              |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH\_ORDER<23:16>: Upper byte of CH\_ORDER<31:0>(1)

1000-1110 **= Default** 

See Table 5-3 for the channel order selection. See SEL NCH<2:0> in Address 0x01 (Register 5-2) for the number of channels Note 1:

to be selected.

#### ADDRESS 0X80 - DIGITAL DOWN-CONVETER CONTROL 1(1) REGISTER 5-40:

| R/W-0      | R/W-0      | R/W-0  | R/W-0      | R/W-0      | R/W-0   | R/W-0       | R/W-0   |
|------------|------------|--------|------------|------------|---------|-------------|---------|
| HBFILTER_B | HBFILTER_A | EN_NCO | EN_AMPDITH | EN_PHSDITH | EN_LFSR | EN_DDC_FS/8 | EN_DDC1 |
| bit 7      |            |        |            |            |         |             | bit 0   |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

- bit 7 HBFILTER B: Select half-bandwidth filter at DDC output of channel B in dual-channel mode<sup>(2)</sup>
  - Select High-Pass filter at DDC output
  - Select Low-Pass filter at DDC output (Default)
- HBFILTER\_A: Select half-bandwidth filter at DDC output of channel A<sup>(2)</sup> bit 6
  - Select High-Pass filter at DDC output
  - Select Low-Pass filter at DDC output (Default)
- bit 5 EN\_NCO: Enable NCO of DDC1
  - 1 = Enabled
  - Disabled (Default)
- **EN\_AMPDITH:** Enable amplitude dithering for NCO<sup>(3, 4)</sup> bit 4
  - 1 = Enabled
  - Disabled (Default)
- EN\_PHSDITH: Enable phase dithering for NCO(3, 4) bit 3
  - 1 = Enabled
  - 0 = Disabled (Default)
- EN\_LFSR: Enable linear feedback shift register (LFSR) for amplitude and phase dithering for NCO bit 2
  - 1 = Enabled
  - 0 = Disabled (Default)
- EN\_DDC\_FS/8: Enable NCO for the DDC2 to center the DDC output signal to be around f<sub>S</sub>/8/DER<sup>(5)</sup> bit 1
  - 1 = Enabled
  - Disabled (Default)
- bit 0 EN\_DDC1: Enable digital down converter 1 (DDC1)
  - $1 = Enabled^{(6)}$
  - 0 = Disabled (Default)
- This register is used for single-, dual- and octal-channel modes when CW feature is enabled (8CH\_CW = 1). Note 1:
  - This filter includes a decimation of 2.
    - -Single-channel mode: HBFILTER\_A is used.
    - -Dual-channel mode: Both HBFILTER A and HBFILTER B are used.
  - 3: This requires the LFSR to be enabled: EN\_LFSR=1
  - $\label{eq:en_AMPDITH} \textbf{EN\_AMPDITH} \textbf{=} 1 \text{ and } \textbf{EN\_PHSDITH} \textbf{=} 1 \text{ are recommended for the best performance}.$
  - DER is the decimation rate defined by FIR A or FIR B filter. If up-converter is not enabled (disabled), output is I/Q data.
  - DDC and NCO are enabled. For DDC function, bits 0, 2 and 5 need to be enabled all together.

#### REGISTER 5-41: ADDRESS 0X81 - DIGITAL DOWN-CONVERTER CONTROL 2

| R/W-0    | R/W-0   | R/W-0        | R/W-0   | R/W-0     | R/W-0  | R/W-0     | R/W-0 |
|----------|---------|--------------|---------|-----------|--------|-----------|-------|
| FDR_BAND | EN_DDC2 | GAIN_HBF_DDC | SEL_FDR | EN_DSPP_8 | 8CH_CW | GAIN_8CH< | <1:0> |
| bit 7    |         |              |         |           |        |           | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 FDR\_BAND: Select 1st or 2nd Nyquist band

1 = 2nd Nyquist band

0 = 1st Nyquist band (Default)

bit 6 EN\_DDC2: Enable DDC2 after the digital half-band filter (HBF) in DDC.

1 = Enabled

0 = Disabled (Default)

bit 5 GAIN\_HBF\_DDC: Gain selection for the output of the digital half-band filter (HBF) in DDC<sup>(1)</sup>

1 = x2

0 = x1 (Default)

bit 4 SEL\_FDR: Select fractional delay recovery (FDR)

1 = FDR for 8-channel

0 = FDR for dual-channel (Default)

bit 3 EN DSPP 8: Enable digital signal post-processing (DSPP) features for 8-channel operation<sup>(2)</sup>

1 = Enabled

0 = Disabled (Default)

bit 2 **8CH\_CW:** Enable CW mode in octal-channel mode<sup>(2, 3)</sup>

1 = Enabled

0 = Disabled (Default)

bit 1-0 GAIN\_8CH<1:0>: Select gain factor for CW signal in octal-channel modes.

11 = x8, 10 = x4, 01 = x2, 00 = x1 (Default)

Note 1: See Section 4.8.2, "Decimation Filters".

2: By enabling this bit, the phase offset corrections in Addresses 0x086 – 0x095 (Registers 5-46 – 5-61) are also enabled. EN DSPP 8 is a global setting bit to enable SEL FDR and LVDS 8CH bits (Address 0x62 - Register 5-20).

3: When CW mode is enabled, the ADC output is the result of the summation (addition) of all eight channels' data after each channel's digital phase offset, digital gain, and digital offset are controlled using the Addresses 0x86 - 0xA7 (Registers 5-46 to 5-78). The result is similar to the beamforming in the phased-array sensors.

### REGISTER 5-42: ADDRESS 0X82 - NUMERICALLY CONTROLLED OSCILLATOR TUNING (LOWER BYTE)

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0       | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|-------------|-------|-------|-------|
|       |       |       | NC    | O_TUNE<7:0> |       |       |       |
| bit 7 |       |       |       |             |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 NCO\_TUNE <7:0>: Lower byte of NCO\_TUNE<31:0>(1)

 $0000-0000 = DC (0 Hz) \text{ when NCO\_TUNE} < 31:0 > = 0x00000000 (Default)$ 

Note 1: See Note 1 and Note 2 in Address 0x85 (Register 5-45).

# REGISTER 5-43: ADDRESS 0X83 – NUMERICALLY CONTROLLED OSCILLATOR TUNING (MIDDLE-LOWER BYTE)

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0        | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|--------------|-------|-------|-------|
|       |       |       | NC    | O_TUNE<15:8> |       |       |       |
| bit 7 |       |       |       |              |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 NCO\_TUNE<15:8>: Middle lower byte of NCO\_TUNE<31:0>(1)

 $0\,0\,0\,0\,-\,0\,0\,0\,0 = \textbf{Default}$ 

Note 1: See Note 1 and Note 2 in Address 0x85 (Register 5-45).

# REGISTER 5-44: ADDRESS 0X84 – NUMERICALLY CONTROLLED OSCILLATOR TUNING (MIDDLE-UPPER BYTE)

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0         | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|---------------|-------|-------|-------|
|       |       |       | NCC   | D_TUNE<23:16> |       |       |       |
| bit 7 |       |       |       |               |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 NCO\_TUNE<23:16>: Middle upper byte of NCO\_TUNE<31:0><sup>(1)</sup>

0000-0000 **= Default** 

Note 1: See Note 1 and Note 2 in Address 0x85 (Register 5-45).

#### **REGISTER 5-45:** ADDRESS 0X85 - NUMERICALLY CONTROLLED OSCILLATOR TUNING (UPPER BYTE)

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0         | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|---------------|-------|-------|-------|
|       |       |       | NCC   | D_TUNE<31:24> |       |       |       |
| bit 7 |       |       |       |               |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 NCO\_TUNE<31:24>: Upper byte of NCO\_TUNE<31:0>(1,2)  $1111-1111 = f_S$  if NCO\_TUNE<31:0> = 0xFFFF FFFF 0000-0000 = **Default** 

- This Register is used only when DDC is enabled: EN\_DDC1 = 1 in Address 0x80 (Register 5-40). See Section 4.8.3.3, Note 1: "Numerically Controlled Oscillator (NCO)" for the details of NCO.
  - NCO frequency =  $(NCO_TUNE<31:0>/2^{32})$  x f<sub>S</sub>, where f<sub>S</sub> is the sampling clock frequency.

#### **REGISTER 5-46:** ADDRESS 0X86 - CH0 NCO PHASE OFFSET IN CW OR DDC MODE (LOWER BYTE)

| R/W-0              | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------------------|-------|-------|-------|-------|-------|-------|-------|
| CH0_NCO_PHASE<7:0> |       |       |       |       |       |       |       |
| bit 7              |       |       |       |       |       |       | bit 0 |

Legend:

R = Readable bit U = Unimplemented bit, read as '0' W = Writable bit

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CHO NCO PHASE<7:0>: Lower byte of CHO NCO PHASE<15:0>(1,2,3) 1111-1111 = 1.4° when CH0 NCO PHASE<15:0> = 0x00FF

0000-0000 = 0° when CH0\_NCO\_PHASE<15:0> = 0x0000 (Default)

- Note 1: This register has an effect when the following modes are used:
  - CW with DDC mode in octal-channel mode
  - Single and dual-channel mode with DDC.

  - CH0 is the 1st channel selected by CH\_ORDER<23:0>. CH(n)\_NCO\_PHASE<15:0> =  $2^{16}$  x Phase Offset Value/360.

#### REGISTER 5-47: ADDRESS 0X87: CH0 NCO PHASE OFFSET IN CW OR DDC MODE (UPPER BYTE)

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0       | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|-------------|-------|-------|-------|
|       |       |       | CH0_N | CO_PHASE<15 | :8>   |       |       |
| bit 7 |       |       |       |             |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH0\_NCO\_PHASE<15:8>: Upper byte of CH0\_NCO\_PHASE<15:0><sup>(1)</sup>

 $1111-1111 = 359.995^{\circ}$  when CH0\_NCO\_PHASE<15:0> = 0xFFFF

0000-0000 = 0° when CH0\_NCO\_PHASE<15:0> = 0x0000 (Default)

Note 1: See Note 1 - Note 3 in Register 5-46.

### REGISTER 5-48: ADDRESS 0X88 - CH1 NCO PHASE OFFSET IN CW OR DDC MODE (LOWER BYTE)

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0         | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|---------------|-------|-------|-------|
|       |       |       | CH1_N | NCO_PHASE<7:0 | 0>    |       |       |
| bit 7 |       |       |       |               |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH1\_NCO\_PHASE<7:0>: Lower byte of CH1\_NCO\_PHASE<15:0>(1)

1111-1111 = 1.4° when CH1\_NCO\_PHASE<15:0> = 0x00FF

• • •

 $0000-0000 = 0^{\circ}$  when CH1\_NCO\_PHASE<15:0> = 0x0000 (Default)

Note 1: See Note 1 - Note 3 in Register 5-46. CH1 is the 2nd channel selected by CH\_ORDER<23:0> bits.

### REGISTER 5-49: ADDRESS 0X89 – CH1 NCO PHASE OFFSET IN CW OR DDC MODE (UPPER BYTE)

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0       | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|-------------|-------|-------|-------|
|       |       |       | CH1_N | CO_PHASE<15 | :8>   |       |       |
| bit 7 |       |       |       |             |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH1\_NCO\_PHASE <15:8>: Upper byte of CH1\_NCO\_PHASE<15:0><sup>(1)</sup>

1111-1111 = 359.995° when CH1\_NCO\_PHASE<15:0> = 0xFFFF

• • •

 $0000-0000 = 0^{\circ}$  when CH1 NCO PHASE<15:0> = 0x0000 (Default)

Note 1: See Note 1 - Note 3 in Register 5-46. CH1 is the 2nd channel selected by CH\_ORDER<23:0> bits.

#### REGISTER 5-50: ADDRESS 0X8A - CH2 NCO PHASE OFFSET IN CW OR DDC MODE (LOWER BYTE)

| R/W-0              | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|--------------------|-------|-------|-------|-------|-------|-------|-------|--|
| CH2_NCO_PHASE<7:0> |       |       |       |       |       |       |       |  |
| bit 7              |       |       |       |       |       |       | bit 0 |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

CH2\_NCO\_PHASE<7:0>: Lower byte of CH2\_NCO\_PHASE<15:0>(1) bit 7-0  $1111-1111 = 1.4^{\circ}$  when CH2\_NCO\_PHASE<15:0> = 0x00FF

See Note 1 - Note 3 in Register 5-46. CH2 is the 3rd channel selected by CH\_ORDER<23:0> bits.

 $0000-0000 = 0^{\circ}$  when CH2\_NCO\_PHASE<15:0> = 0x0000 (Default)

#### REGISTER 5-51: ADDRESS 0X8B - CH2 NCO PHASE OFFSET IN CW OR DDC MODE (UPPER BYTE)

| R/W-0               | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |
|---------------------|-------|-------|-------|-------|-------|-------|-------|--|--|
| CH2_NCO_PHASE<15:8> |       |       |       |       |       |       |       |  |  |
| bit 7               |       |       |       |       |       |       | bit 0 |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

CH2\_NCO\_PHASE <15:8>: Upper byte of CH2\_NCO\_PHASE<15:0>(1) bit 7-0 1111-1111 = 359.995° when CH2\_NCO\_PHASE<15:0> = 0xFFFF

 $0000-0000 = 0^{\circ}$  when CH2 NCO PHASE<15:0> = 0x0000 (Default)

See Note 1 - Note 3 in Register 5-46. CH2 is the 3rd channel selected by CH\_ORDER<23:0> bits.

#### **REGISTER 5-52:** ADDRESS 0X8C - CH3 NCO PHASE OFFSET IN CW OR DDC MODE (LOWER BYTE)

| R/W-0              | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|--------------------|-------|-------|-------|-------|-------|-------|-------|--|
| CH3_NCO_PHASE<7:0> |       |       |       |       |       |       |       |  |
| bit 7              |       |       |       |       |       |       | bit 0 |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

CH3 NCO PHASE<7:0>: Lower byte of CH3 NCO PHASE<15:0>(1) bit 7-0

1111-1111 = 1.4° when CH3\_NCO\_PHASE<15:0> = 0x00FF

 $0000-0000 = 0^{\circ}$  when CH3\_NCO\_PHASE<15:0> = 0x0000 (Default)

Note 1: See Note 1 - Note 3 in Register 5-46. CH3 is the 4th channel selected by CH\_ORDER<23:0> bits.

## REGISTER 5-53: ADDRESS 0X8D - CH3 NCO PHASE OFFSET IN CW OR DDC MODE (UPPER BYTE)

| R/W-0 | R/W-0               | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |  |
|-------|---------------------|-------|-------|-------|-------|-------|-------|--|--|--|
|       | CH3_NCO_PHASE<15:8> |       |       |       |       |       |       |  |  |  |
| bit 7 |                     |       |       |       |       |       |       |  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH3\_NCO\_PHASE <15:8>: Upper byte of CH3\_NCO\_PHASE<15:0>(1)

1111-1111 = 359.995° when CH3\_NCO\_PHASE<15:0> = 0xFFFF

• • •

 $0000-0000 = 0^{\circ}$  when CH3 NCO PHASE<15:0> = 0x0000 (Default)

Note 1: See Note 1 - Note 3 in Register 5-46. CH3 is the 4th channel selected by CH ORDER<23:0> bits.

### REGISTER 5-54: ADDRESS 0X8E – CH4 NCO PHASE OFFSET IN CW OR DDC MODE (LOWER BYTE)

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0        | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|--------------|-------|-------|-------|
|       |       |       | CH4_N | NCO_PHASE<7: | 0>    |       |       |
| bit 7 |       |       |       |              |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH4\_NCO\_PHASE<7:0>: Lower byte of CH4\_NCO\_PHASE<15:0>(1)

 $1111-1111 = 1.4^{\circ}$  when CH4\_NCO\_PHASE<15:0> = 0x00FF

• • •

 $0000-0000 = 0^{\circ}$  when CH4\_NCO\_PHASE<15:0> = 0x0000 (Default)

Note 1: See Note 1 - Note 3 in Register 5-46. CH4 is the 5th channel selected by CH\_ORDER<23:0> bits.

## REGISTER 5-55: ADDRESS 0X8F – CH4 NCO PHASE OFFSET IN CW OR DDC MODE (UPPER BYTE)

| R/W-0 | R/W-0               | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |  |  |
|-------|---------------------|-------|-------|-------|-------|-------|-------|--|--|--|--|
|       | CH4_NCO_PHASE<15:8> |       |       |       |       |       |       |  |  |  |  |
| bit 7 |                     |       |       |       |       |       | bit 0 |  |  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR (1' = Bit is set) (0' = Bit is cleared) x = Bit is unknown

bit 7-0 CH4\_NCO\_PHASE <15:8>: Upper byte of CH4\_NCO\_PHASE<15:0>(1)

1111-1111 = 359.995° when CH4\_NCO\_PHASE<15:0> = 0xFFFF

• • •

 $0000-0000 = 0^{\circ}$  when CH4 NCO PHASE<15:0> = 0x0000 (Default)

Note 1: See Note 1 - Note 3 in Register 5-46. CH4 is the 5th channel selected by CH\_ORDER<23:0> bits.

## REGISTER 5-56: ADDRESS 0X90 - CH5 NCO PHASE OFFSET IN CW OR DDC MODE (LOWER BYTE)

| R/W-0              | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|--------------------|-------|-------|-------|-------|-------|-------|-------|--|
| CH5_NCO_PHASE<7:0> |       |       |       |       |       |       |       |  |
| bit 7              |       |       |       |       |       |       | bit 0 |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH5\_NCO\_PHASE<7:0>: Lower byte of CH5\_NCO\_PHASE<15:0>(1)
1111-1111 = 1.4° when CH5\_NCO\_PHASE<15:0> = 0x00FF

Note 1: See Note 1 - Note 3 in Register 5-46. CH5 is the 6th channel selected by CH\_ORDER<23:0> bits.

 $0000-0000 = 0^{\circ}$  when CH5\_NCO\_PHASE<15:0> = 0x0000 (Default)

## REGISTER 5-57: ADDRESS 0X91 – CH5 NCO PHASE OFFSET IN CW OR DDC MODE (UPPER BYTE)

| R/W-0 | R/W-0               | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |  |
|-------|---------------------|-------|-------|-------|-------|-------|-------|--|--|--|
|       | CH5_NCO_PHASE<15:8> |       |       |       |       |       |       |  |  |  |
| bit 7 |                     |       |       |       |       |       | bit 0 |  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH5\_NCO\_PHASE <15:8>: Upper byte of CH5\_NCO\_PHASE<15:0>(1)
1111-1111 = 359.995° when CH5\_NCO\_PHASE<15:0> = 0xFFFF

...
0000-0000 = 0° when CH5\_NCO\_PHASE<15:0> = 0x0000 (Default)

Note 1: See Note 1 - Note 3 in Register 5-46. CH5 is the 6th channel selected by CH\_ORDER<23:0> bits.

## REGISTER 5-58: ADDRESS 0X92 - CH6 NCO PHASE OFFSET IN CW OR DDC MODE (LOWER BYTE)

| R/W-0 | R/W-0              | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |  |
|-------|--------------------|-------|-------|-------|-------|-------|-------|--|--|--|
|       | CH6_NCO_PHASE<7:0> |       |       |       |       |       |       |  |  |  |
| bit 7 |                    |       |       |       |       |       | bit 0 |  |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH6\_NCO\_PHASE<7:0>: Lower byte of CH6\_NCO\_PHASE<15:0>(1)
1111-1111 = 1.4° when CH6\_NCO\_PHASE<15:0> = 0x00FF

•••

 $0000-0000 = 0^{\circ}$  when CH6\_NCO\_PHASE<15:0> = 0x0000 (Default)

Note 1: See Note 1 - Note 3 in Register 5-46. CH6 is the 7th channel selected by CH\_ORDER<23:0> bits.

### REGISTER 5-59: ADDRESS 0X93 - CH6 NCO PHASE OFFSET IN CW OR DDC MODE (UPPER BYTE)

| R/W-0               | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|---------------------|-------|-------|-------|-------|-------|-------|-------|--|
| CH6_NCO_PHASE<15:8> |       |       |       |       |       |       |       |  |
| bit 7               |       |       |       |       |       |       | bit 0 |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH6\_NCO\_PHASE <15:8>: Upper byte of CH6\_NCO\_PHASE<15:0>(1)
1111-1111 = 359.995° when CH6\_NCO\_PHASE<15:0> = 0xFFFF

• • •

 $0000-0000 = 0^{\circ}$  when CH6 NCO PHASE<15:0> = 0x0000 (Default)

Note 1: See Note 1 - Note 3 in Register 5-46. CH6 is the 7th channel selected by CH ORDER<23:0> bits.

### REGISTER 5-60: ADDRESS 0X94 – CH7 NCO PHASE OFFSET IN CW OR DDC MODE (LOWER BYTE)

| R/W-0              | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------------------|-------|-------|-------|-------|-------|-------|-------|
| CH7_NCO_PHASE<7:0> |       |       |       |       |       |       |       |
| bit 7              |       |       |       |       |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH7\_NCO\_PHASE<7:0>: Lower byte of CH7\_NCO\_PHASE<15:0>(1)

1111-1111 = 1.4° when CH7\_NCO\_PHASE<15:0> = 0x00FF

• • •

 $0000-0000 = 0^{\circ}$  when CH7\_NCO\_PHASE<15:0> = 0x0000 (Default)

Note 1: See Note 1 - Note 3 in Register 5-46. CH7 is the 8th channel selected by CH\_ORDER<23:0> bits.

## REGISTER 5-61: ADDRESS 0X95 - CH7 NCO PHASE OFFSET IN CW OR DDC MODE (UPPER BYTE)

| R/W-0               | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|---------------------|-------|-------|-------|-------|-------|-------|-------|--|
| CH7_NCO_PHASE<15:8> |       |       |       |       |       |       |       |  |
| bit 7               |       |       |       |       |       |       | bit 0 |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR (1' = Bit is set) (0' = Bit is cleared) x = Bit is unknown

bit 7-0 CH7\_NCO\_PHASE <15:8>: Upper byte of CH7\_NCO\_PHASE<15:0>(1)

1111-1111 = 359.995° when CH7\_NCO\_PHASE<15:0> = 0xFFFF

• • •

 $0000-0000 = 0^{\circ}$  when CH7 NCO PHASE<15:0> = 0x0000 (Default)

Note 1: See Note 1 - Note 3 in Register 5-46. CH7 is the 8th channel selected by CH\_ORDER<23:0> bits.

#### REGISTER 5-62: ADDRESS 0X96 - CH0 DIGITAL GAIN

| R/W-0             | R/W-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-0 | R/W-0 |  |
|-------------------|-------|-------|-------|-------|-------|-------|-------|--|
| CH0_DIG_GAIN<7:0> |       |       |       |       |       |       |       |  |
| bit 7             |       |       |       |       |       | _     | bit 0 |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

```
bit 7-0
             CH0_DIG_GAIN<7:0>: Digital gain setting for channel 0<sup>(1,2)</sup>
             1111-1111 = -0.03125
             1111-1110 = -0.0625
             1111-1101 = -0.09375
             1111-1100 = -0.125
             1000-0011 = -3.90625
             1000-0010 = -3.9375
             1000-0001 = -3.96875
             1000-0000 = -4
             0111-1111 = 3.96875 (MAX)
             0111-1110 = 3.9375
             0111-1101 = 3.90625
             0111-1100 = 3.875
             0011-1100 = 1.875 (Default)
             0000 - 0011 = 0.09375
             0000 - 0010 = 0.0625
             0000-0001 = 0.03125
             0.000-0000 = 0.0
```

- Note 1: CH0 is the 1<sup>st</sup> channel selected by CH\_ORDER<23:0>.
  - 2: Max = 0x7F(3.96875), Min = 0x80 (-4), Step size = 0x01 (0.03125). Bits from 0x81-0xFF are two's complementary of 0x00-0x80. Negative gain setting inverts output. See Addresses 0x7D 0x7F (Registers 5-37 5-39) for channel selection.

#### REGISTER 5-63: ADDRESS 0X97 - CH1 DIGITAL GAIN

| R/W-0 | R/W-0 | R/W-1 | R/W-1 | R/W-1          | R/W-1 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|----------------|-------|-------|-------|
|       |       |       | CH1   | _DIG_GAIN<7:0> | •     |       |       |
| bit 7 |       |       |       |                |       |       | bit 0 |

Legend:

2:

See Note 2 in Register 5-62.

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

```
CH1_DIG_GAIN<7:0>: Digital gain setting for channel 1(1,2)
bit 7-0
             1111-1111 = -0.03125
             1111-1110 = -0.0625
             1111-1101 = -0.09375
             1111-1100 = -0.125
             1000-0011 = -3.90625
             1000-0010 = -3.9375
             1000-0001 = -3.96875
             1000-0000 = -4
             0111-1111 = 3.96875 (MAX)
             0111-1110 = 3.9375
             0111-1101 = 3.90625
             0111-1100 = 3.875
             0011-1100 = 1.875 (Default)
             0000-0011 = 0.09375
             0000 - 0010 = 0.0625
             0000 - 0001 = 0.03125
             0.00 - 0.000 = 0.0
Note 1: CH1 is the 2<sup>nd</sup> channel selected by CH_ORDER<23:0>.
```

#### REGISTER 5-64: ADDRESS 0X98 – CH2 DIGITAL GAIN

| R/W-0 | R/W-0 | R/W-1 | R/W-1 | R/W-1          | R/W-1 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|----------------|-------|-------|-------|
|       |       |       | CH2   | _DIG_GAIN<7:0> | >     |       |       |
| bit 7 |       |       |       |                |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

```
CH2_DIG_GAIN<7:0>: Digital gain setting for channel 2<sup>(1,2)</sup>
bit 7-0
            1111-1111 = -0.03125
            1111-1110 = -0.0625
             1111-1101 = -0.09375
            1111-1100 = -0.125
            1000-0011 = -3.90625
            1000-0010 = -3.9375
            1000-0001 = -3.96875
            1000-0000 = -4
            0111-1111 = 3.96875 (MAX)
            0111-1110 = 3.9375
            0111-1101 = 3.90625
            0111-1100 = 3.875
            0011-1100 = 1.875 (Default)
            0000 - 0011 = 0.09375
            0000-0010 = 0.0625
            0000-0001 = 0.03125
             0.000-0000 = 0.0
```

Note 1: CH2 is the 3<sup>rd</sup> channel selected by CH\_ORDER<23:0> bits.

2: See Note 2 in Register 5-62.

#### REGISTER 5-65: ADDRESS 0X99 - CH3 DIGITAL GAIN

| R/W-0 | R/W-0 | R/W-1 | R/W-1 | R/W-1          | R/W-1 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|----------------|-------|-------|-------|
|       |       |       | CH3   | _DIG_GAIN<7:0> | •     |       |       |
| bit 7 |       |       |       |                | _     |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

```
CH3_DIG_GAIN<7:0>: Digital gain setting for channel 3(1,2)
bit 7-0
            1111-1111 = -0.03125
            1111-1110 = -0.0625
            1111-1101 = -0.09375
            1111-1100 = -0.125
            1000-0011 = -3.90625
            1000-0010 = -3.9375
            1000-0001 = -3.96875
            1000-0000 = -4
            0111-1111 = 3.96875 (MAX)
            0111-1110 = 3.9375
            0111-1101 = 3.90625
            0111-1100 = 3.875
            0011-1100 = 1.875 (Default)
            0000-0011 = 0.09375
            0000 - 0010 = 0.0625
            0000 - 0001 = 0.03125
            0.00 - 0.000 = 0.0
```

Note 1: CH3 is the 4<sup>th</sup> channel selected by CH\_ORDER<23:0> bits.

2: See Note 2 in Register 5-62.

#### REGISTER 5-66: ADDRESS 0X9A – CH4 DIGITAL GAIN

| R/W-0             | R/W-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-0 | R/W-0 |  |
|-------------------|-------|-------|-------|-------|-------|-------|-------|--|
| CH4_DIG_GAIN<7:0> |       |       |       |       |       |       |       |  |
| bit 7             |       |       |       |       |       | _     | bit 0 |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

```
CH4_DIG_GAIN<7:0>: Digital gain setting for channel 4<sup>(1,2)</sup>
bit 7-0
            1111-1111 = -0.03125
            1111-1110 = -0.0625
             1111-1101 = -0.09375
            1111-1100 = -0.125
            1000-0011 = -3.90625
            1000-0010 = -3.9375
            1000-0001 = -3.96875
            1000-0000 = -4
            0111-1111 = 3.96875 (MAX)
            0111-1110 = 3.9375
            0111-1101 = 3.90625
            0111-1100 = 3.875
            0011-1100 = 1.875 (Default)
            0000 - 0011 = 0.09375
            0000-0010 = 0.0625
            0000-0001 = 0.03125
             0.000-0000 = 0.0
```

**Note 1:** CH4 is the 5<sup>th</sup> channel selected by CH\_ORDER<23:0>.

2: See Note 2 in Register 5-62.

#### REGISTER 5-67: ADDRESS 0X9B - CH5 DIGITAL GAIN

| R/W-0 | R/W-0 | R/W-1 | R/W-1 | R/W-1          | R/W-1 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|----------------|-------|-------|-------|
|       |       |       | CH5   | _DIG_GAIN<7:0> | •     |       |       |
| bit 7 |       |       |       |                |       |       | bit 0 |

Legend:

2:

See Note 2 in Register 5-62.

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

```
CH5_DIG_GAIN<7:0>: Digital gain setting for channel 5(1,2)
bit 7-0
             1111-1111 = -0.03125
             1111-1110 = -0.0625
             1111-1101 = -0.09375
             1111-1100 = -0.125
             1000-0011 = -3.90625
             1000-0010 = -3.9375
             1000-0001 = -3.96875
             1000-0000 = -4
             0111-1111 = 3.96875 (MAX)
             0111-1110 = 3.9375
             0111-1101 = 3.90625
             0111-1100 = 3.875
             0011-1100 = 1.875 (Default)
             0000-0011 = 0.09375
             0000 - 0010 = 0.0625
             0000 - 0001 = 0.03125
             0.00 - 0.000 = 0.0
Note 1: CH5 is the 6<sup>th</sup> channel selected by CH_ORDER<23:0>.
```

#### REGISTER 5-68: ADDRESS 0X9C - CH6 DIGITAL GAIN

| R/W-0 | R/W-0 | R/W-1 | R/W-1 | R/W-1          | R/W-1 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|----------------|-------|-------|-------|
|       |       |       | CH6   | _DIG_GAIN<7:0> | •     |       |       |
| bit 7 |       |       |       |                |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

```
CH6_DIG_GAIN<7:0>: Digital gain setting for channel 6<sup>(1,2)</sup>
bit 7-0
            1111-1111 = -0.03125
            1111-1110 = -0.0625
             1111-1101 = -0.09375
            1111-1100 = -0.125
            1000-0011 = -3.90625
            1000-0010 = -3.9375
            1000-0001 = -3.96875
            1000-0000 = -4
            0111-1111 = 3.96875 (MAX)
            0111-1110 = 3.9375
            0111-1101 = 3.90625
            0111-1100 = 3.875
            0011-1100 = 1.875 (Default)
            0000 - 0011 = 0.09375
            0000-0010 = 0.0625
            0000-0001 = 0.03125
             0.000-0000 = 0.0
```

- Note 1: CH6 is the 7<sup>th</sup> channel selected by CH\_ORDER<23:0>.
  - 2: See Note 2 in Register 5-62.

#### REGISTER 5-69: ADDRESS 0X9D - CH7 DIGITAL GAIN

| R/W-0 | R/W-0 | R/W-1 | R/W-1 | R/W-1          | R/W-1 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|----------------|-------|-------|-------|
|       |       |       | CH7   | _DIG_GAIN<7:0> | •     |       |       |
| bit 7 |       |       |       |                | _     | _     | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

```
CH7_DIG_GAIN<7:0>: Digital gain setting for channel 7<sup>(1,2)</sup>
bit 7-0
             1111-1111 = -0.03125
             1111-1110 = -0.0625
             1111-1101 = -0.09375
             1111-1100 = -0.125
             1000-0011 = -3.90625
             1000-0010 = -3.9375
             1000-0001 = -3.96875
             1000-0000 = -4
             0111-1111 = 3.96875 (MAX)
             0111-1110 = 3.9375
             0111-1101 = 3.90625
             0111-1100 = 3.875
             0011-1100 = 1.875 (Default)
             0000-0011 = 0.09375
             0000 - 0010 = 0.0625
             0000 - 0001 = 0.03125
             0.00 - 0.000 = 0.0
Note 1: CH7 is the 8<sup>th</sup> channel selected by CH_ORDER<23:0>.
```

See Note 2 in Register 5-62.

#### REGISTER 5-70: ADDRESS 0X9E - CH0 DIGITAL OFFSET

| R/W-0               | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|---------------------|-------|-------|-------|-------|-------|-------|-------|--|
| CH0_DIG_OFFSET<7:0> |       |       |       |       |       |       |       |  |
| bit 7               |       |       |       |       |       |       | bit 0 |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH0\_DIG\_OFFSET <7:0>: Digital offset setting bits for channel 0<sup>(1)</sup>

1111-1111 = 0xFF x DIG\_OFFSET\_WEIGHT<1:0>

0000-0001 = 0x01 x DIG\_OFFSET\_WEIGHT<1:0>
0000-0000 = 0 (Default)

Note 1: See Table 4-18 for the corresponding channel. Offset value is two's complement. This value is multiplied by DIG\_OFFSET\_-WEIGHT<1:0> in Address 0xA7 (Register 5-78).

#### REGISTER 5-71: ADDRESS 0X9F - CH1 DIGITAL OFFSET

| R/W-0               | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |
|---------------------|-------|-------|-------|-------|-------|-------|-------|--|--|
| CH1_DIG_OFFSET<7:0> |       |       |       |       |       |       |       |  |  |
| bit 7               |       |       |       |       |       |       | bit 0 |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH1\_DIG\_OFFSET <7:0>: Digital offset setting bits for channel 1<sup>(1)</sup>
1111-1111 = 0xFF x DIG\_OFFSET\_WEIGHT<1:0>

0000-0001 = 0x01 x DIG\_OFFSET\_WEIGHT<1:0>
0000-0000 = 0 (Default)

Note 1: See Note 1 in Register 5-70.

#### REGISTER 5-72: ADDRESS 0XA0 - CH2 DIGITAL OFFSET

| R/W-0               | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|---------------------|-------|-------|-------|-------|-------|-------|-------|--|
| CH2_DIG_OFFSET<7:0> |       |       |       |       |       |       |       |  |
| bit 7               |       |       |       |       |       |       | bit 0 |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH2\_DIG\_OFFSET <7:0>: Digital offset setting bits for channel 2<sup>(1)</sup>

1111-1111 = 0xFF x DIG\_OFFSET\_WEIGHT<1:0>

•••

0000-0001 = 0x01 x DIG\_OFFSET\_WEIGHT<1:0>

0000-0000 = 0 (Default)

Note 1: See Note 1 in Register 5-70.

#### REGISTER 5-73: ADDRESS 0XA1 – CH3 DIGITAL OFFSET

| R/W-0               | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|---------------------|-------|-------|-------|-------|-------|-------|-------|--|
| CH3_DIG_OFFSET<7:0> |       |       |       |       |       |       |       |  |
| bit 7               |       |       |       |       |       |       | bit 0 |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH3\_DIG\_OFFSET <7:0>: Digital offset setting bits for channel 3<sup>(1)</sup>

1111-1111 = 0xFF x DIG\_OFFSET\_WEIGHT<1:0>

• • •

0000-0001 **= 0x01 x DIG\_OFFSET\_WEIGHT<1:0>** 

0000-0000 **= 0 (Default)** 

Note 1: See Note 1 in Register 5-70.

## REGISTER 5-74: ADDRESS 0XA2 - CH4 DIGITAL OFFSET

| R/W-0               | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|---------------------|-------|-------|-------|-------|-------|-------|-------|--|
| CH4_DIG_OFFSET<7:0> |       |       |       |       |       |       |       |  |
| bit 7               |       |       |       |       |       |       |       |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH4\_DIG\_OFFSET <7:0>: Digital offset setting bits for channel 4<sup>(1)</sup>

1111-1111 = 0xFF x DIG\_OFFSET\_WEIGHT<1:0>

• • •

0000-0001 **= 0x01 x DIG\_OFFSET\_WEIGHT<1:0>** 

0000-0000 = 0 (Default)

Note 1: See Note 1 in Register 5-70.

### REGISTER 5-75: ADDRESS 0XA3 - CH5 DIGITAL OFFSET

| R/W-0               | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |
|---------------------|-------|-------|-------|-------|-------|-------|-------|--|--|
| CH5_DIG_OFFSET<7:0> |       |       |       |       |       |       |       |  |  |
| bit 7 bit 0         |       |       |       |       |       |       |       |  |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH5\_DIG\_OFFSET <7:0>: Digital offset setting bits for channel 5<sup>(1)</sup>

1111-1111 = 0x01 x DIG\_OFFSET\_WEIGHT<1:0>

• • •

0000-0001 = 0xFF x DIG\_OFFSET\_WEIGHT<1:0>

0000-0000 = 0 (Default)

Note 1: See Note 1 in Register 5-70.

#### REGISTER 5-76: ADDRESS 0XA4 - CH6 DIGITAL OFFSET

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
|       |       |       |       |       |       |       |       |
| bit 7 |       |       |       |       |       |       |       |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH6\_DIG\_OFFSET <7:0>: Digital offset setting bits for channel 6<sup>(1)</sup>
1111-1111 = 0xFF x DIG\_OFFSET\_WEIGHT<1:0>

• • •

0000-0001 **= 0x01 x DIG\_OFFSET\_WEIGHT<1:0>** 

0000-0000 = 0 (Default)

Note 1: See Note 1 in Register 5-70.

#### REGISTER 5-77: ADDRESS 0XA5 - CH7 DIGITAL OFFSET

| R/W-0               | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|---------------------|-------|-------|-------|-------|-------|-------|-------|--|
| CH7_DIG_OFFSET<7:0> |       |       |       |       |       |       |       |  |
| bit 7               |       |       |       |       |       |       |       |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CH7\_DIG\_OFFSET <7:0>: Digital offset setting bits for channel 7<sup>(1)</sup>

1111-1111 = 0xFF x DIG\_OFFSET\_WEIGHT<1:0>

• • •

0000-0001 = 0x01 x DIG\_OFFSET\_WEIGHT<1:0>

0000-0000 = 0 (Default)

Note 1: See Note 1 in Register 5-70.

### REGISTER 5-78: ADDRESS 0XA7 - DIGITAL OFFSET WEIGHT CONTROL

| R/W-0 | R/W-1                           | R/W-0 | R/W-0    | R/W-0 | R/W-1 | R/W-1 | R/W-1 |
|-------|---------------------------------|-------|----------|-------|-------|-------|-------|
|       | FCB<5:3> DIG_OFFSET_WEIGHT<1:0> |       | FCB<2:0> |       |       |       |       |
| bit 7 |                                 |       |          |       |       |       | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-5 FCB<5:3>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

bit 4-3 DIG\_OFFSET\_WEIGHT<1:0>: Control the weight of the digital offset settings<sup>(1)</sup>

11 = 2 LSb x Digital Gain

10 = LSb x Digital Gain

01 = LSb/2 x Digital Gain

00 = LSb/4 x Digital Gain, (Default)

bit 2-0 FCB<2:0>: Factory-Controlled Bits. This is not for the user. Do not change default settings.

Note 1: This bit setting is used for the digital offset setting registers in Addresses 0x9E - 0xA7 (Registers 5-70 - 5-78).

#### REGISTER 5-79: ADDRESS 0XC0 – CALIBRATION STATUS INDICATION

| R-0          | R-0 | R-0 | R-0 | R-0      | R-0 | R-0 | R-0   |
|--------------|-----|-----|-----|----------|-----|-----|-------|
| ADC_CAL_STAT |     |     |     | FCB<6:0> |     |     |       |
| bit 7        |     |     |     |          |     |     | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'
-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7 ADC\_CAL\_STAT: Power-up auto-calibration status indication flag bit

1 = Device power-up calibration is completed0 = Device power-up calibration is not completed

bit 6-0 FCB<6:0>: Factory-Controlled Bits. These bits are read only, and have no meaning for the user.

### REGISTER 5-80: ADDRESS 0XD1 – PLL CALIBRATION STATUS AND PLL DRIFT STATUS INDICATION

| R-x   | R-x  | R-x          | R-x  | R-x   | R-x           | R-x           | R-x    |
|-------|------|--------------|------|-------|---------------|---------------|--------|
| FCB<  | 4:3> | PLL_CAL_STAT | FCB· | <2:1> | PLL_VCOL_STAT | PLL_VCOH_STAT | FCB<0> |
| bit 7 |      |              |      |       |               |               | bit 0  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-6 FCB<4:3>: Factory-controlled bits. These bits are read only, and have no meaning for the user.

bit 5 PLL\_CAL\_STAT: PLL auto-calibration status indication flag bit<sup>(1)</sup>

1 = Complete: PLL auto-calibration is completed

= Incomplete: PLL auto-calibration is not completed

bit 4-3 FCB<2:1>: Factory-controlled bits. These bits are read only, and have no meaning for the user.

bit 2 PLL\_VCOL\_STAT: PLL drift status indication bit

1 = PLL drifts out of lock with low VCO frequency

0 = PLL operates as normal

bit 1 PLL\_VCOH\_STAT: PLL drift status indication bit

1 = PLL drifts out of lock with high VCO frequency

0 = PLL operates as normal

bit 0 FCB<0>: Factory-Controlled Bit. This bit is readable, but has no meaning for the user.

Note 1: See PLL\_CAL\_TRIG bit setting in Address 0x6B (Register 5-27).

### REGISTER 5-81: ADDRESS 0X15C - CHIP ID (LOWER BYTE)

| R-x          | R-x | R-x | R-x | R-x | R-x | R-x | R-x   |
|--------------|-----|-----|-----|-----|-----|-----|-------|
| CHIP_ID<7:0> |     |     |     |     |     |     |       |
| bit 7        |     |     |     |     |     |     | bit 0 |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CHIP\_ID<7:0>: Device identification number. Lower byte of the CHIP ID<15:0>(1)

Note 1: Read-only register. Preprogrammed at the factory for internal use.

Example: MCP37D31-80: '0000 1010 0110 0000'
MCP37D21-80: '0000 1010 0100 0000'
MCP37D11-80: '0000 1010 0010 0000'

## REGISTER 5-82: ADDRESS 0X15D – CHIP ID (UPPER BYTE)

| R-x           | R-x | R-x | R-x | R-x | R-x | R-x | R-x |  |
|---------------|-----|-----|-----|-----|-----|-----|-----|--|
| CHIP_ID<15:8> |     |     |     |     |     |     |     |  |
| bit 7         |     |     |     |     |     |     |     |  |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

bit 7-0 CHIP\_ID<15:8>: Device identification number. Lower byte of the CHIP ID<15:0>(1)

Note 1: See Note 1 in Register 5-81.

## 6.0 DEVELOPMENT SUPPORT

Microchip offers a high-speed ADC evaluation platform which can be used to evaluate Microchip's high-speed ADC products. The platform consists of an MCP37D31/21-80 evaluation board (EV55U36A), an FPGA-based data capture card board (ADM00506), and PC-based

Graphical User Interface (GUI) software for ADC configuration and evaluation. Figure 6-1 and Figure 6-2 show this evaluation tool. This evaluation platform allows users to quickly evaluate the ADC's performance for their specific application requirements. More information is available at <a href="http://www.microchip.com">http://www.microchip.com</a>.



FIGURE 6-1: MCP37D31-80 Evaluation Kit.



FIGURE 6-2: PC-Based Graphical User Interface Software.

NOTES:

## 7.0 TERMINOLOGY

# Analog Input Bandwidth (Full-Power Bandwidth)

The analog input frequency at which the spectral power of the fundamental frequency (as determined by FFT analysis) is reduced by 3 dB.

## **Aperture Delay or Sampling Delay**

This is the time delay between the rising edge of the input sampling clock and the actual time at which the sampling occurs.

## **Aperture Uncertainty**

The sample-to-sample variation in aperture delay.

## **Aperture Delay Jitter**

The variation in the aperture delay time from conversion to conversion. This random variation will result in noise when sampling an AC input. The signal-to-noise ratio due to the jitter alone will be:

#### **EQUATION 7-1:**

$$SNR_{JITTER} = -20log(2\pi \times f_{IN} \times t_{JITTER})$$

## **Calibration Algorithms**

This device utilizes two patented analog and digital calibration algorithms, Harmonic Distortion Correction (HDC) and DAC Noise Cancellation (DNC), to improve the ADC performance. The algorithms compensate various sources of linear impairments such as capacitance mismatch, charge injection error and finite gain of operational amplifiers. These algorithms execute in both power-up sequence (foreground) and background mode:

- Power-Up Calibration: The calibration is conducted within the first 2<sup>27</sup> clock cycles after power-up. The user needs to wait this Power-Up Calibration period after the device is powered-up for an accurate ADC performance.
- Background Calibration: This calibration is conducted in the background while the ADC performs conversions. The update rate is about every 2<sup>30</sup> clock cycles.

#### **Channel Crosstalk**

This is a measure of the internal coupling of a signal from an adjacent channel into the channel of interest in the multi-channel mode. It is measured by applying a full-scale input signal in the adjacent channel. Crosstalk is the ratio of the power of the coupling signal (as measured at the output of the channel of interest) to the power of the signal applied at the adjacent channel input. It is typically expressed in dBc.

## **Pipeline Delay (LATENCY)**

LATENCY is the number of clock cycles between the initiation of conversion and when that data is presented to the output driver stage. Data for any given sample is available after the pipeline delay plus the output delay after that sample is taken. New data is available at every clock cycle, but the data lags the conversion by the pipeline delay plus the output delay. Latency is increased if digital signal post-processing is used.

## **Clock Pulse Width and Duty Cycle**

The clock duty cycle is the ratio of the time the clock signal remains at a logic high (clock pulse width) to one clock period. Duty cycle is typically expressed as a percentage. A perfect differential sine-wave clock results in a 50% duty cycle.

# Differential Nonlinearity (DNL, No Missing Codes)

An ideal ADC exhibits code transitions that are exactly 1 LSb apart. DNL is the deviation from this ideal value. No missing codes to 16-bit resolution indicates that all 65,536 codes must be present over all the operating conditions.

## Integral Nonlinearity (INL)

INL is the maximum deviation of each individual code from an ideal straight line drawn from negative full scale through positive full scale.

## Signal-to-Noise Ratio (SNR)

SNR is the ratio of the power of the fundamental  $(P_S)$  to the noise floor power  $(P_N)$ , below the Nyquist frequency and excluding the power at DC and the first nine harmonics.

#### **EQUATION 7-2:**

$$SNR = 10log\left(\frac{P_S}{P_N}\right)$$

SNR is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the converter full-scale range.

## Signal-to-Noise and Distortion (SINAD)

SINAD is the ratio of the power of the fundamental ( $P_S$ ) to the power of all the other spectral components including noise ( $P_N$ ) and distortion ( $P_D$ ) below the Nyquist frequency, but excluding DC:

#### **EQUATION 7-3:**

$$SINAD = 10log \left( \frac{P_S}{P_D + P_N} \right)$$
$$= -10log \left[ 10^{\frac{SNR}{10}} - 10^{\frac{-THD}{10}} \right]$$

SINAD is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the converter full-scale range.

## **Effective Number of Bits (ENOB)**

The effective number of bits for a sine wave input at a given input frequency can be calculated directly from its measured SINAD using the following formula:

#### **EQUATION 7-4:**

$$ENOB = \frac{SINAD - 1.76}{6.02}$$

### **Gain Error**

Gain error is the deviation of the ADC's actual input full-scale range from its ideal value. The gain error is given as a percentage of the ideal input full-scale range.

Gain error is usually expressed in LSb or as a percentage of full-scale range (%FSR).

#### **Gain-Error Drift**

Gain-error drift is the variation in gain-error due to a change in ambient temperature, typically expressed in ppm/°C.

### Offset Error

The major carry transition should occur for an analog value of 50% LSb below  $A_{IN}$ + =  $A_{IN}$ -. Offset error is defined as the deviation of the actual transition from that point.

## **Temperature Drift**

The temperature drift for offset error and gain error specifies the maximum change from the initial (+25°C) value to the value across the  $T_{MIN}$  to  $T_{MAX}$  range.

### **Maximum Conversion Rate**

The maximum clock rate at which parametric testing is performed.

### **Minimum Conversion Rate**

The minimum clock rate at which parametric testing is performed.

## Spurious-Free Dynamic Range (SFDR)

SFDR is the ratio of the power of the fundamental to the highest other spectral component (either spur or harmonic). SFDR is typically given in units of dBc (dB to carrier) or dBFS.

## **Total Harmonic Distortion (THD)**

THD is the ratio of the power of the fundamental  $(P_S)$  to the summed power of the first 13 harmonics  $(P_D)$ .

#### **EQUATION 7-5:**

$$THD = 10log\left(\frac{P_S}{P_D}\right)$$

THD is typically given in units of dBc (dB to carrier). THD is also shown by:

### **EQUATION 7-6:**

$$THD = -20log \frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + \dots + V_n^2}}{V_1^2}$$

Where:

V<sub>1</sub> = RMS amplitude of the fundamental frequency

 $V_1$  through  $V_n$  = Amplitudes of the second through  $n^{th}$  harmonics

# Two-Tone Intermodulation Distortion (Two-Tone IMD, IMD3)

Two-tone IMD is the ratio of the power of the fundamental (at frequencies  $f_{\text{IN1}}$  and  $f_{\text{IN2}}$ ) to the power of the worst spectral component at either frequency  $2f_{\text{IN1}}-f_{\text{IN2}}$  or  $2f_{\text{IN2}}-f_{\text{IN1}}$ . Two-tone IMD is a function of the input amplitudes and frequencies ( $f_{\text{IN1}}$  and  $f_{\text{IN2}}$ ). It is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the ADC full-scale range.

# Common-Mode Rejection Ratio (CMRR)

Common-mode rejection is the ability of a device to reject a signal that is common to both sides of a differential input pair. The Common-mode signal can be an AC or DC signal or a combination of the two. CMRR is measured using the ratio of the differential signal gain to the Common-mode signal gain and expressed in dB with the following equation:

## **EQUATION 7-7:**

$$CMRR = 20log\left(\frac{^{A}DIFF}{^{A}CM}\right)$$

Where:

A<sub>DIFF</sub> = ΔOutput Code/ΔDifferential Voltage

 $A_{DIFF} = \Delta Output Code/\Delta Common-mode Voltage$ 

NOTES:

## 8.0 PACKAGING INFORMATION

## 8.1 Package Marking Information

128-Ball TFBGA



Examples:





Legend: XX...X Customer-specific information
Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')
NNN Alphanumeric traceability code
Pb-free JEDEC® designator for Matte Tin (Sn)
\* This package is Pb-free. The Pb-free JEDEC designator (e1)
can be found on the outer packaging for this package.

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information.

# 121-Ball Thin Fine Pitch Ball Grid Array (TE) - 8x8 mm Body [TFBGA] System In Package

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-212-TE Rev C Sheet 1 of 2

# 121-Ball Thin Fine Pitch Ball Grid Array (TE) - 8x8 mm Body [TFBGA] System In Package

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                     | Units  | MILLIMETERS |          |      |  |  |
|---------------------|--------|-------------|----------|------|--|--|
| Dimensior           | Limits | MIN         | NOM      | MAX  |  |  |
| Number of Terminals | N      |             | 121      |      |  |  |
| Pitch               | еE     |             | 0.65 BSC |      |  |  |
| Pitch               | eD     | 0.65 BSC    |          |      |  |  |
| Overall Height      | Α      | -           | -        | 1.08 |  |  |
| Standoff            | A1     | 0.21        | 0.32     | -    |  |  |
| Cap Thickness       | A2     | 0.40        | 0.45     | 0.50 |  |  |
| Overall Width       | Е      |             | 8.00 BSC |      |  |  |
| Overall Pitch       | E1     |             | 6.50 BSC |      |  |  |
| Overall Length      | D      | 8.00 BSC    |          |      |  |  |
| Overall Pitch       | D1     | 6.50 BSC    |          |      |  |  |
| Terminal Diameter   | b      | 0.35        | 0.40     | 0.45 |  |  |

#### Notes:

- 1. Terminal A1 visual index feature may vary, but must be located within the hatched area.
- 2. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-212-TE Rev C Sheet 2 of 2

# 121-Ball Thin Fine Pitch Ball Grid Array (TE) - 8x8 mm Body [TFBGA] System In Package

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                             | Units  | MILLIMETERS |      |     |  |  |
|-----------------------------|--------|-------------|------|-----|--|--|
| Dimension                   | Limits | MIN         | NOM  | MAX |  |  |
| Contact Pitch               | Е      | 0.65 BSC    |      |     |  |  |
| Contact Pad Spacing         | C1     | 6.50        |      |     |  |  |
| Contact Pad Spacing         | C2     |             | 6.50 |     |  |  |
| Contact Pad Diameter (X121) | В      |             | 0.35 |     |  |  |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2212-TE Rev C

# **APPENDIX A: REVISION HISTORY**

# Revision A (June 2020)

• Original release of this document.

NOTES:

# PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.                 | [X] <sup>(1)</sup>                                                                                                                                                                                                                                                                 | -XXX                               | <u>X</u>                                  | /XX                                                              | Ex | camples:          |                                                                             |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------------------------------------|------------------------------------------------------------------|----|-------------------|-----------------------------------------------------------------------------|
| <br>Device Ta            |                                                                                                                                                                                                                                                                                    | <br>Sample<br>Rate                 | Temperature<br>Range                      | Package                                                          | a) | MCP37D31-80E/TE:  | 121 LD TFBGA,<br>Tube or Tray<br>Extended temperature,<br>80 Msps, 16-bit   |
| Device:                  | MCP37D31-80:                                                                                                                                                                                                                                                                       | with Co<br>with but                | nfigurable 8-Char<br>It-in Digital Signal | cision Pipelined ADC<br>nnel Input MUX, and<br>I Post Processing | b) | MCP37D31T-80E/TE: | 121 LD TFBGA,<br>Tape and Reel,<br>Extended temperature,<br>80 Msps, 16-bit |
|                          | features that include Digital Down-Conv. (DDC), Decimation Filter, Phase/Gain/O Adjustment per Channel, and CW Beamforming.                                                                                                                                                        |                                    |                                           |                                                                  | c) | MCP37D21-80E/TE:  | 121 LD TFBGA,<br>Tube or Tray<br>Extended temperature,<br>80 Msps, 14-bit   |
|                          | MCP37D21-80: 14-Bit, 80 Msps High-Precision Pipelined AE with Configurable 8-Channel Input MUX, an with built-in Digital Signal Post Processing features that include Digital Down-Converte (DDC), Decimation Filter, Phase/Gain/Offse Adjustment per Channel, and CW Beamforming. |                                    |                                           |                                                                  |    | MCP37D21T-80E/TE: | 121 LD TFBGA,<br>Tape and Reel,<br>Extended temperature,<br>80 Msps, 14-bit |
| Tape and<br>Reel Option: |                                                                                                                                                                                                                                                                                    | ard packa<br>and Reel <sup>0</sup> |                                           | <i>(</i> )                                                       |    |                   |                                                                             |
| Sample Rate:             | 80 = 80 Ms                                                                                                                                                                                                                                                                         | sps                                |                                           |                                                                  |    |                   |                                                                             |
| Temperature<br>Range:    | E = -40°C                                                                                                                                                                                                                                                                          | to +125°(                          | C (Extended)                              |                                                                  |    |                   |                                                                             |
| Package:                 |                                                                                                                                                                                                                                                                                    |                                    | hin Profile Fine Pi<br>ı Body (TFBGA),    | tch Ball Grid Array -<br>121-Lead                                |    |                   |                                                                             |
| desc<br>print            | e and Reel identific<br>cription. This identi<br>led on the device p<br>ce for package ava                                                                                                                                                                                         | ifier is use<br>backage.           | ed for ordering pur<br>Check with your N  | rposes and is not<br>dicrochip Sales                             |    |                   |                                                                             |

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2020, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-6323-8

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# **Worldwide Sales and Service**

#### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

**Los Angeles** Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Tel: 951-273-7800 **Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA**Tel: 408-735-9110
Tel: 408-436-4270 **Canada - Toronto** 

Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

**China - Chengdu** Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

**China - Nanjing** Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

**China - Shanghai** Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

**China - Shenzhen** Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

**China - Xiamen** Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

## ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

**Japan - Tokyo** Tel: 81-3-6880- 3770

**Korea - Daegu** Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

**Austria - Wels** Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829

**Finland - Espoo** Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

**Germany - Heilbronn** Tel: 49-7131-72400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

**Italy - Padova** Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Microchip:

MCP37D21-80E/TE MCP37D31-80E/TE MCP37D21T-80E/TE MCP37D31T-80E/TE