

# HV9930

## Hysteretic Boost-Buck (Ćuk) LED Driver IC

#### Features

- · Constant Output Current LED Driver
- Steps Output Voltage Up or Down
- Low EMI
- Variable Frequency Operation
- Internal 8V to 200V Linear Regulator
- Input and Output Current Sensing
- Input Current Limit
- Enable and Pulse-Width Modulation (PWM) Dimming

#### Applications

- RGB Backlight Applications
- Battery-Powered LED Lamps
- Other Low-Voltage AC/DC or DC/DC LED Drivers

#### **General Description**

The HV9930 is a variable frequency PWM controller IC designed to control an LED lamp driver using a low-noise boost-buck (Ćuk) topology. The HV9930 uses a patented Hysteretic Current-mode control to regulate both the input and output currents. This enables superior input surge immunity without the necessity for complex loop compensation. Input current control enables current limiting during Startup, Input Undervoltage, and Output Overload conditions. The HV9930 provides a low-frequency PWM dimming input that can accept an external control signal with a duty cycle of 0% to 100% and a high dimming ratio.

The HV9930-based LED driver is ideal for LED lamps and RGB backlight applications with low-voltage DC inputs. The HV9930-based LED Lamp drivers can achieve efficiency in excess of 80%.

#### Package Type

|                                    | B-lead SOIC<br>(Top view) |
|------------------------------------|---------------------------|
|                                    | 8 REF                     |
| <b>CS</b> 1 2                      | 7 CS2                     |
| GND 3                              | 6 VDD                     |
| GATE 4                             | 5 PWMD                    |
| See Table 2-1 for pin information. |                           |

#### **Functional Block Diagram**



### **Typical Application Circuit**



### 1.0 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings†

| V <sub>IN</sub> to GND                                 |               |
|--------------------------------------------------------|---------------|
| V <sub>DD</sub> to GND                                 | –0.3V to +12V |
| CS1, CS2, PWMD, GATE, REF to GND                       |               |
| Junction Temperature, T <sub>J</sub>                   |               |
| Storage Temperature, T <sub>S</sub>                    |               |
| Continuous Power Dissipation ( $T_A = +25^{\circ}C$ ): |               |
| 8-lead SOIC                                            | 650 mW        |

**† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

| Parameter                                                                     | Sym.                  | Min.  | Тур. | Max.  | Unit | Conditions                                                                                                                                                                       |  |  |
|-------------------------------------------------------------------------------|-----------------------|-------|------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| INPUT                                                                         |                       |       |      |       |      | 1                                                                                                                                                                                |  |  |
| Input DC Supply Voltage Range                                                 | V <sub>INDC</sub>     | 8     | _    | 200   | V    | DC input voltage (Note 1)                                                                                                                                                        |  |  |
| Shutdown Mode Supply Current                                                  | I <sub>INSD</sub>     | —     | 0.5  | 1     | mA   | PWMD connected to GND (Note 1)                                                                                                                                                   |  |  |
| INTERNAL REGULATOR                                                            |                       |       |      |       |      |                                                                                                                                                                                  |  |  |
| V <sub>DD</sub> Internally Regulated Voltage                                  | V <sub>DD</sub>       | 7     | 7.5  | 9     | V    | $V_{IN} = 8V$ to 200V, $I_{DD(EXT)} = 0$ mA, GATE open                                                                                                                           |  |  |
| V <sub>DD</sub> Current available<br>for External Circuitry                   | I <sub>DD(EXT)</sub>  | _     | _    | 1     | mA   | V <sub>IN</sub> = 8V to 200V ( <b>Note 2</b> )                                                                                                                                   |  |  |
| V <sub>DD</sub> Undervoltage Lockout Upper<br>Threshold                       | UVLO <sub>R</sub>     | 6.45  | 6.7  | 6.95  | V    | V <sub>DD</sub> rising                                                                                                                                                           |  |  |
| V <sub>DD</sub> Undervoltage Lockout<br>Hysteresis                            | ∆UVLO                 | _     | 500  | _     | mV   |                                                                                                                                                                                  |  |  |
| Steady State External Voltage which can be applied at the V <sub>DD</sub> pin | V <sub>DD(EXT)</sub>  | _     |      | 12    | V    |                                                                                                                                                                                  |  |  |
| REFERENCE                                                                     | 1                     |       |      |       |      |                                                                                                                                                                                  |  |  |
| REF Pin Voltage                                                               | V <sub>REF</sub>      | 1.212 | 1.25 | 1.288 | V    | REF bypassed with a 0.1 $\mu$ F<br>capacitor to GND, I <sub>REF</sub> = 0 $\mu$ A,<br>V <sub>DD</sub> = 7.5V, V <sub>PWMD</sub> = 5V,<br>V <sub>IN</sub> = open ( <b>Note</b> 1) |  |  |
| Line Regulation of Reference<br>Voltage                                       | $\Delta V_{REF,LN}$   | 0     | _    | 20    | mV   | REF bypassed with a 0.1 $\mu$ F capaci-<br>tor to GND, I <sub>REF</sub> = 0 $\mu$ A,<br>V <sub>DD</sub> = 7V to 10V, V <sub>PWMD</sub> = 5V,<br>V <sub>IN</sub> = open           |  |  |
| Load Regulation of Reference<br>Voltage                                       | $\Delta V_{REF,LD}$   | 0     | _    | 25    | mV   | REF bypassed with a 0.1 $\mu$ F capaci-<br>tor to GND, I <sub>REF</sub> = 0 $\mu$ A to 500 $\mu$ A,<br>V <sub>DD</sub> = 7.5V, V <sub>PWMD</sub> = 5V,<br>V <sub>IN</sub> = open |  |  |
| PWM DIMMING                                                                   |                       |       |      |       |      |                                                                                                                                                                                  |  |  |
| PWMD Input Low Voltage                                                        | V <sub>PWMD(LO)</sub> | —     | _    | 0.8   | V    | V <sub>IN</sub> = 10V to 200V ( <b>Note 1</b> )                                                                                                                                  |  |  |
| PWMD Input High Voltage                                                       | V <sub>PWMD(HI)</sub> | 2     | _    | —     | V    | V <sub>IN</sub> = 10V to 200V ( <b>Note 1</b> )                                                                                                                                  |  |  |

**Note** 1: Specifications apply over the full operating ambient temperature range of  $-40^{\circ}$ C < T<sub>A</sub> < +125°C.

2: Also limited by package power dissipation limit, whichever is lower

### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

| <b>Electrical Specifications</b> : Specifications are at $T_A = 25$ °C. $V_{IN} = 12V$ unless otherwise noted. |                     |                             |      |      |      |                                                                                                    |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------|------|------|------|----------------------------------------------------------------------------------------------------|--|--|--|--|
| Parameter                                                                                                      | Sym.                | Min.                        | Тур. | Max. | Unit | Conditions                                                                                         |  |  |  |  |
| PWMD Pull-Down Resistance                                                                                      | R <sub>PWMD</sub>   | 50                          | 100  | 150  | kΩ   | V <sub>PWMD</sub> = 5V                                                                             |  |  |  |  |
| GATE DRIVER                                                                                                    |                     |                             |      |      |      |                                                                                                    |  |  |  |  |
| GATE Short Circuit Sourcing<br>Current                                                                         | ISOURCE             | I <sub>SOURCE</sub> 0.165 — |      | _    | А    | $V_{GATE}$ = 0V, $V_{DD}$ = 7.5V, $V_{IN}$ = open                                                  |  |  |  |  |
| GATE Sinking Current                                                                                           | I <sub>SINK</sub>   | 0.165                       | _    | _    | A    | $V_{GATE} = V_{DD}, V_{DD} = 7.5V,$<br>$V_{IN} = open$                                             |  |  |  |  |
| GATE Output Rise Time                                                                                          | t <sub>RISE</sub>   | _                           | 30   | 50   | ns   | C <sub>GATE</sub> = 500 pF, V <sub>DD</sub> = 7.5V,<br>V <sub>IN</sub> = open                      |  |  |  |  |
| GATE Output Fall Time                                                                                          | t <sub>FALL</sub>   | _                           | 30   | 50   | ns   | $C_{GATE}$ = 500 pF, V <sub>DD</sub> = 7.5V,<br>V <sub>IN</sub> = open                             |  |  |  |  |
| INPUT CURRENT SENSE COM                                                                                        | PARATOR             |                             |      |      |      |                                                                                                    |  |  |  |  |
| Voltage Threshold<br>for GATE Turn-On                                                                          | V <sub>ON1</sub>    | 90                          | 105  | 120  | mV   | $V_{CS2}$ = 200 mV, $V_{CS1}$ increasing,<br>GATE goes LOW to HIGH (Note 1)                        |  |  |  |  |
| Voltage Threshold<br>for GATE Turn-Off                                                                         | V <sub>OFF1</sub>   | 0                           | 20   | 40   | mV   | V <sub>CS2</sub> = 200 mV, V <sub>CS1</sub> decreasing,<br>GATE goes HIGH to LOW ( <b>Note 1</b> ) |  |  |  |  |
| Delay to Output (Turn-On)                                                                                      | t <sub>D,ON1</sub>  | _                           | 80   | 150  | ns   | V <sub>CS2</sub> = 200 mV,<br>V <sub>CS1</sub> = 50 mV to +200 mV step                             |  |  |  |  |
| Delay to Output (Turn-Off)                                                                                     | t <sub>D,OFF1</sub> | _                           | 80   | 150  | ns   | V <sub>CS2</sub> = 200 mV,<br>V <sub>CS1</sub> = 50 mV to –100 mV step                             |  |  |  |  |
| OUTPUT CURRENT SENSE CO                                                                                        | MPARATOR            |                             |      |      |      |                                                                                                    |  |  |  |  |
| Voltage Threshold<br>for GATE Turn-On                                                                          | V <sub>ON2</sub>    | 90                          | 105  | 120  | mV   | V <sub>CS1</sub> = 200 mV, V <sub>CS2</sub> increasing,<br>GATE goes LOW to HIGH ( <b>Note 1</b> ) |  |  |  |  |
| Voltage Threshold<br>for GATE Turn-Off                                                                         | V <sub>OFF2</sub>   | 0                           | 20   | 40   | mV   | $V_{CS1}$ = 200 mV, $V_{CS2}$ decreasing,<br>GATE goes HIGH to LOW (Note 1)                        |  |  |  |  |
| Delay to Output (Turn-On)                                                                                      | t <sub>D,ON2</sub>  | _                           | 80   | 150  | ns   | V <sub>CS1</sub> = 200 mV,<br>V <sub>CS2</sub> = 50 mV to +200 mV step                             |  |  |  |  |
| Delay to Output (Turn-Off)                                                                                     | t <sub>D,OFF2</sub> | _                           | 80   | 150  | ns   | V <sub>CS1</sub> =200 mV,<br>V <sub>CS2</sub> = 50 mV to –100 mV step                              |  |  |  |  |

**Note 1:** Specifications apply over the full operating ambient temperature range of  $-40^{\circ}$ C < T<sub>A</sub> < +125°C.

2: Also limited by package power dissipation limit, whichever is lower

### **TEMPERATURE SPECIFICATIONS**

| Parameter                     | Sym.                   | Min. | Тур. | Max. | Unit | Conditions |  |  |  |
|-------------------------------|------------------------|------|------|------|------|------------|--|--|--|
| TEMPERATURE RANGE             |                        |      |      |      |      |            |  |  |  |
| Operating Ambient Temperature | T <sub>A</sub>         | -40  | —    | +125 | °C   |            |  |  |  |
| Maximum Junction Temperature  | T <sub>J(ABSMAX)</sub> |      | —    | +150 | °C   |            |  |  |  |
| Storage Temperature           | Τ <sub>S</sub>         | -65  | —    | +150 | °C   |            |  |  |  |
| PACKAGE THERMAL RESISTANCE    |                        |      |      |      |      |            |  |  |  |
| 8-lead SOIC                   | $\theta_{JA}$          |      | +101 |      | °C/W |            |  |  |  |

#### 2.0 PIN DESCRIPTION

The details on the pins of HV9930 are listed in Table 2-1. Refer to **Package Type** for the location of the pins.

| Pin Number | Pin Name | Description                                                                                                                                               |
|------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VIN      | This pin is the input of an 8V to 200V voltage regulator.                                                                                                 |
| 2          | CS1      | This pin is used to sense the input current of the boost-buck converter. It is the non-inverting input of the internal input comparator.                  |
| 3          | GND      | This is the ground return for all the internal circuitry. This pin must be electrically connected to the ground of the power train.                       |
| 4          | GATE     | This pin is the gate driver output for an external N-channel power Metal-oxide Semiconductor Field-effect Transistor (MOSFET).                            |
| 5          | PWMD     | When this pin is left open or pulled to GND, the gate driver is disabled. Pulling the pin to a voltage greater than 2V will enable the gate drive output. |
| 6          | VDD      | This is a power supply pin for all internal circuits. It must be bypassed to GND with a low-ESR capacitor to GND.                                         |
| 7          | CS2      | This pin is used to sense the output current of the boost-buck converter. It is the non-inverting input of the internal output comparator.                |
| 8          | REF      | This pin provides accurate reference voltage. It must be bypassed with a 0.01 $\mu F$ to 0.1 $\mu F$ capacitor to GND.                                    |

TABLE 2-1: PIN FUNCTION TABLE

#### 3.0 DETAILED DESCRIPTION

#### 3.1 Power Topology

The HV9930 is optimized to drive a Continuous Conduction Mode (CCM) boost-buck DC/DC converter topology commonly referred to as Ćuk converter. (See **Typical Application Circuit**.) This power converter topology offers numerous advantages useful for driving high-brightness light-emitting diodes (HB LED). These advantages include step-up or step-down voltage conversion ratio and low input and output current ripple. The input and output inductors can also share a common core to achieve ripple current cancellation. The output load is decoupled from the input voltage with a capacitor, making the driver inherently failure-safe for the output load.

The HV9930 offers a simple and effective control technique for a boost-buck LED driver. It uses two Hysteretic mode controllers—one for the input and one for the output. The outputs of these two hysteretic comparators are logically being AND together and are used to drive the external FET. This control scheme gives accurate current control and constant output current in the presence of input voltage transients without the need for complicated loop design.

#### 3.2 Input Voltage Regulator

The HV9930 can be powered directly from its V<sub>IN</sub> pin that takes voltage from 8V up to the maximum of 200V. When voltage is applied to the V<sub>IN</sub> pin, the HV9930 attempts to regulate a constant 7.5V (typical) at the V<sub>DD</sub> pin. The regulator also has a built-in undervoltage lockout which shuts off the IC when the voltage at the V<sub>DD</sub> pin falls below the UVLO lower threshold.

The V<sub>DD</sub> pin must be bypassed by a low-ESR capacitor ( $\geq 0.1 \mu$ F) to provide a low-impedance path for the high-frequency current of the output gate driver.

The IC can also be operated by supplying a voltage at the  $V_{DD}$  pin greater than the internally regulated voltage. This will turn off the internal linear regulator and the IC will function by drawing power from the external voltage source connected to the  $V_{DD}$  pin.

In case of input transients that reduce the input voltage below 8V (e.g. Cold Crank condition in an automotive system), the  $V_{IN}$  pin of the HV9930 can be connected to the external MOSFET drain through a diode. Since the drain of the FET is at a voltage equal to the sum of the input and output voltages, the IC will still be operational when the input goes below 8V. In these cases, a larger capacitor is needed for the V<sub>DD</sub> pin to supply power to the IC when the MOSFET switches on.

#### 3.3 Reference

An internally trimmed voltage reference of 1.25V (± 3%) is provided at the REF pin. The reference can supply a maximum output current of 1 mA to drive external circuitry. This reference can be used to set the current-sense voltage thresholds of the two comparators as shown in the **Typical Application Circuit**.

#### 3.4 Current Comparators

The HV9930 features two identical comparators with a built-in 85 mV hysteresis. When the GATE is low, the inverting terminal is connected to 105 mV, but when the GATE is high, it is connected to 20 mV. One comparator is used for the input current control and the other is used for the output current control.

The input side hysteretic controller is in operation only during Start-up and Overload conditions. This ensures that the input current never exceeds the designed value. During normal operation, the input current will be less than the programmed current. Therefore, the output of the input side comparator will be high. The output of the AND gate will then be dictated by the output current controller.

The output side hysteretic comparator will be in operation during the Steady state operation of the circuit. This comparator turns the MOSFET on and off based on the LED current.

The use of these comparators in a boost-buck topology is a patented technique, which eliminates the need for compensation components.

#### 3.5 PWM Dimming

PWM dimming can be achieved by applying a PWM signal to the PWMD pin. When the PWMD pin is pulled high, the gate driver is enabled and the circuit operates normally. When the PWMD pin is left open or connected to GND, the gate driver is disabled and the external MOSFET turns off. The signal at the PWMD pin inhibits the driver only and the IC need not go through the entire start-up cycle each time, ensuring a quick response time for the output current.

The flying capacitor in the Ćuk converter (C1) is initially charged to the input voltage  $V_{DC}$  (through diodes  $D_1$ and  $D_2$ ). When the circuit is turned on and reaches Steady state, the voltage across C1 will be  $V_{DC}+V_O$ . In the absence of diode  $D_2$ , when the circuit is turned off, capacitor  $C_1$  will discharge through the LEDs and the input voltage source  $V_{DC}$ . Thus, during PWM dimming, if capacitor  $C_1$  has to be charged and discharged each cycle, the transient response of the circuit will be limited. By adding diode  $D_2$ , the voltage across capacitor  $C_1$  is held at  $V_{DC}+V_O$  even when the circuit is turned off, enabling the circuit to return quickly to its Steady state (and bypassing the start-up stage) upon being enabled.

#### 4.0 APPLICATION INFORMATION

#### 4.1 Overvoltage Protection

Overvoltage protection can be added by splitting the output side resistor  $R_{S2}$  into two components ( $R_{S2A}$  and  $R_{S2B}$ ) and adding a Zener diode  $D_3$ . When there is an Open LED condition, the diode  $D_3$  will clamp the output voltage, and the Zener diode current will be sensed by the sum of  $R_{S2A}$  and  $R_{CS2}$ . The current will also be regulated by the converter.

#### 4.2 Damping Circuit

The Ćuk converter is inherently unstable when the output current is being controlled. An uncontrolled input current will lead to an undamped oscillation between  $L_1$  and  $C_1$ , causing excessively high voltages across capacitor  $C_1$ . To prevent these oscillations, a damping circuit consisting of  $R_D$  and  $C_D$  is applied across the capacitor  $C_1$ . This damping circuit will stabilize the circuit and help maintain the proper operation of the converter.

The values of the damping network can be computed with Equation 4-1 and Equation 4-2.

#### **EQUATION 4-1:**

$$C_D = 9 \times \left(\frac{D_{MAX}}{1 - D_{MAX}}\right)^3 \times L_1 \times \left(\frac{I_O}{V_O}\right)^2$$

Where  $D_{MAX}$  is the maximum switching duty cycle,  $L_1$  is the inductance of the input inductor,  $I_O$  is the output LED current, and  $V_O$  is the voltage across the output LED string.

#### **EQUATION 4-2:**

$$R_D = \frac{3 \times D_{MAX}}{\left(1 - D_{MAX}\right)^2} \times \frac{L_1 \times I_O}{C_D \times V_O}$$

The maximum switching duty cycle is calculated with Equation 4-3.

#### **EQUATION 4-3:**

$$D_{MAX} = \frac{V_O}{V_O + \eta_{MIN} \times (V_{IN,MIN} - V_D)}$$

Where  $\eta_{MIN}$  is the minimum efficiency, and  $V_{IN,MIN}$  is the minimum input voltage. V\_D is the input diode forward voltage.

RMS current of the damping capacitor is determined with Equation 4-4.

#### **EQUATION 4-4:**

$$I_{CD(RMS)} = \frac{\Delta V_{C1}}{\sqrt{12} \times R_D}$$

Where  $\Delta V_{C1}$  is the peak-to-peak ripple voltage of the flying capacitor C<sub>1</sub> and it is 10% of the average voltage across C<sub>1</sub>.

The power dissipation in  $R_D$  is calculated with Equation 4-5.

#### **EQUATION 4-5:**

| $P_{RD} = \frac{1}{12 \times R_D}$ |  | $P_{RD} = \frac{\left(\Delta V_{C1}\right)^2}{12 \times R_D}$ |  |
|------------------------------------|--|---------------------------------------------------------------|--|
|------------------------------------|--|---------------------------------------------------------------|--|

#### 4.3 Output Current Level and Input Current Limit

The current sense resistor R<sub>CS2</sub>, combined with the other resistors R<sub>S2</sub> and R<sub>REF2</sub>, determines the output current level at undimmed full brightness. On the other hand, the current sense resistor R<sub>CS1</sub>, combined with the other resistors R<sub>S1</sub> and R<sub>REF1</sub>, determines the input average current limit.

Each set of resistors for the output side or the input side can be chosen using Equation 4-6 and Equation 4-7.

#### **EQUATION 4-6:**

$$I \times R_{CS} = \left[ V_{REF} - \frac{(V_{ON} + V_{OFF})}{2} \right] \times \left( \frac{R_S}{R_{REF}} \right) - \left( \frac{V_{ON} + V_{OFF}}{2} \right)$$

Where I is the average current (either I<sub>O</sub> or I<sub>IN</sub>), V<sub>REF</sub> (1.25V typical) is the reference voltage, V<sub>ON</sub> (0.105V typical) is the threshold voltage for the GATE On, and V<sub>OFF</sub> (0.02V typical) is the threshold voltage for the GATE Off.

#### **EQUATION 4-7:**

$$\Delta I \times R_{CS} = (V_{ON} - V_{OFF}) \times \left(\frac{R_S}{R_{REF}}\right) + (V_{ON} - V_{OFF})$$

Where  $\Delta I$  is the peak-to-peak ripple in the current (either  $\Delta I_O$  or  $\Delta I_{IN}$ ).

By solving the Equation 4-6 and Equation 4-7, the value of  $R_S/R_{REF}$  can be obtained from Equation 4-8.

#### **EQUATION 4-8:**

$$\frac{R_S}{R_{REF}} = \frac{\frac{\Delta I}{I} \times \frac{(V_{ON} + V_{OFF})}{2} + (V_{ON} - V_{OFF})}{\frac{\Delta I}{I} \times \left[V_{REF} - \frac{(V_{ON} + V_{OFF})}{2}\right] - (V_{ON} - V_{OFF})}$$

The value of  $R_{REF}$  can be set as 10 k $\Omega$  for convenience. Then, the value of  $R_S$  can be chosen from the calculated value of  $R_S/R_{REF}$ . The value of  $R_{CS}$  is then computed from Equation 4-9.

#### **EQUATION 4-9:**

$$R_{CS} = \frac{\left[V_{REF} - \frac{(V_{ON} + V_{OFF})}{2}\right] \times \frac{R_S}{R_{REF}} - \frac{(V_{ON} + V_{OFF})}{2}}{I}$$

#### 4.4 Design and Operation of the Boost-buck Converter

For details on the design for a boost-buck converter using the HV9930 and the calculation of the damping components, refer to application notes *AN-H51* Designing a Boost-Buck (Ĉuk) Converter with the HV9930/AT9933 and *AN-H58 Improving the Efficiency* of a HV9930/AT9933 Controlled Boost-Buck Converter.

#### 4.5 Design Example

The choice of the resistor dividers to set the input and output current levels is illustrated by means of the design example given below.

The parameters of the power circuit are:

 $V_{IN, MIN} = 9V$   $V_{IN, MAX} = 16V$   $V_O = 28V$   $I_O = 0.35A$   $f_{S, MIN} = 300kHz$ 

Using these parameters, the values of the power stage inductors and capacitor can be computed. (See figures below.) Refer to Application Note *AN-H51* for more details.

 $L_1 = 82\mu H$  $L_2 = 150\mu H$  $C_1 = 0.22\mu F$ 

The input and output currents for this design are:

 $I_{IN, MAX} = 1.6A$   $\Delta I_{IN} = 0.21A$   $I_O = 350mA$  $\Delta I_O = 87.5mA$ 

For the input side, the average current limit level used in the equations should be larger than the operating maximum average input current, so it does not interfere with the normal operation of the circuit. The peak input current can be computed as shown in Equation 4-10.

#### **EQUATION 4-10:**

$$I_{IN, PK} = I_{IN, MAX} + \left(\frac{\Delta I_{IN}}{2}\right)$$
$$= 1.705 A$$

Assuming a 30% peak-to-peak input current ripple to average input current ratio when the converter is in Input Current Limit mode, the minimum value of the input current in the Input Current Limit mode is calculated as shown in Equation 4-11.

#### EQUATION 4-11:

$$I_{LIN,\,MIN} = 0.85 \times I_{IN,\,LIM}$$
 Setting 
$$I_{LIN,\,MIN} = 1.05 \times I_{IN,\,PK}$$

The average input current limit of the converter can then be computed. See Equation 4-12.

#### **EQUATION 4-12:**

$$I_{IN, LIM} = \left(\frac{1.05}{0.85}\right) \times I_{IN, PK}$$
  
= 2.1A

Using  $I_O = 0.35A$  and  $\Delta I_O = 0.25 \times I_O = 0.0875A$  for the output side in Equation 4-8 and Equation 4-9,  $R_{S2}/R_{REF2} = 0.475$  and  $R_{CS2} = 1.43\Omega$  are obtained.

Before the design of the output side is complete, overvoltage protection has to be included in the design. For this application, choose a 33V Zener diode. This is the voltage at which the output will clamp in case of an Open LED condition. For a 350 mW diode, the maximum current rating at 33V works out to about 10 mA. Using a 2.5 mA current level during Open LED conditions, and assuming the same  $R_{S2}/R_{REF2}$  ratio, and splitting  $R_{S2}$  into  $R_{S2A}$  and  $R_{S2B}$ , the Zener current limiting resistor can be determined as illustrated in Equation 4-13.

#### EQUATION 4-13:

$$R_{CS2, Z} = R_{CS2} + R_{S2A} = 120\Omega$$

Choose the following values for the resistors on the output side:

$$\begin{split} R_{CS2} &= 1.43 \,\Omega, \, 1/4 W, \, 1\% \\ R_{REF2} &= 10 \, k \Omega, \, 1/8 W, \, 1\% \\ R_{S2A} &= 110 \,\Omega, \, 1/8 W, \, 1\% \\ R_{S2B} &= 4.64 \, k \Omega, \, 1/8 W, \, 1\% \end{split}$$

The current sense resistor needs to be at least a 1/4W, 1% resistor. Similarly, using  $I_{IN,LIM} = 2.1A$  and  $\Delta I_{IN,LIM} = 0.3 \times I_{IN,LIM} = 0.63A$  for the input side in Equation 4-8 and Equation 4-9, the following values can be determined:

$$\frac{R_{S1}}{R_{REF1}} = 0.382$$

$$R_{CS1} = 0.187\Omega$$

$$P_{RCS1} = I^2_{IN, LIM} \times R_{CS1}$$

$$= 0.825W$$
Choose the following values for the resistors on the input side:
$$R_{CS1} = parallel \ combination \ of \ three \ 0.56\Omega, \ 1/2W, \ 5\%$$

$$R_{REF1} = 10k\Omega, \ 1/8W, \ 1\%$$

$$R_{S1} = 3.82k\Omega, 1/8W, 1\%$$

© 2019 Microchip Technology Inc.

# HV9930

#### 5.0 **PACKAGING INFORMATION**

#### Package Marking Information 5.1





Example

П П

Н

Н

| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Product Code or Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (e3)<br>can be found on the outer packaging for this package. |
|--------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | be carrie<br>characters                  | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>s for product code or customer-specific information. Package may or<br>e the corporate logo.                                                                                                                                                                 |

### 8-Lead SOIC (Narrow Body) Package Outline (LG/TG)

4.90x3.90mm body, 1.75mm height (max), 1.27mm pitch



Note: For the most current package drawings, see the Microchip Packaging Specification at www.microchip.com/packaging.

Note:

1. This chamfer feature is optional. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbo             | I   | A     | A1   | A2    | b    | D     | E     | E1    | e           | h    | L    | L1          | L2          | θ          | θ1              |
|-------------------|-----|-------|------|-------|------|-------|-------|-------|-------------|------|------|-------------|-------------|------------|-----------------|
|                   | MIN | 1.35* | 0.10 | 1.25  | 0.31 | 4.80* | 5.80* | 3.80* |             | 0.25 | 0.40 |             |             | <b>0</b> 0 | 5 <sup>0</sup>  |
| Dimension<br>(mm) | NOM | -     | -    | -     | -    | 4.90  | 6.00  | 3.90  | 1.27<br>BSC | -    | -    | 1.04<br>REF | 0.25<br>BSC | -          | -               |
| ()                | MAX | 1.75  | 0.25 | 1.65* | 0.51 | 5.00* | 6.20* | 4.00* |             | 0.50 | 1.27 |             |             | <b>8</b> 0 | 15 <sup>0</sup> |

JEDEC Registration MS-012, Variation AA, Issue E, Sept. 2005. \* This dimension is not specified in the JEDEC drawing. Drawings are not to scale.

# HV9930

NOTES:

#### APPENDIX A: REVISION HISTORY

#### **Revision A (November 2019)**

- Converted Supertex Doc# DSFP-HV9930 to Microchip DS20005682A
- Changed the quantity of the 8-lead SOIC LG package from 2500/Reel to 3300/Reel
- Made minor text changes throughout the document

### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART NO.       | <u>xx</u>          |   | - x - x                                   | Exa | ample:      |                                                                                 |
|----------------|--------------------|---|-------------------------------------------|-----|-------------|---------------------------------------------------------------------------------|
| Device         | Package<br>Options |   | Environmental Media Type                  | a)  | HV9930LG-G: | Hysteretic Boost-Buck (Ćuk) LED<br>Driver IC, 8-lead SOIC Package,<br>3300/Reel |
| Device:        | HV9930             | = | Hysteretic Boost-Buck (Ćuk) LED Driver IC |     |             |                                                                                 |
| Package:       | LG                 | = | 8-lead SOIC                               |     |             |                                                                                 |
| Environmental: | G                  | = | Lead (Pb)-free/RoHS-compliant Package     |     |             |                                                                                 |
| Media Type:    | (blank)            | = | 3300/Reel for an LG Package               |     |             |                                                                                 |
|                |                    |   |                                           |     |             |                                                                                 |
|                |                    |   |                                           |     |             |                                                                                 |

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### Trademarks

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TempTrackr, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, Vite, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, INICnet, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2019, Microchip Technology Incorporated, All Rights Reserved.

ISBN: 978-1-5224-5218-8

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



### Worldwide Sales and Service

#### AMERICAS

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

**Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

China - Beijing Tel: 86-10-8569-7000 China - Chengdu

Tel: 86-28-8665-5511 China - Chongqing Tel: 86-23-8980-9588

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

China - Shenyang Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

China - Wuhan Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen Tel: 86-592-2388138 China - Zhuhai

Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631 India - Pune

Tel: 91-20-4121-0141

Tel: 81-6-6152-7160

Tel: 81-3-6880- 3770

Tel: 82-53-744-4301

Tel: 60-3-7651-7906

Tel: 60-4-227-8870

Tel: 63-2-634-9065

Taiwan - Hsin Chu

Taiwan - Kaohsiung

Tel: 886-2-2508-8600

Thailand - Bangkok

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

Tel: 31-416-690399 Fax: 31-416-690340

Italy - Milan

Italy - Padova

EUROPE

Austria - Wels

Tel: 43-7242-2244-39

Tel: 45-4450-2828

Fax: 45-4485-2829

Tel: 358-9-4520-820

Tel: 33-1-69-53-63-20

Fax: 33-1-69-30-90-79

**Germany - Garching** 

Tel: 49-2129-3766400

Germany - Heilbronn

Germany - Karlsruhe

Tel: 49-7131-72400

Tel: 49-721-625370

Germany - Munich

Tel: 49-89-627-144-0

Fax: 49-89-627-144-44

Germany - Rosenheim

Tel: 49-8031-354-560

Israel - Ra'anana

Tel: 972-9-744-7705

Tel: 39-0331-742611

Fax: 39-0331-466781

Tel: 39-049-7625286

**Netherlands - Drunen** 

Tel: 49-8931-9700

Germany - Haan

Finland - Espoo

France - Paris

Fax: 43-7242-2244-393

**Denmark - Copenhagen** 

Norway - Trondheim

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

Japan - Osaka

Japan - Tokyo

Korea - Daegu

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur

Malaysia - Penang

Philippines - Manila

Singapore Tel: 65-6334-8870

Tel: 886-3-577-8366

Tel: 886-7-213-7830

Taiwan - Taipei

Tel: 66-2-694-1351

Tel: 47-7288-4388

Poland - Warsaw Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Microchip:

HV9930LG-G