#### MAX22245, MAX22246 ### Reinforced, Fast, Low-Power, Two-Channel Digital Isolators #### **Product Highlights** - AEC-Q100 Qualification for /V devices - Reinforced Galvanic Isolation for Digital Signals - · 8-SOIC with 8mm of Creepage and Clearance - Withstands 5kV<sub>RMS</sub> for 60s (V<sub>ISO</sub>) - Continuously Withstands 848V<sub>RMS</sub> (V<sub>IOWM</sub>) - Withstands ±12.8kV Surge Between GNDA and GNDB with 1.2/50µs Waveform - High CMTI (50kV/µs, typ) - Low Power Consumption - 0.78mW per Channel at 1Mbps with V<sub>DD</sub> = 1.8V - 1.47mW per Channel at 1Mbps with V<sub>DD</sub> = 3.3V - 3.28mW per Channel at 100Mbps with V<sub>DD</sub> = 1.8V - Low Propagation Delay and Low Jitter - Maximum Data Rate Up to 200Mbps - Low Propagation Delay 7ns (typ) at V<sub>DD</sub> = 3.3V - Clock Jitter RMS 7.5ps (typ) - Safety Regulatory Approvals - UL According to UL1577 - · cUL According to CSA Bulletin 5A - VDE 0884-11 Reinforced Insulation (Pending) #### **Key Applications** - Automotive - · Hybrid Electric Vehicle - Chargers - Battery Management Systems (BMS) - Inverters The MAX22245/MAX22246 are a family of 2-channel reinforced, fast, low-power digital galvanic isolators using Maxim's proprietary process technology. All devices feature reinforced isolation for a withstand voltage rating of 5kV<sub>RMS</sub> for 60 seconds. Both automotive and general-purpose devices are rated for operation at ambient temperatures of -40°C to +125°C. Devices with /V suffix are AEC-Q100 qualified. Refer to the <u>Ordering Information</u> for all automotive grade part numbers. - Industrial - Isolated SPI - Isolated RS-232, RS-485/RS-422, CAN - · Fieldbus Communications - Motor Drive #### **Simplified Application Diagram** #### **Pin Description** These devices transfer digital signals between circuits with different power domains, using as little as 0.78mW per-channel at 1Mbps (1.8V supply). The low-power feature reduces system dissipation, increases reliability, and enables compact designs. Devices are available with a maximum data rate of 25Mbps or 200Mbps, and with outputs that are either default high or default low. The devices feature low propagation delay and low clock jitter, which reduces system latency. Independent 1.71V to 5.5V supplies on each side of the isolator also make the devices suitable for use as level translators. The MAX22245 features two channels transferring data in the same direction. The two channels of the MAX22246 transfer data in opposite directions, and this makes the MAX22246 ideal for isolating the Tx and Rx lines of a transceiver. Ordering Information appears at end of data sheet. 19-100820; Rev 8; 11/21 ## **Absolute Maximum Ratings** | V <sub>DDA</sub> to GNDA0.3V to +6V | |---------------------------------------------| | V <sub>DDB</sub> to GNDB0.3V to +6V | | IN_ on Side A to GNDA0.3V to +6V | | IN_ on Side B to GNDB0.3V to +6V | | OUT_ on Side A to GNDA0.3V to (VDDA + 0.3V) | | OUT_ on Side B to GNDB0.3V to (VDDB + 0.3V) | | Short-Circuit Continuous Current | | OUT_ on Side A to GNDA±30mA | | OUT_ on Side B to GNDB ±30mA | |---------------------------------------------------| | Continuous Power Dissipation ( $T_A = +70$ °C) | | Wide SOIC (derate 11.35mW/°C above +70°C) 908.1mW | | Temperature Ratings | | Operating Temperature Range40°C to +125°C | | Maximum Junction Temperature+150°C | | Storage Temperature Range60°C to +150°C | | Lead Temperature (soldering, 10s)+300°C | | Soldering Temperature (reflow)+260°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Package Information** #### 8 Wide SOIC | Package Code | W8MS+7 | | | |--------------------------------------------------------|------------------|--|--| | Outline Number | <u>21-100415</u> | | | | Land Pattern Number | 90-100146 | | | | THERMAL RESISTANCE, FOUR-LAYER BOARD | | | | | Junction-to-Ambient (θ <sub>JA</sub> ) | 88.1°C/W | | | | Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 42.4°C/W | | | Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. #### **Electrical Characteristics** $(V_{DDA} - V_{GNDA} = 1.71 \text{V to } 5.5 \text{V}, V_{DDB} - V_{GNDB} = 1.71 \text{V to } 5.5 \text{V}, C_L = 15 \text{pF}, T_A = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = 3.3 \text{V}, V_{DDB} - V_{GNDB} = 3.3 \text{V}, V_{GNDA} = V_{GNDB}, T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.)}$ (Notes 1, 3) | PARAMETER | SYMBOL | $- V_{GNDB} = 3.3V, V_{GNDA} = V_{GNDB}, T_A = -1$ <b>CONDITIONS</b> | | MIN | TYP | MAX | UNITS | | |-----------------------------------------|------------------------|----------------------------------------------------------------------|------------------------------------|-------------------------|------|------|-------|---| | SUPPLY VOLTAGE | | | | • | | | • | | | | $V_{DDA}$ | Relative to GNDA | | 1.71 | | 5.5 | ., | | | Supply Voltage | V <sub>DDB</sub> | Relative to GNDB | | 1.71 | | 5.5 | V | | | Undervoltage-Lockout<br>Threshold | V <sub>UVLO</sub> _ | V <sub>DD</sub> _ rising | | 1.5 | 1.6 | 1.66 | ٧ | | | Undervoltage-Lockout | V <sub>UVLO_HYST</sub> | | | | 45 | | mV | | | Threshold Hysteresis MAX22245 SUPPLY CU | | | | | | | | | | WAX22245 SUPPLI CU | (Note 2) | | \/ F\/ | | 0.21 | 0.57 | | | | | | | $V_{DDA} = 5V$ | | 0.31 | 0.57 | - | | | | | 500kHz square wave, $C_L = 0pF$ | $V_{DDA} = 3.3V$ | | 0.30 | 0.56 | - | | | | | wave, CL = opi | $V_{DDA} = 2.5V$ | | 0.30 | 0.56 | _ | | | Side A Supply Current | I <sub>DDA</sub> | | V <sub>DDA</sub> = 1.8V | | 0.29 | 0.41 | mA | | | | | | $V_{DDA} = 5V$ | | 2.38 | 3.25 | - | | | | | 50MHz square | $V_{DDA} = 3.3V$ | | 2.32 | 3.18 | _ | | | | | wave, $C_L = 0pF$ | $V_{DDA} = 2.5V$ | | 2.29 | 3.14 | | | | | | | $V_{DDA} = 1.8V$ | | 2.22 | 2.89 | | | | | | | $V_{DDB} = 5V$ | | 0.60 | 1.11 | | | | | | 500kHz square | $V_{DDB} = 3.3V$ | | 0.59 | 1.10 | mA | | | | | wave, $C_L = 0pF$ | $V_{DDB} = 2.5V$ | | 0.59 | 1.09 | | | | Cida D Committee Comment | | | $V_{DDB} = 1.8V$ | | 0.58 | 1.06 | | | | Side B Supply Current | I <sub>DDB</sub> | | V <sub>DDB</sub> = 5V | | 3.02 | 3.80 | | | | | | | 50MHz square | V <sub>DDB</sub> = 3.3V | | 2.12 | 2.80 | 1 | | | | wave, $C_L = 0pF$ | V <sub>DDB</sub> = 2.5V | | 1.74 | 2.35 | 1 | | | | | | V <sub>DDB</sub> = 1.8V | | 1.42 | 1.95 | | | | MAX22246 SUPPLY CU | RRENT (Note 2) | | | | | | I | | | | | | V <sub>DDA</sub> = 5V | | 0.46 | 0.84 | | | | | | 500kHz square | $V_{DDA} = 3.3V$ | | 0.45 | 0.83 | | | | | | wave, $C_L = 0pF$ | $V_{DDA} = 2.5V$ | | 0.44 | 0.83 | | | | | | | $V_{DDA} = 1.8V$ | | 0.44 | 0.74 | | | | Side A Supply Current | I <sub>DDA</sub> | | $V_{DDA} = 5V$ | | 2.65 | 3.50 | mA | | | | | FOME COURT | $V_{DDA} = 3.3V$ | | 2.18 | 2.95 | 1 | | | | | 50MHz square wave, C <sub>L</sub> = 0pF | $V_{DDA} = 2.5V$ | | 1.98 | 2.72 | 1 | | | | | , | $V_{DDA} = 1.8V$ | | 1.80 | 2.40 | 1 | | | | | | $V_{DDA} = 1.6V$<br>$V_{DDB} = 5V$ | | 0.46 | 0.84 | | | | | | 500111 | | | | | + | | | | | 500kHz square wave, C <sub>L</sub> = 0pF | $V_{DDB} = 3.3V$ | | 0.45 | 0.83 | + | | | Side B Supply Current | I <sub>DDB</sub> | wave, or - opi | V <sub>DDB</sub> = 2.5V | | 0.44 | 0.83 | mA | | | | 50MI | | V <sub>DDB</sub> = 1.8V | | 0.44 | 0.74 | | | | | | 50MHz square | $V_{DDB} = 5V$ | | 2.65 | 3.50 | - | | | | | wave, C <sub>L</sub> = 0pF | $V_{DDB} = 3.3V$ | | 2.18 | 2.95 | | | $(V_{DDA} - V_{GNDA} = 1.71 \text{V to } 5.5 \text{V}, V_{DDB} - V_{GNDB} = 1.71 \text{V to } 5.5 \text{V}, C_L = 15 \text{pF}, T_A = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = 3.3 \text{V}, V_{DDB} - V_{GNDB} = 3.3 \text{V}, V_{GNDA} = V_{GNDB}, T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.)}$ (Notes 1, 3) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------|------------------|----------------------------------------------------|---------------------------|--------------------------|------|------|-------| | | | | $V_{DDB} = 2.5V$ | | 1.98 | 2.72 | | | | | | $V_{DDB} = 1.8V$ | | 1.80 | 2.40 | | | LOGIC INTERFACE (IN_ | , OUT_) | | | | | | | | Input High Voltage | V | 2.25V ≤ V <sub>DD</sub> _ ≤ 5.5V | / | 0.7 x<br>V <sub>DD</sub> | | | V | | Input High Voltage | V <sub>IH</sub> | 1.71V ≤ V <sub>DD</sub> _ < 2.25V | 0.75 x<br>V <sub>DD</sub> | | | ] V | | | Lead to Maltana | V | $2.25 \text{V} \le \text{V}_{DD} \le 5.5 \text{V}$ | | | | 0.8 | V | | Input Low Voltage | V <sub>IL</sub> | 1.71V ≤ V <sub>DD</sub> _ < 2.25 | 5V | | | 0.7 | \ \ \ | | Innut I batarasia | V | MAX2224_B/E | | | 410 | | \/ | | Input Hysteresis | V <sub>HYS</sub> | MAX2224_C/F | | | 80 | | mV | | Input Pullup Current | I <sub>PU</sub> | MAX2224_B/C | | -10 | -5 | -1.5 | μΑ | | Input Pulldown Current | I <sub>PD</sub> | MAX2224_E/F | | 1.5 | 5 | 10 | μΑ | | Input Capacitance | C <sub>IN</sub> | f <sub>SW</sub> = 1MHz | | | 2 | | pF | | Output Voltage High | V <sub>OH</sub> | I <sub>OUT</sub> = -4mA source | | V <sub>DD</sub><br>0.4 | | | V | | Output Voltage Low | V <sub>OL</sub> | I <sub>OUT</sub> = 4mA sink | | | | 0.4 | V | ### **Dynamic Characteristics MAX2224\_C/F** $(V_{DDA} - V_{GNDA} = 1.71 \text{V to } 5.5 \text{V}, V_{DDB} - V_{GNDB} = 1.71 \text{V to } 5.5 \text{V}, C_L = 15 \text{pF}, T_A = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = 3.3 \text{V}, V_{DDB} - V_{GNDB} = 3.3 \text{V}, V_{GNDA} = V_{GNDB}, T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.)}$ (Notes 2, 4) | PARAMETER | SYMBOL | CON | MIN | TYP | MAX | UNITS | | |--------------------------------|-------------------------------------|---------------------------------------|-----------------------------------------|-----|------|-------|-------| | Common-Mode Transient Immunity | CMTI | IN_ = GND_ or V <sub>DI</sub> | IN_ = GND_ or V <sub>DD_</sub> (Note 5) | | | | kV/μs | | Maximum Data Rate | DD | 2.25V ≤ V <sub>DD</sub> _ ≤ 5.5 | 5V | 200 | | | Mhaa | | Maximum Data Rate | DR <sub>MAX</sub> | 1.71V ≤ V <sub>DD</sub> _ < 2.2 | 25V | 150 | | | Mbps | | Minimum Pulse Width | DW | 2.25V ≤ V <sub>DD</sub> _ ≤ 5.5 | 5V | | | 5 | | | Minimum Pulse Width | PW <sub>MIN</sub> | 1.71V ≤ V <sub>DD</sub> _ < 2.2 | 25V | | | 6.67 | ns | | | | | 4.5V ≤ V <sub>DD</sub> _ ≤ 5.5V | 4.4 | 6.2 | 9.5 | | | | | | $3.0V \le V_{DD} \le 3.6V$ | 4.8 | 7.0 | 11.2 | | | | $t_{PLH}$ IN_ to OUT_, $C_L = 15pF$ | IN_ to OUT_,<br>C <sub>L</sub> = 15pF | 2.25V ≤ V <sub>DD</sub> _ ≤ 2.75V | 5.3 | 8.3 | 14.7 | | | Propagation Delay | | | 1.71V ≤ V <sub>DD</sub> _ ≤<br>1.89V | 7.1 | 12.3 | 22.1 | 200 | | ( <u>Figure 1</u> ) | | | $4.5V \le V_{DD_{-}} \le 5.5V$ | 4.6 | 6.5 | 9.9 | ns ns | | | | | $3.0V \le V_{DD_{-}} \le 3.6V$ | 5.0 | 7.3 | 11.6 | | | | t <sub>PHL</sub> | IN_ to OUT_,<br>C <sub>L</sub> = 15pF | 2.25V ≤ V <sub>DD</sub> _ ≤ 2.75V | 5.4 | 8.5 | 14.9 | | | | | | 1.71V ≤ V <sub>DD</sub> _ ≤<br>1.89V | 7.2 | 12.1 | 21.8 | | | | | | $4.5V \le V_{DD_{-}} \le 5.5V$ | | 0.4 | 2 | | | Pulse Width Distortion | PWD | tplh - tphl | $3.0V \le V_{DD_{\perp}} \le 3.6V$ | | 0.4 | 2 | ns | | | | 11 211 11121 | 2.25V ≤ V <sub>DD</sub> _ ≤ 2.75V | | 0.3 | 2 | | $(V_{DDA} - V_{GNDA} = 1.71 \text{V to } 5.5 \text{V}, V_{DDB} - V_{GNDB} = 1.71 \text{V to } 5.5 \text{V}, C_L = 15 \text{pF}, T_A = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = 3.3 \text{V}, V_{DDB} - V_{GNDB} = 3.3 \text{V}, V_{GNDA} = V_{GNDB}, T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.)}$ (Notes 2, 4) | PARAMETER | SYMBOL | CONI | DITIONS | MIN | TYP | MAX | UNITS | | | |---------------------------------------------------------------------|-------------------------|--------------------------------------------------------|--------------------------------------|-----------------------------------|-----|------|-------|----|--| | | | | 1.71V ≤ V <sub>DD</sub> _ ≤<br>1.89V | | 0.0 | 2 | | | | | | | 4.5V ≤ V <sub>DD</sub> ≤ 5.5V | 1 | | | 3.7 | | | | | | | $3.0V \le V_{DD} \le 3.6V$ | 1 | | | 4.7 | | | | | | t <sub>SPLH</sub> | 2.25V ≤ V <sub>DD</sub> ≤ 2.7 | 5V | | | 6.9 | | | | | Propagation Delay | | 1.71V ≤ V <sub>DD</sub> _ ≤ 1.8 | 9V | | | 12.1 | | | | | Skew Part-to-Part (Same Channel) | | 4.5V ≤ V <sub>DD</sub> ≤ 5.5V | ′ | | | 4.0 | ns | | | | (Came Chaines) | | 3.0V ≤ V <sub>DD</sub> ≤ 3.6V | ′ | | | 4.9 | | | | | | tSPHL | 2.25V ≤ V <sub>DD</sub> _ ≤ 2.7 | 5V | | | 7.0 | | | | | | | 1.71V ≤ V <sub>DD</sub> _ ≤ 1.8 | 9V | | | 11.8 | | | | | Propagation Delay | tscslh | 1.71V ≤ V <sub>DD</sub> _ ≤ 5.5 | V | | | 2 | | | | | Skew Channel-to-<br>Channel (Same<br>Direction) ( <i>Figure 1</i> ) | tSCSHL | 1.71V ≤ V <sub>DD</sub> _ ≤ 5.5 | V | | | 2 | ns | | | | Propagation Delay | <sup>t</sup> SCOLH | 1.71V ≤ V <sub>DD</sub> ≤ 5.5 | V | | | 2 | | | | | Skew Channel-to-<br>Channel (Opposite<br>Direction) | <sup>t</sup> SCOHL | 1.71V ≤ V <sub>DD</sub> _ ≤ 5.5V | | | | 2 | ns | | | | Peak Eye Diagram Jitter | t <sub>JIT(PK)</sub> | 200Mbps | | | 100 | | ps | | | | Clock Jitter RMS | t <sub>JCLK</sub> (RMS) | 500kHz clock input, | rising/falling edges | | 7.5 | | ps | | | | | | | 4.5V ≤ V <sub>DD</sub> _ ≤ 5.5V | | | 0.8 | | | | | | | | $3.0V \le V_{DD_{-}} \le 3.6V$ | | | 1.1 | | | | | Rise Time ( <u>Figure 1</u> ) | $t_{R}$ | C <sub>L</sub> = 5pF | 2.25V ≤ V <sub>DD</sub> _ ≤ 2.75V | | | 1.5 | ns | | | | | | | 1.71V ≤ V <sub>DD</sub> _ ≤<br>1.89V | | | 2.4 | | | | | | | | $4.5V \le V_{DD_{-}} \le 5.5V$ | | | 1 | | | | | | | | $3.0V \le V_{DD_{-}} \le 3.6V$ | | | 1.4 | | | | | Fall Time ( <u>Figure 1</u> ) | gure 1) t <sub>F</sub> | Time ( <u>Figure 1</u> ) t <sub>F</sub> C <sub>L</sub> | | 2.25V ≤ V <sub>DD</sub> _ ≤ 2.75V | _ | _ | 1.9 | ns | | | | | | 1.71V ≤ V <sub>DD</sub> _ ≤<br>1.89V | | | 3 | | | | ## **Dynamic Characteristics MAX2224\_B/E** $(V_{DDA} - V_{GNDA} = 1.71 \text{V to } 5.5 \text{V}, V_{DDB} - V_{GNDB} = 1.71 \text{V to } 5.5 \text{V}, C_L = 15 \text{pF}, T_A = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = 3.3 \text{V}, V_{DDB} - V_{GNDB} = 3.3 \text{V}, V_{GNDA} = V_{GNDB}, T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.)}$ | DD/( 011 | 5/( · DDD | 01100 . ( | THE CHOL T | • | | , , | . , | |-----------------------------------|-------------------|------------------------------|-----------------------------------------|------|------|------|-------| | PARAMETER | SYMBOL | COI | CONDITIONS | | | MAX | UNITS | | Common-Mode<br>Transient Immunity | СМТІ | IN_ = GND_ or V <sub>[</sub> | IN_ = GND_ or V <sub>DD_</sub> (Note 5) | | | | kV/µs | | Maximum Data Rate | DR <sub>MAX</sub> | | | 25 | | | Mbps | | Minimum Pulse Width | PW <sub>MIN</sub> | | | | | 40 | ns | | Glitch Rejection | | | | 10 | 17 | 29 | ns | | Propagation Delay | | IN_ to OUT_, | $4.5V \le V_{DD_{\perp}} \le 5.5V$ | 16.7 | 22.6 | 30.7 | | | ( <u>Figure 1</u> ) | $C_L = 15pF$ | $3.0V \le V_{DD} \le 3.6V$ | 17.0 | 23.4 | 32.2 | ns | | $(V_{DDA} - V_{GNDA} = 1.71 \text{V to } 5.5 \text{V}, V_{DDB} - V_{GNDB} = 1.71 \text{V to } 5.5 \text{V}, C_L = 15 \text{pF}, T_A = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}, \text{ unless otherwise noted. Typical values are at } V_{DDA} - V_{GNDA} = 3.3 \text{V}, V_{DDB} - V_{GNDB} = 3.3 \text{V}, V_{GNDA} = V_{GNDB}, T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.)}$ (Notes 2, 4) | PARAMETER | SYMBOL | CON | DITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------------------------------|--------------------|-----------------------------------------|-----------------------------------------------------|------|------|------|-------| | | | | 2.25V ≤ V <sub>DD</sub> _ ≤<br>2.75V | 17.7 | 24.8 | 35.3 | | | | | | 1.71V ≤ V <sub>DD</sub> _ ≤<br>1.89V | 19.6 | 28.8 | 42.8 | | | | | | $4.5V \le V_{DD_{\perp}} \le 5.5V$ | 16.4 | 22.7 | 32.1 | | | | | | $3.0V \le V_{DD_{-}} \le 3.6V$ | 16.8 | 23.5 | 33.8 | | | | t <sub>PHL</sub> | IN_ to OUT_,<br>$C_L = 15pF$ | 2.25V ≤ V <sub>DD</sub> _ ≤ 2.75V | 17.3 | 24.8 | 36.7 | | | | | | 1.71V ≤ V <sub>DD</sub> ≤<br>1.89V | 19.0 | 28.4 | 43.7 | | | | | | $4.5V \le V_{DD_{-}} \le 5.5V$ | | 0.1 | 4 | | | | | | $3.0 \text{V} \leq \text{V}_{DD} \leq 3.6 \text{V}$ | | 0.1 | 4 | | | Pulse Width Distortion | PWD | t <sub>PLH</sub> - t <sub>PHL</sub> | 2.25V ≤ V <sub>DD</sub> _ ≤ 2.75V | | 0.0 | 4 | ns | | | | | 1.71V ≤ V <sub>DD</sub> _ ≤<br>1.89V | | 0.4 | 4 | | | | | $4.5V \le V_{DD_{-}} \le 5.5V_{DD_{-}}$ | / | | | 14.0 | | | | <b>4</b> | $3.0V \le V_{DD_{-}} \le 3.6V$ | / | | | 13.8 | | | | t <sub>SPLH</sub> | $2.25V \le V_{DD_{-}} \le 2.7$ | | | 15.2 | | | | Propagation Delay | | 1.71V ≤ V <sub>DD</sub> _ ≤ 1.8 | | | 21.9 | | | | Skew Part-to-Part (Same Channel) | | $4.5V \le V_{DD} \le 5.5V$ | / | | | 13.0 | ns | | (Came Chains) | | $3.0V \le V_{DD} \le 3.6V$ | | | 13.5 | | | | | tSPHL | 2.25V ≤ V <sub>DD</sub> ≤ 2.7 | | | 15.4 | | | | | | 1.71V ≤ V <sub>DD</sub> ≤ 1.89V | | | | 21.4 | | | Propagation Delay | tscslh | 1.71V ≤ V <sub>DD</sub> ≤ 5.5 | | | | 4 | | | Skew Channel-to-<br>Channel (Same<br>Direction) ( <i>Figure 1</i> ) | tSCSHL | 1.71V ≤ V <sub>DD</sub> _ ≤ 5.5 | | | | 4 | ns | | Propagation Delay | <sup>t</sup> SCOLH | 1.71V ≤ V <sub>DD</sub> ≤ 5.5 | 5V | | | 4 | | | Skew Channel-to-<br>Channel (Opposite<br>Direction) | tSCOHL | 1.71V ≤ V <sub>DD</sub> _ ≤ 5.5 | 5V | | | 4 | ns | | Peak Eye Diagram Jitter | tJIT(PK) | 25Mbps | | | 250 | | ps | | | J (. 17) | | 4.5V ≤ V <sub>DD</sub> _ ≤ 5.5V | | | 0.8 | | | | | | $3.0 \text{V} \le \text{V}_{DD} \le 3.6 \text{V}$ | | | 1.1 | 1 | | Rise Time ( <i>Figure 1</i> ) | $t_{R}$ | C <sub>L</sub> = 5pF | 2.25V ≤ V <sub>DD</sub> ≤ 2.75V | | | 1.5 | ns | | | | | 1.71V ≤ V <sub>DD</sub> ≤ 1.89V | | | 2.4 | | | | | | 4.5V ≤ V <sub>DD</sub> _ ≤ 5.5V | | | 1 | | | | | | 3.0V ≤ V <sub>DD</sub> ≤ 3.6V | | | 1.4 | 1 | | Fall Time ( <u>Figure 1</u> ) | $t_F$ $C_L = 5pF$ | C <sub>L</sub> = 5pF | 2.25V ≤ V <sub>DD</sub> _ ≤<br>2.75V | | | 1.9 | ns | | | | | 1.71V ≤ V <sub>DD</sub> _ ≤<br>1.89V | | | 3 | | - **Note 1:** General purpose devices are 100% production tested at $T_A = +25$ °C. Specifications over temperature are guaranteed by design and characterization. Automotive devices are 100% production tested at $T_A = +25$ °C and $T_A = +125$ °C. - **Note 2:** Not production tested. Guaranteed by design and characterization. - **Note 3:** All currents into the device are positive. All currents out of the device are negative. All voltages are referenced to their respective ground (GNDA or GNDB), unless otherwise noted. - **Note 4:** All measurements taken with $V_{DDA} = V_{DDB}$ , unless otherwise noted. - Note 5: CMTI is the maximum sustainable common-mode voltage slew rate while maintaining the correct output. CMTI applies to both rising and falling common-mode voltage edges. Tested with the transient generator connected between GNDA and GNDB (V<sub>CM</sub> = 1000V). #### **ESD Protection** $(T_A = +25^{\circ}C)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------|--------|-------------------------------------|-----|-----|-----|-------| | 505 | | Human Body Model, All Pins | | ±3 | | 14/ | | ESD | | IEC 61000-4-2 Contact, GNDB to GNDA | | ±7 | | kV | #### **Test Circuit and Timing Diagram** Figure 1. Test Circuit (A) and Timing Diagram (B) **Table 1. Insulation Characteristics** | PARAMETER | SYMBOL | CONDITIONS | VALUE | UNITS | |---------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------| | Partial Discharge Test<br>Voltage | V <sub>PR</sub> | Method B1 = V <sub>IORM</sub> x 1.875 (t = 1s, partial discharge < 5pC) | 3977 | V <sub>P</sub> | | Maximum Repetitive Peak Isolation Voltage | V <sub>IORM</sub> | (Note 6) | 1200 | V <sub>P</sub> | | Maximum Working Isolation Voltage | V <sub>IOWM</sub> | Continuous RMS voltage (Note 6) | 848 | V <sub>RMS</sub> | | Maximum Transient Isolation Voltage | V <sub>IOTM</sub> | t = 1s (Note 6) | 7000 | V <sub>P</sub> | | Maximum Withstanding Isolation Voltage | V <sub>ISO</sub> | f <sub>SW</sub> = 60Hz, duration = 60s (Notes 6, 7) | 5000 | V <sub>RMS</sub> | | Maximum Surge Isolation<br>Voltage | V <sub>IOSM</sub> | Reinforced Insulation, test method per IEC 60065, V <sub>TEST</sub> = 1.6 x V <sub>IOSM</sub> = 12800V <sub>PEAK</sub> (Notes 6, 9) | 8000 | V <sub>P</sub> | | | | V <sub>IO</sub> = 500V, T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | Isolation Resistance | R <sub>IO</sub> | V <sub>IO</sub> = 500V, 100°C ≤ T <sub>A</sub> ≤ 125°C | > 10 <sup>11</sup> | Ω | | | | V <sub>IO</sub> = 500V, T <sub>S</sub> = 150°C | > 10 <sup>9</sup> | 1 | | Barrier Capacitance Side A to Side B | C <sub>IO</sub> | f <sub>SW</sub> = 1MHz (Note 8) | 1.5 | pF | | Minimum Creepage Distance | CPG | | 8 | mm | | Minimum Clearance<br>Distance | CLR | | 8 | mm | | Internal Clearance | | Distance through insulation | 0.021 | mm | | Comparative Tracking Index | СТІ | Material Group II (IEC 60112) | > 400 | | | Climate Category | | | 40/125/21 | | | Pollution Degree<br>(DIN VDE 0110, Table 1) | | | 2 | | $\label{eq:Note 6: VISO} \textbf{Note 6: VISO}, \ V_{IOTM}, \ V_{IOWM}, \ V_{IORM} \ \text{and} \ V_{IOSM} \ \text{are defined by the IEC 60747-5-5 standard.} \\ \textbf{Note 7: Product is qualified at VISO} \ \text{for 60s and 100\% production tested at 120\% of VISO} \ \text{for 1s.} \\$ Note 8: Capacitance is measured with all pins on field-side and logic-side tied together. Note 9: Devices are immersed in oil during surge characterization. Analog Devices | 8 www.analog.com #### **Safety Regulatory Approvals** #### UL The MAX22245/MAX22246 are certified under UL1577. For more details, refer to File E351759. Rated up to $5000V_{RMS}$ isolation voltage for single protection. #### cUL (Equivalent to CSA notice 5A) The MAX22245/MAX22246 are certified up to 5000V<sub>RMS</sub> for single protection. For more details, refer to File E351759. #### VDE (Pending) The MAX22245/MAX22246 are certified to DIN VDE V 0884-11: 2017-1. Reinforced Insulation, Maximum Transient Isolation Voltage $7000V_{PK}$ , Maximum Repetitive Peak Isolation Voltage $1200V_{PK}$ . These couplers are suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. #### **Typical Operating Characteristics** $(V_{DDA} - V_{GNDA} = +3.3V, V_{DDB} - V_{GNDB} = +3.3V, V_{GNDA} = V_{GNDB}, T_A = +25$ °C, unless otherwise noted.) $(V_{DDA} - V_{GNDA} = +3.3V, V_{DDB} - V_{GNDB} = +3.3V, V_{GNDA} = V_{GNDB}, T_A = +25$ °C, unless otherwise noted.) $(V_{DDA} - V_{GNDA} = +3.3V, V_{DDB} - V_{GNDB} = +3.3V, V_{GNDA} = V_{GNDB}, T_A = +25$ °C, unless otherwise noted.) ## **Pin Configurations** ## **Pin Descriptions** | P | IN | NAME | FUNCTION | |----------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------| | MAX22245 | MAX22246 | NAME | FUNCTION | | 1 | 1 | V <sub>DDA</sub> | Power Supply Input for Side A. Bypass V <sub>DDA</sub> to GNDA with a 0.1µF ceramic capacitor as close as possible to the pin. | | 2 | _ | IN1 | Logic Input 1 on Side A | | _ | 2 | OUT1 | Logic Output 1 on Side A | | 3 | 3 | IN2 | Logic Input 2 on Side A | | 4 | 4 | GNDA | Ground Reference for Side A | | 5 | 5 | GNDB | Ground Reference for Side B | | 6 | 6 | OUT2 | Logic Output 2 on Side B | | 7 | _ | OUT1 | Logic Output 1 on Side B | | _ | 7 | IN1 | Logic Input 1 on Side B | | 8 | 8 | $V_{\text{DDB}}$ | Power Supply Input for Side B. Bypass V <sub>DDB</sub> to GNDB with a 0.1µF ceramic capacitor as close as possible to the pin. | ## **Functional Diagrams** #### **Detailed Description** The MAX22245/MAX22246 are a family of 2-channel reinforced digital isolators. The MAX22245/MAX22246 have an isolation rating of 5kV<sub>RMS</sub>. The MAX22245/MAX22246 family offers two unidirectional channel configurations to accommodate any 2-channel design. The MAX22245 features two channels transferring digital signals in one direction for applications such as isolated digital I/O. The MAX22246 has one channel to transmit data in one direction and the other channel to transmit in the opposite direction, making it ideal for applications such as isolated RS232 or RS485 communication. Devices are available in an 8-pin wide-body SOIC package with 8mm creepage and clearance and are rated up to 5kV<sub>RMS</sub>. This family of digital isolators offers low-power operation, high electromagnetic interference (EMI) immunity, and stable temperature performance through Maxim's proprietary process technology. The devices isolate different ground domains and block high-voltage/high-current transients from sensitive or human interface circuitry. Devices are available with a maximum data rate of either 25Mbps (B/E versions) or 200Mbps (C/F versions). The MAX2224\_B/C feature default-high outputs. The MAX2224\_E/F feature default-low outputs. The default is the state the output assumes when the input is not powered or if the input is open circuit. The devices have two supply inputs ( $V_{DDA}$ and $V_{DDB}$ ) that independently set the logic levels on either side of the device. $V_{DDA}$ and $V_{DDB}$ are referenced to GNDA and GNDB, respectively. The MAX22245/MAX22246 family also features a refresh circuit to ensure output accuracy when an input remains in the same state indefinitely. #### **Digital Isolation** The MAX22245/MAX22246 provide reinforced galvanic isolation for digital signals that are transmitted between two ground domains. The devices withstand differences of up to 5kV<sub>RMS</sub> for up to 60 seconds, and up to 1200V<sub>PEAK</sub> of continuous isolation. #### **AEC-Q100 Qualification** Devices with /V suffix are AEC-Q100 qualified. Refer to the Ordering Information for all automotive grade part numbers. #### **Level Shifting** The wide supply voltage range of both $V_{DDA}$ and $V_{DDB}$ allows the MAX22245/MAX22246 to be used for level translation in addition to isolation. $V_{DDA}$ and $V_{DDB}$ can be independently set to any voltage from 1.71V to 5.5V. The supply voltage sets the logic level on the corresponding side of the isolator. #### **Unidirectional Channels** Each channel of the MAX22245/MAX22246 is unidirectional; it only passes data in one direction, as indicated in the *Functional Diagrams*. Each device features two unidirectional channels that operate independently with guaranteed data rates from DC up to 25Mbps (B/E versions), or from DC to 200Mbps (C/F versions). The output driver of each channel is push-pull, eliminating the need for pullup resistors. The outputs are able to drive both TTL and CMOS logic inputs. #### Startup and Undervoltage Lockout The $V_{DDA}$ and $V_{DDB}$ supplies are both internally monitored for undervoltage conditions. Undervoltage events can occur during power-up, power-down, or during normal operation due to a sagging supply voltage. When an undervoltage condition is detected on either supply, all outputs go to their default states regardless of the state of the inputs as seen in <u>Table 2</u>. Figure 2 through Figure 5 show the behavior of the outputs during power-up and power-down. Table 2. Output Behavior During Undervoltage Condition | V <sub>IN</sub> _ | $V_{DDA}$ | $V_{DDB}$ | V <sub>OUTA</sub> | V <sub>OUTB</sub> | |-------------------|--------------|--------------|-------------------|-------------------| | 1 | Powered | Powered | High | High | | 0 | Powered | Powered | Low | Low | | Х | Undervoltage | Powered | Default | Default | | X | Powered | Undervoltage | Default | Default | Figure 2. Undervoltage Lockout Behavior MAX2224\_ B/C Input High Figure 3. Undervoltage Lockout Behavior MAX2224\_ E/F Input High Figure 4. Undervoltage Lockout Behavior MAX2224\_ B/C Input Low Figure 5. Undervoltage Lockout Behavior MAX2224\_ E/F Input Low #### **Safety Limits** Damage to the IC can result in a low-resistance path to ground or to the supply and, without current limiting, the MAX22245/MAX22246 can dissipate excessive amounts of power. Excessive power dissipation can damage the die and result in damage to the isolation barrier, potentially causing downstream issues. <u>Table 3</u> shows the safety limits for the MAX22245/MAX22246. The maximum safety temperature (T<sub>S</sub>) for the device is the 150°C maximum junction temperature specified in the <u>Absolute Maximum Ratings</u>. The power dissipation (P<sub>D</sub>) and junction-to-ambient thermal impedance ( $\theta_{JA}$ ) determine the junction temperature. Thermal impedance values ( $\theta_{JA}$ and $\theta_{JC}$ ) are available in the <u>Package Information</u> section and power dissipation calculations are discussed in the <u>Calculating Power Dissipation</u> section. Calculate the junction temperature (T<sub>J</sub>) as: $$T_J = T_A + (P_D \times \theta_{JA})$$ <u>Figure 6</u> and <u>Figure 7</u> show the thermal derating curves for safety limiting the power and the current of the device. Ensure that the junction temperature does not exceed 150°C. Figure 7. Thermal Derating Curve for Safety Current Limiting ### Table 3. Safety Limiting Values for the MAX22245/MAX22246 | PARAMETER | SYMBOL | TEST CONDITIONS | MAX | UNIT | |---------------------------------------------------------------|--------|-----------------------------------------------|------|------| | Safety Current on Any Pin<br>(No Damage to Isolation Barrier) | IS | T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | 300 | mA | | Total Safety Power Dissipation | PS | $T_J = 150^{\circ}C, T_A = 25^{\circ}C$ | 1418 | mW | | Maximum Safety Temperature | TS | | 150 | °C | #### **Applications Information** #### **Power-Supply Sequencing** The MAX22245/MAX22246 do not require special power-supply sequencing. The logic levels are set independently on either side by V<sub>DDA</sub> and V<sub>DDB</sub>. Each supply can be present over the entire specified range regardless of the level or presence of the other supply. #### **Power-Supply Decoupling** To reduce ripple and the chance of introducing data errors, bypass V<sub>DDA</sub> and V<sub>DDB</sub> with 0.1µF low-ESR ceramic capacitors to GNDA and GNDB, respectively. Place the bypass capacitors as close to the power-supply input pins as possible. #### **Layout Considerations** The PCB designer should follow some critical recommendations in order to get the best performance from the design. - Keep the input/output traces as short as possible. To keep signal paths low inductance, avoid using vias. - Have a solid ground plane underneath the high-speed signal layer. - Keep the area underneath the MAX22245/MAX22246 free from ground and signal planes. Any galvanic or metallic connection between the Side A and Side B defeats the isolation. #### **Calculating Power Dissipation** The required current for a given supply ( $V_{DDA}$ or $V_{DDB}$ ) can be estimated by summing the current required for each channel. The supply current for a channel depends on whether the channel is an input or an output, the channel's data rate, and the capacitive or resistive load if it is an output. The typical current for an input or output at any data rate can be estimated from the graphs in *Figure 8* and *Figure 9*. Note that the data in *Figure 8* and *Figure 9* are extrapolated from the supply current measurements in a typical operating condition. The total current for a single channel is the sum of the no load current (shown in <u>Figure 8</u> and <u>Figure 9</u>), which is a function of voltage and data rate, and the load current, which depends on the type of load. Current into a capacitive load is a function of the load capacitance, the switching frequency, and the supply voltage. $$I_{CI} = C_I \times f_{SW} \times V_{DD}$$ where: I<sub>CL</sub> is the current required to drive the capacitive load. C<sub>I</sub> is the load capacitance on the isolator's output pin. fSW is the switching frequency (bits per second/2). V<sub>DD</sub> is the supply voltage on the output side of the isolator. Current into a resistive load depends on the load resistance, the supply voltage and the average duty cycle of the data waveform. The DC load current can be conservatively estimated by assuming the output is always high. $$I_{RI} = V_{DD} \div R_{I}$$ where: IRI is the current required to drive the resistive load. V<sub>DD</sub> is the supply voltage on the output side of the isolator. R<sub>I</sub> is the load resistance on the isolator's output pin. **Example** (shown in <u>Figure 10</u>): A MAX22246C/F is operating with $V_{DDA} = 2.5V$ , $V_{DDB} = 3.3V$ , channel 1 operating at 100Mbps with a 15pF capacitive load, and channel 2 operating at 20Mbps and 50% duty cycle with a 10kΩ resistive load. See <u>Table 4</u> and <u>Table 5</u> for $V_{DDA}$ and $V_{DDB}$ supply-current calculation worksheets. #### **V<sub>DDA</sub>** must supply: - Channel 1 is an output channel operating at 2.5V and 100Mbps, consuming 0.84mA, estimated from Figure 9. - Channel 2 is an input channel operating at 2.5V and 20Mbps, consuming 0.35mA, estimated from <u>Figure 8</u>. - ICL on Channel 1 for 15pF capacitor at 2.5V and 100Mbps is 1.875mA. Total current for side A = 0.84mA + 0.35mA + 1.875mA = 3.065mA (typ) #### **V<sub>DDB</sub>** must supply: - Channel 1 is an input channel operating at 3.3V and 100Mbps, consuming 1.16mA, estimated from Figure 8. - Channel 2 is an output channel operating at 3.3V and 20Mbps, consuming 0.41mA, estimated from Figure 9. - IRL on Channel 2 for $10k\Omega$ resistor switching at 50% duty cycle and at 3.3V is 0.165mA. Total current for side B = 1.16mA + 0.41mA + 0.165mA = 1.735mA (typ) Figure 8. Supply Current per Input Channel (Estimated) Figure 9. Supply Current per Output Channel (Estimated) Figure 10. Example Circuit for Supply Current Calculation ## **Table 4. Side A Supply Current Calculation Worksheet** | SIDE A | V <sub>DDA</sub> = 2.5V | | | | | | | |----------------|-------------------------|---------------------|--------------|------|----------------------|-------------------------------|--| | CHANNEL | IN/OUT | DATA RATE<br>(Mbps) | LOAD<br>TYPE | LOAD | NO LOAD CURRENT (mA) | LOAD CURRENT (mA) | | | 1 | OUT | 100 | Capacitive | 15pF | 0.84 | 2.5V x 50MHz x 15pF = 1.875mA | | | 2 | IN | 20 | | | 0.35 | | | | Total: 3.065mA | | | | | | | | **Table 5. Side B Supply Current Calculation Worksheet** | SIDE B | V <sub>DDB</sub> = 3.3V | | | | | | | |----------------|-------------------------|---------------------|--------------|------|----------------------|-----------------------------------------|--| | CHANNEL | IN/OUT | DATA RATE<br>(Mbps) | LOAD<br>TYPE | LOAD | NO LOAD CURRENT (mA) | LOAD CURRENT (mA) | | | 1 | IN | 100 | | | 1.16 | | | | 2 | OUT | 20 | Resistive | 10kΩ | 0.41 | $3.3V / 10k\Omega \times 0.5 = 0.165mA$ | | | Total: 1.735mA | | | | | | | | ## **Typical Application Circuits** #### **Product Selector Guide** ## **Ordering Information** | PART<br>NUMBER | CHANNEL CONFIGURATION | DATA RATE<br>(Mbps) | DEFAULT<br>OUTPUT | ISOLATION<br>VOLTAGE<br>(kV <sub>RMS</sub> ) | TEMPERATURE<br>RANGE (°C) | PIN-PACKAGE | |-------------------|-----------------------|---------------------|-------------------|----------------------------------------------|---------------------------|-------------| | GENERAL PURPOSE | DEVICES | | | | | | | MAX22245BAWA+ | 2/0 | 25 | High | 5 | -40 to +125 | 8 Wide SOIC | | MAX22245CAWA+* | 2/0 | 200 | High | 5 | -40 to +125 | 8 Wide SOIC | | MAX22245EAWA+* | 2/0 | 25 | Low | 5 | -40 to +125 | 8 Wide SOIC | | MAX22245FAWA+* | 2/0 | 200 | Low | 5 | -40 to +125 | 8 Wide SOIC | | MAX22246BAWA+* | 1/1 | 25 | High | 5 | -40 to +125 | 8 Wide SOIC | | MAX22246CAWA+ | 1/1 | 200 | High | 5 | -40 to +125 | 8 Wide SOIC | | MAX22246EAWA+* | 1/1 | 25 | Low | 5 | -40 to +125 | 8 Wide SOIC | | MAX22246FAWA+ | 1/1 | 200 | Low | 5 | -40 to +125 | 8 Wide SOIC | | AUTOMOTIVE DEVICE | ES | | | | | | | MAX22245BAWA/V+* | 2/0 | 25 | High | 5 | -40 to +125 | 8 Wide SOIC | | MAX22245CAWA/V+* | 2/0 | 200 | High | 5 | -40 to +125 | 8 Wide SOIC | | MAX22245EAWA/V+* | 2/0 | 25 | Low | 5 | -40 to +125 | 8 Wide SOIC | | MAX22245FAWA/V+* | 2/0 | 200 | Low | 5 | -40 to +125 | 8 Wide SOIC | | MAX22246BAWA/V+* | 1/1 | 25 | High | 5 | -40 to +125 | 8 Wide SOIC | | MAX22246CAWA/V+ | 1/1 | 200 | High | 5 | -40 to +125 | 8 Wide SOIC | | MAX22246EAWA/V+* | 1/1 | 25 | Low | 5 | -40 to +125 | 8 Wide SOIC | | MAX22246FAWA/V+* | 1/1 | 200 | Low | 5 | -40 to +125 | 8 Wide SOIC | <sup>\*</sup>Future product—contact Maxim for availability. ## **Chip Information** PROCESS: BiCMOS <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. <sup>/</sup>V Denotes an automotive qualified part. ### **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | 0 | 5/20 | Initial release | _ | | 1 | 9/20 | Updated Dynamic Characteristics MAX2224_B/E, removed pending on UL certification | 1, 5, 10 | | 2 | 9/20 | Removed future asterisk on the MAX22245FAWA+ | 21 | | 3 | 12/20 | Removed future asterisk on the MAX22245BAWA+, added future asterisk on the MAX22245FAWA+, updated Table 1 Insulation Characteristics and Note 6 | 9, 21 | | 4 | 4/21 | Added automotive-grade devices; updated front page; updated Package Information; moved Dynamic Characteristics MAX2224_C/F before Dynamic Characteristic MAX2224_B/E; added ESD Protection; updated Typical Operating Characteristics; added Functional Diagrams; updated Unidirectional Channels section; added AEC-Q100 Qualification section; updated Figure 6 and Table 3; updated Calculating Power Dissipation section; updated Figure 8, Figure 9, Table 4 and Table 5; updated Productor Selector Guide and Ordering Information | 1-2, 4-7, 9-11,<br>13-14, 16-21 | | 5 | 5/21 | Updated Product Highlights; Updated Note 1; Updated Table 1 Insulation Characteristics; Updated Safety Regulatory Approvals; Updated Digital Isolation section | 1, 7-9, 14 | | 6 | 6/21 | Updated Product Highlights; Updated CMTI test condition in Dynamic Characteristics MAX2224_C/F and Dynamic Characteristics MAX2224_B/E; Updated Product Selector Guide | 1, 4, 5, 20 | | 7 | 10/21 | Added ESD Contact specification in <i>ESD Protection</i> table, removed future asterisk on the MAX22246FAWA+ | 7, 21 | | 8 | 11/21 | Updated global conditions in <i>ESD Protection</i> table, removed future asterisk on the MAX22246CAWA/V+ in the <i>Ordering Information</i> | 7, 21 | ## **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: Maxim Integrated: MAX22246CAWA+ MAX22246CAWA+T