

# 78M6612 Single-Phase, Dual-Outlet Power and Energy Measurement IC

## **DATA SHEET**

#### DS\_6612\_001

### **DESCRIPTION**

The Teridian™ 78M6612 is a highly integrated, single-phase, power and energy measurement and monitoring system-on-chip (SoC) that includes a 32-bit compute engine (CE), an MPU core, RTC, and flash. Our Single Converter Technology® with a 22-bit delta-sigma ADC, four analog inputs, digital temperature compensation, and precision voltage reference supports a wide range of single-phase, dual-outlet power measurement applications with very few external components.

With measurement technology leveraged from Maxim's flagship utility metering ICs, the device offers features including 32 KB of flash program memory, 2 KB shared RAM, three low-power modes with internal timer or external event wake-up, two UARTs, I²C/MICROWIRE® EEPROM I/F, and an in-system programmable flash. Complete outlet measurement unit (OMU) and AC power monitor (AC-PMON) firmware is available or can be preloaded into the IC.

A complete array of ICE and development tools, programming libraries and reference designs enable rapid development and certification of power and energy measurement solutions that meet the most demanding worldwide electricity metering standards.



Teridian is a trademark and Single Converter Technology is a registered trademark of Maxim Integrated Products, Inc.

MICROWIRE is a registered trademark of National Semiconductor Corp.

#### **FEATURES**

- Measures Each Outlet of a Duplex Receptacle with a Single IC
- Provides Complete Energy Measurement and Communication Protocol Capability in a Single IC
- Intelligent Switch Control Capability
- < 0.5% Wh Accuracy Over 2000:1 Current Range and Over Temperature
- Exceeds IEC 62053/ANSIC12.20 Standards
- Voltage Reference < 40 ppm/°C
- Four Sensor Inputs VDD Referenced
- Low Jitter Wh and VARh Pulse Test Outputs (10 kHz max)
- Pulse Count for Pulse Outputs
- · Line Frequency Count for RTC
- Digital Temperature Compensation
- · Sag Detection for Phase A and B
- Independent 32-Bit Compute Engine
- 46-64 Hz Line Frequency Range with Same Calibration
- Phase Compensation (±7°)
- Battery Backup for RTC and Battery Monitor
- Three Battery Modes with Wake-Up Timer:

Brownout Mode (48 µA)

LCD Mode (5.7 µA)

Sleep Mode (2.9 μA)

- Energy Display on Main Power Failure
- Wake-Up Timer
- 22-Bit Delta-Sigma ADC
- 8-Bit MPU (80515), 1 Clock Cycle per Instruction with Integrated ICE for MPU Debug
- RTC with Temperature Compensation
- Auto-Calibration
- Hardware watchdog Timer, Power-Fail Monitor
- LCD Driver (Up to 152 Pixels)
- Up to 18 General-Purpose I/O Pins
- 32 kHz Time Base
- · 32 KB Flash with Security
- 2 KB MPU XRAM
- Two UARTs
- Digital I/O Pins Compatible with 5 V Inputs
- 64-Pin LQFP or 68-Pin QFN Package
- RoHS-Compliant (6/6) Lead(Pb)-Free Packages
- Complete Application Firmware Available

# **Table of Contents**

| 1 | Hard  | ware Description                            | 7  |
|---|-------|---------------------------------------------|----|
|   | 1.1   | Hardware Overview                           | 7  |
|   | 1.2   | Analog Front End (AFE)                      |    |
|   |       | 1.2.1 Input Multiplexer                     |    |
|   |       | 1.2.2 A/D Converter (ADC)                   |    |
|   |       | 1.2.3 FIR Filter                            |    |
|   |       | 1.2.4 Voltage References                    |    |
|   |       | 1.2.5 Temperature Sensor                    |    |
|   |       | 1.2.6 Battery Monitor                       |    |
|   | 1.3   | Digital Computation Engine (CE)             | 10 |
|   |       | 1.3.1 Real-Time Monitor                     |    |
|   |       | 1.3.2 Pulse Generator                       |    |
|   |       | 1.3.3 Data RAM (XRAM)                       |    |
|   | 1.4   | 80515 MPU Core                              |    |
|   | 1.7   | 1.4.1 UARTs                                 |    |
|   | 1.5   | On-Chip Resources                           |    |
|   | 1.0   | 1.5.1 Oscillator                            |    |
|   |       | 1.5.2 PLL and Internal Clocks               |    |
|   |       | 1.5.3 Real-Time Clock (RTC)                 |    |
|   |       | 1.5.4 Temperature Sensor                    |    |
|   |       | 1.5.5 Flash Memory                          |    |
|   |       | 1.5.6 Optical Interface                     |    |
|   |       | 1.5.7 Digital I/O                           |    |
|   |       | 1.5.8 LCD Drivers                           |    |
|   |       | 1.5.9 EEPROM Interface                      |    |
|   |       | 1.5.10 Hardware Watchdog Timer              |    |
|   |       | 1.5.10 Hardware Watchdog Timer              |    |
| _ | _     |                                             |    |
| 2 | Func  | ctional Description                         |    |
|   | 2.1   | Theory of Operation                         |    |
|   | 2.2   | Fault and Reset Behavior                    |    |
|   |       | 2.2.1 Reset Mode                            |    |
|   |       | 2.2.2 Power Fault Circuit                   |    |
|   | 2.3   | Data Flow                                   |    |
|   | 2.4   | CE/MPU Communication                        | 20 |
| 3 | laaA  | ication Information                         | 21 |
|   |       | Connection of Sensors (CT, Resistive Shunt) |    |
|   |       | Connecting 5 V Devices                      |    |
|   |       | Temperature Measurement                     |    |
|   | 3.4   | Temperature Compensation                    | 22 |
|   | 3.5   | Connecting LCDs                             |    |
|   | 3.6   | Connecting I <sup>2</sup> C EEPROMs         |    |
|   | 3.7   | Connecting Three-Wire EEPROMs               |    |
|   | 3.8   | UARTO (TX0/RX0)                             |    |
|   | 3.9   | UART1 (TX1/RX1)                             |    |
|   |       | Connecting V1 and Reset Pins.               |    |
|   |       | Connecting the Emulator Port Pins           |    |
|   |       | Flash Programming                           |    |
|   |       | MPU Firmware Library                        |    |
|   |       | Crystal Oscillator                          |    |
|   |       |                                             |    |
| _ |       | Measurement Calibration                     |    |
| 4 | Elect | trical Specifications                       |    |
|   | 4.1   | Absolute Maximum Ratings                    |    |
|   | 4.2   | Recommended External Components             | 29 |
|   |       |                                             |    |

|     | 4.3    | Recommended Operating Conditions                           |    |
|-----|--------|------------------------------------------------------------|----|
|     | 4.4    |                                                            |    |
|     |        | 4.4.1 Input Logic Levels                                   |    |
|     |        | 4.4.2 Output Logic Levels                                  |    |
|     |        | 4.4.3 Power-Fault Comparator                               |    |
|     |        | 4.4.4 Battery Monitor                                      |    |
|     |        | 4.4.5 Supply Current                                       |    |
|     |        | 4.4.6 V3P3D Switch                                         |    |
|     |        | 4.4.7 2.5V Voltage Regulator                               |    |
|     |        | 4.4.8 Low Power Voltage Regulator                          |    |
|     |        | 4.4.9 Crystal Oscillator                                   |    |
|     |        | 4.4.10 VREF, VBIAS                                         |    |
|     |        | 4.4.11 LCD Drivers                                         |    |
|     |        | 4.4.13 UART1 Interface                                     |    |
|     |        | 4.4.14 Temperature Sensor                                  |    |
|     | 4.5    | Timing Specifications                                      |    |
|     | 7.5    | 4.5.1 RAM and Flash Memory                                 |    |
|     |        | 4.5.2 Flash Memory Timing                                  |    |
|     |        | 4.5.3 EEPROM Interface                                     |    |
|     |        | 4.5.4 RESET and V1                                         |    |
|     |        | 4.5.5 RTC                                                  |    |
| 5   | Pac    | kaging                                                     | 36 |
|     | 5.1    | 64-Pin LQFP Package                                        | 36 |
|     |        | 5.1.1 Pinout                                               |    |
|     |        | 5.1.2 Package Outline (LQFP 64)                            |    |
|     |        | 5.1.3 Recommended PCB Land Pattern for the LQFP-64 Package |    |
|     | 5.2    | 68-Pin QFN Package                                         |    |
|     |        | 5.2.1 Pinout                                               |    |
|     |        | 5.2.2 Package Outline                                      | 40 |
|     |        | 5.2.3 Recommended PCB Land Pattern for the QFN-68 Package  |    |
| 6   | Pin    | Descriptions                                               | 42 |
|     | 6.1    | Power/Ground Pins                                          | 42 |
|     | 6.2    | Analog Pins                                                |    |
|     | 6.3    | Digital Pins                                               | 43 |
| 7   | I/O I  | Equivalent Circuits                                        | 44 |
| 8   | Ord    | ering Information                                          | 45 |
| 9   |        | tact Information                                           |    |
| Rev | /ision | History                                                    | 46 |
|     |        |                                                            |    |

# **Figures**

| Figure 1: IC Functional Block Diagram                                                            | 6  |
|--------------------------------------------------------------------------------------------------|----|
| Figure 2: AFE Block Diagram                                                                      |    |
| Figure 3: Connecting an External Load to DIO Pins                                                |    |
| Figure 4: Functions Defined by V1                                                                | 17 |
| Figure 5: Voltage, Current, Momentary and Accumulated Energy                                     | 18 |
| Figure 6: MPU/CE Data Flow                                                                       | 19 |
| Figure 7: MPU/CE Communication                                                                   | 20 |
| Figure 8: Resistive Voltage Divider                                                              | 21 |
| Figure 9: Resistive Current Shunt                                                                | 21 |
| Figure 10: Current Transformer                                                                   | 21 |
| Figure 11: Connecting LCDs                                                                       | 23 |
| Figure 12: I <sup>2</sup> C EEPROM Connection                                                    | 23 |
| Figure 13: Three-Wire EEPROM Connection                                                          | 24 |
| Figure 14: Connections for the RX0 Pin                                                           | 24 |
| Figure 15: Voltage Divider for V1                                                                | 25 |
| Figure 16: External Components for RESET: Development Circuit (Left), Production Circuit (Right) | 25 |
| Figure 17: External Components for the Emulator Interface                                        | 26 |
| Figure 18: 64-Pin LQFP Pinout                                                                    | 36 |
| Figure 19: 68-Pin QFN Pinout                                                                     | 39 |

# **Tables**

| Table 1: Inputs Selected in Regular and Alternate Multiplexer Cycles        | 8  |
|-----------------------------------------------------------------------------|----|
| Table 2: Data/Direction Registers and Internal Resources for DIO Pin Groups | 14 |
| Table 3: DIO_DIR Control Bit                                                | 15 |
| Table 4: Selectable Controls using the DIO_DIR Bits                         | 16 |
| Table 5: Absolute Maximum Ratings                                           |    |
| Table 6: Recommended External Components                                    | 29 |
| Table 7: Recommended Operation Conditions                                   | 29 |
| Table 8: Input Logic Levels                                                 | 30 |
| Table 9: Output Logic Levels                                                | 30 |
| Table 10: Power-Fault Comparator Performance Specifications                 | 30 |
| Table 11: Power-Fault Comparator Performance Specifications (BME=1)         | 31 |
| Table 12: Supply Current Performance Specifications                         | 31 |
| Table 13: V3P3D Switch Performance Specifications                           | 31 |
| Table 14: 2.5 V Voltage Regulator Performance Specifications                | 32 |
| Table 15: Low-Power Voltage Regulator Performance Specifications            | 32 |
| Table 16: Crystal Oscillator Performance Specifications                     | 32 |
| Table 17: VREF, VBIAS Performance Specifications                            | 33 |
| Table 18: LCD Drivers Performance Specifications                            | 33 |
| Table 19: ADC Converter Performance Specifications                          | 34 |
| Table 20: UART1 Interface Performance Specifications                        | 34 |
| Table 21: Temperature Sensor Performance Specifications                     | 34 |
| Table 22: RAM and Flash Memory Specifications                               | 35 |
| Table 23: Flash Memory Timing Specifications                                | 35 |
| Table 24: EEPROM Interface Timing                                           | 35 |
| Table 25: RESET and V1 Timing                                               | 35 |
| Table 26: RTC Range                                                         | 35 |
| Table 27: Power/Ground Pins                                                 | 42 |
| Table 28: Analog Pins                                                       | 42 |



Figure 1: IC Functional Block Diagram

 $\overline{6}$  Rev  $\overline{2}$ 

# 1 Hardware Description

#### 1.1 Hardware Overview

The Teridian 78M6612 single-chip measurement and monitoring IC integrates all the primary AC measurement and control blocks required to implement a solid-state electricity Power and Energy Measurement function. The 78M6618 includes:

- A four-input analog front end (AFE)
- An independent digital computation engine (CE)
- An 8051-compatible microprocessor (MPU) which executes one instruction per clock cycle (80515)
- A precision voltage reference
- A temperature sensor
- LCD drivers
- RAM and Flash memory
- A real time clock (RTC)
- A variety of I/O pins

Various current sensor technologies are supported including Current Transformers (CT), and Resistive Shunts.

In a typical application, the 32-bit compute engine (CE) of the 78M6612 sequentially processes the samples from the analog inputs on pins IA, VA, IB, VB and performs calculations to measure active energy (Wh), reactive energy (VARh),  $A^2h$ , and  $V^2h$  for four-quadrant measurement. These measurements are then accessed by the MPU, processed further, and output using the peripheral devices available to the MPU.

In addition to advanced measurement functions, the real time clock function allows the 78M6612 to record time of use (TOU) measurement information for multi-rate applications and to time-stamp events. Measurements can be displayed on 3.3 V LCDs if desired. Flexible mapping of LCD display segments will facilitate utilization of existing custom LCDs. Design trade-off between number of LCD segments vs. DIO pins can be implemented in software to accommodate various requirements.

In addition to the temperature-trimmed ultra-precision voltage reference, the on-chip digital temperature compensation mechanism includes a temperature sensor and associated controls for correction of unwanted temperature effects on measurement and RTC accuracy, e.g. to meet the requirements of ANSI and IEC standards. Temperature-dependent external components such as crystal oscillator, current transformers (CTs), and their corresponding signal conditioning circuits can be characterized and their correction factors can be programmed to produce measurements with exceptional accuracy over the industrial temperature range.

A block diagram of the IC is shown in Figure 1. A detailed description of various functional blocks follows.

### 1.2 Analog Front End (AFE)

The AFE functions as a data acquisition system, controlled by the MPU. It consists of an input multiplexer, a delta-sigma A/D converter, and a voltage reference. The main signals (IA, VA, IB, VB) are sampled and the ADC counts obtained are stored in CE DRAM where they can be accessed by the CE and, if necessary, by the MPU.



Figure 2: AFE Block Diagram

### 1.2.1 Input Multiplexer

The input multiplexer supports up to four input signals that are applied to pins IA, VA, IB, and VB of the device. Additionally, using the alternate multiplexer selection, it has the ability to select temperature and the battery voltage. The multiplexer can be operated in two modes:

- During a normal multiplexer cycle, the signals from the IA, IB, VA, and VB pins are selected.
- During the alternate multiplexer cycle, the temperature signal (TEMP) and the battery monitor are selected, along with the signal sources shown in Table 1. To prevent unnecessary drainage on the battery, the battery monitor is enabled only with the *BME* bit (0x2020[6]) in the I/O RAM.

The alternate multiplexer cycles are usually performed infrequently (e.g. every second or so) by the MPU. In order to prevent disruption of the voltage tracking PLL and voltage allpass networks, VA is not replaced in the ALT mux selections. Table 1 details the regular and alternative multiplexer sequences. Missing samples due to an ALT multiplexer sequence are filled in by the CE.

|     | F  | Regular MU | X Sequence | ALT MUX Sequence |           |    |      |    |  |
|-----|----|------------|------------|------------------|-----------|----|------|----|--|
|     |    | Mux        | State      |                  | Mux State |    |      |    |  |
| EQU | 0  | 1          | 2          | 3                | 0         | 1  | 2    | 3  |  |
| 2   | IA | VA         | IB         | VB               | TEMP      | VA | VBAT | VB |  |

Table 1: Inputs Selected in Regular and Alternate Multiplexer Cycles

In a typical application, IA and IB are connected to current sensors that sense the current on each branch of the line voltage. VA and VB are typically connected to voltage sensors through resistor dividers. The multiplexer control circuit is clocked by CK32, the 32.768 kHz clock from the PLL block, and launches with each new pass of the CE program. The duration of each multiplexer state depends on the number of ADC samples processed by the FIR.

#### 1.2.2 A/D Converter (ADC)

A single delta-sigma A/D converter digitizes the voltage and current inputs to the 78M6612. The resolution of the ADC is configurable to either 21 or 22 bit. At the end of each ADC conversion, the FIR filter output data is stored into the CE RAM location.

#### 1.2.3 FIR Filter

The finite impulse response filter is an integral part of the ADC and it is optimized for use with the multiplexer. The purpose of the FIR filter is to decimate the ADC output to the desired resolution. At the end of each ADC conversion, the output data is stored into the CE RAM location determined by the multiplexer selection. FIR data is stored LSB justified, but shifted left by nine bits.

### 1.2.4 Voltage References

The device includes an on-chip precision bandgap voltage reference that incorporates auto-zero techniques. The reference is trimmed to minimize errors caused by component mismatch and drift. The result is a voltage output with a predictable temperature coefficient.

### 1.2.5 Temperature Sensor

The 78M6612 includes an on-chip temperature sensor implemented as a bandgap reference. It is used to determine the die temperature The MPU reads the temperature sensor output during alternate multiplexer cycles. The primary use of the temperature data is to determine the magnitude of compensation required to offset the thermal drift in the system (see Section 3.4 Temperature Compensation).

### 1.2.6 Battery Monitor

The 78M6618 also has the ability to measure battery voltage by the ADC during alternative multiplexer frames. When set, an on-chip 45 k $\Omega$  load resistor is applied to the battery and a scaled fraction of the battery voltage is applied to the ADC input. Battery operating modes are not supported in all firmware libraries. Contact Maxim support for more information.

### 1.3 Digital Computation Engine (CE)

The CE, a dedicated 32-bit signal processor, performs the precision computations necessary to accurately measure energy. The CE calculations and processes include:

- Multiplication of each current sample with its associated voltage sample to obtain the energy per sample (when multiplied with the constant sample time).
- Frequency-insensitive delay cancellation on all four channels (to compensate for the delay between samples caused by the multiplexing scheme).
- 90° phase shifter (for narrowband VAR calculations).
- Pulse generation.
- Monitoring of the input signal frequency (for frequency and phase information).
- Monitoring of the input signal amplitude (for sag detection).
- Scaling of the processed samples based on calibration coefficients.



CE code is provided by Maxim as a part of the application firmware available. The CE is not programmable by the user. Measurement algorithms in the CE code can be customized by Maxim upon request.

The CE program resides in Flash memory. Allocated Flash space for the CE program cannot exceed 1024 words (2 KB). The CE can access up to 2 KB of data RAM (XRAM), or 512 32-bit data words. The CE is also aided by support hardware to facilitate implementation of equations, pulse counters and accumulators. Usage of this hardware is firmware specific.

#### 1.3.1 Real-Time Monitor

The CE contains a Real-Time Monitor (RTM), which can be programmed to monitor four selectable CE DRAM locations at full sample rate for system debug purposes. The four monitored locations can be serially output to the TMUXOUT pin via the digital output multiplexer at the beginning of each CE code pass. The RTM output is clocked by CKTEST.

#### 1.3.2 Pulse Generator

The CE provides four pulse generators used to output CE status indicators (e.g. SAG) directly to designated DIO pins.

### 1.3.3 Data RAM (XRAM)

The CE and MPU use a single general-purpose Data RAM (also referred to as XRAM). When the MPU and CE are clocking at maximum frequency (10 MHz), the RAM may be accessed up to four times during each 100 ns interval. These consist of two MPU accesses, one CE access and one SPI access.

#### 1.4 80515 MPU Core

The 78M6612 includes an 80515 MPU (8-bit, 8051-compatible) that processes most instructions in one clock cycle. Using a 5 MHz (4.9152 MHz) clock results in a processing throughput of 5 MIPS. The 80515 architecture eliminates redundant bus states and implements parallel execution of fetch and execution phases. Normally a machine cycle is aligned with a memory fetch, therefore, most of the 1-byte instructions are performed in a single machine cycle (MPU clock cycle). This leads to an 8x average performance improvement (in terms of MIPS) over the Intel® 8051 device running at the same clock frequency. Actual processor clocking speed can be adjusted to the total processing demand of the application (measurement calculations, memory management and I/O management).



Typical power and energy measurement functions based on the results provided by the internal 32-bit compute engine (CE) are available for the MPU as part of Maxim's standard library. A standard ANSI "C" 80515 application program library is available to help reduce design cycle.

#### 1.4.1 **UARTs**

The 78M6612 includes two UARTs (UART0 and UART1) that can be programmed to communicate with a variety of external devices. The UARTs are dedicated 2-wire serial interfaces, which can communicate at rates up to 38,400 bits/s. All UART transfers are programmable for parity enable, parity, 2 stop bits/1 stop bit and XON/XOFF option for variable communication baud rates from 300 to 38,400 bps.

### 1.5 On-Chip Resources

#### 1.5.1 Oscillator

The 78M6612 oscillator drives a standard 32.768 kHz watch crystal. These crystals are accurate and do not require a high-current oscillator circuit. The 78M6612 oscillator has been designed specifically to handle these crystals and is compatible with their high impedance and limited power handling capability.

#### 1.5.2 PLL and Internal Clocks

Timing for the device is derived from the 32.768 kHz oscillator output. On-chip timing functions include:

- The MPU master clock
- A real time clock (RTC)
- The delta-sigma sample clock.

The two general-purpose counter/timers are contained in the MPU.

The ADC master clock, CKADC, is generated by an on-chip PLL. It multiplies the oscillator output frequency (CK32) by 150.

The CE clock frequency is always CK32 \* 150, or 4.9152 MHz, where CK32 is the 32 kHz clock. The MPU clock frequency is determined by  $MPU\_DIV$  and can be 4.9152 MHz \*2 $^{-MPU\_DIV}$  Hz where  $MPU\_DIV$  varies from 0 to 7 ( $MPU\_DIV$  is 0 on power-up). This makes the MPU clock scalable from 4.9152 MHz down to 38.4 kHz. The circuit also generates a 2x MPU clock for use by the emulator. This 2x MPU clock is not generated when  $ECK\_DIS$  is asserted by the MPU.

The setting of  $MPU\_DIV$  is maintained when the device transitions to BROWNOUT mode, but the time base in BROWNOUT mode is 28,672 Hz.

#### 1.5.3 Real-Time Clock (RTC)

The RTC is driven directly by the crystal oscillator. The RTC consists of a counter chain and output registers. The counter chain consists of seconds, minutes, hours, day of week, day of month, month, and year. The RTC is not supported in all firmware libraries. Contact Maxim support for more information.

#### 1.5.4 Temperature Sensor

The device includes an on-chip temperature sensor for determining the temperature of the bandgap reference. The MPU may request an alternate multiplexer frame containing the temperature sensor output by asserting  $MUX\_ALT$ . The primary use of the temperature data is to determine the magnitude of compensation required to offset the thermal drift in the system (see Section 3.4 Temperature Compensation).

### 1.5.5 Flash Memory

The 78M6612 includes 32 KB of on-chip Flash memory. The Flash memory primarily contains MPU and CE program code. It also contains images of the CE DRAM, MPU RAM, and I/O RAM. On power-up, before enabling the CE, the MPU copies these images to their respective locations.

The Flash memory is segmented into individually erasable 1024-byte pages. Flash space allocated for the CE program is limited to 1024 words (2 KB). The CE program must begin on a 1-KB boundary of the Flash address space.

#### Flash Write Procedures

The MPU has the ability to write to the Flash memory when the CE is disabled. As an alternative to using Flash, a small EEPROM can store data without compromises. EEPROM interfaces are included in the device.

#### Updating Individual Bytes in Flash Memory

The original state of a Flash byte is 0xFF (all ones). Once a value other than 0xFF is written to a Flash memory cell, overwriting with a different value usually requires that the cell be erased first. Since cells cannot be erased individually, the page has to be copied to RAM, followed by a page erase. After this, the page can be updated in RAM and then written back to the Flash memory.

#### Flash Erase Procedures

Flash erasure is initiated by writing a specific data pattern to specific SFR registers in the proper sequence. These special pattern/sequence requirements prevent inadvertent erasure of the Flash memory.

The mass erase sequence is:

- 1. Write 1 to the FLSH MEEN bit (SFR address 0xB2[1].
- 2. Write pattern 0xAA to FLSH ERASE (SFR address 0x94).



The mass erase cycle can only be initiated when the ICE port is enabled.

The page erase sequence is:

- 1. Write the page address to FLSH PGADR (SFR address 0xB7[7:1].
- 2. Write pattern 0x55 to FLSH\_ERASE (SFR address 0x94).

#### 1.5.6 Optical Interface

The device includes an interface to implement an IR/optical port on UART1. The pin TX1 is designed to directly drive an external LED for transmitting data on an optical link. The pin RX1 is designed to sense the input from an external photo detector used as the receiver for the optical link. The IR/optical interface is not supported in all firmware libraries. Contact Maxim support for more information.

#### 1.5.7 Digital I/O

The device includes up to 18 pins (QFN 68 package) or 16 pins (LQFP 64 package) of general purpose digital I/O. These pins are compatible with 5V inputs (no current-limiting resistors are needed). Some of them are dedicated DIO (DIO3), some are dual-function that can alternatively be used as LCD drivers (DIO4-11, 14-17, 19-21) and some share functions with the optical port (DIO1, DIO2). On reset or power-up, all DIO pins are inputs until they are configured for the desired direction under MPU control. The pins are configured by the DIO registers and by the five bits of the *LCD\_NUM* register (located in I/O RAM). Once declared as DIO, each pin can be configured independently as an input or output with the *DIO\_DIRn* bits. A 3-bit configuration word, *DIO\_Rx*, can be used for certain pins, when configured as DIO, to individually assign an internal resource such as an interrupt or a timer control. Table 2 lists the direction registers and configurability associated with each group of DIO pins. Table 3 shows the configuration for a DIO pin through its associated bit in its *DIO\_DIR* register.

Tables showing the relationship between  $LCD\_NUM$  and the available segment/DIO pins can be found in Section 3.5 Connecting LCDs and in Section 4.3 I/O Description under  $LCD\_NUM[4:0]$ .

Table 2: Data/Direction Registers and Internal Resources for DIO Pin Groups

| DIO                                | x | 1      | 2 | 3 | 4      | 5      | 6      | 7                  | 8                   | 9      | 1<br>0 | 1      | 1 2 | 1 3 | 1<br>4 | 1<br>5 |
|------------------------------------|---|--------|---|---|--------|--------|--------|--------------------|---------------------|--------|--------|--------|-----|-----|--------|--------|
| Pin no. (64 LQFP)                  | _ | 5<br>7 | 3 | _ | 3<br>6 | 3<br>7 | 3<br>8 | 3<br>9             | 4<br>0              | 4<br>1 | 4<br>2 | 4 3    | _   | _   | 2      | 2      |
| Pin no. (68 QFN)                   | - | 6<br>0 | 3 | 5 | 3<br>9 | 4<br>0 | 4<br>1 | 4<br>2             | 4 3                 | 4<br>4 | 4<br>5 | 4<br>6 | _   | _   | 2<br>1 | 2 2    |
| Data Register                      | ı | 1      | 2 | 3 | 4      | 5      | 6      | 7                  | 0                   | 1      | 2      | 3      | _   | _   | 6      | 7      |
| Data Register                      | - |        |   |   |        |        |        | DIO1=P1 (SFR 0x90) |                     |        |        |        |     |     |        |        |
| Direction Register                 | _ | 1      | 2 | 3 | 4      | 5      | 6      | 7                  | 0                   | 1      | 2      | 3      | _   | _   | 6      | 7      |
| Direction Register                 |   | _      |   |   |        |        |        |                    | DIO_DIR1 (SFR 0x91) |        |        |        |     |     |        |        |
| Internal Resources<br>Configurable | - | Y      | Y | Y | Υ      | Y      | Y      | Y                  | Y                   | Y      | Y      | Y      | _   | _   | _      | _      |

| DIO                                | 16                  | 1<br>7 | 1 8 | 1<br>9 | 2      | 2<br>1 | 2 2 | 2 3 |  |
|------------------------------------|---------------------|--------|-----|--------|--------|--------|-----|-----|--|
| Pin no. (64 LQFP)                  | 22                  | 1<br>2 | _   | 2      | 4<br>4 | -      | _   | -   |  |
| Pin no. (68 QFN)                   | 23                  | 1<br>3 | _   | 2<br>4 | 4<br>7 | 6<br>8 |     |     |  |
| Data Dogistor                      | 0                   | 1      | _   | 3      | 4      | 5      | _   | _   |  |
| Data Register                      | DIO2=P2 (SFR 0xA0)  |        |     |        |        |        |     |     |  |
| Direction Register                 | 0                   | 1      | _   | 3      | 4      | 5      | _   | _   |  |
| Direction Register                 | DIO_DIR2 (SFR 0xA1) |        |     |        |        |        |     |     |  |
| Internal Resources<br>Configurable | N                   | N      | _   | N      | N      | N      | _   | -   |  |

Table 3: DIO DIR Control Bit

|                    | DIO_DI | [R [n] |
|--------------------|--------|--------|
|                    | 0      | 1      |
| DIO Pin n Function | Input  | Output |

Additionally, if DIO6 and DIO7 are declared outputs, they can be configured as dedicated pulse outputs (WPULSE = DIO6, VARPULSE = DIO7) using *DIO\_PW* and *DIO\_PV* registers. In this case, DIO6 and DIO7 are under CE control. DIO4 and DIO5 can be configured to implement the EEPROM Interface.

If the optical UART is not used, TX1 and RX1 can be configured as dedicated DIO pins (DIO1, DIO2, see Section 1.5.6 Optical Interface).

A 3-bit configuration word, I/O RAM register,  $DIO_Rx$  (0x2009[2:0] through 0x200E[6:4]) can be used for certain pins, when configured as DIO, to individually assign an internal resource such as an interrupt or a timer control (see Table 2 for DIO pins available for this option). This way, DIO pins can be tracked even if they are configured as outputs.



Tracking DIO pins configured as outputs is useful for pulse counting without external hardware.



When driving LEDs, relay coils etc., the DIO pins should <u>sink</u> the current into ground (as shown in <u>Figure 3</u>, right), <u>not</u> source it from V3P3D (as shown in <u>Figure 3</u>, left). This is due to the resistance of the internal switch that connects V3P3D to either V3P3SYS or VBAT.



When configured as inputs, the dual-function (DIO/SEG) pins should not be pulled above V3P3SYS in MISSION and above VBAT in LCD and BROWNOUT modes. Doing so will distort the LCD waveforms of the other pins. This limitation applies to any pin that can be configured as a LCD driver.

The control resources selectable for the DIO pins are listed in Table 4. If more than one input is connected to the same resource, the resources are combined using a logical OR.



Figure 3: Connecting an External Load to DIO Pins

Table 4: Selectable Controls using the DIO\_DIR Bits

| DIO_R Value | Resource Selected for DIO Pin              |
|-------------|--------------------------------------------|
| 0           | NONE                                       |
| 1           | Reserved                                   |
| 2           | T0 (counter0 clock)                        |
| 3           | T1 (counter1 clock)                        |
| 4           | High priority I/O interrupt (INT0 rising)  |
| 5           | Low priority I/O interrupt (INT1 rising)   |
| 6           | High priority I/O interrupt (INT0 falling) |
| 7           | Low priority I/O interrupt (INT1 falling)  |

#### 1.5.8 LCD Drivers

The device in the 68-pin QFN package contains 20 dedicated LCD segment drivers in addition to the 18 multi-use pins described above. Thus, the device is capable of driving between 80 to 152 pixels of LCD display with 25% duty cycle (or 60 to 114 pixels with 33% duty cycle). At eight pixels per digit, this corresponds to 10 to 19 digits.

The device in the 64-pin LQFP package contains 18 dedicated LCD segment drivers in addition to the 17 multi-use pins described above. Thus, the device is capable of driving between 72 to 140 pixels of LCD display with 25% duty cycle (or 60 to 105 pixels with 33% duty cycle). At eight pixels per digit, this corresponds to 9 to 17 digits.

The LCD drivers are grouped into four commons and up to 38 segment drivers (68-pin package), or 4 commons and 35 segment drivers (64-pin package). The LCD interface is flexible and can drive either digit segments or enunciator symbols.

Segment drivers SEG18 and SEG19 can be configured to blink at either 0.5 Hz or 1 Hz. The blink rate is controlled by  $LCD\_Y$ . There can be up to four pixels/segments connected to each of these drivers.  $LCD\_BLKMAP18[3:0]$  and  $LCD\_BLKMAP19[3:0]$  identify which pixels, if any, are to blink.



LCD interface memory is powered by the non-volatile supply. The bits of the LCD memory are preserved in LCD and SLEEP modes, even if their pin is not configured as SEG. In this case, they can be useful as general- purpose non-volatile storage.

#### 1.5.9 EEPROM Interface

The 78M6612 provides hardware support for an optional two-pin or a three-wire ( $\mu$ -wire) EEPROM interface.

#### **Two-Pin EEPROM Interface**

The dedicated 2-pin serial interface communicates with external EEPROM devices. The interface is multiplexed onto the DIO4 (SCK) and DIO5 (SDA) pins.

#### Three-Wire (µ-Wire) EEPROM Interface

A 500 kHz 3-wire interface, using SDATA, SCK, and a DIO pin for CS is also available.

### 1.5.10 Hardware Watchdog Timer



In addition to the basic watchdog timer included in the 80515 MPU, an independent, robust, fixed-duration, watchdog timer (WDT) is included in the device. It uses the crystal oscillator as its time base and must be refreshed by the MPU firmware at least every 1.5 seconds. When not refreshed on time the WDT overflows, and the part is reset as if the RESET pin were pulled high, except that the I/O RAM bits will be maintained. 4096 oscillator cycles (or 125 ms) after the WDT overflow, the MPU will be launched from program address 0x0000. Asserting ICR\_E will deactivate the WDT.

The WDT can also be disabled by tying the V1 pin to V3P3. Of course, this also deactivates V1 power fault detection. Since there is no method in firmware to disable the crystal oscillator or the WDT, it is guaranteed that whatever state the part might find itself in, upon WDT overflow, the part will be reset to a known state.

Figure 4: Functions Defined by V1

### 1.5.11 Test Ports (TXUXOUT pin)

One out of 16 digital or 8 analog signals can be selected to be output on the TMUXOUT pin. The function of the multiplexer is described in the applicable firmware documentation.

# 2 Functional Description

# 2.1 Theory of Operation

The energy delivered by a power source into a load can be expressed as:

$$E = \int_{0}^{t} V(t)I(t)dt$$

The following formulas apply for wide band mode (true RMS):

- $P = \sum (i(t) * v(t))$
- $Q = \sqrt{(S^2 P^2)}$
- S = V \* I
- $V = \sqrt{\sum v(t)^2}$
- $I = \sqrt{\sum i(t)^2}$

For actual measurement equations, refer to the applicable 78M6612 Firmware Description Document.

For some applications, not only voltage and current amplitudes, but also phase angles and harmonic content may change constantly. Thus, simple RMS measurements are inherently inaccurate. A modern solid-state electricity measurement IC such as the 78M6612 functions by emulating the integral operation above, i.e. it processes current and voltage samples through an ADC at a constant frequency. As long as the ADC resolution is high enough and the sample frequency is beyond the harmonic range of interest, the current and voltage samples, multiplied with the time period of sampling will yield an accurate quantity for the momentary energy. Summing up the momentary energy quantities over time will result in accumulated energy.



Figure 5: Voltage, Current, Momentary and Accumulated Energy

Figure 5 shows the shapes of V(t), I(t), the momentary power and the accumulated power, resulting from 50 samples of the voltage and current signals over a period of 20 ms. The application of 240 VAC and 100 A results in an accumulation of 480 Ws (= 0.133 Wh) over the 20 ms period, as indicated by the Accumulated Power curve. The described sampling method works reliably, even in the presence of dynamic phase shift and harmonic distortion.

#### 2.2 Fault and Reset Behavior

### 2.2.1 Reset Mode

When the RESET pin is pulled high, all digital activity stops. The oscillator and RTC module continue to run. Additionally, all I/O RAM bits are set to their default states. As long as V1, the input voltage at the power fault block, is greater than VBIAS, the internal 2.5 V regulator continues to provide power to the digital section.

Once initiated, the reset mode persists until the reset timer times out. This occurs in 4096 cycles of the real time clock after RESET goes low, at which time the MPU begins executing its preboot and boot sequences from address 00.

### 2.2.2 Power Fault Circuit

The 78M6612 includes a comparator to monitor system power fault conditions. When the output of the comparator falls (V1<VBIAS), the PLL status bits in the I/O RAM are zeroed and the IC power downs. Once system power returns, the MPU remains in reset and does not start until 2048 to 4096 CK32 clock cycles later. Program execution starts at address 0x00. MPU RAM will be re-initialized.

### 2.3 Data Flow

The data flow between the Compute Engine (CE) and the MPU is shown in Figure 6. In a typical application, the 32-bit CE sequentially processes the samples from the current and voltage inputs on pins IA, VA, IB, and VB, performing calculations to measure active power (Wh), reactive power (VARh), A<sup>2</sup>h, and V<sup>2</sup>h for four-quadrant measurement. These measurements are then accessed by the MPU, processed further and output using the peripheral devices available to the MPU.



Figure 6: MPU/CE Data Flow

### 2.4 CE/MPU Communication

Figure 7 shows the functional relationship between the CE and the MPU. The CE is controlled by the MPU via shared registers in the I/O RAM and RAM. The CE outputs two interrupt signals to the MPU to indicate the CE is actively processing data and the CE is updating data to the output region of the RAM.



Figure 7: MPU/CE Communication

# 3 Application Information

# 3.1 Connection of Sensors (CT, Resistive Shunt)

Figure 8, Figure 9, and Figure 10 show how resistive voltage dividers, resistive current shunts, and current transformers are connected to the voltage and current inputs of the 78M6612.



Figure 8: Resistive Voltage Divider



**Figure 9: Resistive Current Shunt** 



Figure 10: Current Transformer

### 3.2 Connecting 5 V Devices

All digital input pins of the 78M6612 are compatible with external 5 V devices. I/O pins configured as inputs do not require current-limiting resistors when they are connected to external 5 V devices.

### 3.3 Temperature Measurement

Measurement of absolute temperature uses the on-chip temperature sensor and applying the following formula:

$$T = \frac{(N(T) - N_n)}{S_n} + T_n$$

In the above formula, T is the temperature in °C, N(T) is the ADC count at temperature T,  $N_n$  is the ADC count at 25°C,  $S_n$  is the sensitivity in LSB/°C and  $T_n$  is +25 °C.

# 3.4 Temperature Compensation

Temperature Coefficients: The internal voltage reference is calibrated during device manufacture.

The temperature coefficients TC1 and TC2 are given as constants that represent typical component behavior (in  $\mu$ V/°C and  $\mu$ V/°C<sup>2</sup>, respectively).



Since TC1 and TC2 are given in  $\mu$ V/°C and  $\mu$ V/°C<sup>2</sup>, respectively, the value of the VREF voltage (1.195V) has to be taken into account when transitioning to PPM/°C and PPM/°C<sup>2</sup>. This means that PPMC = 26.84\*TC1/1.195, and PPMC2 = 1374\*TC2/1.195).

**Temperature Compensation**: The CE provides the bandgap temperature to the MPU, which then may digitally compensate the power outputs for the temperature dependence of VREF.

The MPU, not the CE, is entirely in charge of providing temperature compensation. The MPU applies the following formula to determine *GAIN\_ADJ* (address 0x12). In this formula *TEMP\_X* is the deviation from nominal or calibration temperature expressed in multiples of 0.1°C:

$$GAIN_ADJ = 16385 + \frac{TEMP_X \cdot PPMC}{2^{14}} + \frac{TEMP_X^2 \cdot PPMC2}{2^{23}}$$



In a power and energy measurement unit, the 78M6612 is not the only component contributing to temperature dependency. A whole range of components (e.g. current transformers, resistor dividers, power sources, filter capacitors) will contribute temperature effects. Since the output of the on-chip temperature sensor is accessible to the MPU, temperature-compensation mechanisms with great flexibility are possible (e.g. system-wide temperature correction over the entire unit rather than local to the chip).

### 3.5 Connecting LCDs

The 78M6612 has an on-chip LCD controller capable of controlling static or multiplexed LCDs. Figure 11 shows the basic connection for an LCD.



Figure 11: Connecting LCDs

The LCD segment pins can be organized in the following groups:

- Seventeen pins are dedicated LCD segment pins (SEG0 to SEG13, SEG16 to SEG18).
- Four pins are dual-function pins CKTEST/SEG19, E\_RXTX/SEG38, E\_TCLK/SEG33, and E\_RST/SEG32.
- Fourteen pins are available as combined DIO and segment pins SEG24/DIO4 to SEG31/DIO11, SEG34/DIO14 to SEG37/DIO17, SEG39/DIO19, and SEG40/DIO20.
- The QFN-68 package adds an additional combination pin, SEG41/DIO21. Also adds two additional LCD segment pins, SEG13 and SEG14.

# 3.6 Connecting I<sup>2</sup>C EEPROMs

I<sup>2</sup>C EEPROMs or other I<sup>2</sup>C compatible devices should be connected to the DIO pins DIO4 and DIO5, as shown in Figure 12.

Pull-up resistors of roughly 10 k $\Omega$  to V3P3D should be used for both SCL and SDA signals. The  $DIO\_EEX$  register in I/O RAM must be set to 01 in order to convert the DIO pins DIO4 and DIO5 to I<sup>2</sup>C pins SCL and SDA.



Figure 12: I<sup>2</sup>C EEPROM Connection

### 3.7 Connecting Three-Wire EEPROMs

 $\mu$ Wire EEPROMs and other compatible devices should be connected to the DIO pins DIO4 and DIO5, as shown in Figure 13 and described below:

- DIO5 connects to both the DI and DO pins of the three-wire device.
- The CS pin must be connected to a vacant DIO pin of the 78M6618.
- In order to prevent bus contention, a 10 k $\Omega$  to resistor is used to separate the DI and DO signals.
- The CS and CLK pins should be pulled down with resistors to prevent operation of the three-wire device on power-up, before the 78M6618 can establish a stable signal for CS and CLK.
- The *DIO\_EEX* register in I/O RAM must be set to 2 (b10) in order to convert the DIO pins DIO4 and DIO5 to μWire pins.



The  $\mu$ -Wire EEPROM interface is only functional when  $MPU\ DIV[2:0]$  = 000.



Figure 13: Three-Wire EEPROM Connection

# 3.8 UART0 (TX0/RX0)

The UART0 RX0 pin should be pulled down by a 10 k $\Omega$  resistor and additionally protected by a 100 pF ceramic capacitor, as shown in Figure 14.



Figure 14: Connections for the RX0 Pin

### 3.9 UART1 (TX1/RX1)

The TX1 and RX1 pins can be used for a regular serial interface (by connecting a RS-232 transceiver for example), or they can be used to directly operate optical components (for example, an infrared diode and phototransistor implementing a FLAG interface).

### 3.10 Connecting V1 and Reset Pins

A voltage divider should be used to establish that V1 is in a safe range (see Figure 15). V1 must be lower than 2.9 V in all cases in order to keep the hardware watchdog timer enabled. A series 5 k $\Omega$  resistor (R3) and a capacitor to ground (C1) are added for enhanced EMC immunity. The parallel impedance of R1 and R2 should be approximately 8 k $\Omega$  to 10 k $\Omega$  in order to provide hysteresis for the power fault monitor.



Figure 15: Voltage Divider for V1

Even though a functional power and measurement unit will not necessarily need a reset switch, it is useful to have a reset pushbutton switch for prototyping, as shown in Figure 16, left side. The RESET signal may be sourced from V3P3SYS, or VBAT (if a battery is present), or from a combination of these sources, depending on the application.

For production, the RESET pin should be protected by the external components shown in Figure 16, right side.  $R_1$  should be in the range of 100  $\Omega$  and mounted as closely as possible to the IC. The RESET pin can also be directly connected to ground.



Figure 16: External Components for RESET: Development Circuit (Left), Production Circuit (Right)

### 3.11 Connecting the Emulator Port Pins

Even when the emulator is not used, small shunt capacitors to ground (22 pF) should be used for protection from EMI as illustrated in Figure 17. Production boards should have the ICE\_E pin connected to ground.



Figure 17: External Components for the Emulator Interface

### 3.12 Flash Programming

Operational or test code can be programmed into the Flash memory using either an in-circuit emulator or the Flash Programmer Module (TFP2) available from Maxim. The Flash programming procedure uses the E RST, E RXTX, and E TCLK pins.

# 3.13 MPU Firmware Library

Any applications-specific MPU functions mentioned above are available from Maxim as a standard ANSI C library and as ANSI "C" source code. Sample application code using the measurement library is preprogrammed in Evaluation Kits for the 78M6618 IC and can be pre-programmed into engineering IC samples for system evaluation. Application code allows for quick and efficient evaluation of the IC without having to write firmware or having to purchase an in-circuit emulator (ICE). A Software Licensing Agreement (SLA) can be signed to receive either the source Flash HEX file for use in a production environment or source code and SDK documentation for modification.

### 3.14 Crystal Oscillator

The oscillator drives a standard 32.768 kHz watch crystal. The oscillator has been designed specifically to handle these crystals and is compatible with their high impedance and limited power handling capability. Good layouts will have XIN and XOUT shielded from each other.



Since the oscillator is self-biasing, an external resistor <u>must not be connected</u> across the crystal.

## 3.15 Measurement Calibration

Once the 78M6612 energy measurement device has been installed in a measurement system, it is typically calibrated. A complete calibration includes the following:

 Calibration of the metrology section, i.e. calibration for tolerances of the current sensors, voltage dividers and signal conditioning components as well as of the internal reference voltage (VREF).

• Establishment of the reference temperature (Section 3.3) for temperature measurement and temperature compensation (Section 3.4).

The metrology section can be calibrated using the gain and phase adjustment factors accessible to the CE. The gain adjustment is used to compensate for tolerances of components used for signal conditioning, especially the resistive components. Phase adjustment is provided to compensate for phase shifts introduced by certain types of current sensors or by the effects of reactive power supplies.

Due to the flexibility of the MPU firmware, any calibration method, such as calibration based on energy, or current and voltage can be implemented. It is also possible to implement segment-wise calibration (depending on current range).

# 4 Electrical Specifications

## 4.1 Absolute Maximum Ratings

Table 5 shows the absolute maximum ranges for the device. Stresses beyond Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation at these or any other conditions beyond those indicated under recommended operating conditions (Section 4.3) is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltages are with respect to GNDA.

**Table 5: Absolute Maximum Ratings** 

| Supplies and Ground Pins                      |                                            |
|-----------------------------------------------|--------------------------------------------|
| V3P3SYS, V3P3A                                | -0.5 V to 4.6 V                            |
| VBAT                                          | -0.5 V to 4.6 V                            |
| GNDD                                          | -0.5 V to +0.5 V                           |
| Analog Output Pins                            |                                            |
| V3P3D                                         | -10 mA to 10 mA,<br>-0.5 V to 4.6 V        |
| VREF                                          | -10 mA to +10 mA,<br>-0.5 V to V3P3A+0.5 V |
| V2P5                                          | -10 mA to +10 mA,<br>-0.5 V to 3.0 V       |
| Analog Input Pins                             |                                            |
| IA, VA, IB, VB, V1                            | -10 mA to +10 mA<br>-0.5 V to V3P3A+0.5 V  |
| XIN, XOUT                                     | -10 mA to +10 mA<br>-0.5 V to 3.0 V        |
| All Other Pins                                |                                            |
| Configured as SEG or COM drivers              | -1 mA to +1 mA,<br>-0.5 to V3P3D+0.5       |
| Configured as Digital Inputs                  | -10 mA to +10 mA,<br>-0.5 to 6 V           |
| Configured as Digital Outputs                 | -15 mA to +15 mA,<br>-0.5 V to V3P3D+0.5 V |
| All other pins                                | -0.5 V to V3P3D+0.5 V                      |
| Temperature and ESD Stre                      | ess                                        |
| Operating junction temperature (peak, 100 ms) | 140 °C                                     |
| Operating junction temperature (continuous)   | 125 °C                                     |
| Storage temperature                           | -45 °C to +165 °C                          |
| Solder temperature – 10 second duration       | 250 °C                                     |
| ESD stress on all pins                        | 4 kV                                       |

Stresses beyond Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltages are with respect to GNDA.

# 4.2 Recommended External Components

**Table 6: Recommended External Components** 

| Name             | From    | То   | Function                                                                                                  | Value    | Unit |
|------------------|---------|------|-----------------------------------------------------------------------------------------------------------|----------|------|
| C1               | V3P3A   | AGND | Bypass capacitor for 3.3V supply.                                                                         | ≥0.1±20% | μF   |
| C2               | V3P3D   | DGND | Bypass capacitor for 3.3V output.                                                                         | 0.1±20%  | μF   |
| CSYS             | V3P3SYS | DGND | Bypass capacitor for V3P3SYS.                                                                             | ≥1.0±30% | μF   |
| C2P5             | V2P5    | DGND | Bypass capacitor for V2P5.                                                                                | 0.1±20%  | μF   |
| XTAL             | XIN     | XOUT | 32.768 kHz crystal – electrically similar to ECS .327-12.5-17X or Vishay XT26T, load capacitance 12.5 pF. | 32.768   | kHz  |
| CXS <sup>†</sup> | XIN     | AGND | Load capacitor for crystal (exact value                                                                   | 27±10%   | pF   |
| CXL <sup>†</sup> | XOUT    | AGND | depends on crystal specifications and parasitic capacitance of board).                                    | 27±10%   | pF   |

<sup>&</sup>lt;sup>†</sup> Depending on trace capacitance, higher or lower values for CXS and CXL must be used. Capacitance from XIN to GNDD and XOUT to GNDD (combining pin, trace and crystal capacitance) should be 35 pF to 37 pF.

# 4.3 Recommended Operating Conditions

**Table 7: Recommended Operation Conditions** 

| Parameter                                     | Condition                                         | Min        | Тур                           | Max        | Unit          |
|-----------------------------------------------|---------------------------------------------------|------------|-------------------------------|------------|---------------|
| V3P3SYS, V3P3A: 3.3V Supply Voltage           | Normal Operation                                  | 3.0        | 3.3                           | 3.6        | V             |
| V3P3A and V3P3SYS must be at the same voltage | Battery Backup                                    | 0          |                               | 3.6        | <b>V</b>      |
| VBAT                                          | No Battery                                        | Extern     | Externally Connect to V3P3SYS |            |               |
|                                               | Battery Backup<br>BRN and LCD modes<br>SLEEP mode | 3.0<br>2.0 |                               | 3.8<br>3.8 | <b>&gt;</b> > |
| Operating Temperature                         |                                                   | -40        |                               | +85        | °C            |

# 4.4 Performance Specifications

# 4.4.1 Input Logic Levels

**Table 8: Input Logic Levels** 

| Parameter                                                             | Condition       | Min            | Тур | Max             | Unit           |
|-----------------------------------------------------------------------|-----------------|----------------|-----|-----------------|----------------|
| Digital high-level input voltage <sup>†</sup> , V <sub>IH</sub>       |                 | 2              |     |                 | V              |
| Digital low-level input voltage <sup>†</sup> , V <sub>IL</sub>        |                 |                |     | 8.0             | V              |
| Input pull-up current, IIL E_RXTX, E_RST, CKTEST Other digital inputs | VIN=0V, ICE_E=1 | 10<br>10<br>-1 | 0   | 100<br>100<br>1 | μΑ<br>μΑ<br>μΑ |
| Input pull down current, I⊪ ICE_E Other digital inputs                | VIN=V3P3D       | 10<br>-1       | 0   | 100<br>1        | μΑ<br>μΑ       |

<sup>&</sup>lt;sup>†</sup>In battery powered modes, digital inputs should be below 0.3 V or above 2.5 V to minimize battery current.

# 4.4.2 Output Logic Levels

**Table 9: Output Logic Levels** 

| Parameter                                         | Condition                  | Min       | Тур | Max | Unit |
|---------------------------------------------------|----------------------------|-----------|-----|-----|------|
| Digital high-level output voltage V <sub>OH</sub> | I <sub>LOAD</sub> = 1 mA   | V3P3D-0.4 |     |     | V    |
|                                                   | $I_{LOAD} = 15 \text{ mA}$ | V3P3D-0.6 |     |     | V    |
| District land and a standard land                 | I <sub>LOAD</sub> = 1 mA   | 0         |     | 0.4 | V    |
| Digital low-level output voltage V <sub>OL</sub>  | $I_{LOAD} = 15 \text{ mA}$ |           |     | 0.8 | V    |
| TX1 Voн (V3P3D-TX1)                               | ISOURCE=1 mA               |           |     | 0.4 | V    |
| TX1 Vol                                           | ISINK=20 mA                |           |     | 0.7 | V    |

# 4.4.3 Power-Fault Comparator

**Table 10: Power-Fault Comparator Performance Specifications** 

| Parameter                        | Condition            | Min  | Тур | Max | Unit |
|----------------------------------|----------------------|------|-----|-----|------|
| Offset Voltage: V1-VBIAS         |                      | -20  |     | +15 | mV   |
| Hysteresis Current: V1           | Vin = VBIAS – 100 mV | 0.8  |     | 1.2 | μΑ   |
| Response Time: V1                | ±100 mV overdrive    | 2    | 5   | 10  | μS   |
| WDT Disable Threshold (V1-V3P3A) |                      | -400 |     | -10 | mV   |

## 4.4.4 Battery Monitor

Table 11: Power-Fault Comparator Performance Specifications (BME=1)

| Parameter                                                      | Condition              | Min          | Тур          | Max          | Unit     |
|----------------------------------------------------------------|------------------------|--------------|--------------|--------------|----------|
| Load Resistor                                                  |                        | 27           | 45           | 63           | kΩ       |
| LSB Value - does not include the 9-bit left shift at CE input. | FIR_LEN=0<br>FIR_LEN=1 | -6.0<br>-2.6 | -5.4<br>-2.3 | -4.9<br>-2.0 | μV<br>μV |
| Offset Error                                                   |                        | -200         | -72          | +100         | mV       |

# 4.4.5 Supply Current

**Table 12: Supply Current Performance Specifications** 

| Parameter                                       | Condition                                                                                          | Min  | Тур        | Max                    | Unit                 |
|-------------------------------------------------|----------------------------------------------------------------------------------------------------|------|------------|------------------------|----------------------|
| V3P3A + V3P3SYS current                         | Normal Operation,<br>V3P3A=V3P3SYS=3.3V<br>MPU_DIV[1:0]=3 (614 kHz)                                |      | 6.1        | 7.7                    | mA                   |
| VBAT current                                    | MPU_DIV[1:0]=3 (614 kHz) CKOUT_E[1:0]=00, CE_EN=1, RTM_E=0, ECK_DIS=1, ADC_E=1, ICE_E=0            | -300 |            | +300                   | nA                   |
| V3P3A + V3P3SYS current vs. MPU clock frequency | Same conditions as above                                                                           |      | 0.5        |                        | mA/<br>MHz           |
| V3P3A + V3P3SYS current,<br>Write Flash         | Normal Operation as above, except write Flash at maximum rate, $CE\_E=0$ , $ADC\_E=0$              |      | 9.1        | 10                     | mA                   |
| VDAT                                            | VBAT=3.6V<br>BROWNOUT mode, <25°C<br>BROWNOUT mode, <>5°C                                          |      | 48<br>65   | 120<br>150             | μA<br>μA             |
| VBAT current <sup>†</sup>                       | LCD Mode, 25 °C<br>LCD mode, over temperature<br>SLEEP Mode, 25 °C<br>Sleep mode, over temperature |      | 5.7<br>2.9 | 8.5<br>15<br>5.0<br>10 | μΑ<br>μΑ<br>μΑ<br>μΑ |

<sup>&</sup>lt;sup>†</sup>Current into V3P3A and V3P3SYS pins is not zero if voltage is applied at these pins in brownout, LCD or sleep modes.

### 4.4.6 V3P3D Switch

**Table 13: V3P3D Switch Performance Specifications** 

| Parameter                        | Condition                   | Min | Тур | Max | Unit |
|----------------------------------|-----------------------------|-----|-----|-----|------|
| On resistance – V3P3SYS to V3P3D | I <sub>V3P3D</sub>   ≤ 1 mA |     |     | 10  | Ω    |
| On resistance – VBAT to V3P3D    | I <sub>V3P3D</sub>   ≤ 1 mA |     |     | 40  | Ω    |

## 4.4.7 2.5V Voltage Regulator

Unless otherwise specified, load = 5 mA.

Table 14: 2.5 V Voltage Regulator Performance Specifications

| Parameter                  | Condition                              | Min | Тур | Max | Unit |
|----------------------------|----------------------------------------|-----|-----|-----|------|
| Voltage overhead V3P3-V2P5 | Reduce V3P3 until<br>V2P5 drops 200 mV |     |     | 440 | mV   |
| PSSR ΔV2P5/ΔV3P3           | RESET=0, iload=0                       | -3  |     | +3  | mV/V |

# 4.4.8 Low Power Voltage Regulator

Unless otherwise specified, V3P3SYS=V3P3A=0.

**Table 15: Low-Power Voltage Regulator Performance Specifications** 

| Parameter                | Condition                                       | Min | Тур | Max | Unit |
|--------------------------|-------------------------------------------------|-----|-----|-----|------|
| V2P5                     | ILOAD=0                                         | 2.0 | 2.5 | 2.7 | V    |
| V2P5 load regulation     | ILOAD=0 mA to 1 mA                              |     |     | 30  | mV   |
| VBAT voltage requirement | ILOAD=1 mA,<br>Reduce VBAT until<br>REG_LP_OK=0 |     |     | 3.0 | V    |
| PSRR ΔV2P5/ΔVBAT         | ILOAD=0                                         | -50 |     | 50  | mV/V |

# 4.4.9 Crystal Oscillator

**Table 16: Crystal Oscillator Performance Specifications** 

| Parameter                          | Condition         | Min | Тур | Max    | Unit     |
|------------------------------------|-------------------|-----|-----|--------|----------|
| Maximum Output Power to Crystal    | Crystal connected |     |     | 1      | μW       |
| XIN to XOUT Capacitance            |                   |     |     | 3      | pF       |
| Capacitance to DGND<br>XIN<br>XOUT |                   |     |     | 5<br>5 | pF<br>pF |

## **4.4.10 VREF, VBIAS**

Unless otherwise specified, *VREF\_DIS*=0.

**Table 17: VREF, VBIAS Performance Specifications** 

| Parameter                                                                          | Condition                                    | Min            | Тур             | Max            | Unit         |
|------------------------------------------------------------------------------------|----------------------------------------------|----------------|-----------------|----------------|--------------|
| VREF output voltage, VNOM(25)                                                      | Ta = 22°C                                    | 1.193          | 1.195           | 1.197          | V            |
| VREF chop step                                                                     |                                              |                |                 | 50             | mV           |
| VREF output impedance                                                              | <i>VREF_CAL</i> =1,<br>ILOAD = 10 μA, -10 μA |                |                 | 2.5            | kΩ           |
| VNOM definition <sup>1</sup>                                                       | VNOM(T) = VREF(22) + (T                      | 7-22)TC1+      | TC2             | V              |              |
| VREF temperature coefficients<br>TC1<br>TC2                                        |                                              |                | μV/°C<br>μV/°C² |                |              |
| VREF aging                                                                         |                                              |                | ±25             |                | ppm/<br>year |
| $\frac{VREF(T) \text{ deviation from VNOM(T)}}{VREF(T) - VNOM(T)} \frac{10^6}{62}$ | Ta = -40°C to +85°C                          | -40            |                 | +40            | ppm/°<br>C   |
| VBIAS voltage                                                                      | Ta = 25 °C<br>Ta = -40 °C to 85 °C           | (-1%)<br>(-4%) | 1.6<br>1.6      | (+1%)<br>(+4%) | V<br>V       |

<sup>&</sup>lt;sup>1</sup> This relationship describes the nominal behavior of VREF at different temperatures.

# 4.4.11 LCD Drivers

The information in Table 18 applies to all COM and SEG pins.

**Table 18: LCD Drivers Performance Specifications** 

| Parameter                         | Condition                                       | Min      | Тур | Max      | Unit   |
|-----------------------------------|-------------------------------------------------|----------|-----|----------|--------|
| VLC2 Max Voltage                  | With respect to VLCD                            | -0.1     |     | 0+.1     | V      |
| VLC1 Voltage, ½ bias ½ bias       | With respect to 2*VLC2/3 With respect to VLC2/2 | -4<br>-3 |     | 0<br>+2  | %<br>% |
| VLC0 Voltage,<br>⅓ bias<br>⅓ bias | With respect to VLC2/3 With respect to VLC2/2   | -3<br>-3 |     | +2<br>+2 | %<br>% |

VLCD is V3P3SYS in MISSION mode and VBAT in BROWNOUT and LCD modes.

## 4.4.12 ADC Converter, V3P3A Referenced

FIR\_LEN=0, VREF\_DIS=0, LSB values do not include the 9-bit left shift at CE input.

**Table 19: ADC Converter Performance Specifications** 

| Parameter                                                                                                        | Condition                                                                             | Min  | Тур                                 | Max        | Unit       |
|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------|-------------------------------------|------------|------------|
| Recommended Input Range (Vin- <b>V3P3A</b> )                                                                     |                                                                                       | -250 |                                     | 250        | mV<br>peak |
| Voltage to Current Crosstalk: $\frac{10^6*Vcrosstalk}{Vin}\cos(\angle Vin-\angle Vcrosstalk)$                    | Vin = 200 mV peak,<br>65 Hz, on VA<br>Vcrosstalk = largest<br>measurement on IA or IB | -10  |                                     | 10         | μV/V       |
| THD (First 10 harmonics)<br>250 mV-pk<br>20 mV-pk                                                                | Vin=65 Hz,<br>64 kpts FFT, Blackman-<br>Harris window                                 |      |                                     | -75<br>-90 | dB<br>dB   |
| Input Impedance                                                                                                  | Vin=65 Hz                                                                             | 40   |                                     | 90         | kΩ         |
| Temperature coefficient of Input Impedance                                                                       | Vin=65 Hz                                                                             |      | 1.7                                 |            | Ω/°C       |
| LSB size                                                                                                         | FIR_LEN=0<br>FIR_LEN=1                                                                |      | 357<br>151                          |            | nV/LSB     |
| Digital Full Scale                                                                                               | FIR_LEN=0<br>FIR_LEN=1                                                                |      | <u>+</u> 884736<br><u>+</u> 2097152 |            | LSB        |
| ADC Gain Error vs %Power Supply Variation $\frac{10^6  \Delta Nout_{PK}  357nV/V_{IN}}{100  \Delta V  3P3A/3.3}$ | Vin=200 mV pk, 65 Hz<br>V3P3A=3.0V, 3.6V                                              |      |                                     | 50         | ppm/%      |
| Input Offset (Vin-V3P3A)                                                                                         |                                                                                       | -10  |                                     | 10         | mV         |

### 4.4.13 UART1 Interface

**Table 20: UART1 Interface Performance Specifications** 

| Parameter           | Condition    | Min | Тур | Max | Unit |
|---------------------|--------------|-----|-----|-----|------|
| TX1 Voн (V3P3D-TX1) | ISOURCE=1 mA |     |     | 0.4 | V    |
| TX1 Vol             | ISINK=20 mA  |     |     | 0.7 | V    |

### 4.4.14 Temperature Sensor

**Table 21: Temperature Sensor Performance Specifications** 

| Parameter                                                                              | Condition                                             | Min | Тур   | Max | Unit                   |
|----------------------------------------------------------------------------------------|-------------------------------------------------------|-----|-------|-----|------------------------|
| Nominal Sensitivity (S <sub>n</sub> ) <sup>†</sup>                                     | TA=25°C, TA=75°C,<br>FIR LEN = 1                      |     | -2180 |     | LSB/°C                 |
| Nominal $(N_n)^{\dagger\dagger}$                                                       | Nominal relationship:<br>$N(T) = S_n * (T-T_n) + N_n$ |     | 1.0   |     | 10 <sup>6</sup><br>LSB |
| Temperature Error <sup>†</sup> $ERR = T - \left(\frac{(N(T) - N_n)}{S_n} + T_n\right)$ | TA = -40°C to +85°C<br>Tn = 25°C                      | -10 |       | +10 | °C                     |

 $<sup>^{\</sup>dagger}$  LSB values do not include the 9-bit left shift at CE input.  $^{\dagger\dagger}$  N<sub>n</sub> is measured at T<sub>n</sub> during calibration and is stored in MPU or CE for use in temperature calculations.

# 4.5 Timing Specifications

# 4.5.1 RAM and Flash Memory

**Table 22: RAM and Flash Memory Specifications** 

| Parameter                                               | Condition                        | Min    | Тур | Max | Unit   |
|---------------------------------------------------------|----------------------------------|--------|-----|-----|--------|
|                                                         | CKMPU = 4.9152 MHz               | 5      |     |     | Cycles |
| CE DRAM wait states                                     | CKMPU = 1.25 MHz                 | 2      |     |     | Cycles |
|                                                         | CKMPU = 614 kHz                  | 1      |     |     | Cycles |
| Flash Read Pulse Width                                  | V3P3A=V3P3SYS=0<br>BROWNOUT MODE | 30     |     | 100 | ns     |
| Flash write cycles                                      | -40 °C to +85 °C                 | 20,000 |     |     | Cycles |
| Flash data retention                                    | 25 °C                            | 100    |     |     | Years  |
| Flash data retention                                    | 85 °C                            | 10     |     |     | Years  |
| Flash byte writes between page or mass erase operations |                                  |        |     | 2   | Cycles |

# 4.5.2 Flash Memory Timing

**Table 23: Flash Memory Timing Specifications** 

| Parameter              | Condition | Min | Тур | Max | Unit |
|------------------------|-----------|-----|-----|-----|------|
| Write Time per Byte    |           |     |     | 42  | μs   |
| Page Erase (512 bytes) |           |     |     | 20  | ms   |
| Mass Erase             |           |     |     | 200 | ms   |

### 4.5.3 EEPROM Interface

**Table 24: EEPROM Interface Timing** 

| Parameter                                | Condition                                 | Min | Тур | Max | Unit |
|------------------------------------------|-------------------------------------------|-----|-----|-----|------|
| Write Clock frequency (I <sup>2</sup> C) | CKMPU=4.9152 MHz,<br>Using interrupts     |     | 78  |     | kHz  |
| write Clock frequency (i C)              | CKMPU=4.9152 MHz,<br>"bit-banging" DIO4/5 |     | 150 |     | kHz  |
| Write Clock frequency (3-wire)           | CKMPU=4.9152 MHz                          |     | 500 |     | kHz  |

### 4.5.4 RESET and V1

Table 25: RESET and V1 Timing

| Parameter             | Condition         | Min | Тур | Max | Unit |
|-----------------------|-------------------|-----|-----|-----|------|
| Reset pulse fall time |                   |     |     | 1   | μS   |
| Reset pulse width     |                   | 5   |     |     | μS   |
| V1 Response Time      | ±100 mv overdrive | 10  | 37  | 100 | μS   |

### 4.5.5 RTC

Table 26: RTC Range

| Parameter      | Condition | Min  | Тур | Max  | Unit |
|----------------|-----------|------|-----|------|------|
| Range for date |           | 2000 |     | 2255 | year |

# 5 Packaging

## 5.1 64-Pin LQFP Package

### **5.1.1 Pinout**



Figure 18: 64-Pin LQFP Pinout

# 5.1.2 Package Outline (LQFP 64)





NOTE: Controlling dimensions are in mm.

# 5.1.3 Recommended PCB Land Pattern for the LQFP-64 Package



Recommended PCB Land Pattern Dimensions

| Symbol | Description           | Typical<br>Dimension |
|--------|-----------------------|----------------------|
| е      | Lead pitch            | 0.5 mm               |
| х      | Pad width             | 0.25 mm              |
| У      | Pad length. See Note. | 2.0 mm               |
| Α      |                       | 7.75 mm              |
| G      |                       | 9.0 mm               |

Note: The y dimension has been elongated to allow for hand soldering and reworking. Production assembly may allow this dimension to be reduced as long as the G dimension is maintained.

# 5.2 68-Pin QFN Package

### **5.2.1** Pinout



Figure 19: 68-Pin QFN Pinout

## 5.2.2 Package Outline



## Dimensions (in mm):

- \*) Pin length is nominally 0.4 mm (min. 0.3 mm, max 0.4 mm).
- \*\*) Exposed pad is internally connected to GNDD.

## 5.2.3 Recommended PCB Land Pattern for the QFN-68 Package



Recommended PCB Land Pattern Dimensions

| Symbol | Description             | Typical<br>Dimension |
|--------|-------------------------|----------------------|
| е      | Lead pitch              | 0.4 mm               |
| х      | Pad width               | 0.23 mm              |
| у      | Pad length. See Note 3. | 0.8 mm               |
| d      | See Note 1.             | 6.3 mm               |
| Α      |                         | 6.63 mm              |
| G      |                         | 7.2 mm               |

- Note 1: Do not place unmasked vias in region denoted by dimension d.
- Note 2: Soldering of bottom internal pad is not required for proper operation.
- Note 3: The y dimension has been elongated to allow for hand soldering and reworking. Production assembly may allow this dimension to be reduced as long as the G dimension is maintained.

# **Pin Descriptions**

# 6.1 Power/Ground Pins

**Table 27: Power/Ground Pins** 

| Name    | Туре | Circuit | Description                                                                                                                                                                                                                                              |
|---------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GNDA    | Р    | _       | Analog ground: This pin should be connected directly to the ground plane.                                                                                                                                                                                |
| GNDD    | Р    | _       | Digital ground: This pin should be connected directly to the ground plane.                                                                                                                                                                               |
| V3P3A   | Р    | _       | Analog power supply: A 3.3V power supply should be connected to this pin, must be the same voltage as V3P3SYS.                                                                                                                                           |
| V3P3SYS | Р    | _       | System 3.3 V supply. This pin should be connected to a 3.3 V power supply.                                                                                                                                                                               |
| V3P3D   | 0    | 13      | Auxiliary voltage output of the chip, controlled by the internal 3.3 V selection switch. In mission mode, this pin is internally connected to V3P3SYS. In BROWNOUT mode, it is internally connected to VBAT. This pin is floating in LCD and sleep mode. |
| VBAT    | Р    | 12      | Battery backup power supply. A battery or super-capacitor is to be connected between VBAT and GNDD. If no battery is used, connect VBAT to V3P3SYS.                                                                                                      |
| V2P5    | 0    | 10      | Output of the internal 2.5 V regulator. A 0.1 $\mu\text{F}$ capacitor to GNDA should be connected to this pin.                                                                                                                                           |

# 6.2 Analog Pins

Table 28: Analog Pins

| Name        | Туре | Circuit | Description                                                                                                                                                                                                                                                                                                                                      |
|-------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IA, IB      | I    | 6       | Line Current Sense Inputs: These pins are voltage inputs to the internal A/D converter. Typically, they are connected to the outputs of current sensors. <b>Unused pins must be connected to V3P3A.</b>                                                                                                                                          |
| VA, VB      | I    | 6       | Line Voltage Sense Inputs: These pins are voltage inputs to the internal A/D converter. Typically, they are connected to the outputs of resistor dividers. <b>Unused pins must be connected to V3P3A or tied to the voltage sense input that is in use.</b>                                                                                      |
| V1          | I    | 7       | Comparator Input: This pin is a voltage input to the internal power-fail comparator. The input voltage is compared to the internal BIAS voltage (1.6 V). If the input voltage is above VBIAS, the comparator output will be high (1). If the comparator output is lower, a voltage fault will occur and the chip will be forced to battery mode. |
| VREF        | 0    | 9       | Voltage Reference for the ADC. This pin is normally disabled by setting the $\it VREF\_CAL$ bit in the I/O RAM and can then be left unconnected. If enabled, a 0.1 $\mu F$ capacitor to GNDA should be connected.                                                                                                                                |
| XIN<br>XOUT | I    | 8       | Crystal Inputs: A 32 kHz crystal should be connected across these pins. Typically, a 27 pF capacitor is also connected from each pin to GNDA. It is important to minimize the capacitance between these pins. See the crystal manufacturer datasheet for details.                                                                                |

Pin types: P = Power, O = Output, I = Input, I/O = Input/Output
The circuit number denotes the equivalent circuit, as specified in Section 7 I/O Equivalent Circuits.

# 6.3 Digital Pins

| Name                                                           | Туре | Circuit | Description                                                                                                                                                                                                                                                                                                                                                             |
|----------------------------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| COM3,<br>COM2,<br>COM1,<br>COM0                                | 0    | 5       | LCD common outputs: These four pins provide the select signals for the LCD display.                                                                                                                                                                                                                                                                                     |
| SEG0SEG18                                                      | 0    | 5       | Dedicated LCD segment output pins. SEG 14 and SEG15 are only available on the 68-pin package.                                                                                                                                                                                                                                                                           |
| SEG24/DIO4<br>SEG31/DIO11                                      | I/O  | 3, 4, 5 | Multi-use pins, configurable as either LCD SEG driver or DIO. (DIO4 = SCK, DIO5 = SDA when configured as EEPROM interface, WPULSE = DIO6, VARPULSE = DIO7 when configured as pulse outputs). If unused, these pins must be configured as DIOs and set to outputs by the firmware.                                                                                       |
| SEG34/DIO14<br><br>SEG37/DIO17,<br>SEG39/DIO19,<br>SEG40/DIO20 | I/O  | 3, 4, 5 | Multi-use pins, configurable as either LCD SEG driver or DIO. If unused, these pins must be configured as DIOs and set to outputs by the firmware.                                                                                                                                                                                                                      |
| SEG41/DIO21                                                    | I/O  | 3, 4, 5 | Multi-use pins, configurable as LCD driver or DIO (QFN 68 package only). If unused, this pin must be configured as a DIO and set to an output by the firmware.                                                                                                                                                                                                          |
| E_RXTX/SEG38<br>E_RST/SEG32                                    | I/O  | 1, 4, 5 | Multi-use pins, configurable as either emulator port pins (when ICE_E pulled high) or LCD SEG drivers (when ICE_E tied to GND).                                                                                                                                                                                                                                         |
| E_TCLK/SEG33                                                   | 0    | 4, 5    |                                                                                                                                                                                                                                                                                                                                                                         |
| ICE_E                                                          | 1    | 2       | ICE enable. When zero, E_RST, E_TCLK, and E_RXTX become SEG32, SEG33, and SEG38 respectively. For production units, this pin should be pulled to GND to disable the emulator port. This pin should be brought out to the programming interface in order to create a way for reprogramming parts that have the SECURE bit set.                                           |
| CKTEST/SEG19                                                   | 0    | 4, 5    | Multi-use pin, configurable as either Clock PLL output or LCD segment driver. Can be enabled and disabled by $CKOUT\_E[1:0]$ .                                                                                                                                                                                                                                          |
| TMUXOUT                                                        | 0    | 4       | Digital output test multiplexer. Controlled by TMUX[4:0].                                                                                                                                                                                                                                                                                                               |
| RX1/DIO1                                                       | I/O  | 3, 4, 7 | Multi-use pin, configurable as UART1 Input or general DIO. When configured as RX1, this pin can optionally receive a signal from an external photo-detector used in an IR serial interface. If unused, this pin must be terminated to V3P3D or GNDD, or configured as a DIO and set to an output by the firmware.                                                       |
| TX1/DIO2                                                       | I/O  | 3, 4    | Multi-use pin, configurable as a transmit output from UART1 (or optionally an Optical LED Transmit Output), WPULSE, RPULSE, or general DIO. When configured as TX1, this pin is capable of directly driving an LED for transmitting data in an IR serial interface. If unused, this pin must be left open, or configured as a DIO and set to an output by the firmware. |
| DIO3                                                           | I/O  | 3, 4    | DIO pin (QFN 68 package only)                                                                                                                                                                                                                                                                                                                                           |
| RESET                                                          | I    | 3       | This input pin resets the chip into a known state. For normal operation, this pin is connected to GNDD. To reset the chip, this pin should be pulled high. No external reset circuitry is necessary. Direct connect to ground in normal operation.                                                                                                                      |
| RX0                                                            | I    | 3       | UART input. If unused, this pin must be terminated to V3P3D or GNDD.                                                                                                                                                                                                                                                                                                    |
| TX0                                                            | 0    | 4       | UART output.                                                                                                                                                                                                                                                                                                                                                            |
| TEST                                                           | I    | 7       | Enables Production Test. Must be grounded in normal operation.                                                                                                                                                                                                                                                                                                          |

Pin types: P = Power, O = Output, I = Input, I/O = Input/Output
The circuit number denotes the equivalent circuit, as specified on the following page.

# I/O Equivalent Circuits



#### **Digital Input Equivalent Circuit** Type 1:

Standard Digital Input or pin configured as DIO Input with Internal Pull-Up



**Digital Input** 

Type 2:
Pin configured as DIO Input with Internal Pull-Down



<u>Digital Input Type 3:</u> Standard Digital Input or pin configured as DIO Input



**Digital Output Equivalent Circuit** 

Type 4:
Standard Digital Output or pin configured as DIO Output



#### **LCD Output Equivalent Circuit** Type 5:

pin configured as LCD SEG



**Analog Input Equivalent Circuit** Type 6: ADC Input



VREF Equivalent Circuit Type 9:



V2P5 Equivalent Circuit Type 10:



Comparator Input Equivalent Circuit Type 7: Comparator Input



**VBAT Equivalent Circuit** Type 12: VBAT Power



Oscillator Equivalent Circuit Type 8: Oscillator I/O



V3P3D Equivalent Circuit Type 13: V3P3D

# 8 Ordering Information

| Part    | Part Description<br>(Package,<br>accuracy) | Flash<br>Memory<br>Size | Packaging                   | Ordering Number  | Package<br>Marking |
|---------|--------------------------------------------|-------------------------|-----------------------------|------------------|--------------------|
| 78M6612 | 64-pin LQFP, 0.5% (Lead(Pb)-free)          | 32KB                    | Bulk                        | 78M6612-IGT/F    | 78M6612-IGT        |
| 78M6612 | 64-pin LQFP, 0.5% (Lead(Pb)-free)          | 32KB                    | Tape & Reel                 | 78M6612-IGTR/F   | 78M6612-IGT        |
| 78M6612 | 64-pin LQFP, 0.5% (Lead(Pb)-free)          | 32KB                    | *Programmed,<br>Bulk        | 78M6612-IGT/F/P  | 78M6612-IGT        |
| 78M6612 | 64-pin LQFP, 0.5%<br>(Lead(Pb)-free)       | 32KB                    | *Programmed,<br>Tape & Reel | 78M6612-IGTR/F/P | 78M6612-IGT        |
| 78M6612 | 68-pin QFN, 0.5% (Lead(Pb)-free)           | 32KB                    | Bulk                        | 78M6612-IM/F     | 78M6612-IM         |
| 78M6612 | 68-pin QFN, 0.5%<br>(Lead(Pb)-free)        | 32KB                    | Tape & Reel                 | 78M6612-IMR/F    | 78M6612-IM         |
| 78M6612 | 68-pin QFN, 0.5%<br>(Lead(Pb)-free)        | 32KB                    | *Programmed,<br>Bulk        | 78M6612-IM/F/P   | 78M6612-IM         |
| 78M6612 | 68-pin QFN, 0.5%<br>(Lead(Pb)-free)        | 32KB                    | *Programmed,<br>Tape & Reel | 78M6612-IMR/F/P  | 78M6612-IM         |

<sup>\*</sup>Contact the factory for more information on programmed part options.

# 9 Contact Information

For more information about Maxim products or to check the availability of the 78M6613, contact technical support at <a href="https://www.maxim-ic.com/support">www.maxim-ic.com/support</a>.

# **Revision History**

| REVISION | DATE     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1.0      | 4/1/2009 | First publication.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 1.3      | 5/7/2010 | Moved firmware specific information to respective developers manuals.  Added Caution to Section 1.4.6: "Caution. If UART1 is being used for full duplex operation, TX interrupts may be inadvertently cleared and thus a TX safety timer is recommended."  Added Caution to Section 1.4.6 about UART0 interrupts.  In Section 3.10, changed "I/O RAM register TX1DIS" to "I/O RAM register TX1E".  In Figure 18, corrected the name of pin 45 from "RX" to "RX0". |  |
| 2        | 1/12     | Added Maxim logo.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Maxim Integrated:

78M6612-IGT/F 78M6612-IGTR/F 78M6612-IM/F 78M6612-IMR/F 78M6612-DB/OMU-USB 78M6612-DB/OMU-RF 78M6612-IGT/F3 78M6612-IGTR/F3 78M6612-GT/F/P2 78M6612-GTR/F/P2 78M6612-MR/F/P2 78M6612-SOCKET64 78M6612-SOCKET68 78M6612-IMR/F/PD2