

Z80C30/Z85C30

# CMOS SCC Serial Communications Controller

**Product Specification** 

PS011708-0115

Copyright ©2015 Zilog<sup>®</sup>, Inc. All rights reserved. www.zilog.com



ii

#### Warning: DO NOT USE THIS PRODUCT IN LIFE SUPPORT SYSTEMS.

#### LIFE SUPPORT POLICY

ZILOG'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF ZILOG CORPORATION.

#### As used herein

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

#### **Document Disclaimer**

©2015 Zilog, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. Zilog, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. Zilog ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. The information contained within this document has been verified according to the general principles of electrical and mechanical engineering.

Z8 is a registered trademark of Zilog, Inc. All other product or service names are the property of their respective owners.



# **Revision History**

Each instance in Revision History reflects a change to this document from its previous revision. For more details, refer to the corresponding pages and appropriate links in the following table.

| Date        | Revision<br>Level | Description                                                                                                               | Page            |
|-------------|-------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------|
| Jan<br>2015 | 08                | Updated the Ordering Information chapter to delete Z80C3008PSG and Z80C3010PSG, which are EOL status.                     | <u>75</u>       |
| Oct<br>2012 | 07                | Corrected state of RTSB pin on Z85C30 DIP package; corrected name of PCLK pin on Z85C30 PLCC package.                     | <u>11, 12</u>   |
| May<br>2011 | 06                | Corrected Ordering Information chapter to reflect lead-free parts; updated logo and style to conform to current template. | <u>75</u> , all |
| Jun<br>2008 | 05                | Updated Zilog logo, Zilog Text, Disclaimer as per latest template.                                                        | All             |
| Aug<br>2001 | 01                | Original issue                                                                                                            | All             |



# **Table of Contents**

| Revision History     |
|----------------------|
| List of Figures      |
| List of Tables       |
| Overview             |
| Z85C30-Only Features |
| General Description  |
| -                    |
| Pin Descriptions     |
| DCDA, DCDB           |
| DTR/REQA, DTR/REQB   |
| IEI                  |
| IEO                  |
| INT                  |
| INTACK               |
| PCLK                 |
| RxDA, RxDB           |
| RTxCA, RTxCB         |
| RTSA, RTSB           |
| SYNCA, SYNCB         |
| TxDA, TxDB           |
| TRxCA, TRxCB         |
| W/REQA, W/REQB       |
| Z85C30               |
| A/B                  |
| СЕ                   |
| D7–D0                |
| D/C                  |
| RD                   |
| WR                   |
| Z80C30               |
| AD7–AD0              |
| AS                   |
| CS0 10               |
| CS1 10               |
| DS 10                |



| R/W 10                                  |
|-----------------------------------------|
| Pin Diagrams 11                         |
| Functional Descriptions 15              |
| I/O Interface Capabilities              |
| Polling                                 |
| Interrupts                              |
| CPU/DMA Block Transfer                  |
| SCC Data Communications Capabilities    |
| Asynchronous Modes                      |
| Synchronous Modes                       |
| Baud Rate Generator                     |
| Digital Phase-Locked Loop               |
| Data Encoding                           |
| Auto Echo and Local Loopback    28      |
| SDLC FIFO Frame Status FIFO Enhancement |
| Programming                             |
| Z85C30                                  |
| Z80C30                                  |
| Z85C30/Z80C30 Setup                     |
| Z85C30 Timing                           |
| Z80C30 Timing                           |
| Electrical Characteristics              |
| Absolute Maximum Ratings 47             |
| Standard Test Conditions                |
| Capacitance                             |
| Miscellaneous                           |
| DC Characteristics                      |
| AC Characteristics                      |
| Packaging                               |
| Ordering Information                    |
| Customer Support                        |



# **List of Figures**

| Figure 1. SCC Block Diagram 4                           |
|---------------------------------------------------------|
| Figure 2. Z85C30 and Z80C30 DIP Pin Assignments 11      |
| Figure 3. Z85C30 and Z80C30 PLCC Pin Assignments 12     |
| Figure 4. Z85C30 Pin Functions 13                       |
| Figure 5. Z80C30 Pin Functions 14                       |
| Figure 6. SCC Transmit Data Path 15                     |
| Figure 7. SCC Receive Data Path 16                      |
| Figure 8. SCC Interrupt Priority Schedule 19            |
| Figure 9. SCC Protocols                                 |
| Figure 10. Detecting 5- or 7-Bit Synchronous Characters |
| Figure 11. An SDLC Loop                                 |
| Figure 12. Data Encoding Methods 28                     |
| Figure 13. SDLC Frame Status FIFO                       |
| Figure 14. SDLC Byte Counting Detail                    |
| Figure 15. Write Register Bit Functions                 |
| Figure 16. Write Register Bit Functions                 |
| Figure 17. Write Register Bit Functions                 |
| Figure 18. Write Register Bit Functions                 |
| Figure 19. Read Register Bit Functions, #1 of 2 39      |
| Figure 20. Read Register Bit Functions, #2 of 2 40      |
| Figure 21. Read Cycle Timing                            |
| Figure 22. Write Cycle Timing                           |
| Figure 23. Interrupt Acknowledge Cycle Timing           |
| Figure 24. Read Cycle Timing                            |
| Figure 25. Write Cycle Timing 45                        |
| Figure 26. Interrupt Acknowledge Cycle Timing 46        |
| Figure 27. Standard Test Load 48                        |
| Figure 28. Open-Drain Test Load                         |



| Figure 29. Z85C30 Read/Write Timing Diagram 51         |
|--------------------------------------------------------|
| Figure 30. Z85C30 Interrupt Acknowledge Timing Diagram |
| Figure 31. Z85C30 Cycle Timing Diagram                 |
| Figure 32. Z85C30 Reset Timing Diagram 53              |
| Figure 33. Z85C30 General Timing Diagram               |
| Figure 34. Z85C30 System Timing Diagram                |
| Figure 35. Z80C30 Read/Write Timing Diagram            |
| Figure 36. Z80C30 Interrupt Acknowledge Timing Diagram |
| Figure 37. Z80C30 Reset Timing Diagram                 |
| Figure 38. Z80C30 General Timing Diagram               |
| Figure 39. Z80C30 System Timing Diagram                |
| Figure 40. 40-Pin DIP Package Diagram                  |
| Figure 41. 44-Pin PLCC Package Diagram                 |
|                                                        |

vii



## viii

# **List of Tables**

| Table 1. SCC Read Register Functions    17      |
|-------------------------------------------------|
| Table 2. SCC Write Register Functions    17     |
| Table 3. Absolute Maximum Ratings.    47        |
| Table 4. Capacitance         49                 |
| Table 5. Z80C30/Z85C30 DC Characteristics    49 |
| Table 6. Z85C30 Read/Write Timing.53            |
| Table 7. Z85C30 General Timing Table            |
| Table 8. Z85C30 System Timing Table             |
| Table 9. Z85C30 Read/Write Timing.62            |
| Table 10. Z80C30 Read/Write Timing1             |
| Table 11. Z80C30 General Timing1         70     |
| Table 12. Z80C30 System Timing                  |
| Table 13. Z80C30/Z85C30 Ordering Information    |



# **Overview**

The features of Zilog's Z80C30 and Z85C30 devices include:

- Z85C30: optimized for nonmultiplexed bus microprocessors
- Z80C30: optimized for multiplexed bus microprocessors
- Pin-compatible to NMOS versions
- Two independent 0 to 4.1 Mbps, full-duplex channels, each with separate crystal oscillator, Baud Rate Generator (BRG), and Digital Phase-Locked Loop (DPLL) for clock recovery
- Multiprotocol operation under program control; programmable for NRZ, NRZI or FM data encoding
- Asynchronous Mode with 5 to 8 bits and 1, 1<sup>1</sup>/<sub>2</sub>, or 2 stop bits per character, programmable clock factor, break detection and generation; parity, overrun, and framing error detection
- Synchronous Mode with internal or external character synchronization on 1 or 2 synchronous characters and CRC generation and checking with CRC-16 or CRC-CCITT preset to either 1s or 0s
- SDLC/HDLC Mode with comprehensive frame-level control, automatic zero insertion and deletion, I-Field residue handling, abort generation and detection, CRC generation and checking, and SDLC loop
- Software interrupt acknowledge feature (not available with NMOS)
- Local Loopback and Auto Echo modes
- Supports T1 Digital Trunk76
- Enhanced DMA support (not available with NMOS), 10 x 19-bit status FIFO, 14-bit byte counter
- Speeds
  - Z85C3O: 8.5, 10, 16.384MHz
  - Z80C3O: 8, 10MHz

## Z85C30-Only Features

Some of the features listed below are available by default. Some of them (features with \*) are disabled on default to maintain compatibility with the existing Serial Communications Controller (SCC) design, and *program to enable through WR7*:



- New programmable Write Register 7 prime (WR7) to enable new features
- Improvements to support the SDLC Mode of synchronous communication:
  - Improve functionality to ease sending back-to-back frames
  - Automatic SDLC opening Flag transmission
  - Automatic Tx Underrun/EOM Latch reset in SDLC Mode
  - Automatic RTS deactivation
  - TxD pin forced High in SDLC NRZI Mode after closing flag
  - Complete CRC reception
  - Improved response to Abort sequence in status FIFO
  - Automatic Tx CRC generator preset/reset
  - Extended read for write registers
  - Write data set-up timing improvement
- Improved AC timing:
  - 3 to 3.6 PCLK access recovery time
  - Programmable DTR/REQ timing
  - Write data to falling edge of  $\overline{WR}$  setup time requirement is now eliminated
  - Reduced **INT** timing
- Other features include:
  - Extended read function to read back the written value to the write registers
  - Latching RRO during read
  - RRO, bit D7 and RR10, bit D6 now has reset default value



# **General Description**

The Z80C30/Z85C30 Serial Communications Controller (SCC), is a pin and software compatible CMOS member of the SCC family introduced by Zilog in 1981. It is a dualchannel, multiprotocol data communications peripheral that easily interfaces with CPU's with either multiplexed or nonmultiplexed address/data buses.

The advanced CMOS process offers lower power consumption, higher performance, and superior noise immunity. The programming flexibility of the internal registers allow the SCC to be configured to various serial communications applications.

The many on-chip features such as Baud Rate Generators (BRG), Digital Phase Locked Loops (DPLL), and crystal oscillators reduce the need for an external logic.

Additional features include a 10 x 19-bit status FIFO and 14-bit byte counter to support high speed SDLC transfers using DMA controllers.

The SCC handles asynchronous formats, synchronous byte-oriented protocols such as IBM Bisync, and synchronous bit-oriented protocols such as HDLC and IBM SDLC. This device supports virtually any serial data transfer application (for example, cassette, diskette, tape drives, etc.).

The device generates and checks CRC codes in any synchronous mode and can be programmed to check data integrity in various modes. The SCC also contains facilities for modem controls in both channels. In applications where these controls are not required, the modem controls can be used for general-purpose I/O. The daisy-chain interrupt hierarchy is also supported.

Figure 1 shows a block diagram of the SCC.

CMOS SCC Serial Communications Controller Product Specification





Figure 1.SCC Block Diagram



# **Pin Descriptions**

The following links refer to descriptions of the pin functions common to the Z85C30 and Z80C30 devices.

- <u>CTSA, CTSB</u>
- <u>DCDA, DCDB</u>
- <u>DTR/REQA, DTR/REQB</u>
- <u>IEI</u>
- <u>IEO</u>
- <u>INT</u>
- <u>INTACK</u>
- <u>PCLK</u>
- <u>RxDA, RxDB</u>
- <u>RTxCA, RTxCB</u>
- <u>RTSA, RTSB</u>
- <u>SYNCA, SYNCB</u>
- <u>TxDA, TxDB</u>
- TRxCA, TRxCB
- W/REQA, W/REQB

## CTSA, CTSB

**Clear To Send (inputs, active Low)**. If these pins are programmed for Auto Enable functions, a Low on the inputs enables the respective transmitters. If not programmed as Auto Enable, these pins can be used as general-purpose inputs. Both inputs are Schmitttrigger buffered to accommodate slow rise-time inputs. The SCC detects pulses on these inputs and can interrupt the CPU on both logic level transitions.

## DCDA, DCDB

**Data Carrier Detect (inputs, active Low)**. These pins function as receiver enables if programmed for Auto Enable. Otherwise, these pins are used as general-purpose input pins. Both pins are Schmitt-trigger buffered to accommodate slow rise-time signals. The SCC detects pulses on these pins and can interrupt the CPU on both logic level transitions.



## DTR/REQA, DTR/REQB

**Data Terminal Ready/Request (outputs, active Low)**. These outputs follow the state programmed into the DTR bit. They can also be used as general-purpose outputs or as Request lines for a DMA controller.

#### IEI

**Interrupt Enable In (input, active High)**. IEI is used with IEO to form an interrupt daisy-chain when there is more than one interrupt driven device. A high IEI indicates that no other higher priority device has an interrupt under service or is requesting an interrupt.

#### IEO

**Interrupt Enable Out (output, active High)**. IEO is High only if IEI is High and the CPU is not servicing the SCC interrupt or the SCC is not requesting an interrupt (interrupt Acknowledge cycle only). IEO is connected to the next lower priority device's IEI input and thus inhibits interrupts from lower priority devices.

### INT

**Interrupt Request (output, open-drain, active Low)**. This signal activates when the SCC requests an interrupt.

## INTACK

Interrupt Acknowledge (input, active Low). This signal indicates an active Interrupt Acknowledge cycle. During this cycle, the SCC interrupt daisy chain settles. When  $\overline{\text{RD}}$  is active, the SCC places an interrupt vector on the data bus (if IEI is High). INTACK is latched by the rising edge of PCLK.

#### PCLK

**Clock (input)**. This is the master SCC clock used to synchronize internal signals. PCLK is a TTL level signal. PCLK is not required to have any phase relationship with the master system clock. The maximum transmit rate is 1/4 PCLK.

### RxDA, RxDB

**Receive Data (inputs, active High)**. These signals receive serial data at standard TTL levels.



## RTxCA, RTxCB

**Receive/Transmit Clocks (inputs, active Low)**. These pins can be programmed in several different operating modes. In each channel,  $\overline{\text{RTxC}}$  can supply the receive clock, the transmit clock, clock for the Baud Rate Generator, or the clock for the Digital Phase-Locked Loop. These pins can also be programmed for use with the respective  $\overline{\text{SYNC}}$  pins as a crystal oscillator. The receive clock can be 1, 16, 32, or 64 times the data rate in Asynchronous modes.

## RTSA, RTSB

**Request To Send (outputs, active Low)**. When the Request To Send (RTS) bit in Write Register 5 is set (see Figure 9 on page 22), the  $\overline{\text{RTS}}$  signal goes Low. When the RTS bit is reset in Asynchronous Mode and Auto Enable is ON, the signal goes High after the transmitter is empty. In Synchronous Mode, it strictly follows the state of the RTS bit. When Auto Enable is OFF, the  $\overline{\text{RTS}}$  pins can be used as general-purpose outputs.

## SYNCA, SYNCB

**Synchronization (inputs or outputs, active Low)**. These pins function as inputs, outputs, or part of the crystal oscillator circuit. In the Asynchronous Receive Mode (crystal oscillator option not selected), these pins are inputs similar to  $\overline{\text{CTS}}$  and  $\overline{\text{DCD}}$ . In this mode, transitions on these lines affect the state of the Synchronous/Hunt status bits in Read Register 0 (see Figure 8 on page 19) but have no other function.

In External Synchronization Mode with the crystal oscillator not selected, these lines also act as inputs. In this mode,  $\overline{SYNC}$  must be driven Low for two receive clock cycles after the last bit in the synchronous character is received. Character assembly begins on the rising edge of the receive clock immediately preceding the activation of  $\overline{SYNC}$ .

In the Internal Synchronization Mode (Monosync and Bisync) with the crystal oscillator not selected, these pins act as outputs and are active only during the part of the receive clock cycle in which synchronous characters are recognized. This synchronous condition is not latched. These outputs are active each time a synchronization pattern is recognized (regardless of character boundaries). In SDLC Mode, these pins act as outputs and are valid on receipt of a flag.

## TxDA, TxDB

**Transmit Data (outputs, active High)**. These output signals transmit serial data at standard TTL levels.



## TRxCA, TRxCB

**Transmit/Receive Clocks (inputs or outputs, active Low).** These pins can be programmed in several different operating modes.  $\overline{\text{TRxC}}$  may supply the receive clock or the transmit clock in the input mode or supply the output of the Digital Phase-locked loop, the crystal oscillator, the Baud Rate Generator, or the transmit clock in the output mode.

## W/REQA, W/REQB

Wait/Request (outputs, open-drain when programmed for a Wait function, driven High or low when programmed for a Request function). These dual-purpose outputs can be programmed as Request lines for a DMA controller or as Wait lines to synchronize the CPU to the SCC data rate. The reset state is Wait.

## Z85C30

The following links refer to descriptions of the pin functions specific to the Z85C30 device.

- <u>A/B</u>
- <u>CE</u>
- <u>D7–D0</u>
- <u>D/C</u>
- <u>RD</u>
- <u>WR</u>



**Channel A/Channel B (input).** This signal selects the channel in which the read or write operation occurs.

## CE

Chip Enable (input, active Low). This signal selects the SCC for a read or write operation



#### D7-D0

**Data Bus (bidirectional, tri-state)**. These lines carry data and command to and from the SCC.

## D/C

**Data/Control Select (input)**. This signal defines the type of information transferred to or from the SCC. A High indicates a data transfer; a Low indicates a command.

### RD

**Read (input, active Low)**. This signal indicates a read operation and when the SCC is selected, enables the SCC's bus drivers. During the Interrupt Acknowledge cycle, this signal gates the interrupt vector onto the bus if the SCC is the highest priority device requesting an interrupt.

### WR

Write (input, active Low). When the SCC is selected, this signal indicates a write operation. The coincidence of  $\overline{RD}$  and  $\overline{WR}$  is interpreted as a reset.

## Z80C30

The following links refer to descriptions of the pin functions specific to the Z80C30 device.

- <u>AD7–AD0</u>
- <u>AS</u>
- <u>CS0</u>
- <u>CS1</u>
- <u>DS</u>
- <u>R/W</u>

### AD7-AD0

Address/Data Bus (bidirectional, active High, Tri-state). These multiplexed lines carry register addresses to the SCC as well as data or control information.



## AS

Address Strobe (input, active Low) . Addresses on AD7–AD0 are latched by the rising edge of this signal.

## CS0

**Chip Select 0 (input, active Low)**. This signal is latched concurrently with the addresses on AD7–AD0 and must be active for the intended bus transaction to occur.

### CS1

**Chip Select 1 (input, active High)**. This second select signal must also be active before the intended bus transaction can occur. CS1 must remain active throughout the transaction.

## DS

**Data strobe (input, active Low)**. This signal provides timing for the transfer of data into and out of the SCC. If  $\overline{AS}$  and  $\overline{DS}$  coincide, this confluence is interpreted as a reset.

## R/W

**Read/Write (input)**. This signal specifies whether the operation to be performed is a read or a write.



## **Pin Diagrams**

Figure 2 shows the pin assignments for the Z85C30 and Z80C30 DIP packages.



Figure 2.Z85C30 and Z80C30 DIP Pin Assignments





Figure 3 shows the pin assignments for the Z85C30 and Z80C30 PLCC packages.

Figure 3.Z85C30 and Z80C30 PLCC Pin Assignments



Figures 4 and show the pin functions for the Z85C30 and Z80C30 devices, respectively. Descriptions for each of these pins can be found in the <u>Functional Descriptions</u> chapter on page 15.



Figure 4.Z85C30 Pin Functions

CMOS SCC Serial Communications Controller Product Specification





Figure 5.Z80C30 Pin Functions



# **Functional Descriptions**

The architecture of the SCC device functions as:

- A data communications device which transmits and receives data in various protocols
- A microprocessor peripheral in which the SCC offers valuable features such as vectored interrupts and DMA support

The SCC's peripheral and data communication features are described in the following sections.

<u>Figure 1</u> on page 4 shows a SCC block diagram; Figures 6 and 7 show the details of the communication between the receive and transmit logic to the system bus. The features and data path for each of the SCC's A and B channels are identical.



Figure 6. SCC Transmit Data Path

CMOS SCC Serial Communications Controller Product Specification





Figure 7. SCC Receive Data Path

## I/O Interface Capabilities

System communication to and from the SCC device is performed through the SCC's register set. There are sixteen write registers and eight read registers.

Throughout this document, write and read registers are referenced with the following notation:

- WR for write registers
- RR for read registers



For example:

| WR4A | Write Register 4 for channel A |
|------|--------------------------------|
|------|--------------------------------|

RR3 Read Register 3 for either/both channels

Tables 1 and 2 list the SCC registers and provide a brief description of their functions.

#### Table 1. SCC Read Register Functions

| Register | Function                                                                                |
|----------|-----------------------------------------------------------------------------------------|
| RR0      | Transmit/Receive buffer status and External status                                      |
| RR1      | Special Receive Condition status                                                        |
| RR2      | Modified interrupt vector (Channel B only) Unmodified interrupt vector (Channel A only) |
| RR3      | Interrupt Pending bits (Channel A only)                                                 |
| RR8      | Receive Buffer                                                                          |
| RR10     | Miscellaneous status                                                                    |
| RR12     | Lower byte of Baud Rate Generator time constant                                         |
| RR13     | Upper byte of Baud Rate Generator time constant                                         |
| RR15     | External/Status interrupt information                                                   |
|          |                                                                                         |

#### Table 2. SCC Write Register Functions

| Register | Function                                                                         |
|----------|----------------------------------------------------------------------------------|
| WR0      | CRC initialize, initialization commands for the various modes, register pointers |
| WR1      | Transmit/Receive interrupt and data transfer mode definition                     |
| WR2      | Interrupt vector (accessed through either channel)                               |
| WR3      | Receive parameters and control                                                   |
| WR4      | Transmit/Receive miscellaneous parameters and modes                              |
| NR5      | Transmit parameters and controls                                                 |
| VR6      | Sync characters or SDLC address field                                            |
| NR7      | Sync character or SDLC flag                                                      |
| VR7*     | Extended Feature and FIFO Control (WR7 Prime) 85C30 Only                         |
| /R8      | Transmit buffer                                                                  |
| /R9      | Master interrupt control and reset (accessed through either channel)             |
| VR10     | Miscellaneous transmitter/receiver control bits                                  |
| VR11     | Clock mode control                                                               |
| VR12     | Lower byte of Baud Rate Generator time constant                                  |



#### Table 2. SCC Write Register Functions (continued)

| Register | Function                                        |
|----------|-------------------------------------------------|
| WR13     | Upper byte of Baud Rate Generator time constant |
| WR14     | Miscellaneous control bits                      |
| WR15     | External/Status interrupt control               |

The following three methods move data, status and control information in and out of the SCC; each is described in this section.

- <u>Polling</u>
- <u>Interrupts</u> (vectored and nonvectored)
- <u>CPU/DMA Block Transfer</u>, in which BLOCK TRANSFER Mode can be implemented under CPU or DMA control

### Polling

When polling, all interrupts are disabled. Three status registers in the SCC are automatically updated when any function is performed. For example, End-Of-Frame in SDLC Mode sets a bit in one of these status registers. The purpose of polling is for the CPU to periodically read a status register until the register contents indicate the need for data to be transferred. Only one register is read, and depending on its contents, the CPU either writes data, reads data, or continues. Two bits in the register indicate the need for data transfer. An alternative is a poll of the Interrupt Pending register to determine the source of an interrupt. The status for both channels resides in one register.

#### Interrupts

The SCC's interrupt structure supports vectored and nested interrupts. Nested interrupts are supported with the interrupt acknowledge feature ( $\overline{INTACK}$  pin) of the SCC.

This allows the CPU to recognize the occurrence of an interrupt, and reenable higher priority interrupts. Because an INTACK cycle releases the INT pin from the active state, a higher priority SCC interrupt or another higher priority device can interrupt the CPU.

When an SCC responds to an Interrupt Acknowledge signal (INTACK) from the CPU, an interrupt vector can be placed on the data bus. This vector is written in WR2 and can be read in RR2A or RR2B. To speed interrupt response time, the SCC can modify three bits in this vector to indicate status. If the vector is read in Channel A, status is never included. If the vector is read in Channel B, status is always included.

Each of the six sources of interrupts in the SCC (Transmit, Receive, and External/Status interrupts in both channels) has three bits associated with the interrupt source.



Interrupt Pending (IP), Interrupt Under Service (IUS), and Interrupt Enable (IE). Operation of the IE bit is straight forward. If the IE bit is set for a given interrupt source, then that source can request interrupts. The exception is when the MIE (Master Interrupt Enable) bit in WR9 is reset and no interrupts can be requested. The IE bits are write-only.

The other two bits are related to the interrupt priority chain (see Figure 8). As a microprocessor peripheral, the SCC can request an interrupt only when no higher priority device is requesting one, that is, when IEI is High. If the device in question requests an interrupt, it pulls down  $\overline{INT}$ . The CPU responds with  $\overline{INTACK}$ , and the interrupting device places the vector on the data bus.



Figure 8. SCC Interrupt Priority Schedule

The SCC can also execute an interrupt acknowledge cycle through software. In some CPU environments, it is difficult to create the INTACK signal with the necessary timing to acknowledge interrupts and allow the nesting of interrupts. In these cases, the INTACK signal can be created with a software command to the SCC.

In the SCC, the Interrupt Pending (IP) bit signals a need for interrupt servicing. When an IP bit is 1 and the IEI input is High, the  $\overline{INT}$  output is pulled Low, requesting an interrupt. In the SCC, if the IE bit is not set by enabling interrupts, then the IP for that source is never set. The IP bits are readable in RR3A.

The IUS bits signal that an interrupt request is being serviced. If an IUS is set, all interrupt sources of lower priority in the SCC and external to the SCC are prevented from requesting interrupts.

The internal interrupt sources are inhibited by the state of the internal daisy chain, while lower priority devices are inhibited by the IEO output of the SCC being pulled Low and propagated to subsequent peripherals. An IUS bit is set during an Interrupt Acknowledge cycle, if there are no higher priority devices requesting interrupts.

There are three types of interrupts:

• Transmit



- Receive
- External/Status

Each interrupt type is enabled under program control with Channel A having higher priority than Channel B, and with Receiver, Transmit, and External/Status interrupts prioritized in that order within each channel.

When enabled, the receiver interrupts the CPU in one of three ways:

- Interrupt on First Receive Character or Special Receive Condition
- Interrupt on All Receive Characters or Special Receive Conditions
- Interrupt on Special Receive Conditions Only

Interrupt on First Character or Special Condition and Interrupt on Special Condition Only are typically used with the Block Transfer Mode. A special Receive Condition is one of the following. receiver overrun, framing error in Asynchronous Mode, end-of-frame in SDLC Mode and, optionally, a parity error. The Special Receive Condition interrupt is different from an ordinary receive character available interrupt only by the status placed in the vector during the Interrupt Acknowledge cycle. In Interrupt on First Receive Character, an interrupt occurs from Special Receive Conditions anytime after the first receive character interrupt.

The main function of the External/Status interrupt is to monitor the signal transitions of the CTS, DCD, and SYNC pins, however, an External/Status interrupt is also caused by a Transmit Underrun condition; a zero count in the Baud Rate Generator; by the detection of a Break (Asynchronous Mode), Abort (SDLC Mode) or EOP (SDLC Loop Mode) sequence in the data stream. The interrupt caused by the Abort or EOP has a special feature allowing the SCC to interrupt when the Abort or EOP sequence is detected or terminated. This feature facilitates the proper termination of the current message, correct initialization of the next message, and the accurate timing of the Abort condition in external logic in SDLC Mode. In SDLC Loop Mode, this feature allows secondary stations to recognize the primary station regaining control of the loop during a poll sequence.

#### Software Interrupt Acknowledge

On the CMOS version of the SCC, the SCC interrupt acknowledge cycle can be initiated through software. If Write Register 9 (WR9) bit D5 is set, Read Register 2 (RR2) results in an interrupt acknowledge cycle to be executed internally. Like a hardware  $\overline{INTACK}$  cycle, a software acknowledge causes the  $\overline{INT}$  pin to return High, the IEO pin to go low and set the IUS latch for the highest priority interrupt pending.

Similar to using the hardware INTACK signal, a software acknowledge cycle requires that a Reset Highest IUS command be issued in the interrupt service routine. Whenever an interrupt acknowledge cycle is used, hardware or software, a reset highest IUS command



is required. If RR2 is read from channel A, the unmodified vector is returned. If RR2 is read from channel B, then the vector is modified to indicate the source of the interrupt. The Vector Includes Status (VIS) and No Vector (NV) bits in WR9 are ignored when bit 05 is set to 1.

When the  $\overline{\text{INTACK}}$  and IEI pins are not being used, they should be pulled up to V<sub>CC</sub> through a resistor (10 K $\Omega$  typical).

### **CPU/DMA Block Transfer**

The SCC provides a Block Transfer Mode to accommodate CPU block transfer functions and DMA controllers. The Block Transfer Mode uses the WAIT/REOUEST output in conjunction with the Wait/Request bits in WR1. The WAIT/REOUEST output can be defined under software control as a WAIT line in the CPU Block Transfer Mode or as a REQUEST line in the DMA Block Transfer Mode.

To a DMA controller, the SCC REQUEST output indicates that the SCC is ready to transfer data to or from memory To the CPU, the WAIT line indicates that the ESCC is not ready to transfer data, thereby requesting that the CPU extend the I/O cycle. The  $\overline{DTR}/\overline{REQUEST}$  line allows full-duplex operation under DMA control.



## **SCC Data Communications Capabilities**

The SCC provides two independent full-duplex programmable channels for use in any common asynchronous or synchronous data communication protocols; see Figure 9. Each data communication channel has identical feature and capabilities.





### **Asynchronous Modes**

Send and Receive is accomplished independently on each channel with five to eight bits per character, plus optional even or odd parity. The transmitters can supply one, one-anda-half, or two stop bits per character and can provide a break output at any time. The receiver break-detection logic interrupts the CPU both at the start and at the end of a received break.

Reception is protected from spikes by a transient spike-rejection mechanism that checks the signal one-half a bit time after a Low level is detected on the receive data input (RxDA



or RxDB pins). If the Low does not persist (a transient), the character assembly process does not start.

Framing errors and overrun errors are detected and buffered together with the partial character on which they occur. Vectored interrupts allow fast servicing or error conditions using dedicated routines. A built-in checking process avoids the interpretation of a framing error as a new start bit. A framing error results in the addition of one-half a bit time to the point at which the search for the next start bit begins.

The SCC does not require symmetric transmit and receive clock signals – a feature that allows the use of a wide variety of clock sources. The transmitter and receiver handle data at a rate supplied to the receive and transmit clock inputs. In Asynchronous modes, the SYNC pin can be programmed as an input used for functions such as monitoring a ring indicator.

#### Synchronous Modes

The SCC supports both byte and bit-oriented synchronous communication. Synchronous byte-oriented protocols are handled in several modes. They allow character synchronization with a 6-bit or 8-bit sync character (Monosync), and a 12-bit or 16-bit synchronization pattern (Bisync), or with an external sync signal. Leading sync characters are removed without interrupting the CPU.

5- or 7-bit synchronous characters are detected with 8- or 16-bit patterns in the SCC by overlapping the larger pattern across multiple incoming synchronous characters, as shown in Figure 10.



Figure 10. Detecting 5- or 7-Bit Synchronous Characters

CRC checking for Synchronous byte-oriented modes is delayed by one character time so that the CPU can disable CRC checking on specific characters. This feature permits the implementation of protocols such as IBM Bisync.

Both CRC-16  $(X^{16} + X^{15} + X^{12} + 1)$  and CCITT  $(X^{16} + X^{12} + X^5 + 1)$  error-checking polynomials are supported. Either polynomial can be selected in all Synchronous modes.



You can preset the CRC generator and checker to all 1s or all 0s. The SCC also provides a feature that automatically transmits CRC data when no other data is available for transmission. This feature allows for high speed transmissions under DMA control, with no need for CPU intervention at the end of a message.

When there is no data or CRC to send in Synchronous modes, the transmitter inserts 6-,8-, or 16-bit sync characters, regardless of the programmed character length.

#### SDLC Mode

The SCC supports Synchronous bit-oriented protocols, such as SDLC and HDLC, by performing automatic flag sending, zero insertion, and CRC generation. A special command is used to abort a frame in transmission. At the end of a message, the SCC automatically transmits the CRC and trailing flag when the transmitter underruns. The transmitter can also be programmed to send an idle line consisting of continuous flag characters or a steady marking condition.

If a transmit underrun occurs in the middle of a message, an external/status interrupt warns the CPU of this status change, issuing an abort. The SCC can also be programmed to send an abort itself in case of an underrun, relieving the CPU of this task. One to eight bits per character can be sent, allowing reception of a message with no prior information about the character structure in the information field of a frame.

The receiver automatically acquires synchronization on the leading flag of a frame in SDLC or HDLC and provides a synchronization signal on the  $\overline{SYNC}$  pin (an interrupt can also be programmed). The receiver can be programmed to search for frames addressed by a single byte (or four bits within a byte) of a user-selected address or to a global broadcast address. In this mode, frames not matching either the user-selected or broadcast address are ignored.

The number of address bytes are extended under software control. For receiving data, an interrupt on the first received character, or an interrupt on every character, or on special condition only (end-of-frame) can be selected. The receiver automatically deletes all 0s inserted by the transmitter during character assembly CRC is also calculated and is automatically checked to validate frame transmission. At the end of transmission, the status of a received frame is available in the status registers. In SDLC Mode, the SCC must be programmed to use the SDLC CRC polynomial, but the generator and checker can be preset to all 1s or all 0s. The CRC inverts before transmission and the receiver checks against the bit pattern 0001110100001111.

NRZ, NRZI or FM coding can be used in any 1x mode. The parity options available in Asynchronous modes are available in Synchronous modes.

#### SDLC Loop Mode

The SCC supports SDLC Loop Mode in addition to normal SDLC. In an SDLC Loop, a primary controller station manages the message traffic flow on the loop and any number of



secondary stations. In SDLC Loop Mode, the SCC performs the functions of a secondary station while an SCC operating in regular SDLC Mode acts as a controller; see Figure 11. The SDLC Loop Mode can be selected by setting WR10 bit D1.



Figure 11. An SDLC Loop

A secondary station in an SDLC Loop is always listening to the messages sent around the loop and passes these messages to the rest of the loop by retransmitting them with a onebit-time delay. The secondary station places its own message on the loop only at specific times.

The controller signals that secondary stations can transmit messages by sending a special character, called an End Of Poll (EOP), around the loop. The EOP character is the bit pattern 11111110. Because of zero insertion during messages, this bit pattern is unique and easily recognized.

When a secondary station contains a message to transmit and recognizes an EOP on the line, it changes the last binary 1 of the EOP to a 0 before transmission. This change has the effect of turning the EOP into a flag sequence. The secondary station now places its message on the loop and terminates the message with an EOP. Any secondary stations further down the loop with messages to transmit append their messages to the message of the first secondary station by the same process. Any secondary stations without messages to send echo the incoming message and are prohibited from placing messages on the loop (except when recognizing an EOP). In SDLC Loop Mode, NRZ, NRZI, and FM coding can be used.



The SCC's ability to receive high speed back-to-back SDLC frames is maximized by a 10deep by 19-bit wide status FIFO. When enabled (through WR15, bit D2), it provides the DMA the ability to continue to transfer data into memory so that the CPU can examine the message later. For each SDLC frame, a 14-bit byte count and 5 status/error bits are stored. The byte count and status bits are accessed through read registers 6 and 7, which are only accessible when the SDLC FIFO is enabled. The 10 x 19 status FIFO is separate from the 3-byte receive data FIFO.

#### **Baud Rate Generator**

Each channel in the SCC contains a programmable Baud Rate Generator (BRG). Each generator consists of two 8-bit time constant registers that form a 16-bit time constant, a 16-bit down counter, and a flip-flop on the output producing a square wave. On startup, the output flip-flop is set in a High state, the value in the time constant register is loaded into the counter, and the counter starts counting down. The output of the BRG toggles when reaching 0, the value in the time constant register is loaded into the counter, and the process is repeated. The time constant can be changed at any time, but the new value does not take effect until the next load of the counter.

The output of the BRG can be used as either the transmit clock, the receive clock, or both. It can also drive the Digital Phase-locked loop (see section on page 26).

If the receive clock or transmit clock is not programmed to come from the TRxC pin, the output of the BRG can be echoed out through the TRxC pin. The following formula relates the time constant to the baud rate where PCLK or RTxC is the BRG input frequency in Hertz. The clock mode is 1, 16, 32, or 64, as selected in Write Register 4, bits D6 and D7. Synchronous operation modes select 1 and Asynchronous modes select 16, 32 or 64.

Time Constant =  $\frac{\text{PCLK or RTxC Frequency}}{2(\text{Baud Rate})(\text{Clock Mode})} - 2$ 

## **Digital Phase-Locked Loop**

The SCC contains a Digital Phase-Locked Loop (DPLL) to recover clock information from a data stream with NRZI or FM encoding. The DPLL is driven by a clock that is nominally 32 (NRZI) or 16 (FM) times the data rate. The DPLL uses this clock, along with the data stream, to construct a clock for the data. This clock is used as the SCC receive clock, the transmit clock, or both. When the DPLL is selected as the transmit clock source, it provides a jitter-free clock output that is the DPLL input frequency divided by the appropriate divisor for the selected encoding technique.

For NRZI encoding, the DPLL counts the 32x clock to create nominal bit times. As the 32x clock is counted, the DPLL is searching the incoming data stream for edges (either 1



to 0, or 0 to 1). Whenever an edge is detected, the DPLL makes a count adjustment (during the next counting cycle), producing a terminal count closer to the center of the bit cell.

For FM encoding, the DPLL again counts from 0 to 31, but with a cycle corresponding to two bit times. When the DPLL is locked, the clock edges in the data stream occur between counts 15 and 16 and between counts 31 and 0. The DPLL looks for edges only during a time centered on the 15 to 16 counting transition.

The 32x clock for the DPLL can be programmed to come from either the RTxC input or the output of the BRG. The DPLL output can be programmed to be echoed out of the SCC through the TRxC pin (if this pin is not being used as an input).

### **Data Encoding**

The SCC can be programmed to encode and decode the serial data in four different methods; see Figure 12. In NRZ encoding, a 1 is represented by a High level and a 0 is represented by a Low level. In NRZI encoding, a 1 is represented by no change in level and a 0 is represented by a change in level.

In FM1 (more properly, bi-phase mark), a transition occurs at the beginning of every bit cell. A 1 is represented by an additional transition at the center of the bit cell and a 0 is represented by no additional transition at the center of the bit cell.

In FM0 (bi-phase space), a transition occurs at the beginning of every bit cell. A 0 is represented by an additional transition at the center of the bit cell, and a 1 is represented by no additional transition at the center of the bit cell.

In addition to these four methods, the SCC can be used to decode Manchester (bi-phase level) data by using the DPLL in FM Mode and programming the receiver for NRZ data. Manchester encoding always produces a transition at the center of the bit cell. If the transition is 0 to 1, the bit is a 0. If the transition is 1 to 0, the bit is a 1.

CMOS SCC Serial Communications Controller Product Specification







#### Auto Echo and Local Loopback

The SCC is capable of automatically echoing everything it receives. This feature is useful mainly in Asynchronous modes, but works in Synchronous and SDLC modes as well. Auto Echo Mode (Tx0 is Rx0) is used with NRZI or FM encoding with no additional delay because the data stream is not decoded before retransmission. In Auto Echo Mode, the CTS input is ignored as a transmitter enable (although transitions on this input can still cause interrupts if programmed to do so). In this mode, the transmitter is actually bypassed and the programmer is responsible for disabling transmitter interrupts and WAIT/REQUEST on transmit.

The SCC is also capable of local loopback. In this mode, TxD or RxD is similar to Auto Echo Mode. However, in Local Loopback Mode the internal transmit data is tied to the internal receive data and RxD is ignored (except to be echoed out through TxD). The  $\overline{\text{CTS}}$  and  $\overline{\text{DCD}}$  inputs are also ignored as transmit and receive enables. However, transitions on these inputs can still cause interrupts. Local Loopback works in Asynchronous, Synchronous and SDLC modes with NRZ, NRZI or FM coding of the data stream.



## **SDLC FIFO Frame Status FIFO Enhancement**

The SCC's ability to receive high speed back-to-back SDLC frames is maximized by a 10deep by 19-bit wide status FIFO. When enabled (through WR15, bit D2), it provides the DMA the ability to continue to transfer data into memory so that the CPU can examine the message later. For each SDLC frame, a 14-bit byte count and 5 status/error bits are stored. The byte count and status bits are accessed through read registers 6 and 7, which are only accessible when the SDLC FIFO is enabled. The 10x19 status FIFO is separate from the 3byte receive data FIFO.

When the enhancement is enabled, the status in Read Register 1 (RR1) and byte count for the SDLC frame are stored in the 10 x 19 bit status FIFO. This arrangement allows the DMA controller to transfer the next frame into memory while the CPU verifies that the message was properly received.

Summarizing the operation; data is received, assembled, and loaded into the eight byte FIFO before being transferred to memory by the DMA controller. When a flag is received at the end of an SDLC frame, the frame byte count from the 14-bit counter and five status bits are loaded into the status FIFO for verification by the CPU. The CRC checker automatically resets in preparation for the next frame which can begin immediately. Because the byte count and status are saved for each frame, the message integrity is verified at a later time. The status information for up to 10 frames is stored before a status FIFO overrun occurs.

If a frame is terminated with an ABORT, the byte count is loaded to the status FIFO and the counter resets for the next frame.

### **FIFO Detail**

For more details about FIFO operation, see Figure 13 on page 31.

#### Enable/Disable

This FIFO is implemented is enabled when WR15, bit D2, is set and the SCC is in the SDLC/HDLC Mode. Otherwise, the status register contents bypass the FIFO and go directly to the bus interface (the FIFO pointer logic is reset either when disabled or through a channel or Power-On Reset). When FIFO Mode is disabled, the SCC is downward-compatible with the NMOS Z8530. The FIFO Mode is disabled on power-up (WR15 D2 is set to 0 on reset). The effects of backward compatibility on the register set are that RR4 is an image of RR0, RR5 is an image of RR1, RR6 is an image of RR2 and RR7 is an image of RR3. For more details about the added registers, see Figure 16 on page 35. The status of the FIFO Enable signal is obtained by reading RR15, bit D2. If the FIFO is enabled, the bit is set to 1; otherwise, it resets.



### **Read Operation**

When WR15 bit D2 sets and the FIFO is not empty, the next read to status register RR1 or registers RR7 and RR6, is from the FIFO. Reading status register RR1 causes one location of the FIFO to become empty. Status is read after reading the byte count, otherwise the count is incorrect. Before the FIFO underflows, it is disabled. In this case, the multiplexer is switched allowing status to read directly from the status register. Reads from RR7 and RR6 contain bits that are undefined. Bit D6 of RR7 (FIFO Data Available) determines if status data is coming from the FIFO or directly from the status register, which sets to 1 when the FIFO is not empty. Not all status bits are stored in the FIFO. The All Sent, Parity, and EOF bits bypass the FIFO. Status bits sent through the FIFO are Residue Bits (3), Overrun, and CRC Error.





Frame Status FIFO Circuitry

Figure 13. SDLC Frame Status FIFO

The sequence for operation of the byte count and FIFO logic is to read the registers in the following order. RR7, RR6, and RR1 (reading RR6 is optional). Additional logic prevents the FIFO from being emptied by multiple reads from RR1. The read from RR7 latches the FIFO empty/full status bit (D6) and steers the status multiplexer to read from the SCC megacell instead of the status FIFO (since the status FIFO is empty). The read from RR1



allows an entry to be read from the FIFO (if the FIFO was empty, logic was added to prevent a FIFO underflow condition).

#### Write Operation

When the end of an SDLC frame (EOF) is received and the FIFO is enabled, the contents of the status and byte-count registers are loaded into the FIFO. The EOF signal is used to increment the FIFO. If the FIFO overflows, RR7, bit D7 (FIFO Overflow) sets to indicate the overflow. This bit and the FIFO control logic is reset by disabling and reenabling the FIFO control bit (WR15, bit 02). For details of FIFO control timing during an SDLC frame, see Figure 14.



Figure 14. SDLC Byte Counting Detail

# Programming

The SCC contains write registers in each channel that are programmed by the system separately to configure the functional personality of the channels.

### Z85C30

In the SCC, the data registers are directly addressed by selecting a High on the  $D/\overline{C}$  pin. With all other registers (except WR0 and RR0), programming the write registers requires two write operations and reading the read registers requires both a write and a read operation. The first write is to WR0 and contains three bits that point to the selected register. The second write is the actual control word for the selected register, and if the second operation is read, the selected read register is accessed. All the SCC registers, including the data registers, can be accessed in this fashion. The pointer bits are automatically cleared after the read or write operation so that WR0 (or RR0) is addressed again.



### Z80C30

All SCC registers are directly addressable. A command issued in WR0B controls how the SCC decodes the address placed on the address/data bus at the beginning of a read or write cycle. In the Shift Right Mode, the channel select A/B is taken from AD0 and the state of AD5 is ignored. In the Shift Left Mode, the channel select A/B is taken from AD5 and the state of AD0 is ignored. AD7 and AD6 are always ignored as address bits and the register address occupies AD4-AD1.

### Z85C30/Z80C30 Setup

The system program first issues a series of commands to initialize the basic mode of operation. This is followed by other commands to qualify conditions within the selected mode. For example, in Asynchronous Mode, character length, clock rate, number of stop bits, and even or odd parity must be set first. The interrupt mode is set, and finally, the receiver and transmitter are enabled.

### **Write Registers**

The SCC contains 15 write registers for the 80C30, while there are 16 for the 85C30 (one more additional write register if counting the transmit buffer) in each channel. These write registers are programmed separately to configure the functional 'personality' of the channels. There are two registers (WR2 and WR9) shared by the two channels that are accessed through either of them. WR2 contains the interrupt vector for both channels, while WR9 contains the interrupt control bits and reset commands. Figures 15 through 18 show the format of each write register.



Write Register 0 (non-multiplexed bus mode) Write Register 1 D7 D6 D5 D4 D3 D2 D1 D0 D7 D6 D5 D4 D3 D2 D1 D0 Ext Int Enable 0 0 1 0 1 0 Register 0 0000 Register 1 Tx Int Enable Register 2 Register 3 Register 3 Register 4 Register 5 Register 6 Register 8 Parity is Special Condition 0 1 1 0 0 0 1 1 0 0 0 Rx Int Disable Rx Int on First Character or Special Condition Int on all Rx Characters or Special Condition Ó 1 1 1 1 0 0 1 0 0 0 1 0 0 Register 8 Register 9 Rx Int on Special Condition Only 1 0 Register 10 Register 11 WAIT/DMA Request on 1 1 1 0 Receive /Transmit Ó Ó Register 12 Register 13 Register 14 Register 15 WAIT/DMA Request Function 1 0 1 1 0 1 WAIT/DMA Request 1 Null Code Point High Reset Ext/Status Interrupts Send Abort (SDLC) Enable Int on Next Rx Character 0 0 0 1 0 Write Register 2 1 ŏ 0 1 D7 D6 D5 D4 D3 D2 D1 D0 0 1 ò 0 1 ŏ 1 Reset Tx Int Pending Error Reset 1 0 Error Reset 1 Reset Highest IUS V0 1 1 V1 0 Null Code 0 Reset Tx CRC Checker Reset Tx CRC Generator Reset Tx Underrun/EOM Latch ŏ V2 0 V3 Interrupt 1 1 V4 Vector \* With Point High Command V5 V6 Write Register 0 (multiplexed bus mode) V7 D7 D6 D5 D4 D3 D2 D1 D0 Write Register 3 D7 D6 D5 D4 D3 D2 D1 D0 Null Code Ò 0 0 Null Code Select Shift Left Mode 1 0 1 1 Select Shift Right Mode 1 Rx Enable Sync Character Load Inhibit - 0 Address Search Mode (SDLC) 0 0 0 1 Null Code 0 0 0 Null Code Reset Ext/Status Interrupts Send Abort **Rx CRC Enable** Ó ŏ 1 1 0 Enter Hunt Mode Enable Int on Next Rx Character 0 1 Auto Enables 1 Ó 1 0 Reset Tx Int Pending Error Reset 1 Reset Highest IUS Rx 5 Bits/Character Rx 7 Bits/Character 1 1 1 0 0 1 0 0 1 0 Null Code 0 0 1 0 1 Rx 6 Bits/Character Rx 8 Bits/Character Reset Rx CRC Checker Reset Tx CRC Checker Reset Tx Underrun/EOM Latch 1 ĭ

\* B Channel Only

Figure 15. Write Register Bit Functions



35



1 1

Figure 16. Write Register Bit Functions







Figure 17. Write Register Bit Functions





Figure 18. Write Register Bit Functions



### **Read Registers**

The SCC contains ten read registers (eleven, counting the receive buffer (RR8) in each channel). Four of these can be read to obtain status information (RR0, RR1, RR10, and RR15). Two registers (RR12 and RR13) are read to learn the Baud Rate Generator time constant. RR2 contains either the unmodified interrupt vector (Channel A) or the vector modified by status information (Channel B). RR3 contains the Interrupt Pending (IP) bits (Channel A only; see Figure 19). RR6 and RR7 contain the information in the SDLC Frame Status FIFO, but is only read when WR15 D2 is set (see Figures 19 and 20).



39

Read Register 0 Read Register 3 D7 D6 D5 D4 D6 D5 D4 D3 D2 D1 D0 D3 D2 D1 D0 D7 Channel B Ext/Status IP Rx Character Available Channel B Tx IP Zero Count Tx Buffer Empty Channel B Rx IP DCD Channel A Ext/Status IP Channel A Tx IP Sync/Hunt CTS Channel A Rx IP Tx Underrun/EOM 0 Break/Abort 0 \* Always 0 in B Channel Read Register 1 D7 D6 D5 D4 D3 D2 D1 D0 Read Register 10 D7 D6 D5 D4 D3 D2 D1 D0 All Sent Residue Code 2 0 Residue Code 1 On Loop Residue Code 0 0 Parity Error 0 Rx Overrun Error Loop Sending CRC/Framing Error - 0 - End of Frame (SDLC) Two Clocks Missing - One Clocks Missing Read Register 2 Read Register 12 D7 D6 D5 D4 D3 D2 D1 D0 D7 D6 D5 D4 D3 D2 D1 D0 V0 TC0 V1 - TC1 V2 - TC2 - V3 Interrupt V4 Vector TC3 Lower Byte of Time Constant – TC4 - V5 - V6 - TC5 - TC6 – V7 - TC7

\* Modified in B Channel







Figure 20. Read Register Bit Functions, #2 of 2

# Z85C30 Timing

The SCC generates internal control signals from the  $\overline{WR}$  and  $\overline{RD}$  that are related to PCLK. PCLK has no phase relationship with  $\overline{WR}$  and  $\overline{RD}$ , the circuitry generating the internal control signals provides time for meta-stable conditions to disappear. This gives rise to a recovery time related to PCLK. The recovery time applies only between bus transactions involving the SCC.

The recovery time required for proper operation is specified from the falling edge of  $\overline{WR}$  or  $\overline{RD}$  in the first transaction involving the SCC to the falling edge of  $\overline{WR}$  or  $\overline{RD}$  in the second transaction involving the SCC. This time must be at least 3 PCLKs regardless of which register or channel is being accessed. The remainder of this section describes the read cycle, write cycle and interrupt acknowledge cycle timing for the Z85C30 device.



### **Read Cycle Timing**

Figure 21 shows read cycle timing. Addresses on A/ $\overline{B}$  and D/ $\overline{C}$  and the status on  $\overline{INTACK}$  must remain stable throughout the cycle. If  $\overline{CE}$  falls after  $\overline{RD}$  falls, or if  $\overline{CE}$  rises before  $\overline{RD}$  rises, the effective  $\overline{RD}$  is shortened.



Figure 21. Read Cycle Timing



### Write Cycle Timing

Figure 22 shows write cycle timing. Addresses on  $A/\overline{B}$  and  $D/\overline{C}$  and the status on INTACK must remain stable throughout the cycle. If  $\overline{CE}$  falls after  $\overline{WR}$  falls, or if  $\overline{CE}$  rises before  $\overline{WR}$  rises, the effective  $\overline{WR}$  is shortened. Data must be valid before the rising edge of  $\overline{WR}$ .



Figure 22. Write Cycle Timing

### Interrupt Acknowledge Cycle Timing

Figure 23 shows an Interrupt Acknowledge cycle timing. Between the time  $\overline{\text{INTACK}}$  goes Low and the falling edge of  $\overline{\text{RD}}$ , the internal and external IEI/IEO daisy chains settle. If there is an interrupt pending in the SCC and IEI is High when  $\overline{\text{RD}}$  falls, the Acknowledge cycle is intended for the SCC. In this case, the SCC can be programmed to respond to  $\overline{\text{RD}}$  Low by placing its interrupt vector on D7-D0. It then sets the appropriate Interrupt-Under-Service latch internally.

If the external daisy chain is not used, AC parameter #38 is required to settle the interrupt priority daisy chain internal to the SCC. If the external daisy chain is used, you must follow the equation in Table 6 on page 53 for calculating the required daisy-chain settle time.





Figure 23. Interrupt Acknowledge Cycle Timing

# Z80C30 Timing

The SCC generates internal control signals from  $\overline{AS}$  and  $\overline{DS}$  that are related to PCLK. Because PCLK has no phase relationship with  $\overline{AS}$  and  $\overline{DS}$ , the circuitry generating these internal control signals must provide time for metastable conditions to disappear. This gives rise to a recovery time related to PCLK. The recovery time applies only between bus transactions involving the SCC. The recovery time required for proper operation is specified from the falling edge of  $\overline{DS}$  in the first transaction involving the SCC to the falling edge of DS in the second transaction involving the SCC. The remainder of this section describes read cycle, write cycle and interrupt acknowledge cycle timing for the Z80C30 device.

### Read Cycle Timing

Figure 24 shows the read cycle timing. The address on AD7–AD0 and the state of  $\overline{CS0}$  and  $\overline{INTACK}$  are latched by the rising edge of  $\overline{AS}$ . R/W must be High to indicate a read cycle. CS1 must also be High for the read cycle to occur. The data bus drivers in the SCC are then enabled while  $\overline{DS}$  is Low.







### Write Cycle Timing

Figure 25 shows the write cycle timing. The address on AD7–AD0 and the state of  $\overline{CS0}$  and  $\overline{INTACK}$  are latched by the rising edge of  $\overline{AS}$ . R/ $\overline{W}$  must be Low to indicate a write cycle. CS1 must be High for the write cycle to occur  $\overline{DS}$  Low strobes the data into the SCC.







#### Interrupt Acknowledge Cycle Timing

Figure 26 shows the Interrupt Acknowledge cycle timing. The address on AD7–AD0 and the state of  $\overline{CS0}$  and  $\overline{INTACK}$  are latched by the rising edge of  $\overline{AS}$ . If  $\overline{INTACK}$  is Low, the address and  $\overline{CS0}$  are ignored. The state of the R/W and CS1 are also ignored for the duration of the Interrupt Acknowledge cycle. Between the rising edge of  $\overline{AS}$  and the falling edge of  $\overline{DS}$ , the internal and external IEI/IEO daisy chains settle. If there is an interrupt pending in the SCC, and IEI is High when  $\overline{DS}$  falls, the Acknowledge cycle was intended for the SCC. In this case, the SCC is programmed to respond to RD Low by placing its interrupt vector on D7-D0 and internally setting the appropriate Interrupt-Under-Service latch.





Figure 26. Interrupt Acknowledge Cycle Timing



# **Electrical Characteristics**

The electrical characteristics of the Z80C30 and the Z85C30 devices are described in the following sections.

# **Absolute Maximum Ratings**

Stresses greater than those listed in Absolute Maximum Ratings may cause permanent damage to the device This is a stress rating only. Operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

 Table 3. Absolute Maximum Ratings

| Vcc Supply Voltage range                     | -0.3V to +7.0V                                  |
|----------------------------------------------|-------------------------------------------------|
| Voltages on all pins with respect to GND     | -3V to VCC +0.3V                                |
| T <sub>A</sub> Operating Ambient Temperature | See the Ordering Information chapter on page 75 |
| Storage Temperature                          | –65°C to +150°C                                 |

# **Standard Test Conditions**

The DC Characteristics and capacitance sections below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND. Positive current flows into the referenced pin. See Figures 27 and 28.

- $+4.50 V \le V_{cc} \le +5.50 V$
- GND = 0V
- T<sub>A</sub> (see the <u>Ordering Information section</u> on page 75)





Figure 27. Standard Test Load



Figure 28. Open-Drain Test Load



# Capacitance

Capacitance lists the input, output and bidirectional capacitance.

#### Table 4. Capacitance

| Symbol           | Parameter                 | Min | Max | Unit            | Test Condition                                  |
|------------------|---------------------------|-----|-----|-----------------|-------------------------------------------------|
| C <sub>IN</sub>  | Input Capacitance         |     | 10  | pF <sup>1</sup> | Unmeasured Pins Returned to Ground <sup>2</sup> |
| C <sub>OUT</sub> | Output Capacitance        |     | 15  | pF              |                                                 |
| C <sub>I/O</sub> | Bidirectional Capacitance |     | 20  | pF              | _                                               |
| Notos:           |                           |     |     |                 |                                                 |

Notes:

1. pF = 1 MHz, over specified temperature range.

2. Unmeasured pins returned to Ground.

# **Miscellaneous**

The Gate Count is 6800.

# **DC** Characteristics

Z80C30/Z85C30 DC Characteristics lists the DC characteristics for the Z80C30 and Z85C30 devices.

| Symbol           | Parameter                                   | Min                  | Тур | Max                               | Unit | Condition                             |
|------------------|---------------------------------------------|----------------------|-----|-----------------------------------|------|---------------------------------------|
| V <sub>IH</sub>  | Input High Voltage                          | 2.2                  |     | V <sub>CC</sub> +0.3 <sup>1</sup> | V    |                                       |
| V <sub>IL</sub>  | Input Low Voltage                           | -0.3                 |     | 0.8                               | V    |                                       |
| V <sub>OH1</sub> | Output High Voltage                         | 2.4                  |     |                                   | V    | I <sub>OH</sub> = -1.6 mA             |
| V <sub>OH2</sub> | Output High Voltage                         | V <sub>CC</sub> -0.8 |     |                                   | V    | I <sub>OH</sub> = –250 μA             |
| V <sub>OL</sub>  | Output Low Voltage                          |                      |     | 0.4                               | V    | I <sub>OL</sub> = +2.0 mA             |
| I <sub>IL</sub>  | Input Leakage                               |                      |     | ±10.0                             | μA   | 0.4V <sub>IN</sub> + 2.4V             |
| I <sub>OL</sub>  | Output Leakage                              |                      |     | ±10.0                             | μA   | 0.4V <sub>OUT</sub> + 2.4V            |
| I <sub>CC1</sub> | V <sub>CC</sub> Supply Current <sup>2</sup> |                      | 7   | 12 (10 MHz)                       | mA   | $V_{CC} = 5V; V_{IH} = 4.8V_{IL} = 0$ |

Table 5, Z80C30/Z85C30 DC Characteristics

Notes:

1.  $V_{CC}$  = SV t10% unless otherwise specified, over specified temperature range. 2. Typical I<sub>CC</sub> was measured with oscillator off.

3. No I<sub>CC</sub> (OSC) max is specified due to dependency on external circuit and frequency of oscillation.



#### Table 5. Z80C30/Z85C30 DC Characteristics (continued)

| Symbol             | Parameter                        | Min | Тур | Мах             | Unit | Condition                                     |
|--------------------|----------------------------------|-----|-----|-----------------|------|-----------------------------------------------|
|                    |                                  |     | 9   | 15 (16.384 MHz) | mA   | Crystal Oscillator off                        |
| I <sub>ccosc</sub> | Crystal OSC Current <sup>3</sup> |     | 4   |                 | mA   | Current for each OSC in addition to $I_{CC1}$ |

Notes:

V<sub>CC</sub> = SV t10% unless otherwise specified, over specified temperature range.
 Typical I<sub>CC</sub> was measured with oscillator off.
 No I<sub>CC</sub> (OSC) max is specified due to dependency on external circuit and frequency of oscillation.

# **AC Characteristics**

Figures 29 through 32 show read and write timing for the Z85C30 device.





Figure 29. Z85C30 Read/Write Timing Diagram







Figure 30. Z85C30 Interrupt Acknowledge Timing Diagram



Figure 31. Z85C30 Cycle Timing Diagram





Figure 32. Z85C30 Reset Timing Diagram

Z85C30 Read/Write Timing lists the read/write timing parameters for the Z85C30 device.

|    |         |                                           | 8.5 | MHz  | 10  | MHz  | 16  | MHz  |
|----|---------|-------------------------------------------|-----|------|-----|------|-----|------|
| No | Symbol  | Parameter                                 | Min | Мах  | Min | Max  | Min | Max  |
| 1  | TwPCI   | PCLK Low Width                            | 45  | 2000 | 40  | 2000 | 26  | 2000 |
| 2  | TwPCh   | PCLK High Width                           | 45  | 2000 | 40  | 2000 | 26  | 2000 |
| 3  | TfPC    | PCLK Fall Time                            |     | 10   |     | 10   |     | 5    |
| 4  | TrPC    | PCLK Rise Time                            |     | 10   |     | 10   |     | 5    |
| 5  | TcPC    | PCLK Cycle Time                           | 118 | 4000 | 100 | 4000 | 61  | 4000 |
| 6  | TsA(WR) | Address to WR Fall<br>Setup Time          | 66  |      | 50  |      | 35  |      |
| 7  | ThA(WR) | Address to $\overline{WR}$ Rise Hold Time | 0   |      | 0   |      | 0   |      |
| 8  | TsA(RD) | Address to RD Fall<br>Setup Time          | 66  |      | 50  |      | 35  |      |
| 9  | ThA(RD) | Address to RD Rise<br>Hold Time           | 0   |      | 0   |      | 0   |      |

#### Table 6. Z85C30 Read/Write Timing

Notes:

1. Parameter does not apply to Interrupt Acknowledge transactions.

2. Open-drain output, measured with open-drain test load.

3. Parameter applies to enhanced request mode only (WR7' D4 = 1).

 Parameter is system-dependent. For any SCC in the daisy chain, TdIAi(RD) must be greater than the sum of TdPC(IEO) for the highest priority device in the daisy chain. TsiEI(RDA) for the SCC and TdIEI(IEO) for each device separating them in the daisy chain.

5. Parameter applies only between transactions involving the Z85C30 SL1480, if WR/RD falling edge is synchronized to PCLK falling edge, then TrC = 3TcPc.



|    |                        |                                                      | 8.5 | MHz | 10 1 | ИНz | 16  | MHz |
|----|------------------------|------------------------------------------------------|-----|-----|------|-----|-----|-----|
| No | Symbol                 | Parameter                                            | Min | Max | Min  | Max | Min | Max |
| 10 | TsiA(PC)               | INTACK to PCLK Rise<br>Setup Time                    | 20  |     | 20   |     | 15  |     |
| 11 | TsiAi(WR) <sup>1</sup> | INTACK to WR Fall<br>Setup Time                      | 140 |     | 120  |     | 70  |     |
| 12 | ThIA(WR)               | INTACK to WR Rise<br>Hold Time                       | 0   |     | 0    |     | 0   |     |
| 13 | TsiAi(RD) <sup>1</sup> | INTACK to RD Fall<br>Setup Time                      | 140 |     | 120  |     | 70  |     |
| 14 | ThIA(RD)               | INTACK to RD Rise<br>Hold Time                       | 0   |     | 0    |     | 0   |     |
| 15 | ThIA(PC)               | INTACK to PCLK Rise<br>Hold Time                     | 38  |     | 30   |     | 15  |     |
| 16 | TsCEI(WR)              | CE Low to WR Fall<br>Setup Time                      | 0   |     | 0    |     | 0   |     |
| 17 | ThCE(WR)               | CE to WR Rise Hold<br>Time                           | 0   |     | 0    |     | 0   |     |
| 18 | TsCEh(WR)              | CE High to WR Fall<br>Setup Time                     | 58  |     | 50   |     | 30  |     |
| 19 | TsCEI(RD) <sup>1</sup> | CE Low to RD Fall<br>Setup Time                      | 0   |     | 0    |     | 0   |     |
| 20 | ThCE(RD) <sup>1</sup>  | $\overline{CE}$ to $\overline{RD}$ Rise Hold<br>Time | 0   |     | 0    |     | 0   |     |
| 21 | TsCEh(RD) <sup>1</sup> | CE High to RD Fall<br>Setup Time                     | 58  |     | 50   | 30  |     |     |
| 22 | TwRDI <sup>1</sup>     | RD Low Width                                         | 145 |     | 125  |     | 70  |     |

#### Table 6. Z85C30 Read/Write Timing (continued)

Notes:

1. Parameter does not apply to Interrupt Acknowledge transactions.

2. Open-drain output, measured with open-drain test load.

3. Parameter applies to enhanced request mode only (WR7' D4 = 1).

 Parameter is system-dependent. For any SCC in the daisy chain, TdIAi(RD) must be greater than the sum of TdPC(IEO) for the highest priority device in the daisy chain. TsiEI(RDA) for the SCC and TdIEI(IEO) for each device separating them in the daisy chain.

5. Parameter applies only between transactions involving the Z85C30 SL1480, if WR/RD falling edge is synchronized to PCLK falling edge, then TrC = 3TcPc.



|     |                         |                                      | 8.5 | MHz   | 10  | MHz   | 16  | MHz   |
|-----|-------------------------|--------------------------------------|-----|-------|-----|-------|-----|-------|
| No  | Symbol                  | Parameter                            | Min | Max   | Min | Max   | Min | Max   |
| 23  | TdRD(DRA)               | RD Fall to Read Data<br>Active Delay | 0   |       | 0   |       | 0   |       |
| 24  | TdRDr(DR)               | RD Rise to Data Not<br>Valid Delay   | 0   |       | 0   |       | 0   |       |
| 25  | TdRDI(DR)               | RD Fall to Read Data<br>Valid Delay  |     | 135   |     | 120   |     | 70    |
| 26  | TdRD(DRz)               | RD Rise to Read Data<br>Float Delay  |     | 38    |     | 35    |     | 30    |
| 27  | TdA(DR)                 | Addr to Read Data<br>Valid Delay     |     | 210   |     | 160   |     | 100   |
| 28  | TwWRI                   | WR Low Width                         | 145 |       | 125 |       | 75  |       |
| 29  | TdWR(DW)                | WR Fall to Write Data<br>Valid Delay |     | 35    |     | 35    |     | 20    |
| 30  | ThDW(WR)                | Write Data to WR Rise<br>Hold Time   | 0   |       | 0   |       | 0   |       |
| 31  | TdWR(W) <sup>2</sup>    | WR Fall to Wait Valid<br>Delay       |     | 168   |     | 100   |     | 50    |
| 32  | TdRD(W) <sup>2</sup>    | RD Fall to Wait Valid<br>Delay       |     | 168   |     | 100   |     | 50    |
| 33  | TdWRf(REQ)              | WR Fall to W/REQ Not<br>Valid Delay  |     | 168   |     | 120   |     | 70    |
| 34  | TdRDf(REQ) <sup>3</sup> | RD Fall to W/REQ Not<br>Valid Delay  |     | 168   |     | 120   |     | 70    |
| 35a | TdWRr(REQ)              | WR Fall to DTR/REQ<br>Not Valid      |     | 4TcPc |     | 4TcPc |     | 4TcPc |

#### Table 6. Z85C30 Read/Write Timing (continued)

Notes:

1. Parameter does not apply to Interrupt Acknowledge transactions.

2. Open-drain output, measured with open-drain test load.

3. Parameter applies to enhanced request mode only (WR7' D4 = 1).

 Parameter is system-dependent. For any SCC in the daisy chain, TdIAi(RD) must be greater than the sum of TdPC(IEO) for the highest priority device in the daisy chain. TsiEI(RDA) for the SCC and TdIEI(IEO) for each device separating them in the daisy chain.

5. Parameter applies only between transactions involving the Z85C30 SL1480, if WR/RD falling edge is synchronized to PCLK falling edge, then TrC = 3TcPc.



|     |                         |                                           | 8.5 | MHz | 10  | MHz | 16  | MHz |
|-----|-------------------------|-------------------------------------------|-----|-----|-----|-----|-----|-----|
| No  | Symbol                  | Parameter                                 | Min | Мах | Min | Max | Min | Max |
| 35b | TdWRr(REQ) <sup>3</sup> | WR Fall to DTR/REQ<br>Not Valid           |     | 168 |     | 100 |     | 70  |
| 36  | TdRDrrREQ)              | RD Rise to DTR/REQ<br>Not Valid Delay     |     | NA  |     | NA  |     | NA  |
| 37  | TdPC(INT)               | PCLK Fall to INT Valid<br>Delay           |     | 500 |     | 320 |     | 175 |
| 38  | TdlAi(RD) <sup>4</sup>  | INTACK to RD Fall<br>(Ack) Delay          | 145 |     | 90  |     | 50  |     |
| 39  | TwRDA                   | RD (Acknowledge)<br>Width                 | 145 |     | 125 |     | 75  |     |
| 40  | TdRDA(DR)               | RD Fall (Ack) to Read<br>Data Valid Delay | 135 |     | 120 |     | 70  |     |
| 41  | TsiEI(RDA)              | IEI to RD Fall (Ack)<br>Setup Time        | 95  |     | 80  |     | 50  |     |
| 42  | ThIEI(RDA)              | IEI to RD Rise (Ack)<br>Hold Time         | 0   |     | 0   |     | 0   |     |
| 43  | TdIEIrIEO)              | IEI to IEO Delay Time                     |     | 95  |     | 80  |     | 45  |
| 44  | TdPC(IEO)               | PCLK Rise to IEO<br>Delay                 |     | 195 |     | 175 |     | 80  |
| 45  | TdRDA(INT) <sup>2</sup> | RD Fall to INT Inactive Delay             |     | 480 |     | 320 |     | 200 |
| 46  | TdRDrWRQ)               | RD Rise to WR Fall<br>Delay for No Reset  | 15  |     | 15  |     | 10  |     |
| 47  | TdWRQ(RD)               | WR Rise to RD Fall<br>Delay for No Reset  | 15  |     | 15  |     | 10  |     |

#### Table 6. Z85C30 Read/Write Timing (continued)

Notes:

1. Parameter does not apply to Interrupt Acknowledge transactions.

2. Open-drain output, measured with open-drain test load.

3. Parameter applies to enhanced request mode only (WR7' D4 = 1).

 Parameter is system-dependent. For any SCC in the daisy chain, TdIAi(RD) must be greater than the sum of TdPC(IEO) for the highest priority device in the daisy chain. TsiEI(RDA) for the SCC and TdIEI(IEO) for each device separating them in the daisy chain.

5. Parameter applies only between transactions involving the Z85C30 SL1480, if WR/RD falling edge is synchronized to PCLK falling edge, then TrC = 3TcPc.



#### Table 6. Z85C30 Read/Write Timing (continued)

|     |                   |                                        | 8.5 MHz |         | 10 MHz  |     | 16 MHz |     |
|-----|-------------------|----------------------------------------|---------|---------|---------|-----|--------|-----|
| No  | Symbol            | Parameter                              | Min     | Мах     | Min     | Мах | Min    | Max |
| 48  | TwRES             | WR and RD Low for Reset                | 145     |         | 100     |     | 75     |     |
| 49a | Trc <sup>e</sup>  | Valid Access Recovery<br>Time          | 3.5TcPc | 3.5TcPc | 3.5TcPc |     |        |     |
| 49b | Trci <sup>f</sup> | RD or WR Fall to PC<br>Fall Setup Time | 0       |         | 0       |     | 0      |     |

Notes:

1. Parameter does not apply to Interrupt Acknowledge transactions.

2. Open-drain output, measured with open-drain test load.

3. Parameter applies to enhanced request mode only (WR7' D4 = 1).

4. Parameter is system-dependent. For any SCC in the daisy chain, TdIAi(RD) must be greater than the sum of TdPC(IEO) for the highest priority device in the daisy chain. TsiEI(RDA) for the SCC and TdIEI(IEO) for each device separating them in the daisy chain.

5. Parameter applies only between transactions involving the Z85C30 SL1480, if WR/RD falling edge is synchronized to PCLK falling edge, then TrC = 3TcPc.





Figure 33 shows a general timing diagram for the Z85C30 device.

Figure 33. Z85C30 General Timing Diagram



Z85C30 General Timing Table lists the general timing characteristics for the Z85C30 device.

|     |             |                                       | 8.5N  | ЛНz  | 10N   | lHz  | 16N   | ۱Hz  |
|-----|-------------|---------------------------------------|-------|------|-------|------|-------|------|
| No  | Symbol      | Parameter                             | Min   | Max  | Min   | Max  | Min   | Max  |
| 1   | TdPC(REQ)   | PCLK to W/REQ Valid                   |       | 250  |       | 150  |       | 80   |
| 2   | TdPC(W)     | PCLK to Wait Inactive                 |       | 350  |       | 250  |       | 180  |
| 3   | TsRXC(PC)   | RxC to PCLK Setup Time <sup>1,2</sup> | N/A   |      | N/A   |      | N/A   |      |
| 4   | TsRXD(RXCr) | RxD to RxC Setup Time <sup>1</sup>    |       | 0    |       | 0    |       | 0    |
| 5   | ThRXD(RxCr) | RxD to /RXC Hold Time <sup>1</sup>    | 150   |      | 125   |      | 50    |      |
| 6   | TsRXD(RXCf) | RxD to /RXC Setup Time <sup>1,3</sup> | 0     |      | 0     |      | 0     |      |
| 7   | ThRXD(RXCf) | RxD to /RXC Hold Time <sup>1,3</sup>  | 150 1 |      | 25    |      | 50    |      |
| 8   | TsSY(RXC)   | SYNC to RxC Setup Time <sup>1</sup>   | -200  |      | -150  |      | -100  |      |
| 9   | ThSY(RXC)   | SYNC to RxC Hold Time <sup>1</sup>    | 5TcPc |      | 5TcPc |      | 5TcPc |      |
| 10  | TsTXC(PC)   | TxC to PCLK Setup Time <sup>4,5</sup> | N/A   |      | N/A   |      | N/A   |      |
| 11  | TdTXCf(TXD) | TxC to TxD Delay <sup>4</sup>         |       | 200  |       | 150  |       | 80   |
| 12  | TdTxCr(TXD) | TxC to TxD Delay <sup>3,4</sup>       |       | 200  |       | 150  |       | 80   |
| 13  | TdTXD(TRX)  | TxD to TRxC Delay                     |       | 200  |       | 140  |       | 80   |
| 14a | TwRTXh      | RTxC High Width <sup>6</sup>          | 150   |      | 120   |      | 80    |      |
| 14b | TwRTXh(E)   | RTxC High Width <sup>7</sup>          | 50    |      | 40    |      | 15.6  |      |
| 15a | TwRTXI      | TRxC Low Width <sup>6</sup>           | 150   |      | 120   |      | 80    |      |
| 15b | TwRTXI(E)   | RTxC Low Width <sup>7</sup>           | 50    |      | 40    |      | 15.6  |      |
| 16a | TcRTX       | RTxC Cycle Time <sup>6,8</sup>        | 488   |      | 400   |      | 244   |      |
| 16b | TcRTX(E)    | RTxC Cycle Time <sup>7</sup>          | 125   |      | 100   |      | 31.25 |      |
| 17  | TcRTXX      | Crystal Osc. Period <sup>9</sup>      | 125   | 1000 | 100   | 1000 | 62    | 1000 |

#### Table 7. Z85C30 General Timing Table

Notes:

1. RxC is  $\overline{\text{RTxC}}$  or  $\overline{\text{TRxC}}$ , whichever is supplying the receive clock.

2. Synchronization of RxC to PCLK is eliminated in divide by four operation.

3. Parameter applies only to FM encoding/decoding.

4. TxC is TRxC or /RTxC, whichever is supplying the transmit clock.

5. External PCLK to RTxC or TxC synchronization requirement eliminated for PCLK divide-by-four operation. TRxC and RTxC rise and fall times are identical to PCLK. Reference timing specs TfPC and TrPC.Tx and Rx input clock slew rates should be kept to a maximum of 30 nsec. All parameters related to input CLK edges must be referenced at the point at which the transition begins or ends, whichever is worst case.

6. Parameter applies only for transmitter and receiver; DPLL and Baud Rate Generator timing requirements are identical to case PCLK requirements.

7. Enhanced Feature — RTxC used as input to internal DPLL only.

8. The maximum receive or transmit data rate is 1/4 PCLK.

9. Both RTxC and SYNC have 30 pF capacitors to ground connections.

120

200

200



60

Max

70

70

|   |        |                                | 8.51 | MHz | 10  | MHz | 16N | ИНz |
|---|--------|--------------------------------|------|-----|-----|-----|-----|-----|
| ) | Symbol | Parameter                      | Min  | Max | Min | Max | Min | Max |
|   | TwTRXh | TRxC High Width <sup>6</sup>   | 150  |     | 120 |     | 180 |     |
|   | TwTRXI | TRxC Low Width <sup>6</sup>    | 150  |     | 120 |     | 80  |     |
|   | TcTRX  | TRxC Cycle Time <sup>6,8</sup> | 488  |     | 400 |     | 244 |     |

#### Table 7. Z85C30 General Timing Table (continued)

Notes:

TwEXT

TwSY

No

18 19 20

21

22

1. RxC is RTxC or TRxC, whichever is supplying the receive clock.

2. Synchronization of RxC to PCLK is eliminated in divide by four operation.

SYNC Pulse Width

DCD or CTS Pulse Width

3. Parameter applies only to FM encoding/decoding.

4. TxC is TRxC or /RTxC, whichever is supplying the transmit clock.

5. External PCLK to RTxC or TxC synchronization requirement eliminated for PCLK divide-by-four operation. TRxC and RTxC rise and fall times are identical to PCLK. Reference timing specs TfPC and TrPC.Tx and Rx input clock slew rates should be kept to a maximum of 30 nsec. All parameters related to input CLK edges must be referenced at the point at which the transition begins or ends, whichever is worst case.

6. Parameter applies only for transmitter and receiver; DPLL and Baud Rate Generator timing requirements are identical to case PCLK requirements.

7. Enhanced Feature —  $\overline{\text{RTxC}}$  used as input to internal DPLL only.

8. The maximum receive or transmit data rate is 1/4 PCLK.

9. Both RTxC and SYNC have 30 pF capacitors to ground connections.





Figure 34 shows the system timing for the Z85C30 device.





Z85C30 System Timing Table lists the system timing characteristics for the Z85C30 device.

|    |            |                                                                            | 8.5 | MHz | 10  | MHz | 161 | MHz |
|----|------------|----------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|
| No | Symbol     | Parameter                                                                  | Min | Max | Min | Max | Min | Max |
| 1  | TdRXC(REQ) | RxC High to W/REQ Valid <sup>1,2</sup>                                     | 8   | 12  | 8   | 12  | 8   | 12  |
| 2  | TdRXC(W)   | RxC High to Wait Inactive <sup>1,2,3</sup>                                 | 8   | 14  | 8   | 14  | 8   | 14  |
| 3  | TdRdXC(SY) | RxC High to SYNC Valid <sup>1,2</sup>                                      | 4   | 7   | 4   | 7   | 4   | 70  |
| 4  | TsRXC(INT) | RxC High to INT Valid <sup>1,2,3</sup>                                     | 10  | 16  | 10  | 16  | 10  | 16  |
| 5  | TdTXC(REQ) | $\overline{TxC}$ Low to $\overline{W}/\overline{REQ}$ Valid <sup>2,4</sup> | 5   | 8   | 5   | 8   | 5   | 8   |
| 6  | TdTXC(W)   | TxC Low to Wait Inactive <sup>2,3,4</sup>                                  | 5   | 11  | 5   | 11  | 5   | 11  |
| 7  | TdTXC(DRQ) | TxC Low to DTR/REQ Valid <sup>3,4</sup>                                    | 4   | 7   | 4   | 7   | 4   | 7   |
| 8  | TdTXC(INT) | TxC Low to INT Valid <sup>2,3,4</sup>                                      | 6   | 10  | 6   | 10  | 6   | 10  |
| 9a | TdSY(INT)  | SYNC to INT Valid <sup>2,3</sup>                                           | 2   | 6   | 2   | 6   | 2   | 6   |
| 9b | TdSY(INT)  | SYNC to INT Valid <sup>2,3,5</sup>                                         | 2   | 3   | 2   | 3   | 2   | 3   |
| 10 | TdEXT(INT) | DCD or CTS to INT Valid <sup>2,3</sup>                                     | 2   | 6   | 2   | 6   | 2   | 6   |

#### Table 8. Z85C30 System Timing Table

Notes:

1.  $\overline{RxC}$  is  $\overline{RTxC}$  or  $\overline{TRxC}$ , whichever is supplying the receive clock.

2. Units equal to TcPc.

3. Open-drain output, measured with open-drain test load.

4. TxC is TRxC or RTxC whichever is supplying the transmit clock.

5. Units equal to  $\overline{AS}$ .

Z85C30 Read/Write Timing provides the read/write timing characteristics for the Z85C30 device.

#### Table 9. Z85C30 Read/Write Timing

|    |         |                               | 8.5MHz |      | 10MHz |      | 16MHz |      |
|----|---------|-------------------------------|--------|------|-------|------|-------|------|
| No | Symbol  | Parameter                     | Min    | Max  | Min   | Max  | Min   | Max  |
| 1  | TwPCI   | PCLK Low Width                | 45     | 2000 | 40    | 2000 | 26    | 2000 |
| 2  | TwPCh   | PCLK High Width               | 45     | 2000 | 40    | 2000 | 26    | 2000 |
| 3  | TfPC    | PCLK Fail Time                |        | 10   |       | 10   |       | 5    |
| 4  | TrPC    | PCLK Rise Time                |        | 10   |       | 10   |       | 5    |
| 5  | TcPC    | PCLK Cycle Time               | 118    | 4000 | 100   | 4000 | 61    | 4000 |
| 6  | TsA(WR) | Address to WR Fail Setup Time | 66     |      | 50    |      | 35    |      |
| 7  | ThA(WR) | Address to WR Rise Hold Time  | 0      |      | 0     |      | 0     |      |



Table 9. Z85C30 Read/Write Timing (continued)

|    |          |                                | 8.5MHz |     | 10MHz |     | 16MHz |     |
|----|----------|--------------------------------|--------|-----|-------|-----|-------|-----|
| No | Symbol   | Parameter                      | Min    | Max | Min   | Max | Min   | Max |
| 8  | TsA(RD)  | Address to RD Fall Setup Time  | 66     |     | 50    |     | 35    |     |
| 9  | ThA(RD)  | Address to RD Rise Hold Time   | 0      |     | 0     |     | 0     |     |
| 10 | TsiA(PC) | INTACK to PCLK Rise Setup Time | 20     |     | 20    |     | 15    |     |





Figures 35 through 37 show the read/write timing, interrupt acknowledge timing and reset timing, respectively, for the Z80C30 device.



CMOS SCC Serial Communications Controller Product Specification



65



Figure 36. Z80C30 Interrupt Acknowledge Timing Diagram



Figure 37. Z80C30 Reset Timing Diagram



Z80C30 Read/Write Timing1 provides the read/write timing characteristics for the Z80C30 device.

|    |           |                                                                                | 8 MHz   |     | 10 N  | I0 MHz |  |
|----|-----------|--------------------------------------------------------------------------------|---------|-----|-------|--------|--|
| No | Symbol    | Parameter                                                                      | Min     | Max | Min   | Max    |  |
| 1  | TwAS      | AS Low Width                                                                   | 35      |     | 30    |        |  |
| 2  | TdDS(AS)  | $\overline{\text{DS}}$ Rise to $\overline{\text{AS}}$ Fall Delay <sup>2</sup>  | 15      |     | 10    |        |  |
| 3  | TsCSO(AS) | $\overline{\text{CS0}}$ to $\overline{\text{AS}}$ Rise Setup Time <sup>2</sup> | 0       |     | 0     |        |  |
| 4  | ThCSO(AS) | $\overline{\text{CS0}}$ to $\overline{\text{AS}}$ Rise Hold Time <sup>2</sup>  | 30      |     | 20    |        |  |
| 5  | TsCS1(DS) | CS1 to DS Fall Setup Time <sup>2</sup>                                         | 65      |     | 50    |        |  |
| 6  | ThCS1(DS) | CS1 to $\overline{\text{DS}}$ Rise Hold Time <sup>2</sup>                      | 30      |     | 20    |        |  |
| 7  | TsiA(AS)  | INTACK to AS Rise Setup Time                                                   | 10      |     | 10    |        |  |
| 8  | ThIA(AS)  | INTACK to AS Rise Hold Time                                                    | 150     | 125 |       |        |  |
| 9  | TsRWR(DS) | $R/\overline{W}$ (Read) to $\overline{DS}$ Fall Setup Time                     | 65      |     | 50    |        |  |
| 10 | ThRW(DS)  | $R/W$ to $\overline{DS}$ Rise Hold Time                                        | 0       |     | 0     |        |  |
| 11 | TsRWW(DS) | $R/\overline{W}$ (Write) to $\overline{DS}$ Fall Setup Time                    | 0       | 0 0 |       |        |  |
| 12 | TdAS(DS)  | AS Rise to DS Fall Delay                                                       | 30 20   |     |       |        |  |
| 13 | TwDSI     | DS Low Width                                                                   | 150 125 |     |       |        |  |
| 14 | TrC       | Valid Access Recovery Time <sup>3</sup>                                        | 4TcPC   |     | 4TcPC |        |  |
| 15 | TsA(AS)   | Address to $\overline{\text{AS}}$ Rise Setup Time <sup>2</sup>                 | 10      |     | 10    |        |  |
| 16 | ThA(AS)   | Address to $\overline{\text{AS}}$ Rise Hold Time <sup>2</sup>                  | 25      |     | 20    |        |  |
| 17 | TsDW(DS)  | Write Data to DS Fall Setup Time                                               | 15      |     | 10    |        |  |
| 18 | ThDW(DS)  | Write Data to DS Rise Hold Time                                                | 0       |     | 0     |        |  |
| 19 | TdDS(DA)  | DS Fall to Data Active Delay                                                   | 0       |     | 0     |        |  |
| 20 | TdDSr(DR) | DS Rise to Read Data Not Valid Delay                                           | 0       |     | 0     |        |  |
| 21 | TdDSf(DR) | DS Fall to Read Data Valid Delay                                               |         | 140 |       | 120    |  |

#### Table 10. Z80C30 Read/Write Timing<sup>1</sup>

Notes:

1. Units in nanoseconds (ns) unless otherwise noted.

2. Parameter does not apply to Interrupt Acknowledge transactions.

3. Parameter applies only between transactions involving the SCC.

4. Float delay is defined as the time required for a  $\pm$ 0.5 V change in the output with a maximum DC load and a minimum AC load.

5. Open-drain output, measured with open-drain test load.

 Parameter is system dependent. For any Z-SCC in the daisy chain. TdAS(DSA) must be greater than the sum of TdAS(IEO) for the highest priority device in the daisy chain TsiEI(DSA) for the Z-SCC, and TdIEIf(IEO) for each device separating them in the daisy chain.

7. Parameter applies only to a Z-SCC pulling INT Low at the beginning of the Interrupt Acknowledge transaction.

8. Internal circuitry allows for the reset provided by the ZB to be recognized as a reset by the Z-SCC. All timing references assume 20 V for a logic "1" and 08 V for a logic "0".



67

|    |            |                                                            | 8 MHz |       | 10 MHz |       |
|----|------------|------------------------------------------------------------|-------|-------|--------|-------|
| No | Symbol     | Parameter                                                  | Min   | Max   | Min    | Max   |
| 22 | TdAS(DR)   | AS Rise to Read Data Valid Delay                           |       | 250   |        | 190   |
| 23 | TdDS(DRz)  | DS Rise to Read Data Float Delay <sup>4</sup>              |       | 40    |        | 35    |
| 24 | TdA(DR)    | Address Required Valid to Read Data<br>Valid Delay         | 260   |       | 210    |       |
| 25 | TdDS(W)    | DS Fall to Wait Valid Delay <sup>5</sup>                   |       | 170   |        | 160   |
| 26 | TdDSf(REQ) | DS Fall to W/REQ Not Valid Delay                           |       | 170   |        | 160   |
| 27 | TdDSr(REQ) | DS Fall to DTR/REQ Not Valid Delay                         |       | 4TcPC |        | 4TcPC |
| 28 | TdAS(INT)  | AS Rise to INT Valid Delay <sup>5</sup>                    |       | 500   |        | 500   |
| 29 | TdAS(DSA)  | AS Rise to DS Fall (Acknowledge)<br>Delay <sup>6</sup>     | 250   |       | 225    |       |
| 30 | TwDSA      | DS (Acknowledge) Low Width                                 | 150   |       | 125    |       |
| 31 | TdDSA(DR)  | DS Fall (Acknowledge) to Read Data<br>Valid Delay          |       | 140   |        | 120   |
| 32 | TsiEI(DSA) | IEI to DS Fall (Acknowledge) Setup<br>Time                 | 80    |       | 80     |       |
| 33 | ThIEI(DSA) | IEI to $\overline{\text{DS}}$ Rise (Acknowledge) Hold Time | 0     |       | 0      |       |
| 34 | TdIEI(IEO) | IEI to IEO Delay                                           |       | 90    |        | 90    |
| 35 | TdAS(IEO)  | AS Rise to IEO Delay <sup>g</sup>                          |       | 200   |        | 175   |
| 36 | TdDSA(INT) | DS Fall (Acknowledge) to INT Inactive Delay <sup>5</sup>   |       | 450   |        | 450   |
| 37 | TdDS(ASQ)  | DS Rise to AS Fall Delay for No Reset                      | 15    |       | 15     |       |
| 38 | TdASQ(DS)  | AS Rise to DS Fall Delay for No Reset                      | 20    | 20 15 |        |       |
| 39 | TwRES      | AS and DS Coincident Low for Reset <sup>h</sup>            | 150   |       | 100    |       |

### Table 10. Z80C30 Read/Write Timing<sup>1</sup> (continued)

Notes:

1. Units in nanoseconds (ns) unless otherwise noted.

2. Parameter does not apply to Interrupt Acknowledge transactions.

3. Parameter applies only between transactions involving the SCC.

4. Float delay is defined as the time required for a  $\pm 0.5$  V change in the output with a maximum DC load and a minimum AC load.

5. Open-drain output, measured with open-drain test load.

 Parameter is system dependent. For any Z-SCC in the daisy chain. TdAS(DSA) must be greater than the sum of TdAS(IEO) for the highest priority device in the daisy chain TsiEI(DSA) for the Z-SCC, and TdIEIf(IEO) for each device separating them in the daisy chain.

7. Parameter applies only to a Z-SCC pulling INT Low at the beginning of the Interrupt Acknowledge transaction.

8. Internal circuitry allows for the reset provided by the ZB to be recognized as a reset by the Z-SCC. All timing references assume 20 V for a logic "1" and 08 V for a logic "0".

50

125

1000

2000

10

10

40

100



Max

1000

1000

2000

10

10

68

|        | Table 10. Z80C30 Read/Write Timing <sup>1</sup> (continued) |     |      |     |     |  |
|--------|-------------------------------------------------------------|-----|------|-----|-----|--|
|        |                                                             | 8 N | ИHz  | 10  | MHz |  |
| Symbol | Parameter                                                   | Min | Мах  | Min | Ма  |  |
| TwPCI  | PCLK Low Width                                              | 50  | 1000 | 40  | 10  |  |
|        |                                                             |     |      |     |     |  |

Notes:

No

40

41

42

43

44

TwPCh

TcPC

TrPC

TfPC

1. Units in nanoseconds (ns) unless otherwise noted.

2. Parameter does not apply to Interrupt Acknowledge transactions.

PCLK High Width

PCLK Cycle Time

PCLK Rise Time

PCLK Fall Time

3. Parameter applies only between transactions involving the SCC.

4. Float delay is defined as the time required for a ±0.5 V change in the output with a maximum DC load and a minimum AC load.

5. Open-drain output, measured with open-drain test load.

 Parameter is system dependent. For any Z-SCC in the daisy chain. TdAS(DSA) must be greater than the sum of TdAS(IEO) for the highest priority device in the daisy chain TsiEI(DSA) for the Z-SCC, and TdIElf(IEO) for each device separating them in the daisy chain.

7. Parameter applies only to a Z-SCC pulling INT Low at the beginning of the Interrupt Acknowledge transaction.

8. Internal circuitry allows for the reset provided by the ZB to be recognized as a reset by the Z-SCC. All timing references assume 20 V for a logic "1" and 08 V for a logic "0".





Figure 38 shows a general timing diagram for the Z80C30 device, and Z80C30 General Timing1 lists its associated general timing characteristics.

Figure 38. Z80C30 General Timing Diagram



70

|     |             |                                                             | 8MHz    |         | 10N  | 10MHz |  |
|-----|-------------|-------------------------------------------------------------|---------|---------|------|-------|--|
| No  | Symbol      | Parameter                                                   | Min     | Max     | Min  | Max   |  |
| 1   | TdPC(REQ)   | PCLK Low to W/REQ Valid                                     |         | 250     |      | 200   |  |
| 2   | TsPC(W)     | PCLK Low to Wait Inactive                                   |         | 350     |      | 300   |  |
| 3   | TsRXC(PC)   | RxC High to PCLK High Setup Time <sup>2,3</sup>             | NA      | NA      | NA   | NA    |  |
| 4   | TsRXD(RXCr) | RxD to RxC High Setup Time                                  | 0       |         | 0    |       |  |
| 5   | ThRXD(RxCr) | RxD to $\overline{RxC}$ High Hold Time <sup>2</sup>         | 150     |         | 125  |       |  |
| 6   | TsRXD(RXCf) | RxD to $\overline{RxC}$ Low Setup Time <sup>2,4</sup>       | 0       |         | 0    |       |  |
| 7   | ThRXD(RXCf) | RxD to $\overline{\text{RxC}}$ Low Hold Time <sup>2,4</sup> | 150     |         | 125  |       |  |
| 8   | TsSY(RXC)   | SYNC to $\overline{RxC}$ High Setup Time <sup>2</sup>       | -200    |         | -150 |       |  |
| 9   | ThSY(RXC)   | SYNC to $\overline{RxC}$ High Hold Time <sup>2</sup>        | 5TcPc   | c 5TcPc |      |       |  |
| 10  | TsTXC(PC)   | TxC Low to PCLK High Setup Time <sup>3,5</sup>              | NA      | NA      |      |       |  |
| 11  | TdTXCf(TXD) | TxC Low to TxD Delay <sup>5</sup>                           |         | 190     |      | 150   |  |
| 12  | TdTxCr(TXD) | TxC High to TxD Delay <sup>4,5</sup>                        |         | 190     |      | 150   |  |
| 13  | TdTXD(TRX)  | TxD to TRxC Delay                                           |         | 200 140 |      | 140   |  |
| 14  | TwRTXh      | RTxC High Width <sup>6</sup>                                | 130 120 |         |      |       |  |
| 15  | TwRTXI      | TRxC Low Width <sup>6</sup>                                 | 130     |         | 120  |       |  |
| 16a | TcRTX       | RTxC Cycle Time <sup>6,7</sup>                              | 472     |         | 400  |       |  |
| 16b | TxRx (DPLL) | DPLL Cycle Time Min <sup>7,8</sup>                          | 59      |         | 50   |       |  |
| 17  | TcRTXX      | Crystal Osc. Period <sup>9</sup>                            | 118     | 1000    | 100  | 1000  |  |
| 18  | TwTRXh      | TRxC High Width <sup>6</sup>                                | 130     |         | 120  |       |  |
| 19  | TwTRXI      | TRxC Low Width <sup>6</sup>                                 | 130     |         | 120  |       |  |
| 20  | TcTRX       | TRxC Cycle Time <sup>6,7</sup>                              | 472     |         | 400  |       |  |
| 21  | TwEXT       | DCD or CTS Pulse Width                                      | 200     |         | 120  |       |  |
| 22  | TwSY        | SYNC Pulse Width                                            | 200     |         | 120  |       |  |

#### Table 11. Z80C30 General Timing<sup>1</sup>

Notes:

- 1. Units in nanoseconds (ns) otherwise noted.
- 2. RxC is RTxC or (TRxC, whichever is supplying the receive clock.
- 3. Synchronization of RxC to PCLK is eliminated in divide by four operation.
- 4. Parameter applies only to FM encoding/decoding.
- 5. TxC is  $\overline{\text{TRxC}}$  or  $\overline{\text{RTxC}}$ , whichever is supplying the transmit clock.
- 6. Parameter applies only for transmitter and receiver; DPLL and Baud Rate Generator timing requirements are identical to case PCLK requirements.
- 7. The maximum receive or transmit data rate is 1/4 PCLK.
- 8. Applies to DPLL clock source only Maximum data rate of 1/4 PCLK still applies DPLL clock should have a 50% duty cycle.
- 9. Both RTxC and SYNC have 30 pf capacitors to ground connected to them.





Figure 39 shows a system timing diagram for the Z80C30 device, and Z80C30 System Timing lists its associated parameters.

Figure 39. Z80C30 System Timing Diagram



In Life 72

|    |            |                                                                                                  | 8MHz           |                | 101            | 10MHz          |  |
|----|------------|--------------------------------------------------------------------------------------------------|----------------|----------------|----------------|----------------|--|
| No | Symbol     | Parameter                                                                                        | Min            | Max            | Min            | Max            |  |
| 1  | TdRXC(REQ) | $\overline{\text{RxC}}$ High to $\overline{\text{W}}/\overline{\text{REQ}}$ Valid <sup>1,2</sup> | 8              | 12             | 8              | 12             |  |
| 2  | TdRXC(W)   | RxC High to Wait Inactive <sup>1,2,3</sup>                                                       | 8              | 14             | 8              | 14             |  |
| 3  | TdRdXC(SY) | RxC High to SYNC Valid <sup>1,2</sup>                                                            | 4              | 7              | 4              | 7              |  |
| 4  | TdRXC(INT) | RxC High to INT Valid <sup>1,2,3</sup>                                                           | 8              | 12             | 8              | 12             |  |
|    |            |                                                                                                  | 2 <sup>4</sup> | 3 <sup>4</sup> | 2 <sup>4</sup> | 3 <sup>4</sup> |  |
| 5  | TdTXC(REQ) | $\overline{TxC}$ Low to $\overline{W}/\overline{REQ}$ Valid <sup>e,2</sup>                       | 5              | 8              | 5              | 8              |  |
| 6  | TdTXC(W)   | TxC Low to Wait Inactive <sup>1,2,3</sup>                                                        | 5              | 11             | 5              | 11             |  |
| 7  | TdTXC(DRQ) | TxC Low to DTR/REQ Valid <sup>2,3</sup>                                                          | 4              | 7              | 4              | 7              |  |
| 8  | TdTXC(INT) | TxC Low to INT Valid <sup>1,2</sup>                                                              | 4              | 6              | 4              | 6              |  |
|    |            |                                                                                                  | 2 <sup>4</sup> | 3 <sup>4</sup> | 2 <sup>4</sup> | 3 <sup>4</sup> |  |
| 9a | TdSY(INT)  | SYNC to INT Valid <sup>2,3</sup>                                                                 | 2              | 6              | 2              | 6              |  |
| 9b | TdSY(INT)  | SYNC to INT Valid <sup>2,3,4</sup>                                                               | 2              | 3              | 2              | 3              |  |
| 10 | TdEXT(INT) | Note <sup>2,3,4</sup>                                                                            | 2              | 3              | 2              | 3              |  |

#### Table 12. Z80C30 System Timing

Notes:

1.  $\overline{RxC}$  is  $\overline{RTxC}$  or  $\overline{TRxC}$  whichever is supplying the receive clock.

2. Units equal to TcPc.

3. Open-drain output, measured with open-drain test load.

4. Units equal to AS.

5.  $\overline{\text{TxC}}$  is  $\overline{\text{TRxC}}$  or  $\overline{\text{RTxC}}$ , whichever is supplying the transmit clock.



# Packaging

Figure 40 shows the 40-pin DIP package available for the Z80C30 and Z85C30 devices.



CONTROLLING DIMENSIONS + INCH





Figure 41 shows the 44-pin Plastic Leaded Chip Carriers (PLCC) package diagram available for Z80C30 and Z85C30 devices.



Figure 41. 44-Pin PLCC Package Diagram



# **Ordering Information**

Z80C30/Z85C30 Ordering Information provides ordering information for the Z80C30 and the Z85C30 devices.

| 8 MHz           | 10 MHz          | 16 MHz      |
|-----------------|-----------------|-------------|
| Z80C3008VSG     | Z80C3010VSG     | Z85C3016PSG |
| Z85C3008PSG/PEG | Z85C3010PSG/PEG | Z85C3016VSG |
| Z85C3008VSG/VEG | Z85C3010VSG/VEG |             |

Table 13. Z80C30/Z85C30 Ordering Information

For complete details about Zilog's Z80C30 and Z85C30 devices, development tools and downloadable software, visit <u>www.zilog.com</u>.

### Part Number Suffix Designations

Zilog part numbers consist of a number of components, as indicated in the following example:

Part number Z80C3016PSG is a Z80C30, 16MHz, PLCC, 0°C to +70°C, Lead Free





## **Customer Support**

To share comments, get your technical questions answered, or report issues you may be experiencing with our products, please visit Zilog's Technical Support page at <a href="http://support.zilog.com">http://support.zilog.com</a>.

To learn more about this product, find additional documentation, or to discover other facets about Zilog product offerings, please visit the Zilog Knowledge Base at <u>http://</u><u>zilog.com/kb</u> or consider participating in the Zilog Forum at <u>http://zilog.com/forum</u>.

This publication is subject to replacement by a later edition. To determine whether a later edition exists, please visit the Zilog website at <u>http://www.zilog.com</u>.

### **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

### ZiLOG:

 Z85C3010VSG
 Z85C3010VEG
 Z80C3010VSG
 Z85C3010PSG
 Z85C3010PEG
 Z85C3016VSG
 Z85C3016PSG

 Z85C3008VEG
 Z85C3008VSG
 Z80C3008VSG
 Z85C3008PEG
 Z85C3008PSG
 Z85C3008PEC
 Z85C3008PSC

 Z85C3016VEG
 Z85C3008VEG
 Z85C3008VEG
 Z85C3008PEG
 Z85C3008PEG
 Z85C3008PEC
 Z85C3008PEC

 Z85C3016VEG
 Z85C3008VEG00TR