

# **CrossLink-NX Family**

# **Preliminary Data Sheet**



#### **Disclaimers**

Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS and with all faults, and all risk associated with such information is entirely with Buyer. Buyer shall not rely on any data and performance specifications or parameters provided herein. Products sold by Lattice have been subject to limited testing and it is the Buyer's responsibility to independently determine the suitability of any products and to test and verify the same. No Lattice products should be used in conjunction with mission- or safety-critical or any other application in which the failure of Lattice's product could create a situation where personal injury, death, severe property or environmental damage may occur. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice.



### **Contents**

| Acronyms in This Document                                   |    |
|-------------------------------------------------------------|----|
| 1. General Description                                      |    |
| 1.1. Features                                               |    |
| 2. Architecture                                             |    |
| 2.1. Overview                                               |    |
| 2.2. PFU Blocks                                             |    |
| 2.2.1. Slice                                                |    |
| 2.2.2. Modes of Operation                                   |    |
| 2.2.2.1. Logic Mode                                         |    |
| 2.2.2.2. Ripple Mode                                        |    |
| 2.2.2.3. RAM Mode                                           |    |
| 2.2.2.4. ROM Mode                                           |    |
| 2.3. Routing                                                |    |
| 2.3.1. Clocking Structure                                   |    |
| 2.3.2. Global PLL                                           |    |
| 2.3.3. Clock Distribution Network                           |    |
| 2.3.4. Primary Clocks                                       |    |
| 2.3.5. Edge Clock                                           |    |
|                                                             |    |
| Clock Center Multiplexor Blocks                             |    |
| 2.3.9. Dynamic Clock Control                                |    |
| 2.3.10. DDRDLL                                              |    |
| 2.4. SGMII Clock Data Recovery (CDR)                        |    |
| 2.5. sysMEM Memory                                          |    |
| 2.5.1. sysMEM Memory Block                                  |    |
| 2.5.2. Bus Size Matching                                    |    |
| 2.5.3. RAM Initialization and ROM Operation                 |    |
| 2.5.4. Memory Cascading                                     |    |
| 2.5.5. Single, Dual and Pseudo-Dual Port Modes              |    |
| 2.5.6. Memory Output Reset                                  |    |
| 2.6. Large RAM                                              |    |
| 2.7. sysDSP                                                 |    |
| 2.7.1. sysDSP Approach Compared to General DSP              |    |
| 2.7.2. sysDSP Architecture Features                         |    |
| 2.8. ALUREG                                                 |    |
| 2.9. Programmable I/O (PIO)                                 | 32 |
| 2.10. Programmable I/O Cell (PIC)                           | 32 |
| 2.10.1. Input Register Block                                | 34 |
| 2.10.2.1. Input FIFO                                        | 34 |
| 2.10.2. Output Register Block                               | 35 |
| 2.11. Tristate Register Block                               | 36 |
| 2.12. DDR Memory Support                                    | 37 |
| 2.12.1. DQS Grouping for DDR Memory                         | 37 |
| 2.12.2. DLL Calibrated DQS Delay and Control Block (DQSBUF) | 38 |
| 2.13. sysI/O Buffer                                         |    |
| 2.13.1. Supported sysl/O Standards                          |    |
| 2.13.2. sysI/O Banking Scheme                               |    |
| 2.13.2.1. Typical sysI/O I/O Behavior During Power-up       |    |
| 2.13.2.2. VREF1 and VREF2                                   |    |
| 2.13.2.3. SysI/O Standards Supported by I/O Bank            |    |
| 2.13.2.4. Hot Socketing                                     | 43 |



| 2.13         |                                                                   |    |
|--------------|-------------------------------------------------------------------|----|
| 2.14.        | Analog Interface                                                  |    |
| 2.14         | 5 5                                                               |    |
| 2.14         | The state of the state of                                         |    |
| 2.14         |                                                                   |    |
| 2.15.        | IEEE 1149.1-Compliant Boundary Scan Testability                   |    |
| 2.16.        | Device Configuration                                              |    |
| 2.16         | 0 111 1                                                           |    |
|              | .16.2.1. TransFR (Transparent Field Reconfiguration)              |    |
| 2.<br>2.17.  | Single Event Upset (SEU) Support                                  |    |
| 2.17.        | On-Chip Oscillator                                                |    |
| 2.19.        | User I <sup>2</sup> C IP                                          |    |
| 2.20.        | Density Shifting                                                  |    |
| 2.21.        | MIPI D-PHY Blocks                                                 |    |
| 2.22.        | Peripheral Component Interconnect Express (PCIe)                  |    |
|              | and Switching Characteristics                                     |    |
| 3.1.         | Absolute Maximum Ratings                                          |    |
| 3.2.         | Recommended Operating Conditions <sup>1, 3</sup>                  |    |
| 3.3.         | Power Supply Ramp Rates                                           |    |
| 3.4.         | Power up Sequence                                                 |    |
| 3.5.         | On-Chip Programmable Termination                                  |    |
| 3.6.         | Hot Socketing Specifications                                      | 52 |
| 3.7.         | ESD Performance                                                   | 52 |
| 3.8.         | DC Electrical Characteristics                                     | 53 |
| 3.9.         | Supply Currents                                                   | 54 |
| 3.10.        | sysI/O Recommended Operating Conditions                           |    |
| 3.11.        | sysI/O Single-Ended DC Electrical Characteristics                 |    |
| 3.12.        | sysI/O Differential DC Electrical Characteristics                 |    |
| 3.12         |                                                                   |    |
| 3.12         | - (                                                               |    |
| 3.12         |                                                                   |    |
| 3.12         |                                                                   |    |
| 3.12         |                                                                   |    |
| 3.12         |                                                                   |    |
| 3.12         | (                                                                 |    |
| 3.12         | · · · · · · · · · · · · · · · · · · ·                             |    |
| 3.12<br>3.12 | (                                                                 |    |
| 3.13.        | CrossLink-NX Maximum sysl/O Buffer Speed                          |    |
| 3.14.        | Typical Building Block Function Performance                       |    |
| 3.15.        | Derating Timing Tables                                            |    |
| 3.16.        | CrossLink-NX External Switching Characteristics                   |    |
| 3.17.        | CrossLink-NX sysCLOCK PLL Timing (V <sub>CC</sub> = 1.0 V)        |    |
| 3.18.        | CrossLink-NX Internal Oscillators Characteristics                 |    |
| 3.19.        | CrossLink-NX User I <sup>2</sup> C Characteristics                |    |
| 3.20.        | CrossLink-NX Analog-Digital Converter (ADC) Block Characteristics |    |
| 3.21.        | CrossLink-NX Comparator Block Characteristics                     | 81 |
| 3.22.        | CrossLink-NX Digital Temperature Readout Characteristics          | 81 |
| 3.23.        | CrossLink-NX Hardened MIPI D-PHY Characteristics                  |    |
| 3.24.        | CrossLink-NX Hardened PCIe Characteristics                        |    |
| 3.24         |                                                                   |    |
| 3.24         | ` ', ',                                                           |    |
| 3.25.        | CrossLink-NX Hardened SGMII Receiver Characteristics              | 88 |



| 3.25.1. SGMII Rx Specifications                         | 88  |
|---------------------------------------------------------|-----|
| 3.26. CrossLink-NX sysCONFIG Port Timing Specifications | 89  |
| 3.27. JTAG Port Timing Specifications                   | 95  |
| 3.28. Switching Test Conditions                         | 96  |
| 4. Pinout Information                                   | 97  |
| 4.1. Signal Descriptions*                               | 97  |
| 4.2. Pin Information Summary                            |     |
| 4.2.1. CrossLink-NX Family                              | 103 |
| 5. Ordering Information                                 | 106 |
| 5.1. CrossLink-NX Part Number Description               | 106 |
| 5.2. Ordering Part Numbers                              | 107 |
| 5.2.1. Commercial                                       | 107 |
| 5.2.2. Industrial                                       |     |
| Supplemental Information                                | 109 |
| For Further Information                                 | 109 |
| Revision History                                        | 110 |
|                                                         |     |



## **Figures**

| Figure 2.1. Simplified Block Diagram, CrossLink-NX-40 Device (Top Level)              |    |
|---------------------------------------------------------------------------------------|----|
| Figure 2.2. Simplified Block Diagram, CrossLink-NX-17 Device (Top Level)              | 15 |
| Figure 2.3. PFU Diagram                                                               | 16 |
| Figure 2.4. Slice Diagram                                                             | 17 |
| Figure 2.5. Slice configuration for LUT4 and LUT5                                     | 18 |
| Figure 2.6. General Purpose PLL Diagram                                               | 21 |
| Figure 2.7. Clocking                                                                  | 22 |
| Figure 2.8. Edge Clock Sources per Bank                                               | 23 |
| Figure 2.9. DCS_CMUX Diagram                                                          | 24 |
| Figure 2.10. DCS Waveforms                                                            |    |
| Figure 2.11. DLLDEL Functional Diagram                                                | 26 |
| Figure 2.12. CrossLink-NX DDRDLL Architecture                                         |    |
| Figure 2.13. SGMII CDR IP                                                             | 27 |
| Figure 2.14. Memory Core Reset                                                        |    |
| Figure 2.15. Comparison of General DSP and CrossLink-NX Approaches                    |    |
| Figure 2.16. CrossLink-NX DSP Functional Block Diagram                                |    |
| Figure 2.17. Group of Two High Performance Programmable I/O Cells                     |    |
| Figure 2.18. Wide Range Programmable I/O Cells                                        |    |
| Figure 2.19. Input Register Block for PIO on Top, Left, and Right Sides of the Device |    |
| Figure 2.20. Input Register Block for PIO on Bottom Side of the Device                |    |
| Figure 2.21. Output Register Block on Top, Left, and Right Sides                      |    |
| Figure 2.22. Output Register Block on Bottom Side                                     |    |
| Figure 2.23. Tristate Register Block on Top, Left, and Right Sides                    |    |
| Figure 2.24. Tristate Register Block on Bottom Side                                   |    |
| Figure 2.25. DQS Grouping on the Bottom Edge                                          |    |
| Figure 2.26. DQS Control and Delay Block (DQSBUF)                                     |    |
| Figure 2.27. sysI/O Banking                                                           |    |
| Figure 2.28. PCIe Core                                                                |    |
| Figure 2.29. PCIe Soft IP Wrapper                                                     |    |
| Figure 3.1. On-Chip Termination                                                       |    |
| Figure 3.2. LVDS25E Output Termination Example                                        |    |
| Figure 3.3. SubLVDS Input Interface                                                   |    |
| Figure 3.4. SubLVDS Output Interface                                                  |    |
| Figure 3.5. SLVS Interface                                                            |    |
| Figure 3.6. MIPI Interface                                                            |    |
| Figure 3.7. Receiver RX.CLK.Centered Waveforms                                        |    |
| Figure 3.8. Receiver RX.CLK.Aligned and DDR Memory Input Waveforms                    |    |
| Figure 3.9. Transmit TX.CLK.Centered and DDR Memory Output Waveforms                  |    |
| Figure 3.10. Transmit TX.CLK.Aligned Waveforms                                        |    |
| Figure 3.11. DDRX71 Video Timing Waveforms                                            |    |
| Figure 3.12. Receiver DDRX71_RX Waveforms                                             |    |
| Figure 3.13. Transmitter DDRX71_TX Waveforms                                          |    |
| Figure 3.14. Master SPI POR/REFRESH Timing                                            |    |
| Figure 3.15. Slave SPI/I <sup>2</sup> C/I3C POR/REFRESH Timing                        |    |
| Figure 3.16. Master SPI PROGRAMN Timing                                               |    |
| Figure 3.17. Slave SPI/I <sup>2</sup> C/I3C PROGRAMN Timing                           |    |
| Figure 3.18. Master SPI Configuration Timing                                          |    |
| Figure 3.19. Slave SPI Configuration Timing                                           |    |
| Figure 3.20. I <sup>2</sup> C /I3C Configuration Timing                               |    |
| Figure 3.21. Master SPI Wake-Up Timing                                                |    |
| Figure 3.22. Slave SPI/I <sup>2</sup> C/I3C Wake-Up Timing                            |    |
| Figure 3.23. JTAG Port Timing Waveforms                                               |    |
| I Igure 3.23. TIAO FOIL HIIIIIII Waveloitiis                                          | 95 |



Figure 3.24. Output Test Load, LVTTL and LVCMOS Standards .......96



## **Tables**

| Table 1.1. CrossLink-NX Family Selection Guide                                                                  |    |
|-----------------------------------------------------------------------------------------------------------------|----|
| Table 2.1. Resources and Modes Available per Slice                                                              |    |
| Table 2.2. Slice Signal Descriptions                                                                            |    |
| Table 2.3. Number of Slices Required to Implement Distributed RAM                                               |    |
| Table 2.4. sysMEM Block Configurations                                                                          |    |
| Table 2.5. Maximum Number of Elements in a sysDSP block                                                         |    |
| Table 2.6. Input Block Port Description                                                                         |    |
| Table 2.7. Output Block Port Description                                                                        |    |
| Table 2.8. Tristate Block Port Description                                                                      |    |
| Table 2.9. DQSBUF Port List Description                                                                         |    |
| Table 2.10. Single-Ended I/O Standards                                                                          |    |
| Table 2.11. Differential I/O Standards                                                                          |    |
| Table 2.12. Single-Ended I/O Standards Support on Various Sides                                                 |    |
| Table 2.13. Differential I/O Standards Supported on Various Sides                                               |    |
| Table 3.1. Absolute Maximum Ratings                                                                             |    |
| Table 3.2. Recommended Operating Conditions                                                                     |    |
| Table 3.3. Power Supply Ramp Rates                                                                              |    |
| Table 3.4. On-Chip Termination Options for Input Modes                                                          |    |
| Table 3.5. Hot Socketing Specifications for GPIO                                                                |    |
| Table 3.6. DC Electrical Characteristics – Wide Range (Over Recommended Operating Conditions)                   |    |
| Table 3.7. DC Electrical Characteristics – High Speed (Over Recommended Operating Conditions)                   |    |
| Table 3.8. Capacitors – Wide Range (Over Recommended Operating Conditions)                                      |    |
| Table 3.9. Capacitors – High Performance (Over Recommended Operating Conditions)                                |    |
| Table 3.10. Single Ended Input Hysteresis – Wide Range (Over Recommended Operating Conditions)                  |    |
| Table 3.11. Single Ended Input Hysteresis – High Performance (Over Recommended Operating Conditions)            |    |
| Table 3.12. sysl/O Recommended Operating Conditions                                                             |    |
| Table 3.13. sysl/O DC Electrical Characteristics – Wide Range I/O (Over Recommended Operating Conditions)       |    |
| Table 3.14. sysl/O DC Electrical Characteristics – High Performance I/O (Over Recommended Operating Conditions) |    |
| Table 3.15. I/O Resistance Characteristics (Over Recommended Operating Conditions)                              |    |
| Table 3.16. LVDS DC Electrical Characteristics (Over Recommended Operating Conditions) <sup>1</sup>             |    |
| Table 3.17. LVDS25E DC Conditions                                                                               |    |
| Table 3.18. SubLVDS Input DC Electrical Characteristics (Over Recommended Operating Conditions)                 |    |
| Table 3.19. SubLVDS Output DC Electrical Characteristics (Over Recommended Operating Conditions)                |    |
| Table 3.20. SLVS Input DC Characteristics (Over Recommended Operating Conditions)                               |    |
| Table 3.21. SLVS Output DC Characteristics (Over Recommended Operating Conditions)                              |    |
| Table 3.22. Soft D-PHY Input Timing and Levels                                                                  |    |
| Table 3.23. Soft D-PHY Output Timing and Levels                                                                 |    |
| Table 3.24. Soft D-PHY Clock Signal Specification                                                               |    |
| Table 3.25. Soft D-PHY Data-Clock Timing Specifications                                                         | 65 |
| Table 3.26. CrossLink-NX Maximum I/O Buffer Speed <sup>1, 2, 3, 4, 7</sup>                                      |    |
| Table 3.27. Pin-to-Pin Performance                                                                              |    |
| Table 3.28. Register-to-Register Performance                                                                    |    |
| Table 3.29. CrossLink-NX External Switching Characteristics (V <sub>CC</sub> = 1.0 V)                           |    |
| Table 3.30. sysCLOCK PLL Timing (V <sub>CC</sub> = 1.0 V)                                                       |    |
| Table 3.31. Internal Oscillators (V <sub>CC</sub> = 1.0 V)                                                      |    |
| Table 3.32. User I <sup>2</sup> C Specifications (V <sub>CC</sub> = 1.0 V)                                      |    |
| Table 3.33. ADC Specifications                                                                                  |    |
| Table 3.34. Comparator Specifications                                                                           |    |
| Table 3.35. DTR Specifications                                                                                  |    |
| Table 3.36. Hardened D-PHY Input Timing and Levels                                                              |    |
| Table 3.37. Hardened D-PHY Output Timing and Levels                                                             |    |
| Table 3.38. Hardened D-PHY Pin Characteristic Specifications                                                    | 84 |



| Table 3.39. Hardened D-PHY Clock Signal Specification         | 84 |
|---------------------------------------------------------------|----|
| Table 3.40. Hardened D-PHY Data-Clock Timing Specifications   |    |
| Table 3.41. PCIe (2.5 Gb/s)                                   |    |
| Table 3.42. PCIe (5 Gb/s)                                     |    |
| Table 3.43. SGMI Rx                                           |    |
| Table 3.44. CrossLink-NX sysCONFIG Port Timing Specifications | 89 |
| Table 3.45. JTAG Port Timing Specifications                   |    |
| <u> </u>                                                      | 96 |



## **Acronyms in This Document**

A list of acronyms used in this document.

| Acronym | Definition                                          |  |
|---------|-----------------------------------------------------|--|
| ALU     | Arithmetic Logic Unit                               |  |
| BGA     | Ball Grid Array                                     |  |
| CDR     | Clock and Data Recovery                             |  |
| CRC     | Cycle Redundancy Code                               |  |
| DCC     | Dynamic Clock Control                               |  |
| DCS     | Dynamic Clock Select                                |  |
| DDR     | Double Data Rate                                    |  |
| DLL     | Delay Locked Loops                                  |  |
| DSP     | Digital Signal Processing                           |  |
| EBR     | Embedded Block RAM                                  |  |
| ECC     | Error Correction Coding                             |  |
| ECLK    | Edge Clock                                          |  |
| FFT     | Fast Fourier Transforms                             |  |
| FIFO    | First In First Out                                  |  |
| FIR     | Finite Impulse Response                             |  |
| LC      | Logic Cell                                          |  |
| LRAM    | Large RAM                                           |  |
| LVCMOS  | Low-Voltage Complementary Metal Oxide Semiconductor |  |
| LVDS    | Low-Voltage Differential Signaling                  |  |
| LVPECL  | Low Voltage Positive Emitter Coupled Logic          |  |
| LVTTL   | Low Voltage Transistor-Transistor Logic             |  |
| LUT     | Look Up Table                                       |  |
| MLVDS   | Multipoint Low-Voltage Differential Signaling       |  |
| PCI     | Peripheral Component Interconnect                   |  |
| PCS     | Physical Coding Sublayer                            |  |
| PCLK    | Primary Clock                                       |  |
| PDPR    | Pseudo Dual Port RAM                                |  |
| PFU     | Programmable Functional Unit                        |  |
| PIC     | Programmable I/O Cells                              |  |
| PLL     | Phase Locked Loops                                  |  |
| POR     | Power On Reset                                      |  |
| SCI     | SERDES Client Interface                             |  |
| SER     | Soft Error Rate                                     |  |
| SEU     | Single Event Upset                                  |  |
| SLVS    | Scalable Low-Voltage Signaling                      |  |
| SPI     | Serial Peripheral Interface                         |  |
| SPR     | Single Port RAM                                     |  |
| SRAM    | Static Random-Access Memory                         |  |
| TAP     | Test Access Port                                    |  |
| TDM     | Time Division Multiplexing                          |  |

10



## 1. General Description

CrossLink™-NX family of low-power FPGAs can be used in a wide range of applications, and are optimized for bridging and processing needs in Embedded Vision applications – supporting a variety of high bandwidth sensor and display interfaces, video processing and machine learning inferencing. It is built on Lattice Nexus FPGA platform, using low-power 28 nm FD-SOI technology. It combines the extreme flexibility of an FPGA with the low power and high reliability (due to extremely low SER) of FD-SOI technology, and offers small footprint package options.

CrossLink-NX supports a variety of interfaces including MIPI D-PHY (CSI-2, DSI), LVDS, SLVS, subLVDS, PCI Express (Gen1, Gen2), SGMII (Gigabit Ethernet), and more.

Processing features of CrossLink-NX include up to 39K Logic Cells, 56 18x18 multipliers, 2.9 Mb of embedded memory (consisting of EBR and LRAM blocks), distributed memory, DRAM interfaces (supporting DDR3, DDR3L, LPDDR2, LPDDR3 up to 1066 Mbps x 16 data width), and ALU building blocks for soft processor.

CrossLink-NX FPGAs support fast configuration of its reconfigurable SRAM-based logic fabric, ultra-fast configuration (in under 3 ms) of its programmable sysI/O™ and TransFR™ field upgrade feature. Security features to secure user designs include bitstream encryption and password protection. In addition to the high reliability inherent to FD-SOI technology (due to its extremely low SER), active reliability features such as built-in frame-based SED/SEC (for SRAM-based logic fabric), and ECC (for EBR and LRAM) are also supported. Built-in ADC is available in each device for system monitoring functions.

Lattice Radiant® design software allows large complex user designs to be efficiently implemented on CrossLink-NX FPGA family. Synthesis library support for CrossLink-NX devices is available for popular logic synthesis tools. Radiant tools use the synthesis tool output along with constraints from its floor planning tools, to place and route the user design in CrossLink-NX device. The tools extract timing from the routing, and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) modules for CrossLink-NX family. By using these configurable soft IP cores as standardized blocks, you are free to concentrate on the unique aspects of your design, increasing your productivity.

#### 1.1. Features

- Programmable Architecture
  - 17K to 39K logic cells
  - 24 to 56 18 x 18 multipliers (in sysDSP™ blocks)
  - 2.5 to 2.9 Mb of embedded memory blocks (EBR, LRAM)
  - 36 to 192 programmable sysI/O (High Performance and Wide Range I/O)
- MIPI D-PHY
  - Up to two hardened 4-lane MIPI D-PHY interfaces
    - Up to 8 lanes total
    - Transmit or receive
    - Supports CSI-2, DSI
    - 20 Gbps aggregate bandwidth
    - 2.5Gbps per lane, 10 Gbps per D-PHY interface
  - Additional Soft D-PHY interfaces supported by High Performance (HP) sysI/O
    - Transmit or receive
    - Supports CSI-2, DSI
    - Up to 1.5 Gbps per lane
- Programmable sysl/O supports wide variety of interfaces
  - High Performance (HP) on bottom I/O dual rank
    - Supports up to 1.8 V Vccio
    - Mixed voltage support (1.0 V, 1.2 V, 1.5 V, 1.8 V)
    - High-speed differential up to 1.5 Gbps
    - Supports soft D-PHY (Tx/Rx), LVDS 7:1 (Tx/Rx), SLVS (Tx/Rx), subLVDS (Rx)
    - Supports SGMII (Gb Ethernet) 2 channels (Tx/Rx) at 1.25 Gbps
    - Dedicated DDR3/DDR3L and LPDDR2/LPDDR3 memory support with DQS logic, up to 1066 Mbps data-rate and x16 data-width
  - Wide Range (WR) on Left, Right and Top I/O Banks
    - Supports up to 3.3 V Vccio
    - Mixed voltage support (1.2 V, 1.5 V, 1.8 V, 2.5 V, 3.3 V)
    - Programmable slew rate (slow, med, fast)
    - Controlled impedance mode
    - Emulated LVDS support
    - Hot-socketing



- Power Modes Low Power versus High-Performance
  - User selectable
  - Low-Power mode for power and/or thermal challenges
  - High-Performance mode for faster processing
- Small footprint package options
  - 4 x 4 mm<sup>2</sup> to 10 x 10 mm<sup>2</sup> package options
- 2x SGMII CDR at up to 1.25 Gbps to support 2 channels SGMII using HP I/O
  - CDR for RX
  - 8b/10b decoding
  - Independent Loss of Lock (LOL) detector for each CDR block
- sysCLOCK™ analog PLLs
  - Three in 39K LC and two in 17K LC device
  - Six outputs per PLL
  - Fractional N
  - Programmable and dynamic phase control
- sysDSP Enhanced DSP blocks
  - · Hardened pre-adder
  - Dynamic Shift for AI/ML support
  - Four 18 x 18, eight 9 x 9, two 18 x 36, or 36 x 36
  - Advanced 18 x 36, two 18 x 18, or four 8 x 8 MAC
- Flexible memory resources
  - Up to 1.5 Mb sysMEM™ Embedded Block RAM (EBR)
  - Programmable width
  - ECC
  - FIFO
  - 80k to 240k bits distributed RAM
  - Large RAM Blocks
    - 0.5 Mbits per block
    - Up to five blocks (2.5 Mb total) per device
- ALU Features
  - RISC-V compliant ALU
  - Register file
- SERDES PCle Gen2 x1 channel (Tx/Rx) hard IP in 39K LC device
  - Hard IP supports
    - Gen1, Gen2, Multi-Function, End Point, Root Complex
    - APB control bus
    - AHB-Lite for data bus

- Internal bus interface support
  - APB control bus
  - AHB-Lite for data bus
  - AXI4-streaming
- Configuration Fast, Secure
  - SPI x1, x2, x4 up to 150 MHz
    - Master and Slave SPI support
  - JTAG
  - I<sup>2</sup>C and I3C
  - Ultrafast I/O configuration for instant-on support
  - Less than 15 ms full device configuration for LIFCL-40
  - Bitstream Security
    - Encryption
- Single Event Upset (SEU) Mitigation Support
  - Extremely low Soft Error Rate (SER) due to FD-SOI technology
  - Soft Error Detect Embedded hard macro
  - Soft Error Correction Without stopping user operation
  - Soft Error Injection Emulate SEU event to debug system error handling
- ADC − 1 MSPS, 12-bit SAR
  - 2 ADCs per device
  - 3 Continuous-time Comparators
  - Simultaneous sampling
- System Level Support
  - IEEE 1149.1 and IEEE 1532 compliant
  - Reveal Logic Analyzer
  - On-chip oscillator for initialization and general use
  - 1.0 V core power supply

12



#### Table 1.1. CrossLink-NX Family Selection Guide

#### **CrossLink-NX Family:**

| Device                                                  | LIFCL-17                                                                                                                   | LIFCL-40             |
|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------|
| Logic Cells <sup>1</sup>                                | 17K                                                                                                                        | 39K                  |
| Embedded Memory (EBR) Blocks (18 Kb)                    | 24                                                                                                                         | 84                   |
| Embedded Memory (EBR) Bits (Kb)                         | 432                                                                                                                        | 1,512                |
| Distributed RAM Bits (Kb)                               | 80                                                                                                                         | 240                  |
| Large Memory (LRAM) Blocks                              | 5                                                                                                                          | 2                    |
| Large Memory (LRAM) Bits (Kb)                           | 2560                                                                                                                       | 1024                 |
| 18 X 18 Multipliers                                     | 24                                                                                                                         | 56                   |
| ALU Blocks                                              | _                                                                                                                          | 1                    |
| ADC Blocks                                              | 2                                                                                                                          | 2                    |
| 450 MHz High Frequency Oscillator                       | 1                                                                                                                          | 1                    |
| 128 KHz Low Power Oscillator                            | 1                                                                                                                          | 1                    |
| GPLL                                                    | 2                                                                                                                          | 3                    |
| Hardened 10 Gbps D-PHY Quads <sup>2</sup>               | 2                                                                                                                          | 2                    |
| Hardened 2.5 Gbps D-PHY Data Lanes (total) <sup>2</sup> | 8                                                                                                                          | 8                    |
| PCle Gen2 Hard IP                                       | _                                                                                                                          | 1                    |
| Packages (Size, Ball Pitch)                             | D-PHY Quads (D-PHY Data Lanes) / Wide Range (WR) GPIOs (Top/Left/Right Banks) / High Performance (HP) GPIOs (Bottom Banks) |                      |
| 72 wlcsp (3.7 x 4.1 mm <sup>2</sup> , 0.4 mm)           | 1(4)/16/24                                                                                                                 | _                    |
| 72 QFN (10 x 10 mm <sup>2</sup> , 0.5 mm)               | 1(4)/18/22                                                                                                                 | 1(4)/18/22           |
| 121 csfBGA (6 x 6 mm <sup>2</sup> , 0.5 mm)             | 2(8)/24/48                                                                                                                 | 2(8)/24/48           |
| 256 caBGA (14 x 14 mm², 0.8 mm)                         | 2(8)/30/48                                                                                                                 | 2(8)/89/74, PCIe x1  |
| 289 csBGA (9.5 x 9.5 mm <sup>2</sup> , 0.5 mm)          |                                                                                                                            | 2(8)/106/74, PCIe x1 |
| 400 caBGA (17 x 17 mm², 0.8 mm)                         | _                                                                                                                          | 2(8)/118/74, PCIe x1 |

#### Notes:

- 1. Logic Cells = LUTs x 1.2 effectiveness.
- 2. Additional soft D-PHY Tx/Rx interfaces (at up to 1.5 Gbps per lane) are available using sysI/O.



### 2. Architecture

#### 2.1. Overview

Each CrossLink-NX device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM Embedded Block RAM (EBR) and rows of sysDSP Digital Signal Processing blocks, as shown in Figure 2.1. The CrossLink-NX-40 devices have two rows of DSP blocks and contain three rows of sysMEM EBR blocks. In addition, CrossLink-NX-40 devices includes two Large SRAM blocks. The sysMEM EBR blocks are large, dedicated 18 Kb fast memory blocks and have built-in ECC and FIFO support. Each sysMEM block can be configured to a single, pseudo dual or true dual port memory in a variety of depths and widths as RAM or ROM. Each DSP block supports variety of multiplier, adder configurations with one 108-bit or two 54-bit accumulators supported, which are the building blocks for complex signal processing capabilities.

Each PIC block encompasses two PIOs (PIO pairs) with their respective sysI/O buffers. The sysI/O buffers of the CrossLink-NX devices are arranged in seven banks allowing the implementation of a wide variety of I/O standards. The Wide Range (WR) I/O banks that are located in the top, left and right sides of the device provide flexible ranges of general purpose I/O configurations up to 3.3 V VCCIOs. The banks located in the bottom side of the device are dedicated to High Performance (HP) interfaces such as LVDS, MIPI, DDR3, LPDDR2, and LPDDR3 supporting up to 1.8 V VCCIOs.

The Programmable Functional Unit (PFU) contains the building blocks for logic, arithmetic, RAM and ROM functions. The PFU block is optimized for flexibility, allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a two-dimensional array. The registers in PFU and sysI/O blocks in CrossLink-NX devices can be configured to be SET or RESET. After power up and the device is configured, it enters into user mode with these registers SET/RESET according to the configuration setting, allowing the device entering to a known state for predictable system function.

In addition, CrossLink-NX-40 devices provide various system level hard IP functional and interface blocks such as PCIe, D-PHY, I<sup>2</sup>C, SGMII/CDR, and ADC blocks. PCIe hard IP supports PCIe 2.0 and D-PHY supports up to 2.5 Gbps per lane. CrossLink-NX devices also provide security features to help secure user designs and deliver more robust reliability features to the user designs by using enhanced frame-based SED/SEC functions.

Other blocks provided include PLLs, DLLs, and configuration functions. The PLL and DLL blocks are located at the corners of each device. CrossLink-NX devices also include Lattice Memory Mapped Interface (LMMI) which is a Lattice standardized interface for simple read and write operations to support controlling internal IPs. CrossLink-NX-40 devices has a dedicated ALUREG block to provide an ALU function to the RISC-V 32-bit processor and register file function.

Every device in the family has a JTAG port. This family also provides an on-chip oscillator and soft error detect capability. The CrossLink-NX devices use 1.0 V as their core voltage.





Figure 2.1. Simplified Block Diagram, CrossLink-NX-40 Device (Top Level)



Figure 2.2. Simplified Block Diagram, CrossLink-NX-17 Device (Top Level)



#### 2.2. PFU Blocks

The core of the CrossLink-NX device consists of PFU blocks. Each PFU block consists of four interconnected slices numbered 0-3 as shown in Figure 2.3. Each slice contains two LUTs. All the interconnections to and from PFU blocks are from routing.

The PFU block can be used in Distributed RAM or ROM function, or used to perform Logic, Arithmetic, or ROM functions. Table 2.1 shows the functions each slice can perform in either mode.



Figure 2.3. PFU Diagram

#### 2.2.1. Slice

Each slice contains two LUT4s feeding two registers. In Distributed SRAM mode, Slice 0 and Slice 1 are configured as distributed memory, and Slice 2 is not available as it is used to support Slice 0 and Slice 1 while Slice 3 is available as Logic or ROM. Table 2.1 shows the capability of the slices along with the operation modes they enable. In addition, each Slice contains logic that allows the LUTs to be combined to perform a LUT5 function. There is control logic to perform set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-select, and wider RAM/ROM functions.

Table 2.1. Resources and Modes Available per Slice

| Slice   | PFU (Used in Distributed SRAM) |                    | PFU (Not used as Distributed SRAM) |                    |
|---------|--------------------------------|--------------------|------------------------------------|--------------------|
|         |                                | Modes              | Resources                          | Modes              |
| Slice 0 | 2 LUT4s and 2 Registers        | RAM                | 2 LUT4s and 2 Registers            | Logic, Ripple, ROM |
| Slice 1 | 2 LUT4s and 2 Registers        | RAM                | 2 LUT4s and 2 Registers            | Logic, Ripple, ROM |
| Slice 2 | 2 LUT4s and 2 Registers        | RAM                | 2 LUT4s and 2 Registers            | Logic, Ripple, ROM |
| Slice 3 | 2 LUT4s and 2 Registers        | Logic, Ripple, ROM | 2 LUT4s and 2 Registers            | Logic, Ripple, ROM |

Figure 2.4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative edge trigger.

Each slice has 17 input signals: 16 signals from routing and one from the carry-chain (from the adjacent slice or PFU). Three of them are used for FF control and shared between two slices (0/1 or 2/3). There are five outputs: four to routing and one to carry-chain (to the adjacent PFU). Table 2.2 and Figure 2.4 list the signals associated with all the slices. Figure 2.5 shows the slice signals that support a LUT5 or two LUT5 functions. F0 can be configured to have a LUT4 or LUT5 output while F1 is for a LUT4 output.

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





\*Note: In RAM mode, LUT4s use the following signals: QWD0/1 QWDN0/1 QWAS00~03, QWAS10~13

Figure 2.4. Slice Diagram





\*Note: In RAM mode, LUT4s use the following signals: QWD0/1

QWD0/1 QWDN0/1

QWAS00~03, QWAS10~13

Figure 2.5. Slice configuration for LUT4 and LUT5

**Table 2.2. Slice Signal Descriptions** 

| Function | Туре             | Signal Names   | Description                          |
|----------|------------------|----------------|--------------------------------------|
| Input    | Data signal      | A0, B0, C0, D0 | Inputs to LUT4                       |
| Input    | Data signal      | A1, B1, C1, D1 | Inputs to LUT4                       |
| Input    | Data signal      | M0, M1         | Direct input to FF from fabric       |
| Input    | Control signal   | SEL            | LUT5 mux control input               |
| Input    | Data signal      | DI0, DI1       | Inputs to FF from LUT4 F0/F1 outputs |
| Input    | Control signal   | CE             | Clock Enable                         |
| Input    | Control signal   | LSR            | Local Set/Reset                      |
| Input    | Control signal   | CLKIN          | System Clock                         |
| Input    | Inter-PFU signal | FCI            | Fast Carry-in <sup>1</sup>           |
| Output   | Data signals     | F0             | LUT4/LUT5 output signal              |
| Output   | Data signals     | F1             | LUT4 output signal                   |
| Output   | Data signals     | Q0, Q1         | Register outputs                     |
| Output   | Inter-PFU signal | FCO            | Fast carry chain output <sup>1</sup> |

Note: See Figure 2.4 for connection details.



#### 2.2.2. Modes of Operation

Slices 0-2 have up to four potential modes of operation: Logic, Ripple, RAM and ROM. Slice 3 is not needed for RAM mode, it can be used in Logic, Ripple, or ROM modes.

#### 2.2.2.1. Logic Mode

In this mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice.

#### 2.2.2.2. Ripple Mode

Ripple mode supports the efficient implementation of small arithmetic functions. In ripple mode, the following functions can be implemented by each slice:

- Addition 2-bit
- Subtraction 2-bit
- Add/Subtract 2-bit using dynamic control
- Up counter 2-bit
- Down counter 2-bit
- Up/Down counter with asynchronous clear 2-bit using dynamic control
- Up/Down counter with preload (sync) 2-bit using dynamic control
- Comparator functions of A and B inputs 2-bit
  - A greater-than-or-equal-to B
  - A not-equal-to B
  - A less-than-or-equal-to B
- Up/Down counter with A greater-than-or-equal-to B comparator 2-bit using dynamic control
- Up/Down counter with A less-than-or-equal-to B comparator 2-bit using dynamic control
- Multiplier support Ai\*Bj+1 + Ai+1\*Bj in one logic cell with 2 logic cells per slice
- Serial divider 2-bit mantissa, shift 1bit/cycle
- Serial multiplier 2-bit, shift 1bit/cycle or 2bit/cycle

Ripple Mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode) two additional signals, Carry Generate and Carry Propagate, are generated on a per slice basis to allow fast arithmetic functions to be constructed by concatenating Slices.

#### 2.2.2.3. RAM Mode

In this mode, a 16 x 4-bit distributed single or pseudo dual port RAM can be constructed in one PFU using each LUT block in Slice 0 and Slice 1 as a 16 x 2-bit memory in each slice. Slice 2 is used to provide memory address and control signals. CrossLink-NX devices support distributed memory initialization.

The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software constructs these using distributed memory primitives that represent the capabilities of the PFU. Table 2.3 lists the number of slices required to implement different distributed RAM primitives. For more information about using RAM in CrossLink-NX devices, refer to CrossLink-NX Memory Usage Guide (FPGA-TN-02094).

Table 2.3. Number of Slices Required to Implement Distributed RAM

|                  | SPR 16 X 4 | PDPR 16 X 4 |
|------------------|------------|-------------|
| Number of slices | 3          | 3           |

**Note**: SPR = Single Port RAM, PDPR = Pseudo Dual Port RAM

#### 2.2.2.4. ROM Mode

ROM mode uses the LUT logic; hence, Slice 0 through Slice 3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration.

For more information, refer to CrossLink-NX Memory Usage Guide (FPGA-TN-02094).



#### 2.3. Routing

There are many resources provided in the CrossLink-NX devices to route signals individually or as busses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The CrossLink-NX family has an enhanced routing architecture that produces a compact design. The Radiant software tool suites take the output of the synthesis tool and places and routes the design.

#### 2.3.1. Clocking Structure

The CrossLink-NX clocking structure consists of clock synthesis blocks, sysCLOCK PLL; balanced clock tree networks, PCLK and ECLK; and efficient clock logic modules, Clock Dividers (PCLKDIV and ECLKDIV) and Dynamic Clock Select (DCS), Dynamic Clock Control (DCC), and DLL. Each of these functions is described as follow.

#### 2.3.2. Global PLL

The Global PLLs (GPLL) provide the ability to synthesize clock frequencies. The devices in the CrossLink-NX family support two or three full-featured General Purpose GPLLs. The Global PLLs provide the ability to synthesize clock frequencies.

The architecture of the GPLL is shown in Figure 2.6. A description of the GPLL functionality follows.

REFCK is the reference frequency input to the PLL and its source can come from external CLK inputs or from internal routing. The CLKI input feeds into the input Clock Divider block.

CLKFB is the feedback signal to the GPLL which can come from internal feedback path or routing. The feedback divider is used to multiply the reference frequency and thus synthesize a higher or lower frequency clock output.

The PLL has six clock outputs CLKOP, CLKOS, CLKOS2, CLKOS3, CLKOS4, and CLKOS5. Each output has its own output divider, thus allowing the GPLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. Each GPLL output can be used to drive the primary clock or edge clock networks.

The setup and hold times of the device can be improved by programming a phase shift into the output clocks which advances or delays the output clock with reference to the un-shifted output clock. This phase shift can be either programmed during configuration or can be adjusted dynamically using the DIRSEL, DIR, DYNROTATE, and LOADREG ports.

The LOCK signal is asserted when the GPLL determines it has achieved lock and de-asserted if a loss of lock is detected.

20





Figure 2.6. General Purpose PLL Diagram

For more details on the PLL, you can refer to the CrossLink-NX sysCLOCK PLL/DLL Design and Usage Guide (FPGA-TN-02095).

#### 2.3.3. Clock Distribution Network

There are two main clock distribution networks for any member of the CrossLink-NX product family, namely Primary Clock (PCLK) and Edge Clock (ECLK). These clock networks can be driven from many different sources, such as Clock Pins, PLL outputs, DLLDEL outputs, Clock divider outputs, SERDES/PCS clocks and user logic. There are clock divider blocks (ECLKDIV and PCLKDIV) to provide a slower clock from these clock sources.

CrossLink-NX supports glitchless Dynamic Clock Control (DCC) for the PCLK Clock to save dynamic power. There are also Dynamic Clock Selection logic to allow glitchless selection between two clocks for the PCLK network (DCS).

Overview of Clocking Network is shown in Figure 2.7 for CrossLink-NX device. The shaded blocks (PCle and upper left PLL) are not available in the 17K Logic Cell device.





Figure 2.7. Clocking

#### 2.3.4. Primary Clocks

The CrossLink-NX device family provides low-skew, high fan-out clock distribution to all synchronous elements in the FPGA fabric through the Primary Clock Network. The CrossLink-NX PCLK clock network is a balanced clock structure which is designed to minimize the clock skew among all the final destination of the IPs in the FPGA core that needs a clock source.

The primary clock network is divided into two clock domains depending on the device density. Each of these domains has 16 clocks that can be distributed to the fabric in the domain.

The Lattice Radiant software can automatically route each clock to one of the domains up to a maximum of 16 clocks per domain. You can change how the clocks are routed by specifying a preference in the Lattice Radiant software to locate the clock to a specific domain. The CrossLink-NX device provides you with a maximum of 64 unique clock input sources that can be routed to the primary Clock network.

Primary clock sources are:

- Dedicated clock input pins
- PLL outputs
- PCLKDIV, ECLKDIV outputs
- Internal FPGA fabric entries (with minimum general routing)
- SGMII-CDR, D-PHY, PCIe clocks
- OSC clock

These sources are routed to each of four clock switches called a Mid Mux (LMID, RMID, TMID, BMID). The outputs of the Mid MUX are routed to the center of the FPGA where additional clock switches (DSC\_CMUX) are used to route the primary clock sources to primary clock distribution to the CrossLink-NX fabric. These routing muxs are shown in Figure 2.7. There are potentially 64 unique clock domains that can be used in the largest CrossLink-NX Device. For more information about the primary clock tree and connections, refer to CrossLink-NX sysCLOCK PLL/DLL Design and Usage Guide (FPGA-TN-02095).

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### 2.3.5. Edge Clock

CrossLink-NX devices have a number of high-speed edge clocks that are intended for use with the PIOs in the implementation of high-speed interfaces. There are four (4) ECLK networks per bank I/O on the Bottom side of the devices. For power management, the Edge clock network is powered by a separate power domain (to reduce power noise injection from the core and reduce overall noise induced jitter) while controlled by the same logic that gates the FPGA core and PCLK domains.

Each Edge Clock can be sourced from the following:

- Dedicated PIO Clock input pins (PCLK)
- DLLDEL output (PIO Clock delayed by 90°)
- PLL outputs (CLKOP, CLKOS, CLKOS2, CLKOS3, CLKOS4, and CLKOS5)
- Internal Nodes

Figure 2.8 illustrates the various ECLK sources. Bank 3 is shown in the example. Bank 4 and Bank 5 are similar.



Figure 2.8. Edge Clock Sources per Bank

The edge clocks have low injection delay and low skew. They are typically used for DDR Memory or Generic DDR interfaces. For detailed information on Edge Clock connections, refer to CrossLink-NX sysCLOCK PLL/DLL Design and Usage Guide (FPGA-TN-02095).

#### 2.3.6. Clock Dividers

CrossLink-NX devices have two distinct types of clock divider, Primary and Edge. There are from one (1) to eight (8) Primary Clock Divider (PCLKDIV) and which are located in the DCS\_CMUX block(s) at the center of the device. There are twelve (12) ECLKDIV dividers per device, locate near the bottom high-speed I/O banks.

The PCLKDIV supports  $\div 2$ ,  $\div 4$ ,  $\div 8$ ,  $\div 16$ ,  $\div 32$ ,  $\div 64$ ,  $\div 128$ , and  $\div 1$  (bypass) operation. The PCLKDIV is fed from a DCSMUX within the DCS\_CMUX block. The clock divider output drives one input of the DCS Dynamic Clock Select within the DSC\_CMUX block. The Reset (RST) control signal is asynchronously and forces all outputs to low. The divider output starts at next cycle after the reset is synchronously released. The PCLKDIV is shown in context in Figure 2.9.

The ECLKDIV is intended to generate a slower-speed system clock from a high-speed edge clock. The block operates in a  $\div 2$ ,  $\div 3.5$ ,  $\div 4$ , or  $\div 5$  mode and maintains a known phase relationship between the divided down clock and the high-speed clock based on the release of its reset signal. The ECLKDIV can be fed from selected PLL outputs, external primary clock pins (with or without DLLDEL Delay) or from routing. The clock divider outputs feed into the Bottom Mid-mux (BMID). The Reset (RST) control signal is asynchronously and forces all outputs to low. The divider output starts at next cycle after the reset is synchronously released.

The ECLKDIV block is shown in context in Figure 2.8. For further information on clock dividers, refer to CrossLink-NX sysCLOCK PLL/DLL Design and Usage Guide (FPGA-TN-02095).

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### 2.3.7. Clock Center Multiplexor Blocks

All clock sources are selected and combined for primary clock routing through the Dynamic Clock Selector Center Multiplexor logic (DCS\_CMUX). There are one (1) or two (2) DCS\_CMUX blocks per device. Each DCS\_CMUX block contains 2 DCSMUX blocks, 1 PCLKDIV, 1 DCS block, and 1 or 2 CMUX blocks. See Figure 2.9 for a representative DCS\_CMUX block diagram.

The heart of the DCS\_CMUX is the Center Multiplexor (CMUX) block, inputs up to 64 feed clock sources (Mid-muxes (RMID, LMID, TMIC, BMID) and DCC) and to drive up to 16 primary clock trunk lines.

Up to two (2) clock inputs to the DCS\_CMUX can be routed through a Dynamic Clock Select block then routed to the CMUX. One (1) input to the DCS can be optionally divided by the Primary Clock Divider (PCLKDIV). For more information about the DCS\_CMUX, refer to CrossLink-NX sysCLOCK PLL/DLL Design and Usage Guide (FPGA-TN-02095).



Figure 2.9. DCS\_CMUX Diagram

#### 2.3.8. Dynamic Clock Select

The Dynamic Clock Select (DCS) is a smart multiplexer function available in the primary clock routing. It switches between two independent input clock sources. Depending on the operation modes, it switches between two (2) independent input clock sources either with or without any glitches. This is achieved regardless of when the select signal is toggled. Both input clocks must be running to achieve functioning glitchless DCS output clock, but running clocks are not required when used as non-glitchless normal clock multiplexer.

There are one (1) or two (2) DCS blocks per device that feed all clock domains. The DCS blocks are located in the DCS\_MUX block. The inputs to the DCS blocks come from MIDMUX outputs and user logic clocks via DCC elements. The DCS elements are located at the center of the PLC array core. The output of the DCS is connected to the inputs of Primary Clock Center MUXs (CMUX).

Figure 2.10 shows the timing waveforms of the default DCS operating mode. The DCS block can be programmed to other modes. For more information about the DCS, refer to CrossLink-NX sysCLOCK PLL/DLL Design and Usage Guide (FPGA-TN-02095).

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 2.10. DCS Waveforms

#### 2.3.9. Dynamic Clock Control

The Dynamic Clock Control (DCC), Domain Clock enable/disable feature allows internal logic control of the domain primary clock network. When a clock network is disabled, the clock signal is static and not toggle. All the logic fed by that clock does not toggle, reducing the overall power consumption of the device. The disable function is glitchless, and does not increase the clock latency to the primary clock network.

Four additional DCC elements control the clock inputs from the CrossLink-NX domain logic to the Center MUX elements (DSC CMUX).

This DCC controls the clock sources from the Primary CLOCK MIDMUX before they are fed to the Primary Center MUXs that drive the domain clock network. For more information about the DCC, refer to CrossLink-NX sysCLOCK PLL/DLL Design and Usage Guide (FPGA-TN-02095).

#### 2.3.10. DDRDLL

CrossLink-NX has 2 identical DDRDLL blocks, located in the lower left and lower right corners of the device. Each DDRDLL (master DLL block) can generate a phase shift code representing the amount of delay in a delay block that corresponding to 90-degree phase of the reference clock input, and provide this code to every individual DQS block and DLLDEL slave delay element. The reference clock can be either from PLL, or input pin. This code is used in the DQSBUF block that controls a set of DQS pin groups to interface with DDR memory (slave DLL). The DQSBUF uses this code to controls the DQS input of the DDR memory to 90 degree shift to clock DQs at the center of the data eye for DDR memory interface.

• The code is also sent to another slave DLL, DLLDEL, that takes a primary clock input and generates a 90 degree shift clock output to drive the clocking structure. This is useful to interface edge-aligned Generic DDR, where 90 degree clocking needs to be created. Not all primary clock inputs have associated DLLDEL control. Figure 2.11 shows DDRDLL connectivity to a DLLDEL block (connectivity to DQSBUF blocks is similar).





Figure 2.11. DLLDEL Functional Diagram

Each DDRDLL can generate delay code based on the reference clock frequency. The slave DLL (DQSBUF and DLLDEL) use the code to delay the signal, to create the phase shifted signal used for either DDR memory, or creating 90 degree shift clock. Figure 2.12 shows the DDRDLL and the slave DLLs on the top level view.



Figure 2.12. CrossLink-NX DDRDLL Architecture

## 2.4. SGMII Clock Data Recovery (CDR)

The CrossLink-NX-40 Device includes two hardened Clock Data Recovery (CDR). The CDR's enables Serial Gigabit Media Independent Interface (SGMII) solutions. There are three main blocks in each CDR, the CDR, deserializer and FIFO. Each CDR features two loops. The first loop is locked to the reference clock. Once locked, the loop switches to the data path loop where the CDR tracks the data signals to generate the correcting signals needed to achieve and maintain phase lock with the data. The data is then passed through a deserializer which deserialize the data to 10-bit parallel data. The 10-bit parallel data is then sent to the FIFO bridge which allows the CDR to interface with the rest of the FPGA.

Figure 2.13 shows a block diagram of the SGMII CDR IP.

The two hardened blocks are located at the bottom left of the chip and uses the high speed I/O Bank 5 for the differential pair input. It is recommended that the reference clock should be entered through a GPIO that has connection to the PLL on the lower left corner as well.

For more information about how to implement the hardened CDR for your SGMII solution, refer to the CrossLink-NX High-Speed I/O Interface (FPGA-TN-02097).

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 2.13. SGMII CDR IP

## 2.5. sysMEM Memory

CrossLink-NX devices contain a number of sysMEM Embedded Block RAM (EBR). The EBR consists of an 18 Kb RAM with memory core, dedicated input registers and output registers as well as optional pipeline registers at the outputs. Each EBR includes functionality to support true dual-port, pseudo dual-port, single-port RAM, ROM and built in FIFO. In CrossLink-NX, unused EBR blocks is powered down to minimize power consumption.

#### 2.5.1. sysMEM Memory Block

The sysMEM block can implement single port, dual port or pseudo dual port memories. Each block can be used in a variety of depths and widths as listed in Table 2.4. FIFO's can be implemented using the built in read and write address counters and programmable full, almost full, empty and almost empty flags. The EBR block facilitates parity checking by supporting an optional parity bit for each data byte. EBR blocks provide byte-enable support for configurations with 18-bit and 36-bit data widths. For more information, refer to CrossLink-NX Memory Usage Guide (FPGA-TN-02094).

EBR also provides a build in ECC engine. The ECC engine supports a write data width of 32 bits and it can be cascaded for larger data widths such as x64. The ECC parity generator creates and stores parity data for each 32-bit word written. When a read operation is performed, it compares the data with its associated parity data and report back if any Single Event Upset (SEU) event has disturbed the data. Any single bit data disturb is automatically corrected at the data output. In addition, two dedicated error flags indicate if a single-bit or two-bit error has occurred.



**Table 2.4. sysMEM Block Configurations** 

| Memory Mode      | Configurations |
|------------------|----------------|
| Single Port      | 16,384 x 1     |
|                  | 8,192 x 2      |
|                  | 4,096 x 4      |
|                  | 2,048 x 9      |
|                  | 1,024 x 18     |
|                  | 512 x 36       |
| True Dual Port   | 16,384 x 1     |
|                  | 8,192 x 2      |
|                  | 4,096 x 4      |
|                  | 2,048 x 9      |
|                  | 1,024 x 18     |
| Pseudo Dual Port | 16,384 x 1     |
|                  | 8,192 x 2      |
|                  | 4,096 x 4      |
|                  | 2,048 x 9      |
|                  | 1,024 x 18     |
|                  | 512 x 36       |

#### 2.5.2. Bus Size Matching

All of the multi-port memory modes support different widths on each of the ports (except ECC mode which only supports a write data width of 32 bits). The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

#### 2.5.3. RAM Initialization and ROM Operation

If desired, the contents of the RAM can be pre-loaded during device configuration. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

#### 2.5.4. Memory Cascading

Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.

#### 2.5.5. Single, Dual and Pseudo-Dual Port Modes

In all the sysMEM RAM modes, the input data and address for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the output.

#### 2.5.6. Memory Output Reset

The EBR utilizes latches at the A and B output ports. These latches can be reset asynchronously or synchronously. RSTA and RSTB are local signals, which reset the output latches associated with Port A and Port B, respectively. The Global Reset (GSRN) signal can reset both ports. The output data latches and associated resets for both ports are as shown in Figure 2.14. The optional Pipeline Registers at the outputs of both ports are also reset in the same way.

28





Figure 2.14. Memory Core Reset

For further information on the sysMEM EBR block, see the list of technical documentation in Supplemental Information section.

#### 2.6. Large RAM

The CrossLink-NX device includes additional memory resources in the form of Large Random-Access Memory (LRAM) blocks.

The LRAM is designed to work as Single-Port RAM, Dual-Port RAM, Pseudo Dual-Port RAM, and ROM memories. It is meant to function as additional memory resources for you beyond what is available in the EBR and PFU.

Each individual Large RAM block contains 0.5 Mbit of memory, and has a programmable data width of up to 32 bits. Cascading Large RAM blocks allows data widths of up to 64 bits. Additionally, there is the ability to use either Error Correction Coding (ECC) or byte enable.

#### 2.7. sysDSP

The CrossLink-NX family provides an enhanced sysDSP architecture, making it ideally suited for low-cost, high-performance Digital Signal Processing (DSP) applications. Typical functions used in these applications are Finite Impulse Response (FIR) filters, Fast Fourier Transforms (FFT) functions, Correlators, Reed-Solomon/Turbo/Convolution encoders and decoders. These complex signal processing functions use similar building blocks such as multiply-adders and multiply-accumulators.

#### 2.7.1. sysDSP Approach Compared to General DSP

Conventional general-purpose DSP chips typically contain one to four (Multiply and Accumulate) MAC units with fixed data-width multipliers; this leads to limited parallelism and limited throughput. Their throughput is increased by higher clock speeds. In the CrossLink-NX device family, there are many DSP blocks that can be used to support different data widths. This allows you to use highly parallel implementations of DSP functions. You can optimize DSP performance versus area by choosing appropriate levels of parallelism. Figure 2.15 compares the fully serial implementation to the mixed parallel and serial implementation.





Figure 2.15. Comparison of General DSP and CrossLink-NX Approaches

#### 2.7.2. sysDSP Architecture Features

The CrossLink-NX sysDSP Slice has been significantly enhanced to provide functions needed for advanced processing applications. These enhancements provide improved flexibility and resource utilization.

The CrossLink-NX sysDSP Slice supports many functions that include the following:

- Symmetry support. The primary target application is wireless. 1D Symmetry is useful for many applications that use FIR filters when their coefficients have symmetry or asymmetry characteristics. The main motivation for using 1D symmetry is cost/size optimization. The expected size reduction is up to 2x.
  - Odd Mode Filter with Odd number of taps
  - Even Mode Filter with Even number of taps
  - Two dimensional (2D) Symmetry Mode Supports 2D filters for mainly video applications
- Dual-multiplier architecture. Lower accumulator overhead to half and the latency to half compared to single multiplier architecture.
- Fully cascadable DSP across slices. Support for symmetric, asymmetric and non-symmetric filters.
- Multiply (36 x 36, two 18 x 36, four 18 x 18 or eight 9 x 9)
- Multiply Accumulate (supports one 18 x 36 multiplier result accumulation, two 18 x 18 multiplier result accumulation or four 9 x 9 multiplier result accumulation)
- Two Multiplies feeding one Accumulate per cycle for increased processing with lower latency (two 18 x 18 Multiplies feed into an accumulator that can accumulate up to 54 bits)
- Pipeline registers
- 1D Symmetry support. The coefficients of FIR filters have symmetry or negative symmetry characteristics.
  - Odd Mode Filter with Odd number of taps
  - Even Mode Filter with Even number of taps
- 2D Symmetry support. The coefficients of 2D FIR filters have symmetry or negative symmetry characteristics.
  - 3\*3 and 3\*5 Internal DSP Slice support
  - 5\*5 and larger size 2D blocks Semi internal DSP Slice support



- Flexible saturation and rounding options to satisfy a diverse set of applications situations
- Flexible cascading DSP blocks
  - Minimizes fabric use for common DSP functions
  - Enables implementation of FIR Filter or similar structures using dedicated sysDSP slice resources only
  - Provides matching pipeline registers
  - Can be configured to continue cascading from one row of sysDSP slices to another for longer cascade chains
- RTL Synthesis friendly synchronous reset on all registers, while still supporting asynchronous reset for legacy users
- Dynamic MUX selection to allow Time Division Multiplexing (TDM) of resources for applications that require processor-like flexibility that enables different functions for each clock cycle

For most cases, as shown in Figure 2.16, the CrossLink-NX sysDSP is backwards-compatible with the LatticeECP3™ sysDSP block, such that, legacy applications can be targeted to CrossLink-NX sysDSP (except ALU related function). Figure 2.16 shows the diagram of sysDSP.



Figure 2.16. CrossLink-NX DSP Functional Block Diagram

The CrossLink-NX sysDSP block supports the following basic elements.

- MULT (Multiply)
- MAC (Multiply, Accumulate)
- MULTADDSUB (Multiply, Addition/Subtraction)
- MULTADDSUBSUM (Multiply, Addition/Subtraction, Summation)



Table 2.5 shows the capabilities of CrossLink-NX sysDSP block versus the above functions.

Table 2.5. Maximum Number of Elements in a sysDSP block

| Width of Multiply | х9 | x18 | x36 |
|-------------------|----|-----|-----|
| MULT              | 8  | 4   | 1   |
| MAC               | 2  | 2   | _   |
| MULTADDSUB        | 2  | 2   | _   |
| MULTADDSUBSUM     | 2  | 2   | _   |

Some options are available in the four elements. The input register in all the elements can be directly loaded or can be loaded as a shift register from previous operand registers. By selecting *dynamic operation,* the following operations are possible:

- In the Add/Sub option, the Accumulator can be switched between addition and subtraction on every cycle.
- The loading of operands can switch between parallel and serial operations.

For further information, refer to CrossLink-NX sysDSP Usage Guide (FPGA-TN-02096).

#### 2.8. ALUREG

The CrossLink-NX family provides up to two ALUREG hard IP blocks. The ALUREG consists of an arithmetic and logical unit (ALU) and a register file.

The ALU provides the functions of the RISC-V 32-bit integer base instructions with multiplier-only support for the Mextension. The divider function of the Mextension is not supported, instead the ALU provides flag outputs to enable multi-cycle division/remainder operations to be implemented in soft logic. Custom operations rotate left/right and 32-bit fixed point multiplication have also been added to the ALU. All the functions of the ALU are completed in one clock cycle. Input and output registers are available and can be separately bypassed through configuration.

The register file consists of 32-bit registers. The register file provides a single write port and two read ports which can be accessed simultaneously.

## 2.9. Programmable I/O (PIO)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysI/O buffers and pads. On the CrossLink-NX devices, the Programmable I/O cells (PIC) are assembled into groups of two PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the CrossLink-NX devices, two adjacent PIOs can be combined to provide a complementary output driver pair.

## 2.10. Programmable I/O Cell (PIC)

CrossLink-NX is consists of base PIC and gearing PIC, base PIC covers top, left right bank, gearing PIC covers bottom banks only that supports DDR operation. gearing PIC contains the edge monitor to center to locate the center of data window.

The PIC contains three blocks: an input register block, output register block, and tristate register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic.





Figure 2.17. Group of Two High Performance Programmable I/O Cells



Figure 2.18. Wide Range Programmable I/O Cells



#### 2.10.1. Input Register Block

The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core. In addition, the input register blocks for the PIOs on the bottom edges include built-in FIFO logic to interface to DDR and LPDDR memory.

The Input register block on the bottom side includes gearing logic and registers to implement IDDRX1, IDDRX2, IDDRX4, IDDRX5 gearing functions. With two PICs sharing the DDR register path, it can also implement IDDRX71 function used for 7:1 LVDS interfaces. It uses three sets of registers – shift, update, and transfer to implement gearing and the clock domain transfer. The first stage registers samples the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. For more information on gearing function, refer to CrossLink-NX High-Speed I/O Interface (FPGA-TN-02097).

#### 2.10.2.1. Input FIFO

The CrossLink-NX PIO has dedicated input FIFO per single-ended pin for input data register for DDR Memory interfaces. The FIFO resides before the gearing logic. It transfers data from DQS domain to continuous ECLK domain. On the Write side of the FIFO, it is clocked by DQS clock, which is the delayed version of the DQS Strobe signal from DDR memory. On the Read side of FIFO, it is clocked by ECLK. ECLK may be any high-speed clock with identical frequency as DQS (the frequency of the memory chip). Each DQS group has one FIFO control block. It distributes FIFO read/write pointer to every PIC in same DQS group. DQS Grouping and DQS Control Block is described in DDR Memory Support section.

**Table 2.6. Input Block Port Description** 

| Name                               | Туре   | Description                                                |
|------------------------------------|--------|------------------------------------------------------------|
| D                                  | Input  | High Speed Data Input                                      |
| Q[1:0]/Q[3:0]/Q[6:0]/Q[7:0]/Q[9:0] | Output | Low Speed Data to the device core                          |
| RST                                | Input  | Reset to the Output Block                                  |
| SCLK                               | Input  | Slow Speed System Clock                                    |
| ECLK                               | Input  | High Speed Edge Clock                                      |
| DQS                                | Input  | Clock from DQS control Block used to clock DDR memory data |
| ALIGNWD                            | Input  | Data Alignment signal from device core.                    |

Figure 2.19 shows the input register block for the PIOs on the top, left, and right edges.



Figure 2.19. Input Register Block for PIO on Top, Left, and Right Sides of the Device



Figure 2.20 shows the input register block for the PIOs located on the bottom edge.



\*For 7:1 LVDS interface only. It is required to use PIO pair pins (PIOA/B or PIOC/D).

Figure 2.20. Input Register Block for PIO on Bottom Side of the Device

#### 2.10.2. Output Register Block

The output register block registers signal from the core of the device before they are passed to the sysI/O buffers.

CrossLink-NX output data path has output programmable flip flops and output gearing logic. On the bottom side, the output register block can support 1x, 2x, x4, x5, and 7:1 gearing enabling high speed DDR interfaces and DDR memory interfaces. On the top, left, and right sides, the banks support 1x gearing. CrossLink-NX output data path diagram is shown in Figure 2.21. The programmable delay cells are also available in the output data path.

For detailed description of the output register block modes and usage, you can refer to CrossLink-NX High-Speed I/O Interface (FPGA-TN-02097).



Figure 2.21. Output Register Block on Top, Left, and Right Sides





\*For 7:1 LVDS interface only. It is required to use PIO pair pins PIOA/B.

Figure 2.22. Output Register Block on Bottom Side

**Table 2.7. Output Block Port Description** 

| Name                               | Туре   | Description                                                         |
|------------------------------------|--------|---------------------------------------------------------------------|
| Q                                  | Output | High Speed Data Output                                              |
| D                                  | Input  | Data from core to output SDR register                               |
| Q[1:0]/Q[3:0]/Q[6:0]/Q[7:0]/Q[9:0] | Input  | Low Speed Data from device core to output DDR register              |
| RST                                | Input  | Reset to the Output Block                                           |
| SCLK                               | Input  | Slow Speed System Clock                                             |
| ECLK                               | Input  | High Speed Edge Clock                                               |
| DQSW                               | Input  | Clock from DQS control Block used to generate DDR memory DQS output |
| DQSW270                            | Input  | Clock from DQS control Block used to generate DDR memory DQ output  |

#### 2.11. Tristate Register Block

The tristate register block registers tristate control signals from the core of the device before they are passed to the sysl/O buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output. In DDR, operation used mainly for DDR memory interface can be implemented on the bottom side of the device. Here, two inputs feed the tristate registers clocked by both ECLK and SCLK.

Figure 2.23 and Figure 2.24 show the Tristate Register Block functions on the device. For detailed description of the tristate register block modes and usage, you can refer to CrossLink-NX High-Speed I/O Interface (FPGA-TN-02097).



Figure 2.23. Tristate Register Block on Top, Left, and Right Sides

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 2.24. Tristate Register Block on Bottom Side

**Table 2.8. Tristate Block Port Description** 

| Name    | Туре   | Description                                                         |
|---------|--------|---------------------------------------------------------------------|
| TD      | Input  | Tristate Input to Tristate SDR Register                             |
| RST     | Input  | Reset to the Tristate Block                                         |
| TD[1:0] | Input  | Tristate input to TSHX2 function                                    |
| SCLK    | Input  | Slow Speed System Clock                                             |
| ECLK    | Input  | High Speed Edge Clock                                               |
| DQSW    | Input  | Clock from DQS control Block used to generate DDR memory DQS output |
| DQSW270 | Input  | Clock from DQS control Block used to generate DDR memory DQ output  |
| TQ      | Output | Output of the Tristate block                                        |

# 2.12. DDR Memory Support

# 2.12.1. DQS Grouping for DDR Memory

Certain PICs have additional circuitry to allow the implementation of high-speed source synchronous and DDR3/DDR3L, LPDDR2 or LPDDR3 memory interfaces. The support varies by the edge of the device as detailed below.

The Bottom side of the PIC have fully functional elements supporting DDR3/DDR3L, LPDDR2, or LPDDR3 memory interfaces. Every 16 PIOs on the bottom side are grouped into one DQS group, as shown in Figure 2.25. Within each DQS group, there are two pre-placed pins for DQS and DQS# signals. The rest of the pins in the DQS group can be used as DQ signals and DM signal. The number of pins in each DQS group bonded out is package dependent. DQS groups with less than 11 pins bonded out can only be used for LPDDR2/3 Command/ Address busses. In DQS groups with more than 11 pins bonded out, up to two pre-defined pins are assigned to be used as virtual VCCIO, by driving these pins to HIGH, and connecting these pins to VCCIO power supply. These connections create soft connections to VCCIO thru these output pins, and make better connections on VCCIO to help to reduce SSO noise. For details, refer to CrossLink-NX High-Speed I/O Interface (FPGA-TN-02097).





Figure 2.25. DQS Grouping on the Bottom Edge

### 2.12.2. DLL Calibrated DQS Delay and Control Block (DQSBUF)

To support DDR memory interfaces (DDR3/DDR3L, LPDDR2/3), the DQS strobe signal from the memory must be used to capture the data (DQ) in the PIC registers during memory reads. This signal is output from the DDR memory device aligned to data transitions and must be time shifted before it can be used to capture data in the PIC. This time shifted is achieved by using DQSBUF programmable delay line in the DQS Delay Block (DQS read circuit). The DQSBUFL is implemented as a slave delay line and works in conjunction with a master DDRDLL.

This block also includes slave delay line to generate delayed clocks used in the write side to generate DQ and DQS with correct phases within one DQS group. There is a third delay line inside this block used to provide write leveling feature for DDR write if needed.

Each of the read and write side delays can be dynamically shifted using margin control signals that can be controlled by the core logic.

FIFO Control Block include here generates the Read and Write Pointers for the FIFO block inside the Input Register Block. These pointers are generated to control the DQS to ECLK domain crossing using the FIFO module.





Figure 2.26. DQS Control and Delay Block (DQSBUF)

### **Table 2.9. DQSBUF Port List Description**

| Name                                                                | Туре   | Description                                          |
|---------------------------------------------------------------------|--------|------------------------------------------------------|
| DQS                                                                 | Input  | DDR memory DQS strobe                                |
| READ[1:0]                                                           | Input  | Read Input from DDR Controller                       |
| READCLKSEL[2:0]                                                     | Input  | Read pulse selection                                 |
| SCLK                                                                | Input  | Slow System Clock                                    |
| ECLK                                                                | Input  | High Speed Edge Clock (same frequency as DDR memory) |
| RDLOADN, RDMOVE, RDDIRECTION                                        | Input  | Dynamic Margin Control ports for Read delay          |
| WRLOADN, WRMOVE, WRDIRECTION                                        | Input  | Dynamic Margin Control ports for Write delay         |
| DELAYCODE_I[8:0]                                                    | Input  | Dynamic Delay Control                                |
| WRITE_LEVELING_LOADN, WRITE_LEVELING_DIRECTION, WRITE_LEVELING_MOVE | Input  | Write Leveling Control                               |
| DQSR90                                                              | Output | 90 delay DQS used for Read                           |
| DQSW270                                                             | Output | 90 delay clock used for DQ Write                     |
| DQSW                                                                | Output | Clock used for DQS Write                             |
| RDPNTR[2:0]                                                         | Output | Read Pointer for IFIFO module                        |
| WRPNTR[2:0]                                                         | Output | Write Pointer for IFIFO module                       |
| DATAVALID                                                           | Output | Signal indicating start of valid data                |
| BURSTDET                                                            | Output | Burst Detect indicator                               |
| RD_COUT                                                             | Output | Read Count                                           |
| WR_COUT                                                             | Output | Write Count                                          |
| DELAYCODE_O[8:0]                                                    | Output | Dynamic Delay Control                                |



# 2.13. sysI/O Buffer

Each I/O is associated with a flexible buffer referred to as a sysI/O buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysI/O buffers allows you to implement the wide variety of standards that are found in today's systems including LVDS, HSUL, SSTL Class I and II, LVCMOS, LVTTL, and MIPI.

The CrossLink-NX family contains multiple Programmable I/O Cell (PIC) blocks. Each PIC contains two Programmable I/O, PIOA and PIOB. Each PIO includes a sysI/O buffer and I/O logic. Two adjacent PIOs can be joined to provide a differential I/O pair. These two pairs are referred to as True and Comp, where True Pad is associated with the positive side of the differential I/O, and the complement with the negative.

The top, left and right side banks support I/O standards from 3.3 V to 1.0 V while the bottom supports I/O standards from 1.8 V to 1.0 V. Every pair of I/O on the bottom bank also have a true LVDS and SLVS Tx Driver. In addition, the bottom bank supports single-ended input termination. Both static and dynamic termination are supported. Dynamic termination is used to support the DDR/LPDDR interface standards. For more information about DDR implementation in I/O Logic and DDR memory interface support, refer to CrossLink-NX High-Speed I/O Interface (FPGA-TN-02097).

### 2.13.1. Supported sysI/O Standards

CrossLink-NX sysI/O buffer supports both single-ended differential and differential standards. Single-ended standards can be further subdivided into internally ratioed standards such as LVCMOS, LVTTL, and externally referenced standards such as HSUL and SSTL. The buffers support the LVTTL, LVCMOS 1.0 V, 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V standards. Differential standards supported include LVDS, SLVS, differential LVCMOS, differential SSTL, and differential HSUL. For better support of video standards, subLVDS and MIPI\_D-PHY are also supported. Table 2.10 and Table 2.11 provide a list of sysI/O standards supported in CrossLink-NX devices.

Table 2.10. Single-Ended I/O Standards

| Standard   | Input | Output | Bi-directional |
|------------|-------|--------|----------------|
| LVTTL33    | Yes   | Yes    | Yes            |
| LVCMOS33   | Yes   | Yes    | Yes            |
| LVCMOS25   | Yes   | Yes    | Yes            |
| LVCMOS18   | Yes   | Yes    | Yes            |
| LVCMOS15   | Yes   | Yes    | Yes            |
| LVCMOS12   | Yes   | Yes    | Yes            |
| LVCMOS10   | Yes   | No     | No             |
| HTSL15 I   | Yes   | Yes    | Yes            |
| SSTL 15 I  | Yes   | Yes    | Yes            |
| SSTL 135 I | Yes   | Yes    | Yes            |
| HSUL12     | Yes   | Yes    | Yes            |
| LVCMOS18H  | Yes   | Yes    | Yes            |
| LVCMOS15H  | Yes   | Yes    | Yes            |
| LVCMOS12H  | Yes   | Yes    | Yes            |
| LVCMOS10H  | Yes   | Yes    | Yes            |
| LVCMOS10R  | Yes   | _      | Yes*           |

\*Note: Output supported by LVCMOS10H.



Table 2.11. Differential I/O Standards

| Standard    | Input | Output | Bi-directional |
|-------------|-------|--------|----------------|
| LVDS        | Yes   | Yes    | Yes            |
| SUBLVDS     | Yes   | No     | _              |
| SLVS        | Yes   | Yes    | _              |
| SUBLVDSE    | _     | Yes    | _              |
| SUBLVDSEH   | _     | Yes    | _              |
| LVDSE       | _     | Yes    | _              |
| MIPI_D-PHY  | Yes   | Yes    | Yes            |
| HSTL15D_I   | Yes   | Yes    | Yes            |
| SSTL15D_I   | Yes   | Yes    | Yes            |
| SSTL15D_II  | Yes   | Yes    | Yes            |
| SSTL135D_I  | Yes   | Yes    | Yes            |
| SSTL135D_II | Yes   | Yes    | Yes            |
| HSUL12D     | Yes   | Yes    | Yes            |
| LVTTL33D    | _     | Yes    | _              |
| LVCMOS33D   | _     | Yes    | _              |
| LVCMOS25D   | _     | Yes    | _              |

### 2.13.2. sysI/O Banking Scheme

CrossLink-NX devices have up to 8 banks in total. One bank on top, two on left and right, and three on bottom. The higher density CrossLink-NX device has more pins in each bank. Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7 support up to VCCIO 3.3 V while Bank 3, Bank 4, and Bank 5 support up to VCCIO 1.8 V. In addition, Bank 3, Bank 4, and Bank 5 support two VREF inputs for flexibility to receive two different referenced input levels on the same bank. Figure 2.27 shows the location of each bank.





\*Note: Bank not available in LIFCL-17.

Figure 2.27. sysI/O Banking

#### 2.13.2.1. Typical sysI/O I/O Behavior During Power-up

The internal Power-On-Reset (POR) signal is deactivated when  $V_{CC}$  and  $V_{CCAUX}$  have reached satisfactory levels. After the POR signal is deactivated, the FPGA core logic becomes active. It is your responsibility to ensure that all other  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. For more information about controlling the output logic state with valid input logic levels during power-up in CrossLink-NX devices, see the list of technical documentation in Supplemental Information section.

The  $V_{CC}$  and  $V_{CCAUX}$  supply the power to the FPGA core fabric, whereas the  $V_{CCIO}$  supplies power to the I/O buffers. In order to simplify the system design while providing consistent and predictable I/O behavior, it is recommended that the I/O buffers be powered-up prior to the FPGA core fabric.  $V_{CCIO}$  supplies should be powered-up before or together with the  $V_{CC}$  and  $V_{CCAUX}$  supplies. For different power supply voltage level by the I/O banks, please refer to CrossLink-NX sysI/O Usage Guide (FPGA-TN-02067) for detailed information.

#### 2.13.2.2. VREF1 and VREF2

Bank 3, Bank 4, and Bank 5 can support two separate VREF input voltage, VREF1, and VREF2. To assign a VREF driver, use IO\_Type = VREF1\_DRIVER or VREF2\_DRIVER. To assign VREF to a buffer, use VREF1\_LOAD or VREF2\_LOAD.

#### 2.13.2.3. SysI/O Standards Supported by I/O Bank

All banks can support multiple I/O standards under the VCCIO rules discussed above. Table 2.12 and Table 2.13 summarize the I/O standards supported on various sides of the CrossLink-NX device.

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



Table 2.12. Single-Ended I/O Standards Support on Various Sides

| Standard       | Тор | Left* | Right | Bottom |
|----------------|-----|-------|-------|--------|
| LVTTL33        | Yes | Yes   | Yes   | _      |
| LVCMOS33       | Yes | Yes   | Yes   | _      |
| LVCMOS25       | Yes | Yes   | Yes   | _      |
| LVCMOS18       | Yes | Yes   | Yes   | _      |
| LVCMOS15       | Yes | Yes   | Yes   | _      |
| LVCMOS12       | Yes | Yes   | Yes   | _      |
| LVCMOS10       | Yes | Yes   | Yes   | _      |
| LVCMOS18H      | _   | _     | _     | Yes    |
| LVCMOS15H      | _   | _     | _     | Yes    |
| LVCMOS12H      | _   | 1     | _     | Yes    |
| LVCMOS10H      | _   | 1     | _     | Yes    |
| LVCMOS10R      | _   | 1     | _     | Yes    |
| HTSL15 I       | _   | 1     | _     | Yes    |
| SSTL 15 I, II  | _   | _     | _     | Yes    |
| SSTL 135 I, II |     |       | _     | Yes    |
| HSUL12         | _   | _     | _     | Yes    |

\*Note: Left bank is not available in LIFCL-17.

Table 2.13. Differential I/O Standards Supported on Various Sides

| Standard    | Тор | Left* | Right | Bottom |
|-------------|-----|-------|-------|--------|
| LVDS        | _   | _     | _     | Yes    |
| SUBLVDS     | _   | _     | _     | Yes    |
| SLVS        | _   | _     | _     | Yes    |
| SUBLVDSE    | Yes | Yes   | Yes   | _      |
| SUBLVDSEH   | _   | _     | _     | Yes    |
| LVDSE       | Yes | Yes   | Yes   | _      |
| MIPI_D-PHY  | _   | _     | _     | Yes    |
| HSTL15D_I   | _   | _     | _     | Yes    |
| SSTL15D_I   | _   | _     | _     | Yes    |
| SSTL15D_II  | _   | _     | _     | Yes    |
| SSTL135D_I  | _   | _     | _     | Yes    |
| SSTL135D_II | _   | _     | _     | Yes    |
| HSUL12D     | _   | _     | _     | Yes    |
| LVTTL33D    | Yes | Yes   | Yes   | _      |
| LVCMOS33D   | Yes | Yes   | Yes — |        |
| LVCMOS25D   | Yes | Yes   | Yes   | _      |

\*Note: Left bank is not available in LIFCL-17.

#### 2.13.2.4. Hot Socketing

CrossLink-NX devices have been carefully designed to ensure predictable behavior during power-up and power-down. During power-up and power-down sequences, the I/O remain in tristate until the power supply voltage is high enough to ensure reliable operation. In addition, leakage into I/O pins is controlled within specified limits. Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7 are fully hot socket able while Bank 3, Bank 4, and Bank 5 are not supported.

### 2.13.3. sysI/O Buffer Configurations

This section describes the various sysl/O features available on the CrossLink-NX device. Refer to CrossLink-NX sysl/O Usage Guide (FPGA-TN-02067) for detailed information.

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



# 2.14. Analog Interface

The CrossLink-NX family provides an analog interface, consisting of two Analog to Digital Convertors (ADC), three continuous time comparators and an internal junction temperature monitoring diode. The two ADCs can sample the input sequentially or simultaneously.

### 2.14.1. Analog to Digital Converters

The Analog to Digital Convertor is a 12-bit, 1 MSPS SAR (Successive Approximation Resistor/capacitor) architecture converter. The ADC supports both continuous and single shot conversion modes.

The ADC input is selected among pre-selected GPIO input pairs, dedicated analog input pair, the internal junction temperature sensing diode and internal voltage rails. The input signal can be converted in either uni-polar or bi-polar mode.

The reference voltage is selectable between the 1.2 V internal reference generator and an external reference. The ADC can convert up to a 1.8 V input signal with a 1.8 V external reference voltage. The ADC has an auto-calibration function which calibrates the gain and offset.

### 2.14.2. Continuous Time Comparators

The continuous-time comparator can be used to compare a pre-selected GPIO's input pairs or one dedicated comparator input pair. The output of the comparator is provided as continuous and latched data.

## 2.14.3. Internal Junction Temperature Monitoring Diode

On-die junction temperature can be monitored using the internal junction temperature monitoring diode. The PTAT (proportional to absolute temperature) diode voltage can be monitored by the ADC to provide a digital temperature readout. Refer to CrossLink-NX ADC Usage Guide (FPGA-TN-02129) for more details.

# 2.15. IEEE 1149.1-Compliant Boundary Scan Testability

All CrossLink-NX devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant Test Access Port (TAP). This allows functional testing of the circuit board on which the device is mounted through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/O: TDI, TDO, TCK, and TMS. The test access port uses VCCIO1 for power supply. The test access port is supported for VCCIO1 = 1.8 V - 3.3 V.

For more information, refer to CrossLink-NX sysCONFIG Usage Guide (FPGA-TN-02099).

# 2.16. Device Configuration

All CrossLink-NX devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration, and the sysCONFIG port, support serial, quad, and byte configuration. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. The JTAG\_EN is the only dedicated pin supported by sysCONFIG. PPROGRAMN / INITN / DONE are enabled by default, but can be turned into GPIO. The remaining sysCONFIG pins are used as dual function pins. Refer to CrossLink-NX sysCONFIG Usage Guide (FPGA-TN-02099) for more information about using the dual-use pins as general purpose I/O.

There are various ways to configure a CrossLink-NX device:

- JTAG
- Standard Serial Peripheral Interface (SPI) Interface to boot PROM Support x1, x2, x4 wide SPI memory interfaces. (Master SPI mode)
- Inter-Integrated Circuit Bus (I<sup>2</sup>C)
- Improved Inter-Integrated Circuit Bus (I3C)
- System microprocessor to drive a serial slave SPI port (SSPI mode)



- Lattice Memory Mapped Interface (LMMI), refer to CrossLink-NX sysI/O Usage Guide (FPGA-TN-02067) for condition.
- JTAG, SSPI, MSPI, I<sup>2</sup>C, and I3C are supported for VCCIO = 1.8 V 3.3 V

On power-up, based on the voltage level (high or low) of the PROGRAMN pin the FPGA SRAM is configured by the appropriate sysCONFIG port. If PROGRAMN pin is *low*, the FPGA is in the Slave configuration ports (Slave SPI, Slave I<sup>2</sup>C or Slave I3C) and is waiting for the correct Slave Configuration port activation key. PROGRAMN pin must be driven high within 400 ns of the end of transmission of the Slave Configuration port activation key, that is, the de-assertion of SCSN. If no slave port is declared active before the PROGRAMN pin is sensed HIGH, the FPGA is in Master SPI booting sequence (mode). In Master SPI booting mode, the FPGA boots from an external SPI boot PROM. Once a configuration port is activated, it remains active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by enabling the JTAG EN pin and sending the appropriate command through the TAP port.

### 2.16.1. Enhanced Configuration Options

CrossLink-NX devices have enhanced configuration features such as:

- Early I/O release
- Bitstream Decryption
- Decompression Support
- TransFR I/O
- Watchdog Timer support
- Dual and Multi-boot image support

Early I/O Release is a new configuration feature in which certain I/O banks are released earlier so that customer systems have minimal disruption. For more details, refer to CrossLink-NX sysCONFIG Usage Guide (FPGA-TN-02099).

Note that for Engineer Sample silicon (ES suffix), an Early I/O Release enabled bitstream is not compatible with direct SRAM programming (aka Fast Programming in Radiant Programmer). If attempted, the configuration operation fails and the part must be power-cycled before it can accept a non-Early I/O Release enabled bitstream.

Watchdog Timer is a new configuration feature that helps you add a programmable timer option for timeout applications.

#### 2.16.2.1. TransFR (Transparent Field Reconfiguration)

TransFR I/O (TFR) is a unique Lattice technology that allows you to update their logic in the field without interrupting system operation. TransFR I/O allows I/O states to be frozen during device configuration. This allows the device to be field updated with a minimum of system disruption and downtime. Refer to Minimizing System Interruption During Configuration Using TransFR Technology (FPGA-TN-02025).

### 2.16.2.2. Dual-Boot and Multi-Boot Image Support

Dual-boot and multi-boot images are supported for applications requiring reliable remote updates of configuration data for the system FPGA. After the system is running with a basic configuration, a new boot image can be downloaded remotely and stored in a separate location in the configuration storage device. Any time after the update the CrossLink-NX devices can be re-booted from this new configuration file. If there is a problem, such as corrupt data during download or incorrect version number with this new boot image, the CrossLink-NX device can revert back to the original backup golden configuration and try again. This all can be done without power cycling the system. For more information, refer to CrossLink-NX sysCONFIG Usage Guide (FPGA-TN-02099).

# 2.17. Single Event Upset (SEU) Support

CrossLink-NX devices are unique due to the underlying technology used to build these devices is much more robust and less prone to soft errors.

CrossLink-NX devices have an improved hardware implemented Soft Error Detection (SED) circuit which can be used to detect SRAM errors and allow them to be corrected. There are two layers of SED implemented in CrossLink-NX making it more robust and reliable.

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



The SED hardware in CrossLink-NX devices is part of the Configuration block. The SED module in CrossLink-NX is an enhanced version as compared to the SED modules implemented in other Lattice devices. The configuration data is divided into frames so that the entire FPGA can be programmed precisely with ease. The SED hardware reads data from the FPGAs configuration memory and performs Error Correcting Code (ECC) calculation on every frame of configuration data (see Figure 2.1). Once a single bit of error is detected, Soft Error Upset (SEU), a notification is generated and SED resumes operation. For single bit errors, the corrected value is rewritten to the particular frame using ECC information. If more than one-bit error is detected within one frame of configuration data, an error message is generated. CrossLink-NX devices also have a dedicated logic to perform Cycle Redundancy Code (CRC) checks. This CRC runs in parallel for the entire bitstream along with ECC.

After the ECC is calculated on all frames of configuration data, Cyclic Redundancy Check (CRC) is calculated for the entire configuration data (bitstream). The data that is read, and the ECC and CRC calculated, do not include EBR Big SRAM and distributed RAM memory.

For further information on SED support, refer to CrossLink-NX Soft Error Detection (SED)/Correction (SEC) Usage Guide (FPGA-TN-02076).

### 2.18. On-Chip Oscillator

The CrossLink-NX device features two different frequency Oscillators. One is tailored for low-power operation that runs at low frequency (LFOSC). Both Oscillators are controlled with internally generated current.

The LFOSC runs at nominal frequency of 128 kHz. The high frequency oscillator (HFOSC) runs at a nominal frequency of 450 MHz, divisible to 2 MHz to 256 MHz by user option. The LFOSC always run, thus can be used to perform all always on functions with the lowest power possible.

### 2.19. User I<sup>2</sup>C IP

The CrossLink-NX device has one  $I^2C$  IP core. The core can be configured either as an  $I^2C$  master or as an  $I^2C$  slave. The pins for the  $I^2C$  interface are pre-assigned.

The core has the option to delay the either the input or the output, or both, by 50 ns nominal, using dedicated on-chip delay elements. This provides an easier interface with any external I<sup>2</sup>C components. In addition, 50 ns glitch filters are available for both SDA and SCL.

When the IP core is configured as master, it is able to control other devices on the  $I^2C$  bus through the pre-assigned pin interface. When the core is configured as the slave, the device is able to provide, for example, I/O expansion to an  $I^2C$  Master. The  $I^2C$  core supports the following functionality:

- Master and Slave operation
- 7-bit and 10-bit addressing
- Multi-master arbitration support
- Clock stretching
- Up to 1 MHz data transfer speed (Standard-Mode, Fast-Mode, Fast-Mode Plus)
- General Call support
- Optional receive and transmit data FIFOs with programmable sizes
- Optionally 50 ns delay on input or output data, or both
- Hard-Connection and Programmable I/O Connection Support
- Programmable to a mode compliant with I3C requirements on legacy I<sup>2</sup>C Slave Devices.
- Fast-Mode and Fast-Mode Plus Support
- Disabled Clock Stretching
- 50 ns SCL and SDA Glitch Filter
- Programmable 7-bit Address

For further information on the User I<sup>2</sup>C, refer to CrossLink-NX I<sup>2</sup>C Hardened IP Usage Guide (FPGA-TN-02142).



# 2.20. Density Shifting

The CrossLink-NX family is designed to ensure that different density devices in the same family and in the same package have the same pinout. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization impact the likelihood of success in each case. An example is that some user I/O may become No Connects in smaller devices in the same package. Refer to the CrossLink-NX Pin Migration Tables and Lattice Radiant software for specific restrictions and limitations.

### 2.21. MIPI D-PHY Blocks

The top side of the device includes two Hardened MIPI D-PHY quads. The Hardened D-PHY can be configured to support either Camera Serial Interface (CSI-2) or Display Serial Interface (DSI) applications as either transmitter or receiver. Below is a summary of the features supported by the Hardened D-PHY quads.

- Transmit and receive compliant to MIPI Alliance's MIPI D-PHY Specification version 1.2
- High-Speed (HS) and Low-Power (LP) mode support (including built-in contention detection)
- Supports continuous clock mode or low power (non-continuous) clock mode
  - Up to 10 Gbps per quad (2500 Mbps data rate per lane)
- Supports up to 4 data lanes and one clock lane per Hardened D-PHY

CrossLink-NX's programmable I/O can also be configured as MIPI D-PHYs, referred to as Soft MIPI D-PHY. The Soft D-PHY can be configured to support either Camera Serial Interface (CSI-2) or Display Serial Interface (DSI) applications as either transmitter or receiver. Below is a summary of the features supported by the Soft D-PHY.

- Transmit and receive compliant to MIPI Alliance's MIPI D-PHY Specification version 1.2
- High-Speed (HS) and Low-Power (LP) mode support (including built-in contention detection)
  - Supports continuous clock mode or low power (non-continuous) clock mode
- Up to 6 Gbps per port (1500 Mbps data rate per lane) in 121 csfBGA package
- Up to 5 Gbps per port (1250 Mbps data rate per lane) in other packages
- Supports up to 4 data lanes and one clock lane per port

# 2.22. Peripheral Component Interconnect Express (PCIe)

The CrossLink-NX-40 Device features one lane of hardened PCIe block on the top side of the device. The PCIe block implements all three layers defined by the PCI Express Specification: Physical, Data Link, and Transaction as shown in Figure 2.28. Below is a summary of the features supported by the PCIe:

- Gen 1 (2.5 Gb/s) and Gen 2 (5.0 Gb/s) speed
- PCIe Express Base Specification 3.0 compliant including compliance with earlier PCI Express Specifications
- Multi-function support with up to four physical functions
- Endpoint support
- Type 0 Configuration Registers in Endpoint Mode
- Complete Error-Handling Support
- 32-bit Core Data Width
- Many power management features including power budgeting





Figure 2.28. PCIe Core

The hardened PCIe block can be instantiated with the primitive *PCIe* through Lattice Radiant software however, it is not recommended to directly instantiate the PCIe primitive itself. It is highly recommended to generate the PCIe Endpoint Soft IP through IP Express instead. In Figure 2.29, the PCIe core is configured as Endpoint using the Soft logic and this Endpoint soft IP provides a wrapper around the PCIe primitive as well as providing useful functions such as bridging support for bus interfaces and DMA applications. In addition to the standard Transaction Layer Packet (TLP) interface, the data interface can also be configured to be AXI4 or AHB-Lite interfaces as well. The PCIe hardened block also features a register interface of LMMI and User Configuration Space Register Interface (UCFG). With the soft IP, the interface can be configured to APB or AHB-Lite as well. The PCIe block contains many registers which contains information about the current status of the PCIe block as well as the capability to dynamically switch PCIe settings. One easy way to access these registers is through the Reveal Controller Tool.

For more information about the PCIe soft IP, refer to the PCIe Endpoint IP Core document.



Figure 2.29. PCIe Soft IP Wrapper

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 3. DC and Switching Characteristics

# 3.1. Absolute Maximum Ratings

**Table 3.1. Absolute Maximum Ratings** 

| Symbol                                                                                                              | Parameter                                                           | Min  | Max  | Unit |
|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|------|------|
| V <sub>CC</sub> , V <sub>CCECLK</sub>                                                                               | Supply Voltage                                                      | -0.5 | 1.10 | V    |
| V <sub>CCAUX</sub> , V <sub>CCAUXA</sub> ,<br>V <sub>CCAUXH3</sub> , V <sub>CCAUXH4</sub> ,<br>V <sub>CCAUXH5</sub> | Supply Voltage                                                      | -0.5 | 1.98 | V    |
| V <sub>CCIO0, 1, 2, 6, 7</sub>                                                                                      | I/O Supply Voltage                                                  | -0.5 | 3.63 | V    |
| V <sub>CCIO3, 4, 5</sub>                                                                                            | I/O Supply Voltage                                                  | -0.5 | 1.98 | V    |
| V <sub>CCPLL_DPHY0</sub> , 1                                                                                        | Hardened D-PHY PLL Supply Voltage                                   | -0.5 | 1.10 | V    |
| V <sub>CCPLL_SD</sub>                                                                                               | SERDES Block PLL Supply Voltage                                     | -0.5 | 1.98 | V    |
| V <sub>CCA_DPHY0, 1</sub>                                                                                           | Analog Supply Voltage for Hardened D-PHY                            | -0.5 | 1.98 | V    |
| V <sub>CC_DPHY0</sub> , 1                                                                                           | Digital Supply Voltage for Hardened D-PHY                           | -0.5 | 1.10 | V    |
| V <sub>CCSD0</sub>                                                                                                  | SERDES Supply Voltage                                               | -0.5 | 1.10 | V    |
| V <sub>CC-ADC-18</sub>                                                                                              | ADC Block 1.8 V Supply Voltage                                      | -0.5 | 1.98 | V    |
| V <sub>CCAUXSD</sub>                                                                                                | SERDES and AUX Supply Voltage                                       | -0.5 | 1.98 | V    |
| _                                                                                                                   | Input or I/O Voltage Applied, Bank 0, Bank 1,Bank 2, Bank 6, Bank 7 | -0.5 | 3.63 | V    |
| _                                                                                                                   | Input or I/O Voltage Applied, Bank 3, Bank 4,<br>Bank 5             | -0.5 | 1.98 | V    |
| _                                                                                                                   | Voltage Applied on SERDES Pins                                      | -0.5 | 1.98 | V    |
| T <sub>A</sub>                                                                                                      | Storage Temperature (Ambient)                                       | -65  | 150  | °C   |
| T <sub>J</sub>                                                                                                      | Junction Temperature                                                | _    | +125 | °C   |

### Notes:

Stress above those listed under the Absolute Maximum Ratings may cause permanent damage to the device. Functional
operation of the device at these or any other conditions above those indicated in the operational sections of this specification is
not implied.

<sup>2.</sup> Compliance with the Lattice Thermal Management document is required.

<sup>3.</sup> All voltages referenced to GND.

<sup>4.</sup> All V<sub>CCAUX</sub> should be connected on PCB.



# 3.2. Recommended Operating Conditions<sup>1, 3</sup>

**Table 3.2. Recommended Operating Conditions** 

| Symbol                                | Parameter                                         | Conditions                                                           | Min    | Тур. | Max    | Unit |
|---------------------------------------|---------------------------------------------------|----------------------------------------------------------------------|--------|------|--------|------|
| V <sub>CC</sub> , V <sub>CCECLK</sub> | Core Supply Voltage                               | V <sub>CC</sub> = 1.0                                                | 0.95   | 1.00 | 1.05   | V    |
| V <sub>CCAUX</sub>                    | Auxiliary Supply Voltage                          | Bank 0, Bank 1, Bank 2, Bank 6,<br>Bank 7                            | 1.746  | 1.80 | 1.89   | V    |
| V <sub>CCAUXH3/4/5</sub>              | Auxiliary Supply Voltage                          | Bank 3, Bank 4, Bank 5                                               | 1.746  | 1.80 | 1.89   | V    |
| V <sub>CCAUXA</sub>                   | Auxiliary Supply Voltage for core logic           | _                                                                    | 1.746  | 1.80 | 1.89   | V    |
|                                       |                                                   | V <sub>CCIO</sub> = 3.3 V, Bank 0, Bank 1,<br>Bank 2, Bank 6, Bank 7 | 3.135  | 3.30 | 3.465  | V    |
|                                       |                                                   | V <sub>CCIO</sub> = 2.5 V, Bank 0, Bank 1,<br>Bank 2, Bank 6, Bank 7 | 2.375  | 2.50 | 2.625  | V    |
|                                       |                                                   | V <sub>CCIO</sub> = 1.8 V, All Banks                                 | 1.71   | 1.80 | 1.89   | V    |
| V <sub>CCIO</sub> <sup>2</sup>        | I/O Driver Supply Voltage                         | V <sub>CCIO</sub> = 1.5 V, All Banks <sup>5</sup>                    | 1.425  | 1.50 | 1.575  | V    |
|                                       |                                                   | V <sub>CCIO</sub> = 1.35 V, All Banks (For DDR3L Only)               | 1.2825 | 1.35 | 1.4175 | V    |
|                                       |                                                   | V <sub>CCIO</sub> = 1.2 V, All Banks <sup>5</sup>                    | 1.14   | 1.20 | 1.26   | V    |
|                                       |                                                   | V <sub>CCIO</sub> = 1.0 V, Bank 3, Bank 4,<br>Bank 5                 | 0.95   | 1.00 | 1.05   | V    |
| D-PHY External                        | Power Supplies                                    |                                                                      |        |      |        |      |
| V <sub>CCA_D-PHY</sub>                | D-PHY Analog Power<br>Supply                      | _                                                                    | 1.71   | 1.80 | 1.89   | V    |
| V <sub>CC_D-PHY</sub>                 | D-PHY Digital Power Supply                        | _                                                                    | 0.95   | 1.00 | 1.05   | V    |
| V <sub>CCPLL_D-PHY</sub>              | D-PHY PLL Power Supply                            | _                                                                    | 0.95   | 1.00 | 1.05   | V    |
| ADC External Po                       | ower Supplies                                     |                                                                      |        |      |        |      |
| V <sub>CC_ADC_18</sub>                | ADC 1.8 V Power Supply                            | _                                                                    | 1.71   | 1.80 | 1.89   | V    |
| SERDES Block Ex                       | cternal Power Supplies                            |                                                                      |        |      |        |      |
| V <sub>CC_HS</sub>                    | Supply Voltage for SERDES<br>Block and SERDES I/O | _                                                                    | 0.95   | 1.00 | 1.05   | V    |
| V <sub>CCPLL_HS</sub>                 | SERDES Block PLL Supply<br>Voltage                | _                                                                    | 1.71   | 1.80 | 1.89   | V    |
| V <sub>CCAUX_HS</sub>                 | SERDES Block Auxiliary<br>Supply Voltage          | _                                                                    | 1.71   | 1.80 | 1.89   | V    |
| Operating Temp                        | perature                                          |                                                                      |        |      |        |      |
| t <sub>JCOM</sub>                     | Junction Temperature,<br>Commercial Operation     | _                                                                    | 0      | _    | 85     | °C   |
| t <sub>JIND</sub>                     | Junction Temperature,<br>Industrial Operation     | _                                                                    | -40    | _    | 100    | °C   |

### Notes:

- 1. For correct operation, all supplies must be held in their valid operation voltage range.
- 2. All  $V_{\text{CCIO}}$  supplies with same voltage, should be connected together.
- 3. All supplies with same voltage should be from the same voltage source. Proper isolation filters are needed to properly isolate noise from each other.
- 4. Common supply rails must be tied together except SERDES.
- 5. MSPI (Bank0) and JTAG, SSPI,  $I^2$ C, and I3C (Bank 1) ports are supported for  $V_{CCIO} = 1.8 \text{ V}$  to 3.3 V.



# 3.3. Power Supply Ramp Rates

**Table 3.3. Power Supply Ramp Rates** 

| Symbol            | Parameter                                             | Min | Тур | Max | Unit |
|-------------------|-------------------------------------------------------|-----|-----|-----|------|
| t <sub>RAMP</sub> | Power Supply ramp rates for all supplies <sup>1</sup> | 0.1 | 1   | 50  | V/ms |

#### Notes:

- Assumes monotonic ramp rates.
- 2. All supplies need to be in the operating range as defined in Recommended Operating Conditions1, <sup>3</sup> when the device has completed configuration and entering into User Mode. Supplies that are not in the operating range needs to be adjusted to faster ramp rate, or you have to delay configuration or wake up.

# 3.4. Power up Sequence

Power-On-Reset (POR) puts the CrossLink-NX device into a reset state. There is no power up sequence required for the CrossLink-NX device.

# 3.5. On-Chip Programmable Termination

The CrossLink-NX devices support a variety of programmable on-chip terminations options, including:

- Dynamically switchable Single-Ended Termination with programmable resistor values of 50  $\Omega$ , 75  $\Omega$ , or 150  $\Omega$ .
- Common mode termination of 100  $\Omega$  for differential inputs.



Figure 3.1. On-Chip Termination

See Table 3.4 for termination options for input modes.

**Table 3.4. On-Chip Termination Options for Input Modes** 

| IO_TYPE    | Differential Termination Resistor* | Terminate to V <sub>CCIO</sub> /2* |
|------------|------------------------------------|------------------------------------|
| subLVDS    | 100, OFF                           | OFF                                |
| SLVS       | 100, OFF                           | OFF                                |
| MIPI_DPHY  | 100                                | OFF                                |
| HSTL15D_I  | 100, OFF                           | OFF                                |
| SSTL15D_I  | 100, OFF                           | OFF                                |
| SSTL135D_I | 100, OFF                           | OFF                                |
| HSUL12D    | 100, OFF                           | OFF                                |
| LVCMOS15H  | OFF                                | OFF                                |
| LVCMOS12H  | OFF                                | OFF                                |
| LVCMOS10H  | OFF                                | OFF                                |
| LVCMOS12H  | OFF                                | OFF                                |
| LVCMOS10H  | OFF                                | OFF                                |

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| IO_TYPE   | Differential Termination Resistor* | Terminate to V <sub>CCIO</sub> /2* |
|-----------|------------------------------------|------------------------------------|
| LVCMOS18H | OFF                                | OFF, 40, 50, 60, 75                |
| HSTL15_I  | OFF                                | 50                                 |
| SSTL15_I  | OFF                                | OFF, 40, 50, 60, 75                |
| SSTL135_I | OFF                                | OFF, 40, 50, 60, 75                |
| HSUL12    | OFF                                | OFF, 40, 50, 60, 75                |

### \*Notes:

- TERMINATE to V<sub>CCIO</sub>/2 (Single-Ended) and DIFFRENTIAL TERMINATION RESISTOR when turned on can only have one setting per bank. Only left and right banks have this feature.
- Use of TERMINATE to V<sub>CCIO</sub>/2 and DIFFRENTIAL TERMINATION RESISTOR are mutually exclusive in an I/O bank. On-chip termination tolerance –10%/+60%.

Refer to CrossLink-NX sysI/O Usage Guide (FPGA-TN-02067) for on-chip termination usage and value ranges.

# 3.6. Hot Socketing Specifications

**Table 3.5. Hot Socketing Specifications for GPIO** 

| Symbol          | Parameter                                                                             | Condition                                                                                      | Min | Тур | Max | Unit |
|-----------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                 | Input or I/O Leakage Current for Wide Range I/O (excluding MCLK/MCSN/MOSI/INITN/DONE) | 0 < Vin < Vih(max)<br>0 < Vcc < Vcc(max)<br>0 < Vccio < Vccio(max)<br>0 < Vccaux < Vccaux(max) | _   | 1   | _   | mA   |
| I <sub>DK</sub> | Input of I/O Leakage Current for MCLK/MCSN/MOSI/INITN/DONE pins                       | $V_{CCIO} < V_{IN} < V_{CCIO} + 0.5 \text{ V}$                                                 | _   | 20  | _   | mA   |
|                 | Input or I/O Leakage Current for Bottom Bank                                          | V <sub>CCIO</sub> < V <sub>IN</sub> < V <sub>CCIO</sub> + 0.5 V                                | _   | 18  | _   | mA   |

#### Notes:

- 1.  $I_{DK}$  is additive to  $I_{PU}$ ,  $I_{PW}$ , or  $I_{BH}$ .
- 2. Hot socket specification defines when the hot socketed device's junction temperature is at 85 °C or below. When the hot socketed device's junction temperature is above 85 °C, the IDK current can exceed the above spec.

## 3.7. ESD Performance

Refer to the CrossLink-NX Product Family Qualification Summary for complete qualification data, including ESD performance.

53



### 3.8. DC Electrical Characteristics

Table 3.6. DC Electrical Characteristics – Wide Range (Over Recommended Operating Conditions)

| Symbol                                         | Parameter                                            | Condition                                                   | Min                   | Тур | Max                   | Unit |
|------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------|-----------------------|-----|-----------------------|------|
| I <sub>IL</sub> , I <sub>IH</sub> <sup>1</sup> | Input or I/O Leakage current (Commercial/Industrial) | 0 ≤ V <sub>IN</sub> ≤ V <sub>CCIO</sub>                     | _                     | _   | 10                    | μΑ   |
| I <sub>IH</sub> <sup>2</sup>                   | Input or I/O Leakage current                         | $V_{CCIO} \le V_{IN} \le V_{IH}$ (max)                      | _                     | _   | 100                   | μΑ   |
| I <sub>PU</sub>                                | I/O Weak Pull-up Resistor<br>Current                 | 0 ≤ V <sub>IN</sub> ≤ 0.7 * V <sub>CCIO</sub>               | -30                   | _   | -150                  | μΑ   |
| I <sub>PD</sub>                                | I/O Weak Pull-down Resistor<br>Current               | V <sub>IL</sub> (max) ≤ V <sub>IN</sub> ≤ V <sub>CCIO</sub> | 30                    | _   | 150                   | μΑ   |
| I <sub>BHLS</sub>                              | Bus Hold Low Sustaining Current                      | V <sub>IN</sub> = V <sub>IL</sub> (max)                     | 30                    | _   |                       | μΑ   |
| I <sub>BHHS</sub>                              | Bus Hold High Sustaining Current                     | V <sub>IN</sub> = 0.7 * V <sub>CCIO</sub>                   | -30                   | _   |                       | μΑ   |
| I <sub>BHLO</sub>                              | Bus hold low Overdrive Current                       | $0 \le V_{IN} \le V_{CCIO}$                                 | _                     | _   | 150                   | μΑ   |
| I <sub>BHHO</sub>                              | Bus hold high Overdrive Current                      | $0 \le V_{IN} \le V_{CCIO}$                                 | _                     | _   | -150                  | μΑ   |
| V <sub>BHT</sub>                               | Bus Hold Trip Points                                 | _                                                           | V <sub>IL</sub> (max) | _   | V <sub>IH</sub> (min) | V    |

#### Notes:

- 1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output tristated. Bus Maintenance circuits are disabled.
- 2. The input leakage current I<sub>IH</sub> is the worst case input leakage per GPIO when the pad signal is high and also higher than the bank V<sub>CCIO</sub>. This is considered a mixed mode input.
- 3. The hot socket input leakage current I<sub>DK</sub> specification is shown above. This assumes a monotonic ramp up time of the power supply after it begins to rise and until it reaches its minimum operation level.
- 4. I/O Pin capacitance from simulations show a typical range of 3-7 pF @ 25°, F=1 MHz and typical conditions with bus maintenance circuits disabled.

Table 3.7. DC Electrical Characteristics - High Speed (Over Recommended Operating Conditions)

| Symbol                                         | Parameter                              | Condition                                                   | Min                      | Тур | Max                   | Unit |
|------------------------------------------------|----------------------------------------|-------------------------------------------------------------|--------------------------|-----|-----------------------|------|
| I <sub>IL</sub> , I <sub>IH</sub> <sup>1</sup> | Input or I/O Leakage                   | $0 \le V_{IN} \le V_{CCIO}$                                 | _                        | _   | 10                    | μΑ   |
| I <sub>PU</sub>                                | I/O Weak Pull-up Resistor<br>Current   | 0 ≤ V <sub>IN</sub> ≤ 0.7 * V <sub>CCIO</sub>               | -30                      | -   | -150                  | μΑ   |
| I <sub>PD</sub>                                | I/O Weak Pull-down Resistor<br>Current | V <sub>IL</sub> (max) ≤ V <sub>IN</sub> ≤ V <sub>CCIO</sub> | 30                       | -   | 150                   | μΑ   |
| I <sub>BHLS</sub>                              | Bus Hold Low Sustaining Current        | V <sub>IN</sub> = V <sub>IL</sub> (max)                     | 30                       | _   | _                     | μΑ   |
| I <sub>BHHS</sub>                              | Bus Hold High Sustaining Current       | V <sub>IN</sub> = 0.7 * V <sub>CCIO</sub>                   | -30                      | 1   | ı                     | μΑ   |
| I <sub>BHLO</sub>                              | Bus hold low Overdrive Current         | $0 \le V_{IN} \le V_{CCIO}$                                 | _                        | _   | 150                   | μΑ   |
| I <sub>BHHO</sub>                              | Bus hold high Overdrive Current        | $0 \le V_{IN} \le V_{CCIO}$                                 | _                        | _   | -150                  | μΑ   |
| $V_{BHT}$                                      | Bus Hold Trip Points                   | _                                                           | V <sub>IL</sub><br>(max) | _   | V <sub>IH</sub> (min) | V    |

#### Notes:

- 1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output tristated. Bus Maintenance circuits are disabled.
- 2. To be updated after design sims.
- 3. I/O Pin capacitance from simulations show a typical value of 3 pF @ 25°, F=1 MHz and typical conditions with bus maintenance circuits disabled.

Table 3.8. Capacitors - Wide Range (Over Recommended Operating Conditions)

| Symbol           | Parameter                    | Condition                                                                                                                                                        | Min | Тур | Max | Unit |
|------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| C <sub>1</sub> * | I/O Capacitance*             | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, \\ V_{CC} = \text{typ., } V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 \text{V}$ | -   | 6   | _   | pf   |
| C <sub>2</sub> * | Dedicated Input Capacitance* | $V_{CCIO}$ = 3.3 V, 2.5 V, 1.8 V, 1.5 V, 1.2 V, $V_{CC}$ = typ., $V_{IO}$ = 0 to $V_{CCIO}$ + 0.2V                                                               | _   | 6   | _   | pf   |

\*Note: T<sub>A</sub> 25 °C, f = 1.0 MHz.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

FPGA-DS-02049-0.81.01



Table 3.9. Capacitors – High Performance (Over Recommended Operating Conditions)

| Symbol           | Parameter                    | Condition                                                                                                                            | Min | Тур | Max | Unit |
|------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| C <sub>1</sub> * | I/O Capacitance*             | $V_{CCIO} = 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = \text{typ.},$<br>$V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 \text{ V}$ | 1   | 6   | -   | pf   |
| C <sub>2</sub> * | Dedicated Input Capacitance* | $V_{CCIO} = 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = \text{typ.},$<br>$V_{IO} = 0 \text{ to } V_{CCIO} + 0.2 \text{ V}$ | ı   | 6   | _   | pf   |
| C <sub>3</sub> * | D-PHY I/O Capacitance        | $V_{CCA\_D-PHY} = 1.8 \text{ V}, V_{CC} = \text{typ.}, V_{IO} = 0$<br>to $V_{CCA\_D-PHY} + 0.2 \text{V}$                             | 1   | 5   | 1   | pf   |
| C <sub>4</sub> * | SERDES I/O Capacitance       | $V_{CC\_HS} = 1.0 \text{ V}, V_{CC} = \text{typ.}, V_{IO} = 0 \text{ to}$<br>$V_{CC\_HS} + 0.2 \text{ V}$                            | 1   | 5   | _   | pf   |

<sup>\*</sup>Note:  $T_A 25 \, ^{\circ}\text{C}$ ,  $f = 1.0 \, \text{MHz}$ .

Table 3.10. Single Ended Input Hysteresis – Wide Range (Over Recommended Operating Conditions)

| IO_TYPE  | VCCIO | TYP Hysteresis |  |  |  |  |  |
|----------|-------|----------------|--|--|--|--|--|
| LVCMOS33 | 3.3 V | 250 mV         |  |  |  |  |  |
| LVCMOCOF | 3.3 V | 200 mV         |  |  |  |  |  |
| LVCMOS25 | 2.5 V | 250 mV         |  |  |  |  |  |
| LVCMOS18 | 1.8 V | 180 mV         |  |  |  |  |  |
| LVCMOS15 | 1.5 V | 50 mV          |  |  |  |  |  |
| LVCMOS12 | 1.2 V | 0              |  |  |  |  |  |
| LVCMOS10 | 1.2 V | 0              |  |  |  |  |  |

Table 3.11. Single Ended Input Hysteresis – High Performance (Over Recommended Operating Conditions)

| IO_TYPE    | VCCIO | TYP Hysteresis |
|------------|-------|----------------|
| LVCMOS18H  | 1.8 V | 180 mV         |
|            | 1.8 V | 50 mV          |
| LVCMOS15H  | 1.0 V | 150 mV         |
|            | 1.5 V | 0              |
| LVCMOS12H  | 1.2 V | 0              |
| LVCMOS10H  | 1.0 V | > 25 mV        |
| MIPI-LP-RX | 1.2 V | 180 mV         |

## 3.9. Supply Currents

For estimating and calculating current, use Power Calculator in Lattice Design Software.

This operating and peak current is design dependent, and can be calculated in Lattice Design Software. Some blocks can be placed into low current standby modes. Refer to Power Management and Calculation for CrossLink-NX Devices (FPGA-TN-02075).



# 3.10. sysI/O Recommended Operating Conditions

Table 3.12. sysI/O Recommended Operating Conditions

| Standard                             | Support Banks | V <sub>CCIO</sub> (Input)                           | V <sub>CCIO</sub> (Output)                     |
|--------------------------------------|---------------|-----------------------------------------------------|------------------------------------------------|
| Standard                             |               | Тур.                                                | Тур.                                           |
| Single-Ended                         |               |                                                     |                                                |
| LVCMOS33                             | 0, 1, 2, 6, 7 | 3.3                                                 | 3.3                                            |
| LVTTL33                              | 0, 1, 2, 6, 7 | 3.3                                                 | 3.3                                            |
| LVCMOS25 <sup>1, 2</sup>             | 0, 1, 2, 6, 7 | 2.5, 3.3                                            | 2.5                                            |
| LVCMOS18 <sup>1, 2</sup>             | 0, 1, 2, 6, 7 | 1.2, 1.5, 1.8, 2.5, 3.3                             | 1.8                                            |
| LVCMOS18H                            | 3, 4, 5       | 1.8                                                 | 1.8                                            |
| LVCMOS15 <sup>1, 2</sup>             | 0, 1, 2, 6, 7 | 1.2, 1.5, 1.8, 2.5, 3.3                             | 1.5                                            |
| LVCMOS15H <sup>1</sup>               | 3, 4, 5       | 1.5, 1.8                                            | 1.5                                            |
| LVCMOS12 <sup>1, 2</sup>             | 0, 1, 2, 6, 7 | 1.2, 1.5, 1.8, 2.5, 3.3                             | 1.2                                            |
| LVCMOS12H <sup>1</sup>               | 3, 4, 5       | 1.2, 1.35 <sup>7</sup> , 1.5, 1.8                   | 1.2                                            |
| LVCMOS10 <sup>1</sup>                | 0, 1, 2, 6, 7 | 1.2, 1.5, 1.8, 2.5, 3.3                             | _                                              |
| LVCMOS10H <sup>1</sup>               | 3, 4, 5       | 1.0, 1.2, 1.35 <sup>7</sup> , 1.5, 1.8              | 1.0                                            |
| LVCMOS10R <sup>1</sup>               | 3, 4, 5       | 1.0, 1.2, 1.35 <sup>7</sup> , 1.5, 1.8              | _                                              |
| SSTL135_I, SSTL135_II <sup>3</sup>   | 3, 4, 5       | 1.35 <sup>7</sup>                                   | 1.35                                           |
| SSTL15_I, SSTL15_II <sup>3</sup>     | 3, 4, 5       | 1.5 <sup>8</sup>                                    | 1.58                                           |
| HSTL15_I <sup>3</sup>                | 3, 4, 5       | 1.5 <sup>8</sup>                                    | 1.58                                           |
| HSUL12 <sup>3</sup>                  | 3, 4, 5       | 1.2                                                 | 1.2                                            |
| MIPI D-PHY LP Input <sup>3, 6</sup>  | 3, 4, 5       | 1.2                                                 | 1.2                                            |
| Differential <sup>6</sup>            |               |                                                     |                                                |
| LVDS                                 | 3, 4, 5       | 1.8                                                 | 1.8                                            |
| LVDSE <sup>5</sup>                   | 0, 1, 2, 6, 7 | _                                                   | 2.5                                            |
| subLVDS                              | 3, 4, 5       | 1.8                                                 | _                                              |
| subLVDSE <sup>5</sup>                | 0, 1, 2, 6, 7 | _                                                   | 1.8                                            |
| subLVDSEH <sup>5</sup>               | 3, 4, 5       | _                                                   | 1.8                                            |
| SLVS <sup>6</sup>                    | 3, 4, 5       | 1.0, 1.2, 1.35 <sup>7</sup> , 1.5, 1.8 <sup>4</sup> | 1.2, 1.35 <sup>7</sup> , 1.5, 1.8 <sup>4</sup> |
| MIPI D-PHY <sup>6</sup>              | 3, 4, 5       | 1.2                                                 | 1.2                                            |
| LVCMOS33D <sup>5</sup>               | 0, 1, 2, 6, 7 | _                                                   | 3.3                                            |
| LVTTL33D <sup>5</sup>                | 0, 1, 2, 6, 7 | _                                                   | 3.3                                            |
| LVCMOS25D <sup>5</sup>               | 0, 1, 2, 6, 7 | _                                                   | 2.5                                            |
| SSTL135D_I, SSTL135D_II <sup>5</sup> | 3, 4, 5       | _                                                   | 1.35 <sup>7</sup>                              |
| SSTL15D_I, SSTL15D_II <sup>5</sup>   | 3, 4, 5       | _                                                   | 1.5                                            |
| HSTL15D_I <sup>5</sup>               | 3, 4, 5       | _                                                   | 1.5                                            |
| HSUL12D <sup>5</sup>                 | 3, 4, 5       | _                                                   | 1.2                                            |

#### Notes:

- Single-ended input can mix into I/O Banks with V<sub>CCIO</sub> different from the standard requires due to some of these input standards use internal supply voltage source (V<sub>CC</sub>, V<sub>CCAUX</sub>) to power the input buffer, which makes them to be independent of V<sub>CCIO</sub> voltage. For more details, please refer to CrossLink-NX sysI/O Usage Guide (FPGA-TN-02067). The following is a brief guideline to follow:
  - a. Weak pull-up on the I/O must be set to OFF.
  - b. Bank 3, Bank 4, and Bank 5 I/O can only mix into banks with V<sub>CCIO</sub> higher than the pin standard, due to clamping diode on the pin in these banks. Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7 does not have this restriction.
  - c. LVCMOS25 uses  $V_{CCIO}$  supply on input buffer in Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7. It can be supported with  $V_{CCIO}$  = 3.3 V to meet the  $V_{IH}$  and  $V_{IL}$  requirements, but there is additional current drawn on  $V_{CCIO}$ . Hysteresis has to be disabled when using 3.3 V supply voltage.
  - d. LVCMOS15 uses  $V_{\text{CCIO}}$  supply on input buffer in Bank 3, Bank 4, and Bank 5. It can be supported with  $V_{\text{CCIO}}$  = 1.8 V to meet the  $V_{\text{IH}}$  and  $V_{\text{IL}}$  requirements, but there is additional current drawn on  $V_{\text{CCIO}}$ .



- Single-ended LVCMOS inputs can mixed into I/O Banks with different V<sub>CCIO</sub>, providing weak pull-up is not used.
   For additional information on Mixed I/O in Bank V<sub>CCIO</sub>, refer to CrossLink-NX sysI/O Usage Guide (FPGA-TN-02067).
- These inputs use diffrential input comparator in Bank 3, Bank 4, and Bank 5. The differential input comparator uses V<sub>CCAUXH</sub> power supply. These inputs require the V<sub>REF</sub> pin to provide the reference voltage in the Bank. Refer to CrossLink-NX sysI/O Usage Guide (FPGA-TN-02067) for details.
- 4. All differential inputs use differential input comparator in Bank 3, Bank 4, and Bank 5. The differential input comparator uses V<sub>CCAUXH</sub> power supply. There is no differential input signaling supported in Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7.
- 5. These outputs are emulating differential output pair with single-ended output drivers with true and complement outputs driving on each of the corresponding true and complement output pair pins. The common mode voltage, V<sub>CM</sub>, is ½ \* V<sub>CCIO</sub>. Refer to CrossLink-NX sysI/O Usage Guide (FPGA-TN-02067) for details.
- 6. Soft MIPI D-PHY HS using sysl/O is supported with SLVS input and output that can be placed in banks with  $V_{CCIO}$  voltage shown in SLVS. D-PHY with HS and LP modes supported needs to be placed in banks with  $V_{CCIO}$  voltage = 1.2 V. Soft MIPI D-PHY LP input and output using sysl/O are supported with LVCMOS12.
- 7.  $V_{CCIO} = 1.35 \text{ V}$  is only supported in Bank 3, Bank 4, and Bank 5, for use with DDR3L interface in the bank. These Input and Output standards can fit into the same bank with the  $V_{CCIO} = 1.35 \text{ V}$ .
- 8. LVCMOS15 input uses V<sub>CCIO</sub> supply voltage. If V<sub>CCIO</sub> is 1.8 V, the DC levels for LVCMOS15 are still met, but there could be increase in input buffer current.

# 3.11. sysI/O Single-Ended DC Electrical Characteristics

Table 3.13. sysI/O DC Electrical Characteristics – Wide Range I/O (Over Recommended Operating Conditions)

|              |             |                          |                          | <u> </u>               |                         | •                                |                         |                      |
|--------------|-------------|--------------------------|--------------------------|------------------------|-------------------------|----------------------------------|-------------------------|----------------------|
| Input/Output |             | V <sub>IL</sub> 1        | V <sub>IH</sub>          | 1                      | V <sub>OL</sub> Max     | V <sub>OH</sub> Min <sup>2</sup> | I <sub>OL</sub> (mA)    | I <sub>OH</sub> (mA) |
| Standard     | Min (V)     | Max (V)                  | Min (V)                  | Max (V)                | (V)                     | (V)                              | IOL(IIIA)               | іон(піж)             |
| LVCMOS33     |             | 0.8                      | 2.0                      | 3.465                  | 0.4                     | V <sub>CCIO</sub> – 0.4          | 2, 4, 8, 12             | -2, -4, -8,<br>-12   |
| LVCMOS33     |             |                          |                          | 0.2                    | V <sub>CCIO</sub> – 0.2 | 0.1                              | 0.1                     |                      |
| LVCMOS25     |             | 0.7                      | 1.7                      | 2.625                  | 0.4                     | V <sub>CCIO</sub> – 0.4          | 2, 4, 8, 10             | -2, -4, -8,<br>-10   |
|              |             |                          |                          |                        | 0.2                     | V <sub>CCIO</sub> – 0.2          | 0.1                     | 0.1                  |
| LVCMOS18     | 0 0.25 * 1/ | 0.35 * V <sub>CCIO</sub> | 1.9                      | 0.4                    | V <sub>CCIO</sub> – 0.4 | 2, 4, 8                          | -2, -4, -8              |                      |
| LVCIVIOS18   |             |                          | 0.33 *(Cl0               | 0.03 V <sub>CCIO</sub> | 0.03 •(CIO 1.5          | 0.2                              | V <sub>CCIO</sub> – 0.2 | 0.1                  |
| LVCMOS15     |             | 0.35 * V <sub>CCIO</sub> | 0.65 * V <sub>CCIO</sub> | 1.575                  | 0.4                     | V <sub>CCIO</sub> – 0.4          | 2, 4                    | -2, -4, -8,<br>-12   |
|              |             |                          |                          |                        | 0.2                     | V <sub>CCIO</sub> – 0.2          | 0.1                     | 0.1                  |
| LVCMOS12     |             | 0.35 * V <sub>CCIO</sub> | 0.65 * V <sub>CCIO</sub> | 1.26                   | 0.4                     | V <sub>CCIO</sub> – 0.4          | 2, 4                    | -2, -4, -8,<br>-12   |
|              |             |                          |                          |                        | 0.2                     | V <sub>CCIO</sub> – 0.2          | 0.1                     | 0.1                  |
| LVCMOS10     |             | 0.3 * V <sub>CCIO</sub>  | 0.7 * V <sub>CCIO</sub>  | 1.05                   | No O/P Support          |                                  |                         |                      |

#### Notes:

- 1. V<sub>CCIO</sub> for input level refers to the supply rail level associated with a given input standard or the upstream driver V<sub>CCIO</sub> rail levels.
- 2.  $V_{CCIO}$  for the output levels refer to the  $V_{CCIO}$  of the CrossLink-NX device.



Table 3.14. sysI/O DC Electrical Characteristics – High Performance I/O (Over Recommended Operating Conditions)

| Input/Output |         | V <sub>IL</sub> 1       | V <sub>IH</sub> <sup>1</sup> |         | V <sub>OL</sub> Max         | V <sub>OH</sub> Min²     | /m ^\                | 1 (m A)                  |
|--------------|---------|-------------------------|------------------------------|---------|-----------------------------|--------------------------|----------------------|--------------------------|
| Standard     | Min (V) | Max (V)                 | Min (V)                      | Max (V) | (V)                         | (V)                      | I <sub>OL</sub> (mA) | I <sub>OH</sub> (mA)     |
| LVCMOS18H    |         | 0.35 *                  | 0.65 * V <sub>CCIO</sub>     | 1.9     | 0.4                         | V <sub>CCIO</sub> – 0.4  | 2, 4, 8, 12          | -2, -4, -8,<br>-12       |
|              |         | V <sub>CCIO</sub>       |                              |         | 0.2                         | V <sub>CCIO</sub> – 0.2  | 0.1                  | -0.1                     |
| LVCMOS1FIL   |         | 0.35 *                  | 0.65 * V <sub>CCIO</sub>     | 1 575   | 0.4                         | V <sub>CCIO</sub> – 0.4  | 2, 4, 8              | -2, -4, -8               |
| LVCMOS15H    |         | $V_{CCIO}$              | 0.03 V <sub>CCIO</sub>       | 1.575   | 0.2                         | V <sub>CCIO</sub> – 0.2  | 0.1                  | -0.1                     |
| LVCMOS12H    |         | 0.35 *                  | 0.65 * V <sub>CCIO</sub>     | 1.26    | 0.4                         | V <sub>CCIO</sub> – 0.4  | 2, 4, 8              | -2, -4, -8               |
| LVCIVIOS12H  |         | $V_{CCIO}$              | 0.03 V <sub>CCIO</sub>       | 1.20    | 0.2                         | V <sub>CCIO</sub> – 0.2  | 0.1                  | -0.1                     |
| LVCMOS10H    |         | 0.3 * V <sub>CCIO</sub> | 0.7 * V <sub>CCIO</sub>      | 1.05    | 0.25 *<br>V <sub>CCIO</sub> | 0.75 * V <sub>CCIO</sub> | 2, 4                 | -2, -4                   |
|              |         |                         |                              |         | 0.1                         | V <sub>CCIO</sub> – 0.1  | 0.1                  | -0.1                     |
| SSTL15_I     |         | $V_{REF} - 0.10$        | V <sub>REF</sub> + 0.1       | 1.575   | 0.30                        | V <sub>CCIO</sub> – 0.30 | 7.5                  | -7.5                     |
| SSTL15_II    |         | $V_{REF} - 0.10$        | V <sub>REF</sub> + 0.1       | 1.575   | 0.30                        | V <sub>CCIO</sub> – 0.30 | 8.8                  | -8.8                     |
| HSTL15_I     |         | $V_{REF} - 0.10$        | V <sub>REF</sub> + 0.1       | 1.575   | 0.40                        | V <sub>CCIO</sub> – 0.40 | 8                    | -8                       |
| SSTL135_I    |         | $V_{REF} - 0.09$        | V <sub>REF</sub> + 0.09      | 1.418   | 0.27                        | V <sub>CCIO</sub> – 0.27 | 6.75                 | -6.75                    |
| SSTL135_II   |         | V <sub>REF</sub> – 0.09 | V <sub>REF</sub> + 0.09      | 1.418   | 0.27                        | V <sub>CCIO</sub> – 0.27 | 8                    | -8                       |
| LVCMOS10R    |         | V <sub>REF</sub> - 0.10 | V <sub>REF</sub> + 0.10      | 1.05    | 1                           |                          | _                    | _                        |
| HSUL12       |         | V <sub>REF</sub> - 0.10 | V <sub>REF</sub> + 0.10      | 1.26    | 0.3                         | V <sub>CCIO</sub> – 0.3  | 8.8, 7.5,<br>6.25, 5 | -8.8, -7.5,<br>-6.25, -5 |

#### Notes:

- 1. V<sub>CCIO</sub> for input level refers to the supply rail level associated with a given input standard or the upstream driver V<sub>CCIO</sub> rail levels.
- 2.  $V_{CCIO}$  for the output levels refer to the  $V_{CCIO}$  of the CrossLink-NX device.

Table 3.15. I/O Resistance Characteristics (Over Recommended Operating Conditions)

| Parameter         | Description                                                  | Test Conditions                                                 | Min | Тур | Max | Unit |
|-------------------|--------------------------------------------------------------|-----------------------------------------------------------------|-----|-----|-----|------|
| 50RS              | Output Drive Resistance when 50RS<br>Drive Strength Selected | V <sub>CCIO</sub> = 1.8 V, 2.5 V, or 3.3 V                      | _   | 50  | _   | Ω    |
| R <sub>DIFF</sub> | Input Differential Termination<br>Resistance                 | Bank 3, Bank 4, and Bank 5, for I/O selected to be differential |     | 100 |     | Ω    |



# 3.12. sysI/O Differential DC Electrical Characteristics

#### 3.12.1. LVDS

LVDS input buffer on CrossLink-NX is operating with  $V_{CCAUX} = 1.8 \text{ V}$  and independent of Bank  $V_{CCIO}$  voltage. LVDS output buffer is powered by the Bank  $V_{CCIO}$  at 1.8 V.

LVDS can only be supported in Bank 3, Bank 4, and Bank 5. LVDS25 output can be emulated with LVDS25E in Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7. This is described in LVDS25E (Output Only) section.

Table 3.16. LVDS DC Electrical Characteristics (Over Recommended Operating Conditions)<sup>1</sup>

| Parameter                           | Description                                                | Test Conditions                                            | Min   | Тур   | Max               | Unit |
|-------------------------------------|------------------------------------------------------------|------------------------------------------------------------|-------|-------|-------------------|------|
| V <sub>INP</sub> , V <sub>INM</sub> | Input Voltage                                              | _                                                          | 0     | _     | 1.60              | V    |
| V <sub>ICM</sub>                    | Input Common Mode Voltage                                  | Half the sum of the two Inputs                             | 0.05  | _     | 1.55 <sup>2</sup> | V    |
| $V_{THD}$                           | Differential Input Threshold                               | Difference between the two Inputs                          | ±100  | _     | _                 | mV   |
| I <sub>IN</sub>                     | Input Current                                              | Power On or Power Off                                      | _     | _     | ±10               | μΑ   |
| V <sub>OH</sub>                     | Output High Voltage for V <sub>OP</sub> or V <sub>OM</sub> | $R_T = 100 \Omega$                                         | _     | 1.425 | 1.60              | V    |
| V <sub>OL</sub>                     | Output Low Voltage for V <sub>OP</sub> or V <sub>OM</sub>  | $R_T = 100 \Omega$                                         | 0.9 V | 1.075 | _                 | V    |
| V <sub>OD</sub>                     | Output Voltage Differential                                | $(V_{OP} - V_{OM}), R_T = 100 \Omega$                      | 250   | 350   | 450               | mV   |
| $\Delta V_{OD}$                     | Change in $V_{\text{OD}}$ Between High and Low             | _                                                          | _     | _     | 50                | mV   |
| V <sub>OCM</sub>                    | Output Common Mode Voltage                                 | $(V_{OP} + V_{OM})/2$ , $R_T = 100 \Omega$                 | 1.125 | 1.25  | 1.375             | V    |
| $\Delta V_{OCM}$                    | Change in $V_{OCM}$ , $V_{OCM(MAX)}$ - $V_{OCM(MIN)}$      | _                                                          | _     | _     | 50                | mV   |
| I <sub>SAB</sub>                    | Output Short Circuit Current                               | V <sub>OD</sub> = 0 V Driver outputs shorted to each other | _     | _     | 12                | mA   |
| $\Delta V_{OS}$                     | Change in $V_{\text{OS}}$ between H and L                  | _                                                          | _     | _     | 50                | mV   |

#### Note:

- 1. LVDS input or output are supported in Bank 3, Bank 4, and Bank 5. LVDS input uses  $V_{CCAUX}$  on the differential input comparator, and can be located in any  $V_{CCIO}$  voltage bank. LVDS output uses  $V_{CCIO}$  on the differential output driver, and can only be located in bank with  $V_{CCIO} = 1.8 \text{ V}$ .
- 2.  $V_{ICM}$  is depending on VID, input differential voltage, so the voltage on pin cannot exceed  $V_{INP/INN(min/max)}$  requirements.  $V_{ICM(min)} = V_{INP/INN(min)} + \frac{1}{2} V_{ID}$ ,  $V_{ICM(max)} = V_{INP/INN(max)} \frac{1}{2} V_{ID}$ . Values in the table is based on minimum  $V_{ID}$  of +/- 100 mV.



### 3.12.2. LVDS25E (Output Only)

Three sides of the CrossLink-NX devices, Top, Left and Right, support LVDS25 outputs with emulated complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The scheme shown in Figure 3.2 is one possible solution for point-to-point signals.

**Table 3.17. LVDS25E DC Conditions** 

| Parameter         | Description                    | Typical | Unit |
|-------------------|--------------------------------|---------|------|
| V <sub>CCIO</sub> | Output Driver Supply (±5%)     | 2.50    | V    |
| Z <sub>OUT</sub>  | Driver Impedance               | 20      | Ω    |
| R <sub>S</sub>    | Driver Series Resistor (±1%)   | 158     | Ω    |
| R <sub>P</sub>    | Driver Parallel Resistor (±1%) | 140     | Ω    |
| R <sub>T</sub>    | Receiver Termination (±1%)     | 100     | Ω    |
| V <sub>OH</sub>   | Output High Voltage            | 1.43    | V    |
| V <sub>OL</sub>   | Output Low Voltage             | 1.07    | V    |
| V <sub>OD</sub>   | Output Differential Voltage    | 0.35    | V    |
| V <sub>CM</sub>   | Output Common Mode Voltage     | 1.25    | V    |
| Z <sub>BACK</sub> | Back Impedance                 | 100.5   | Ω    |
| I <sub>DC</sub>   | DC Output Current              | 6.03    | mA   |



Figure 3.2. LVDS25E Output Termination Example



### 3.12.3. SubLVDS (Input Only)

SubLVDS is a reduced-voltage form of LVDS signaling, very similar to LVDS. It is a standard used in many camera types of applications, and follow the SMIA 1.0, Part 2: CCP2 Specification. Being similar to LVDS, the CrossLink-NX devices can support the subLVDS input signaling with the same LVDS input buffer. The output for subLVDS is implemented in subLVDSE/subLVDSEH with a pair of LVCMOS18 output drivers (see SubLVDSE/SubLVDSEH (Output Only) section).

Table 3.18. SubLVDS Input DC Electrical Characteristics (Over Recommended Operating Conditions)

| Parameter        | Description                          | Test Conditions                | Min | Тур | Max | Unit |
|------------------|--------------------------------------|--------------------------------|-----|-----|-----|------|
| V <sub>ID</sub>  | Input Differential Threshold Voltage | Over V <sub>ICM</sub> range    | 70  | 150 | 200 | mV   |
| V <sub>ICM</sub> | Input Common Mode Voltage            | Half the sum of the two Inputs | 0.4 | 0.9 | 1.4 | V    |



Figure 3.3. SubLVDS Input Interface

### 3.12.4. SubLVDSE/SubLVDSEH (Output Only)

SubLVDS output uses a pair of LVCMOS18 drivers with True and Complement outputs. The VCCIO of the bank used for subLVDSE or subLVDSEH needs to be powered by 1.8V. SubLVDSE is for Bank 0, Bank 1, Bank 2, Bank 5, and Bank 6; and subLVDSEH is for Bank 3, Bank 4, and Bank 5.

Performance of the subLVDSE/subLVDSEH driver is limited to the performance of LVCMOS18.

Table 3.19. SubLVDS Output DC Electrical Characteristics (Over Recommended Operating Conditions)

| Parameter        | Description                       | Test Conditions                 | Min | Тур | Max | Unit |
|------------------|-----------------------------------|---------------------------------|-----|-----|-----|------|
| V <sub>OD</sub>  | Output Differential Voltage Swing | _                               | ı   | 150 | 1   | mV   |
| V <sub>OCM</sub> | Output Common Mode Voltage        | Half the sum of the two Outputs | _   | 0.9 | _   | V    |



Figure 3.4. SubLVDS Output Interface

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### 3.12.5. SLVS

Scalable Low-Voltage Signaling (SLVS) is based on a point-to-point signaling method defined in the JEDEC JESD8-13 (SLVS-400) standard. This standard evolved from the traditional LVDS standard with smaller voltage swings and a lower common-mode voltage. The 200 mV (400 mV p-p) SLVS swing contributes to a reduction in power.

The CrossLink-NX devices receive SLVS differential input with the LVDS input buffer. This LVDS input buffer is design to cover wide input common mode range that can meet the SLVS input standard specified by the JEDEC standard.

Table 3.20. SLVS Input DC Characteristics (Over Recommended Operating Conditions)

| Parameter        | Description                          | Test Conditions                | Min | Тур | Max | Unit |
|------------------|--------------------------------------|--------------------------------|-----|-----|-----|------|
| V <sub>ID</sub>  | Input Differential Threshold Voltage | Over V <sub>ICM</sub> range    | 70  | -   |     | mV   |
| V <sub>ICM</sub> | Input Common Mode Voltage            | Half the sum of the two Inputs | 70  | 200 | 330 | mV   |

The SLVS output on CrossLink-NX is supported with the LVDS drivers found in Bank 3, Bank 4, and Bank 5. The LVDS driver on CrossLink-NX is a current controlled driver. It can be configured as LVDS driver, or configured with the 100  $\Omega$  differential termination with center-tap set to  $V_{\text{OCM}}$  at 200 mV. This means the differential output driver can be placed into bank with  $V_{\text{CCIO}}$  = 1.2 V, 1.5 V, or 1.8 V, even if it is powered by  $V_{\text{CCIO}}$ .

Table 3.21. SLVS Output DC Characteristics (Over Recommended Operating Conditions)

| Parameter         | Description                       | Test Conditions                 | Min | Тур                 | Max  | Unit |
|-------------------|-----------------------------------|---------------------------------|-----|---------------------|------|------|
| V <sub>CCIO</sub> | Bank V <sub>CCIO</sub>            | _                               | -5% | 1.2,<br>1.5,<br>1.8 | + 5% | V    |
| V <sub>OD</sub>   | Output Differential Voltage Swing | _                               | 140 | 200                 | 270  | mV   |
| V <sub>OCM</sub>  | Output Common Mode Voltage        | Half the sum of the two Outputs | 150 | 200                 | 250  | mV   |
| Z <sub>OS</sub>   | Single-Ended Output Impedance     | _                               | 40  | 50                  | 62.5 | Ω    |



Figure 3.5. SLVS Interface

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



#### 3.12.6. Soft MIPI D-PHY

When Soft D-PHY is implemented inside the FPGA logic, the I/O interface needs to use sysI/O buffers to connect to external D-PHY pins.

The CrossLink-NX sysI/O provides support of SLVS, as described in SLVS section, plus the LVCMOS12 input / output buffers together to support the High Speed (HS) and Low Power (LP) mode as defined in MIPI Alliance Specification for D-PHY.

To support MIPI D-PHY with SLVS (LVDS) and LVCMOS12, the bank  $V_{\text{CCIO}}$  cannot be set to 1.5 V or 1.8 V. It has to connect to 1.2 V, or 1.1 V.

All other DC parameters are the same as listed in SLVS section. DC parameters for the LP driver and receiver are the same as listed in LVCMOS12.





Figure 3.6. MIPI Interface



### Table 3.22. Soft D-PHY Input Timing and Levels

| Symbol                       | Description                                                 | Conditions | Min | Тур | Max | Unit |  |  |  |  |
|------------------------------|-------------------------------------------------------------|------------|-----|-----|-----|------|--|--|--|--|
| High Speed (                 | High Speed (Differential) Input DC Specifications           |            |     |     |     |      |  |  |  |  |
| V <sub>CMRX(DC)</sub>        | Common-mode Voltage in High Speed Mode                      | _          | 70  | _   | 330 | mV   |  |  |  |  |
| V <sub>IDTH</sub>            | Differential Input HIGH Threshold                           | _          | 70  | _   | _   | mV   |  |  |  |  |
| $V_{IDTL}$                   | Differential Input LOW Threshold                            | _          | _   | _   | -70 | mV   |  |  |  |  |
| V <sub>IHHS</sub>            | Input HIGH Voltage (for HS mode)                            | _          | _   | _   | 460 | mV   |  |  |  |  |
| V <sub>ILHS</sub>            | Input LOW Voltage                                           | _          | -40 | _   | _   | mV   |  |  |  |  |
| V <sub>TERM-EN</sub>         | Single-ended voltage for HS Termination Enable <sup>4</sup> | _          | _   | _   | 450 | mV   |  |  |  |  |
| Z <sub>ID</sub>              | Differential Input Impedance                                | _          | 80  | 100 | 125 | Ω    |  |  |  |  |
| High Speed (                 | Differential) Input AC Specifications                       |            |     |     |     |      |  |  |  |  |
| $\Delta V_{CMRX(HF)}^{1}$    | Common-mode Interference (>450 MHz)                         | _          | _   | _   | 100 | mV   |  |  |  |  |
| $\Delta V_{CMRX(LF)}^{2, 3}$ | Common-mode Interference (50 MHz - 450 MHz)                 | _          | -50 | _   | 50  | mV   |  |  |  |  |
| Ссм                          | Common-mode Termination                                     | _          |     |     | 60  | pF   |  |  |  |  |
| Low Power (S                 | ingle-Ended) Input DC Specifications                        |            |     |     |     |      |  |  |  |  |
| $V_{IH}$                     | Low Power Mode Input HIGH Voltage                           | _          | 740 | -   | -   | mV   |  |  |  |  |
| $V_{IL}$                     | Low Power Mode Input LOW Voltage                            | _          | _   | -   | 550 | mV   |  |  |  |  |
| $V_{\text{IL-ULP}}$          | Ultra Low Power Input LOW Voltage                           | _          | _   | _   | 300 | mV   |  |  |  |  |
| V <sub>HYST</sub>            | Low Power Mode Input Hysteresis                             | _          | 25  | _   | _   | mV   |  |  |  |  |
| $\mathbf{e}_{	extsf{spike}}$ | Input Pulse Rejection                                       | _          | _   | _   | 300 | V∙ps |  |  |  |  |
| T <sub>MIN-RX</sub>          | Minimum Pulse Width Response                                | _          | 20  | _   | _   | ns   |  |  |  |  |
| V <sub>INT</sub>             | Peak Interference Amplitude                                 | _          | _   | _   | 200 | mV   |  |  |  |  |
| f <sub>INT</sub>             | Interference Frequency                                      | _          | 450 | _   | _   | MHz  |  |  |  |  |
| Contention D                 | etector (LP-CD) DC Specifications                           |            |     |     |     |      |  |  |  |  |
| V <sub>IHCD</sub>            | Contention Detect HIGH Voltage                              | _          | 450 | _   | _   | mV   |  |  |  |  |
| V <sub>ILCD</sub>            | Contention Detect LOW Voltage                               | _          | _   | _   | 200 | mV   |  |  |  |  |

#### Notes:

- 1. This is peak amplitude of sine wave modulated to the receiver inputs.
- 2. Input common-mode voltage difference compared to average common-mode voltage on the receiver inputs.
- 3. Exclude any static ground shift of 50 mV.
- 4. High Speed Differential  $R_{\text{TERM}}$  is enabled when both  $D_P$  and  $D_N$  are below this voltage.



Table 3.23. Soft D-PHY Output Timing and Levels

| Symbol                  | Description                                                  | Conditions                                                                       | Min | Тур | Max  | Unit              |
|-------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------|-----|-----|------|-------------------|
| High Speed (D           | ifferential) Output DC Specifications                        |                                                                                  |     |     |      |                   |
| V <sub>CMTX</sub>       | Common-mode Voltage in High Speed Mode                       | _                                                                                | 150 | 200 | 250  | mV                |
| ΔV <sub>CMTX(1,0)</sub> | V <sub>CMTX</sub> Mismatch Between Differential HIGH and LOW | _                                                                                | _   | _   | 5    | mV                |
| V <sub>OD</sub>         | Output Differential Voltage                                  | D-PHY-P — D-PHY-<br>N                                                            | 140 | 200 | 270  | mV                |
| ΔV <sub>OD</sub>        | V <sub>OD</sub> Mismatch Between Differential HIGH and LOW   | _                                                                                | _   | _   | 10   | mV                |
| V <sub>OHHS</sub>       | Single-Ended Output HIGH Voltage                             | _                                                                                | _   | _   | 360  | mV                |
| Zos                     | Single Ended Output Impedance                                | _                                                                                |     | 50  |      | Ω                 |
| ΔZ <sub>OS</sub>        | Z <sub>OS</sub> mismatch                                     | _                                                                                | _   | _   | 20   | %                 |
| High Speed (Di          | ifferential) Output AC Specifications                        |                                                                                  |     |     |      |                   |
| $\Delta V_{CMTX(LF)}$   | Common-Mode Variation, 50 MHz – 450 MHz                      | _                                                                                | _   | _   | 25   | mV <sub>RMS</sub> |
| $\Delta V_{CMTX(HF)}$   | Common-Mode Variation, above 450 MHz                         | _                                                                                | _   | _   | 15   | mV <sub>RMS</sub> |
|                         | Output 20% - 80% Rise Time                                   | $0.08 \text{ Gbps} \le t_R \le 1.00$ Gbps                                        | _   | _   | 0.30 | UI                |
| t <sub>R</sub>          | Output 80% - 20% Fall Time                                   | 1.00 Gbps < t <sub>R</sub> ≤ 1.50<br>Gbps                                        | _   | _   | 0.35 | UI                |
|                         | O to the Nell of After CIV O to the                          | $0.08 \text{ Gbps} \le t_F \le 1.00$ Gbps                                        | _   | _   | 0.30 | UI                |
| t <sub>F</sub>          | Output Data Valid After CLK Output                           | 1.00 Gbps < t <sub>F</sub> ≤ 1.50<br>Gbps                                        | _   | _   | 0.35 | UI                |
| Low Power (Si           | ngle-Ended) Output DC Specifications                         | -                                                                                |     | •   |      |                   |
| V <sub>OH</sub>         | Low Power Mode Output HIGH Voltage                           | 0.08 Gbps – 1.5 Gbps                                                             | 1.1 | 1.2 | 1.3  | V                 |
| V <sub>OL</sub>         | Low Power Mode Input LOW Voltage                             | _                                                                                | -50 | _   | 50   | mV                |
| Z <sub>OLP</sub>        | Output Impedance in Low Power Mode                           | _                                                                                | 110 | _   | _    | Ω                 |
| Low Power (Si           | ngle-Ended) Output AC Specifications                         |                                                                                  |     |     |      |                   |
| t <sub>RLP</sub>        | 15% - 85% Rise Time                                          | _                                                                                | _   | _   | 25   | ns                |
| t <sub>FLP</sub>        | 85% - 15% Fise Time                                          | _                                                                                | _   | _   | 25   | ns                |
| t <sub>REOT</sub>       | HS – LP Mode Rise and Fall Time, 30% - 85%                   | _                                                                                | _   |     | 35   | ns                |
| $T_{LP-PULSE-TX}$       | Pulse Width of the LP Exclusive-OR Clock                     | 1st LP XOR Clock<br>Pulse after STOP<br>State or Last Pulse<br>before STOP State | 40  | -   | _    | ns                |
|                         |                                                              | All Other Pulses                                                                 | 20  | _   | _    | ns                |
| T <sub>LP-PER-TX</sub>  | Period of the LP Exclusive-OR Clock                          | _                                                                                | 90  | _   | _    | ns                |
| $C_{LOAD}$              | Load Capacitance                                             | _                                                                                | 0   |     | 70   | pF                |

### Table 3.24. Soft D-PHY Clock Signal Specification

| Symbol                     | Description        | Conditions | Min         | Тур | Max  | Unit |  |  |
|----------------------------|--------------------|------------|-------------|-----|------|------|--|--|
| Clock Signal Specification |                    |            |             |     |      |      |  |  |
| UI<br>Instantaneous        | UI <sub>INST</sub> | _          | 1           | 1   | 12.5 | ns   |  |  |
| III Variation              | ALII               | _          | -10%        | _   | 10%  | UI   |  |  |
| UI Variation               | ΔυΙ                | _          | <b>-</b> 5% | _   | 5%   | UI   |  |  |



Table 3.25. Soft D-PHY Data-Clock Timing Specifications

| Symbol                  | Description                      | Conditions                                         | Min   | Тур | Max  | Unit               |  |  |  |  |
|-------------------------|----------------------------------|----------------------------------------------------|-------|-----|------|--------------------|--|--|--|--|
| Data-Clock Ti           | Data-Clock Timing Specifications |                                                    |       |     |      |                    |  |  |  |  |
| т                       | Data to Clock Skew               | 0.08 Gbps ≤ T <sub>SKEW[TX]</sub> ≤ 1.00 Gbps      | -0.15 | _   | 0.15 | UI <sub>INST</sub> |  |  |  |  |
| T <sub>SKEW[TX]</sub>   | Data to Clock Skew               | 1.00 Gbps < T <sub>SKEW[TX]</sub> ≤ 1.50 Gbps      | -0.20 | _   | 0.20 | UI <sub>INST</sub> |  |  |  |  |
| т                       |                                  | 0.08 Gbps ≤ T <sub>SKEW[TLIS]</sub><br>≤ 1.00 Gbps | -0.20 | -   | 0.20 | UI <sub>INST</sub> |  |  |  |  |
| T <sub>SKEW[TLIS]</sub> | Data to Clock Skew               | 1.00 Gbps < T <sub>SKEW[TLIS]</sub> ≤ 1.50 Gbps    | -0.10 | -   | 0.10 | UI <sub>INST</sub> |  |  |  |  |
| т                       | Input Data Catus Bafara CLV      | 0.08 Gbps ≤ T <sub>SETUP[RX]</sub> ≤ 1.00 Gbps     | 0.15  | _   | _    | UI                 |  |  |  |  |
| T <sub>SETUP[RX]</sub>  | Input Data Setup Before CLK      | 1.00 Gbps < T <sub>SETUP[RX]</sub> ≤ 1.50 Gbps     | 0.20  | -   | _    | UI                 |  |  |  |  |
| т                       | Input Data Hold After CLV        | 0.08 Gbps ≤ T <sub>HOLD[RX]</sub> ≤ 1.00 Gbps      | 0.15  | _   | _    | UI                 |  |  |  |  |
| T <sub>HOLD[RX]</sub>   | Input Data Hold After CLK        | 1.00 Gbps < T <sub>HOLD[RX]</sub> ≤ 1.50 Gbps      | 0.20  | _   | _    | UI                 |  |  |  |  |

# 3.12.7. Differential HSTL15D (Output Only)

Differential HSTL outputs are implemented as a pair of complementary single-ended HSTL outputs.

### 3.12.8. Differential SSTL135D, SSTL15D (Output Only)

Differential SSTL is used for differential clock in DDR3/DDR3L memory interface. All differential SSTL outputs are implemented as a pair of complementary single-ended SSTL outputs. All allowable single-ended output classes (class I and class II) are supported.

### 3.12.9. Differential HSUL12D (Output Only)

Differential HSUL is used for differential clock in LPDDR2/LPDDR3 memory interface. All differential HSUL outputs are implemented as a pair of complementary single-ended HSUL12 outputs. All allowable single-ended drive strengths are supported.

### 3.12.10. Differential LVCMOS25D, LVCMOS33D, LVTTL33D (Output Only)

Differential LVCMOS and LVTTL outputs are implemented as a pair of complementary single-ended outputs. All allowable single-ended output drive strengths are supported.



# 3.13. CrossLink-NX Maximum sysI/O Buffer Speed

Over recommended operating conditions.

Table 3.26. CrossLink-NX Maximum I/O Buffer Speed<sup>1, 2, 3, 4, 7</sup>

| Buffer                          | Description                                                                                          | Banks         | Max               | Unit |
|---------------------------------|------------------------------------------------------------------------------------------------------|---------------|-------------------|------|
| Maximum sysl/O Input Frequency  |                                                                                                      |               |                   |      |
| Single-Ended                    |                                                                                                      |               |                   |      |
| LVCMOS33                        | LVCMOS33, V <sub>CCIO</sub> = 3.3 V                                                                  | 0, 1, 2, 6, 7 | 200               | MHz  |
| LVTTL33                         | LVTTL33, V <sub>CCIO</sub> = 3.3 V                                                                   | 0, 1, 2, 6, 7 | 200               | MHz  |
| LVCMOS25                        | LVCMOS25, V <sub>CCIO</sub> = 2.5 V                                                                  | 0, 1, 2, 6, 7 | 200               | MHz  |
| LVCMOS18 <sup>5</sup>           | LVCMOS18, V <sub>CCIO</sub> = 1.8 V                                                                  | 0, 1, 2, 6, 7 | 200               | MHz  |
| LVCMOS18H                       | LVCMOS18, V <sub>CCIO</sub> = 1.8 V                                                                  | 3, 4, 5       | 200               | MHz  |
| LVCMOS15 <sup>5</sup>           | LVCMOS15, V <sub>CCIO</sub> = 1.5 V                                                                  | 0, 1, 2, 6, 7 | 100               | MHz  |
| LVCMOS15H <sup>5</sup>          | LVCMOS15, V <sub>CCIO</sub> = 1.5 V                                                                  | 3, 4, 5       | 150               | MHz  |
| LVCMOS12 <sup>5</sup>           | LVCMOS12, V <sub>CCIO</sub> = 1.2 V                                                                  | 0, 1, 2, 6, 7 | 50                | MHz  |
| LVCMOS12H <sup>5</sup>          | LVCMOS12, V <sub>CCIO</sub> = 1.2 V                                                                  | 3, 4, 5       | 100               | MHz  |
| LVCMOS10 <sup>5</sup>           | LVCMOS 1.0, V <sub>CCIO</sub> = 1.2 V                                                                | 0, 1, 2, 6, 7 | 50                | MHz  |
| LVCMOS10H <sup>5</sup>          | LVCMOS 1.0, V <sub>CCIO</sub> = 1.0 V                                                                | 3, 4, 5       | 50                | MHz  |
| LVCMOS10R                       | LVCMOS 1.0, V <sub>CCIO</sub> independent                                                            | 3, 4, 5       | 50                | MHz  |
| SSTL15_I, SSTL15_II             | SSTL_15, V <sub>CCIO</sub> = 1.5 V                                                                   | 3, 4, 5       | 1066              | Mbps |
| SSTL135_I, SSTL135_II           | SSTL_135, V <sub>CCIO</sub> = 1.35 V                                                                 | 3, 4, 5       | 1066              | Mbps |
| HSUL12                          | HSUL_12, V <sub>CCIO</sub> = 1.2 V                                                                   | 3, 4, 5       | 1066              | Mbps |
| HSTL15                          | HSTL15, V <sub>CCIO</sub> = 1.5 V                                                                    | 3, 4, 5       | 250               | Mbps |
| MIPI D-PHY (LP Mode)            | MIPI, Low Power Mode, V <sub>CCIO</sub> = 1.2 V                                                      | 3, 4, 5       | 10                | Mbps |
| Differential                    |                                                                                                      |               |                   |      |
| LVDS                            | LVDS, V <sub>CCIO</sub> independent                                                                  | 3, 4, 5       | 1250              | Mbps |
| subLVDS                         | subLVDS, V <sub>CCIO</sub> independent                                                               | 3, 4, 5       | 1250              | Mbps |
| SLVS                            | SLVS similar to MIPI HS, V <sub>CCIO</sub> independent QFN72, caBGA256, csBGA289, caBGA400           | 3, 4, 5       | 1250              | Mbps |
|                                 | SLVS similar to MIPI HS, V <sub>CCIO</sub> independent csfBGA121                                     | 3, 4, 5       | 1500              | Mbps |
| MIPI D-PHY (HS Mode)            | MIPI, High Speed Mode, V <sub>CCIO</sub> = 1.2 V <sup>3</sup><br>QFN72, caBGA256, csBGA289, caBGA400 | 3, 4, 5       | 1250              | Mbps |
|                                 | MIPI, High Speed Mode, V <sub>CCIO</sub> = 1.2 V <sup>3</sup> csfBGA121                              | 3, 4, 5       | 1500 <sup>8</sup> | Mbps |
| SSTL15D                         | Differential SSTL15, V <sub>CCIO</sub> independent                                                   | 3, 4, 5       | 1066              | Mbps |
| SSTL135D                        | Differential SSTL135, V <sub>CCIO</sub> independent                                                  | 3, 4, 5       | 1066              | Mbps |
| HUSL12D                         | Differential HSUL12, V <sub>CCIO</sub> independent                                                   | 3, 4, 5       | 1066              | Mbps |
| HSTL15D                         | Differential HSTL15, V <sub>CCIO</sub> independent                                                   | 3, 4, 5       | 250               | Mbps |
| Maximum sysl/O Output Frequency | y                                                                                                    |               |                   |      |
| Single-Ended                    |                                                                                                      |               |                   |      |
| LVCMOS33 (all drive strengths)  | LVCMOS33, V <sub>CCIO</sub> = 3.3 V                                                                  | 0, 1, 2, 6, 7 | 200               | MHz  |
| LVCMOS33 (RS50)                 | LVCMOS33, $V_{CCIO} = 3.3 \text{ V}$ , $R_{SERIES} = 50 \Omega$                                      | 0, 1, 2, 6, 7 | 200               | MHz  |
| LVTTL33 (all drive strengths)   | LVTTL33, V <sub>CCIO</sub> = 3.3 V                                                                   | 0, 1, 2, 6, 7 | 200               | MHz  |



| Buffer                          | Description                                                                                          | Banks         | Max               | Unit |
|---------------------------------|------------------------------------------------------------------------------------------------------|---------------|-------------------|------|
| LVTTL33 (RS50)                  | LVTTL33, $V_{CCIO}$ = 3.3 V, $R_{SERIES}$ = 50 $\Omega$                                              | 0, 1, 2, 6, 7 | 200               | MHz  |
| LVCMOS25 (all drive strengths)  | LVCMOS25, V <sub>CCIO</sub> = 2.5 V                                                                  | 0, 1, 2, 6, 7 | 200               | MHz  |
| LVCMOS25 (RS50)                 | LVCMOS25, $V_{CCIO} = 2.5 \text{ V}$ , $R_{SERIES} = 50 \Omega$                                      | 0, 1, 2, 6, 7 | 200               | MHz  |
| LVCMOS18 (all drive strengths)  | LVCMOS18, V <sub>CCIO</sub> = 1.8 V                                                                  | 0, 1, 2, 6, 7 | 200               | MHz  |
| LVCMOS18 (RS50)                 | LVCMOS18, V <sub>CCIO</sub> = 1.8 V, R <sub>SERIES</sub> = 50 Ω                                      | 0, 1, 2, 6, 7 | 200               | MHz  |
| LVCMOS18H (all drive strengths) | LVCMOS18, V <sub>CCIO</sub> = 1.8 V                                                                  | 3, 4, 5       | 200               | MHz  |
| LVCMOS18H (RS50)                | LVCMOS18, $V_{CCIO} = 1.8 \text{ V}$ , $R_{SERIES} = 50 \Omega$                                      | 3, 4, 5       | 200               | MHz  |
| LVCMOS15 (all drive strengths)  | LVCMOS15, V <sub>CCIO</sub> = 1.5 V                                                                  | 0, 1, 2, 6, 7 | 100               | MHz  |
| LVCMOS15H (all drive strengths) | LVCMOS15, V <sub>CCIO</sub> = 1.5 V                                                                  | 3, 4, 5       | 150               | MHz  |
| LVCMOS12 (all drive strengths)  | LVCMOS12, V <sub>CCIO</sub> = 1.2 V                                                                  | 0, 1, 2, 6, 7 | 50                | MHz  |
| LVCMOS12H (all drive strengths) | LVCMOS12, V <sub>CCIO</sub> = 1.2 V                                                                  | 3, 4, 5       | 100               | MHz  |
| LVCMOS10H (all drive strengths) | LVCMOS12, V <sub>CCIO</sub> = 1.2 V                                                                  | 3, 4, 5       | 50                | MHz  |
| SSTL15_I, SSTL15_II             | SSTL_15, V <sub>CCIO</sub> = 1.5 V                                                                   | 3, 4, 5       | 1066              | Mbps |
| SSTL135_I, SSTL135_II           | SSTL_135, V <sub>CCIO</sub> = 1.35 V                                                                 | 3, 4, 5       | 1066              | Mbps |
| HSUL12 (all drive strengths)    | HSUL_12, V <sub>CCIO</sub> = 1.2 V                                                                   | 3, 4, 5       | 1066              | Mbps |
| HSTL15                          | HSTL15, V <sub>CCIO</sub> = 1.5 V                                                                    | 3, 4, 5       | 250               | Mbps |
| MIPI D-PHY (LP Mode)            | MIPI, Low Power Mode, V <sub>CCIO</sub> = 1.2 V                                                      | 3, 4, 5       | 10                | Mbps |
| Differential                    | •                                                                                                    |               |                   |      |
| LVDS                            | LVDS, V <sub>CCIO</sub> = 1.8 V                                                                      | 3, 4, 5       | 1250              | Mbps |
| LVDS25E <sup>6</sup>            | LVDS25, Emulated, V <sub>CCIO</sub> = 2.5 V                                                          | 0, 1, 2, 6, 7 | 400               | Mbps |
| SubLVDSE <sup>6</sup>           | subLVDS, Emulated, V <sub>CCIO</sub> = 1.8 V                                                         | 0, 1, 2, 6, 7 | 400               | Mbps |
| SubLVDSEH <sup>6</sup>          | subLVDS, Emulated, V <sub>CCIO</sub> = 1.8 V                                                         | 3, 4, 5       | 800               | Mbps |
| SLVS                            | SLVS similar to MIPI, V <sub>CCIO</sub> = 1.2 V<br>QFN72, caBGA256, csBGA289, caBGA400               | 3, 4, 5       | 1250              | Mbps |
|                                 | SLVS similar to MIPI, V <sub>CCIO</sub> = 1.2 V<br>csfBGA121                                         | 3, 4, 5       | 1500              | Mbps |
| MIPI D-PHY (HS Mode)            | MIPI, High Speed Mode, V <sub>CCIO</sub> = 1.2 V <sup>3</sup><br>QFN72, caBGA256, csBGA289, caBGA400 | 3, 4, 5       | 1250              | Mbps |
|                                 | MIPI, High Speed Mode, V <sub>CCIO</sub> = 1.2 V <sup>3</sup> csfBGA121                              | 3, 4, 5       | 1500 <sup>8</sup> | Mbps |
| SSTL15D                         | Differential SSTL15, V <sub>CCIO</sub> = 1.5 V                                                       | 3, 4, 5       | 1066              | Mbps |
| SSTL135D                        | Differential SSTL135, V <sub>CCIO</sub> = 1.35 V                                                     | 3, 4, 5       | 1066              | Mbps |
| HUSL12D                         | Differential HSUL12, V <sub>CCIO</sub> = 1.2 V                                                       | 3, 4, 5       | 1066              | Mbps |
| HSTL15D                         | Differential HSTL15, V <sub>CCIO</sub> = 1.5 V                                                       | 3, 4, 5       | 250               | Mbps |

#### Notes:

- 1. Maximum I/O speed is the maximum switching rate of the I/O operating within the guidelines of the defining standard. The actual interface speed performance using the I/O also depends on other factors, such as internal and external timing.
- 2. These numbers are characterized but not test on every device.
- 3. Performance is specified in MHz, as defined in clock rate when the sysl/O is used as pin. For data rate performance, this can be converted to Mbps, which equals to 2 times the clock rate.
- 4. LVCMOS and LVTTL are measured with load specified in Table 3.46.
- 5. These LVCMOS inputs can be placed in different V<sub>CCIO</sub> voltage. Performance may vary. Please refer to Lattice Design Software
- These emulated outputs performance is based on externally properly terminated as described in LVDS25E (Output Only) and SubLVDSE/SubLVDSEH (Output Only).
- 7. All speeds are measured with fast slew.
- 8. Subject to verification when package becomes available.



# 3.14. Typical Building Block Function Performance

These building block functions can be generated using Lattice Design Software Tool. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device.

Table 3.27. Pin-to-Pin Performance

| Function                                                            | Typ. @ VCC =<br>1.0 V | Unit |
|---------------------------------------------------------------------|-----------------------|------|
| 16-Bit Decoder (I/O configured with LVCMOS18, Left and Right Banks) | 7.1                   | ns   |
| 16-Bit Decoder (I/O configured with HSTL15_I, Bottom Banks)         | 5.2                   | ns   |
| 16:1 Mux (I/O configured with LVCMOS18, Left and Right Banks)       | 7.9                   | ns   |
| 16:1 Mux (I/O configured with HSTL15_I, Bottom Banks)               | 6                     | ns   |

**Note**: These functions are generated using Lattice Radiant Design Software tool. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device.

Table 3.28. Register-to-Register Performance

| Function                                                                          | Typ. @ VCC =<br>1.0 V | Unit |
|-----------------------------------------------------------------------------------|-----------------------|------|
| Basic Functions                                                                   | <u> </u>              |      |
| 16-Bit Adder                                                                      | 500 <sup>2</sup>      | MHz  |
| 32-Bit Adder                                                                      | 407                   | MHz  |
| 16-Bit Counter                                                                    | 325                   | MHz  |
| 32-Bit Counter                                                                    | 303                   | MHz  |
| Embedded Memory Functions                                                         | · ·                   |      |
| 512 x 36 Single Port RAM, with Output Register                                    | 500 <sup>2</sup>      | MHz  |
| 1024 x 18 True-Dual Port RAM using same clock, with EBR Output Registers          | 500 <sup>2</sup>      | MHz  |
| 1024 x 18 True-Dual Port RAM using asynchronous clocks, with EBR Output Registers | 500 <sup>2</sup>      | MHz  |
| Large Memory Functions                                                            |                       |      |
| 32K x 32 Single Port RAM, with Output Register                                    | 147 <sup>2</sup>      | MHz  |
| 32K x 32 Single Port RAM with ECC, with Output Register                           | 116²                  | MHz  |
| 32K x 32 True-Dual Port RAM using same clock, with EBR Output Registers           | 340                   | MHz  |
| Distributed Memory Functions                                                      |                       |      |
| 16 x 4 Single Port RAM (One PFU)                                                  | 500 <sup>2</sup>      | MHz  |
| 16 x 2 Pseudo-Dual Port RAM (One PFU)                                             | 500 <sup>2</sup>      | MHz  |
| 16 x 4 Pseudo-Dual Port (Two PFUs)                                                | 500 <sup>2</sup>      | MHz  |
| DSP Functions                                                                     | · · · · ·             |      |
| 9 x 9 Multiplier with Input Output Registers                                      | 351                   | MHz  |
| 9 x 9 Multiplier with Input/Pipelined/Output Registers                            | 218                   | MHz  |
| 18 x 18 Multiplier with Input/Output Registers                                    | 248                   | MHz  |
| 18 x 18 Multiplier with Input/Pipelined/Output Registers                          | 191                   | MHz  |
| 36 x 36 Multiplier with Input/Output Registers                                    | 190                   | MHz  |
| 36 x 36 Multiplier with Input/Pipelined/Output Registers                          | 119                   | MHz  |
| MAC 9 x 9 with Input/Output Registers                                             | 206                   | MHz  |
| MAC 9 x 9 with Input/Pipelined/Output Registers                                   | 223                   | MHz  |

### Notes:

- 1. The Clock port is configured with LVDS I/O type. Performance Grade: 9\_High-Performance\_1.0V.
- 2. Limited by the Minimum Pulse Width of the component



- 3. These functions are generated using Lattice Radiant Design Software tool. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device.
- 4. For the Pipelined designs, the number of pipeline stages used are 2.

# 3.15. Derating Timing Tables

Logic timing provided in the following sections of this data sheet and the Lattice Radiant design tools are worst case numbers in the operating range. Actual delays at nominal temperature and voltage for best case process, can be much better than the values given in the tables. The Lattice Radiant design tool can provide logic timing numbers at a particular temperature and voltage.

# 3.16. CrossLink-NX External Switching Characteristics

Over recommended commercial operating conditions.

Table 3.29. CrossLink-NX External Switching Characteristics (V<sub>CC</sub> = 1.0 V)

| Parameter              | Description                                                          | -9           |            | -8    |       | -7    |       | I I a i t |
|------------------------|----------------------------------------------------------------------|--------------|------------|-------|-------|-------|-------|-----------|
|                        |                                                                      | Min          | Max        | Min   | Max   | Min   | Max   | Unit      |
| Clocks                 |                                                                      |              |            |       |       |       |       |           |
| Primary Clock          |                                                                      |              |            |       |       |       |       |           |
| f <sub>MAX_PRI</sub>   | Frequency for Primary Clock                                          | _            | 400        | _     | 325.2 | _     | 276   | MHz       |
| t <sub>W_PRI</sub>     | Clock Pulse Width for<br>Primary Clock                               | 0.8          | _          | 0.8   | _     | 0.8   | _     | ns        |
| t <sub>skew_pri</sub>  | Primary Clock Skew Within a Device                                   | _            | 450        | _     | 554   | _     | 653   | ps        |
| Edge Clock             |                                                                      |              |            |       |       |       |       |           |
| f <sub>MAX_EDGE</sub>  | Frequency for Edge Clock<br>Tree                                     | _            | 800        | _     | 650.4 | _     | 551.7 | MHz       |
| t <sub>W_EDGE</sub>    | Clock Pulse Width for Edge<br>Clock                                  | 0.588        | _          | 0.723 | _     | 0.852 | _     | ns        |
| t <sub>SKEW_EDGE</sub> | Edge Clock Skew Within a<br>Device                                   | _            | 120        | _     | 148   | _     | 174   | ps        |
| Generic SDR Inp        | out                                                                  |              |            |       |       |       |       |           |
| General I/O Pin        | <b>Parameters Using Dedicated Prima</b>                              | ry Clock Inp | ut without | : PLL |       |       |       |           |
| $t_{CO}$               | Clock to Output - PIO<br>Output Register                             | _            | 5.40       | _     | 6.64  | _     | 7.83  | ns        |
| t <sub>su</sub>        | Clock to Data Setup - PIO<br>Input Register                          | 0            | _          | 0     | _     | 0     | _     | ns        |
| t <sub>H</sub>         | Clock to Data Hold - PIO<br>Input Register                           | 2.70         | _          | 3.32  | _     | 3.92  | _     | ns        |
| t <sub>SU_DEL</sub>    | Clock to Data Setup - PIO<br>Input Register with Data<br>Input Delay | 1.20         | _          | 1.48  | _     | 1.74  | _     | ns        |
| t <sub>H_DEL</sub>     | Clock to Data Hold - PIO<br>Input Register with Data<br>Input Delay  | 0            | _          | 0     | _     | 0     | _     | ns        |
| General I/O Pin        | Parameters Using Dedicated Prima                                     | ry Clock Inp | ut with PL | L     |       |       |       |           |
| t <sub>COPLL</sub>     | Clock to Output - PIO<br>Output Register                             | _            | 3.80       | _     | 4.67  | _     | 5.51  | ns        |
| t <sub>SUPLL</sub>     | Clock to Data Setup - PIO<br>Input Register                          | 0.85         | _          | 1.05  | _     | 1.23  | _     | ns        |
| t <sub>HPLL</sub>      | Clock to Data Hold - PIO<br>Input Register                           | 0.98         | _          | 1.21  | _     | 1.42  | _     | ns        |

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



| Parameter                         | Description                                                          | -9           |             | -8             |           | -7         |             | 110.25        |
|-----------------------------------|----------------------------------------------------------------------|--------------|-------------|----------------|-----------|------------|-------------|---------------|
|                                   |                                                                      | Min          | Max         | Min            | Max       | Min        | Max         | Unit          |
| tsu_delpll                        | Clock to Data Setup - PIO<br>Input Register with Data<br>Input Delay | 1.95         | _           | 2.40           | _         | 2.83       | _           | ns            |
| t <sub>H_DELPLL</sub>             | Clock to Data Hold - PIO<br>Input Register with Data<br>Input Delay  | 0            | _           | 0              | _         | 0          | _           | ns            |
| General I/O Pin                   | Parameters Using Dedicated Edge (                                    | Clock Input  | without PL  | L              |           |            |             |               |
| t <sub>co</sub>                   | Clock to Output - PIO<br>Output Register                             | _            |             | _              |           | -          |             | ns            |
| t <sub>su</sub>                   | Clock to Data Setup - PIO<br>Input Register                          |              | -           | 0              | _         | 0          | _           | ns            |
| t <sub>HD</sub>                   | Clock to Data Hold - PIO<br>Input Register                           |              | _           |                | _         |            | _           | ns            |
| t <sub>su_del</sub>               | Clock to Data Setup - PIO<br>Input Register with Data<br>Input Delay |              | _           |                | _         |            | _           | ns            |
| t <sub>H_DEL</sub>                | Clock to Data Hold - PIO<br>Input Register with Data<br>Input Delay  | 0            | _           | 0              | _         | 0          | _           | ns            |
| General I/O Pin                   | Parameters Using Dedicated Edge                                      | Clock Input  | with PLL    |                |           |            |             |               |
| t <sub>COPLL</sub>                | Clock to Output - PIO<br>Output Register                             | _            |             | _              |           | _          |             | ns            |
| t <sub>SUPLL</sub>                | Clock to Data Setup - PIO<br>Input Register                          |              | -           |                | _         |            | _           | ns            |
| t <sub>HPLL</sub>                 | Clock to Data Hold - PIO<br>Input Register                           |              | _           |                | _         |            | _           | ns            |
| t <sub>SU_DELPLL</sub>            | Clock to Data Setup - PIO<br>Input Register with Data<br>Input Delay |              | _           |                | _         |            | _           | ns            |
| t <sub>H_DELPLL</sub>             | Clock to Data Hold - PIO<br>Input Register with Data<br>Input Delay  | 0            | _           | 0              | _         | 0          | _           | ns            |
| Generic DDR Inp                   | out/Output                                                           |              |             |                |           |            |             |               |
| Generic DDRX1 I Figure 3.7 and Fi | Inputs/Outputs with Clock and Datigure 3.9                           | a Centered a | at Pin (GDI | DRX1_RX/T      | X.SCLK.Ce | entered) u | sing PCLK ( | Clock Input - |
| +                                 | Input Data Setup Before CLK                                          | 0.550        | _           | 0.550          | _         | 0.648      | _           | ns            |
| t <sub>SU_GDDR1</sub>             |                                                                      | 0.275        | _           | 0.275          | _         | 0.275      | _           | UI            |
| t <sub>HO_GDDR1</sub>             | Input Data Hold After CLK                                            | 0.550        | _           | 0.550          | -         | 0.648      | _           | ns            |
| t <sub>DVB_GDDR1</sub>            | Output Data Valid After CLK                                          | 0.700        | _           | 0.631          | _         | 0.744      | _           | ns            |
| CDVB_GDDR1                        | Output                                                               | -0.300       | _           | <b>-</b> 0.369 | _         | -0.435     | _           | ns + 1/2 UI   |



| Parameter                            | Description                                 | -9           |             | -8         |           | -7         |             | I I mit       |
|--------------------------------------|---------------------------------------------|--------------|-------------|------------|-----------|------------|-------------|---------------|
|                                      |                                             | Min          | Max         | Min        | Max       | Min        | Max         | Unit          |
|                                      | Output Data Valid After CLK                 | 0.700        | _           | 0.631      | _         | 0.744      | _           | ns            |
| t <sub>DQVA_GDDR1</sub>              | Output                                      | -0.300       | _           | -0.369     | _         | -0.435     | _           | ns + 1/2 UI   |
| f <sub>DATA GDDRX1</sub>             | Input/Output Data Rate                      | _            | 500         | _          | 500.0     | _          | 424         | Mbps          |
| f <sub>MAX_GDDRX1</sub>              | Frequency of PCLK                           | _            | 250         | _          | 250       | _          | 212         | MHz           |
|                                      | Half of Data Bit Time, or 90                | _            |             | 4.000      |           | 4.470      |             |               |
| ½ UI                                 | degree                                      |              | _           | 1.000      | _         | 1.179      | _           | ns            |
| Output TX to Inp                     | ut RX Margin per Edge                       | 0.150        | _           | 0.081      | _         | 0.095      | _           | ns            |
| Generic DDRX1 I<br>Figure 3.8 and Fi | Inputs/Outputs with Clock and Datigure 3.10 | a Aligned at | Pin (GDDR   | RX1_RX/TX. | SCLK.Alig | ned) using | g PCLK Cloc | k Input -     |
|                                      |                                             | 1            | -0.550      | _          | -0.550    | _          | -0.648      | ns + 1/2 UI   |
| $t_{\text{DVA\_GDDR1}}$              | Input Data Valid After CLK                  | 1            | 0.450       | _          | 0.450     | _          | 0.530       | ns            |
|                                      |                                             | _            | 0.225       | _          | 0.225     | _          | 0.225       | UI            |
|                                      |                                             | 0.550        | _           | 0.550      | _         | 0.648      | _           | ns + 1/2 UI   |
| t <sub>DVE_GDDR1</sub>               | Input Data Hold After CLK                   | 1.550        | _           | 1.550      | _         | 1.827      | _           | ns            |
|                                      |                                             | 0.775        | _           | 0.775      | _         | 0.775      | _           | UI            |
| t <sub>DIA_GDDR1</sub>               | Output Data Invalid After<br>CLK Output     | _            | 0.300       | _          | 0.369     | _          | 0.435       | ns            |
| t <sub>DIB_GDDR1</sub>               | Output Data Invalid Before<br>CLK Output    | _            | 0.300       | _          | 0.369     | _          | 0.435       | ns            |
| f <sub>DATA_GDDRX1</sub>             | Input/Output Data Rate                      | _            | 500         | _          | 500       | _          | 424         | Mbps          |
| f <sub>MAX_GDDRX1</sub>              | Frequency for PCLK                          | _            | 250         | _          | 250       | _          | 212         | MHz           |
| ½ UI                                 | Half of Data Bit Time, or 90 degree         | 1.000        | _           | 1.000      | _         | 1.179      | _           | ns            |
| Output TX to Inp                     | ut RX Margin per Edge                       | 0.150        | _           | 0.081      | _         | 0.095      | _           | ns            |
| Generic DDRX2 I                      | Inputs/Outputs with Clock and Dat           | a Centered   | at Pin (GDE | DRX2_RX/T  | X.ECLK.Ce | ntered) u  | sing PCLK ( | Clock Input - |
| Figure 3.7 and Fi                    | igure 3.9                                   |              |             |            |           |            |             |               |
| <b>+</b>                             | Data Setup before CLK Input                 | 0.150        | _           | 0.150      | _         | 0.177      | _           | ns            |
| t <sub>SU_GDDRX2</sub>               |                                             | 0.150        | _           | 0.150      | _         | 0.150      | _           | UI            |
| $t_{\text{HO\_GDDRX2}}$              | Data Hold after CLK Input                   | 0.150        | _           | 0.150      | _         | 0.177      | _           | ns            |
| •                                    | Output Data Valid Before<br>CLK Output      | 0.380        | _           | 0.352      | _         | 0.415      | _           | ns            |
| t <sub>DVB_GDDRX2</sub>              |                                             | -0.120       | _           | -0.148     | _         | -0.174     | _           | ns + 1/2 UI   |
|                                      | Output Data Valid After CLK<br>Output       | 0.380        | _           | 0.352      | _         | 0.415      | _           | ns            |
| t <sub>DQVA_GDDRX2</sub>             |                                             | -0.120       | _           | -0.148     | _         | -0.174     | _           | ns + 1/2 UI   |
| $f_{DATA\_GDDRX2}$                   | Input/Output Data Rate                      | _            | 1000        | _          | 1000      | _          | 848         | Mbps          |
| $f_{MAX\_GDDRX2}$                    | Frequency for ECLK                          | -            | 500         | _          | 500       | _          | 424         | MHz           |
| ½ UI                                 | Half of Data Bit Time, or 90 degree         | 0.500        | _           | 0.500      | _         | 0.589      | _           | ns            |
| f <sub>PCLK</sub>                    | PCLK frequency                              | _            | 250.0       |            | 250.0     | _          | 212.1       | MHz           |
| Output TX to Inp                     | ut RX Margin per Edge                       | 0.230        | _           | 0.202      | _         | 0.239      | _           | ns            |
| Generic DDRX2 I<br>Figure 3.8 and Fi | Inputs/Outputs with Clock and Datigure 3.10 | a Aligned at | Pin (GDDR   | RX2_RX/TX  | ECLK.Alig | ned) using | g PCLK Cloc | k Input -     |
| t <sub>DVA_GDDRX2</sub>              | Input Data Valid After CLK                  | _            | -0.275      | _          | -0.275    | _          | -0.324      | ns + 1/2 UI   |
|                                      |                                             | _            | 0.225       | _          | 0.225     | _          | 0.265       | ns            |
|                                      |                                             | _            | 0.225       | _          | 0.225     | _          | 0.225       | UI            |
|                                      | Input Data Hold After CLK                   | 0.275        | _           | 0.275      | _         | 0.324      | _           | ns + 1/2 UI   |
| t <sub>DVE GDDRX2</sub>              |                                             | 0.775        | _           | 0.775      | _         | 0.914      | _           | ns            |
| *DVE_GDDKX2                          |                                             | 0.775        | _           | 0.775      | _         | 0.775      | _           | UI            |
| t <sub>DIA_GDDRX2</sub>              | Output Data Invalid After<br>CLK Output     | _            | 0.120       | _          | 0.148     | _          | 0.174       | ns            |
|                                      | /p                                          |              | l .         | 1          | 1         | l          | i           | Ī             |

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Parameter                             | Description                                                               | -9     |             | -8        |           | -7         |             |               |
|---------------------------------------|---------------------------------------------------------------------------|--------|-------------|-----------|-----------|------------|-------------|---------------|
|                                       |                                                                           | Min    | Max         | Min       | Max       | Min        | Max         | Unit          |
| t <sub>DIB_GDDRX2</sub>               | Output Data Invalid Before<br>CLK Output                                  | _      | 0.120       | _         | 0.148     | _          | 0.174       | ns            |
| f <sub>DATA GDDRX2</sub>              | Input/Output Data Rate                                                    | _      | 1000        | _         | 1000      | _          | 848         | Mbps          |
| f <sub>MAX_GDDRX2</sub>               | Frequency for ECLK                                                        | _      | 500         | _         | 500       | _          | 424         | MHz           |
| <u>-</u><br>½ UI                      | Half of Data Bit Time, or 90 degree                                       | 0.500  | _           | 0.500     | _         | 0.589      | _           | ns            |
| f <sub>PCLK</sub>                     | PCLK frequency                                                            | _      | 250.0       | _         | 250.0     | _          | 212.1       | MHz           |
|                                       | ut RX Margin per Edge                                                     | 0.105  | _           | 0.077     | _         | 0.091      | _           | ns            |
|                                       | nputs/Outputs with Clock and Dat<br>gure 3.9 (for csfBGA Package Only     |        | at Pin (GDI | DRX4_RX/T | X.ECLK.Ce | ntered) u  | sing PCLK ( | Clock Input - |
| +                                     | Input Data Set-Up Before                                                  | 0.133  | _           | 0.167     | _         | 0.193      | _           | ns            |
| t <sub>SU_GDDRX4</sub>                | CLK                                                                       | 0.200  | _           | 0.200     | _         | 0.200      | _           | UI            |
| t <sub>HO_GDDRX4</sub>                | Input Data Hold After CLK                                                 | 0.133  | _           | 0.167     | _         | 0.193      | _           | ns            |
| •                                     | Output Data Valid Before                                                  | 0.213  | _           | 0.269     | _         | 0.309      | 1           |               |
| t <sub>DVB_GDDRX4</sub>               | CLK Output                                                                | -0.120 | _           | -0.148    | _         | -0.174     | _           |               |
| +                                     | Input/Qutput Data Pata                                                    | 0.213  | _           | 0.269     | _         | 0.309      | 1           |               |
| t <sub>DQVA_GDDRX4</sub>              | Input/Output Data Rate                                                    | -0.120 | _           | -0.148    | _         | -0.174     | 1           |               |
| f <sub>DATA_GDDRX4</sub>              | Frequency for ECLK                                                        | _      | 1500        | _         | 1200      | _          | 1034        | Mbps          |
| f <sub>MAX_GDDRX4</sub>               | PCLK frequency                                                            | _      | 750.0       | _         | 600       | _          | 517         | MHz           |
| ½ UI                                  | Half of Data Bit Time, or 90 degree                                       | 0.333  | _           | 0.417     | _         | 0.483      | -           | ns            |
| f <sub>PCLK</sub>                     | Input Data Set-Up Before<br>CLK                                           | _      | 187.5       | _         | 150.0     | _          | 129.3       | MHz           |
| Output TX to Inpu                     | ut RX Margin per Edge                                                     | 0.080  | _           | 0.102     | _         | 0.116      | _           | ns            |
|                                       | nputs/Outputs with Clock and Dat<br>Only - Figure 3.8 and Figure 3.10 (fo |        |             |           | ECLK.Alig | ned) using | g PCLK Cloc | k Input, Left |
|                                       | Input Data Valid After CLK                                                | _      | -0.183      | _         | -0.229    | _          | -0.266      | ns + 1/2 UI   |
| t <sub>DVA GDDRX4</sub>               |                                                                           | _      | 0.150       | _         | 0.188     | _          | 0.218       | ns            |
|                                       |                                                                           | _      | 0.225       | _         | 0.225     | _          | 0.225       | UI            |
|                                       |                                                                           | 0.183  | _           | 0.229     | _         | 0.266      | _           | ns + 1/2 U    |
| t <sub>DVE_GDDRX4</sub>               | Input Data Hold After CLK                                                 | 0.517  | _           | 0.646     | _         | 0.749      | _           | ns            |
|                                       |                                                                           | 0.775  | _           | 0.775     | _         | 0.775      | _           | UI            |
| t <sub>DIA_GDDRX4</sub>               | Output Data Invalid After<br>CLK Output                                   | _      | 0.120       | _         | 0.148     | _          | 0.17        | ns            |
| t <sub>DIB_GDDRX4</sub>               | Output Data Invalid Before<br>CLK Output                                  | _      | 0.120       | _         | 0.148     | _          | 0.174       | ns            |
| f <sub>DATA_GDDRX4</sub>              | Input/Output Data Rate                                                    | _      | 1500        | _         | 1200      | _          | 1034        | Mbps          |
| f <sub>MAX_GDDRX4</sub>               | Frequency for ECLK                                                        | _      | 750         | _         | 600       | _          | 517         | MHz           |
| ½ UI                                  | Half of Data Bit Time, or 90 degree                                       | 0.333  | _           | 0.417     | _         | 0.483      | _           | ns            |
| f <sub>PCLK</sub>                     | PCLK frequency                                                            | _      | 187.5       | _         | 150.0     | _          | 129.3       | MHz           |
| Output TX to Input RX Margin per Edge |                                                                           | 0.030  | _           | 0.040     | _         | 0.044      | _           | ns            |
| Generic DDRX5 Ir                      | nputs/Outputs with Clock and Dat                                          |        | at Pin (GDI | DRX5_RX/T | X.ECLK.Ce | ntered) u  | sing PCLK ( | Clock Input - |
|                                       | Input Data Set-Up Before<br>CLK                                           | 0.160  | _           | 0.167     | _         | 0.200      | _           | ns            |
| t <sub>SU_GDDRX5</sub>                |                                                                           | 0.200  | _           | 0.200     | _         | 0.200      | _           | UI            |
| tho gddrx5                            | Input Data Hold After CLK                                                 | 0.160  | _           | 0.167     | _         | 0.200      | _           | ns            |
| twindow gddrxsc                       | Input Data Valid Window                                                   | 0.320  | _           | 0.333     | _         | 0.400      | _           | ns            |



|                             |                                                        | _            | 9            | -         | 8          | -            | -7           |              |
|-----------------------------|--------------------------------------------------------|--------------|--------------|-----------|------------|--------------|--------------|--------------|
| Parameter                   | Description                                            | Min          | Max          | Min       | Max        | Min          | Max          | Unit         |
|                             | Output Data Valid Before                               | 0.280        | _            | 0.269     | _          | 0.326        | _            | ns           |
| tdvb_gddrx5                 | CLK Output                                             | -0.120       | _            | -0.148    | _          | -0.174       | _            | ns+1/2UI     |
|                             | Output Data Valid After CLK                            | 0.280        | _            | 0.269     | _          | 0.326        | _            | ns           |
| tdQVA_GDDRX5                | Output                                                 | -0.120       | _            | -0.148    | _          | -0.174       | _            | ns+1/2UI     |
| f <sub>DATA_GDDRX5</sub>    | Input/Output Data Rate                                 | _            | 1250         | _         | 1200       | _            | 1000         | Mbps         |
| f <sub>MAX_GDDRX5</sub>     | Frequency for ECLK                                     | _            | 625          | _         | 600        | _            | 500          | MHz          |
| ½ UI                        | Half of Data Bit Time, or 90 degree                    | 0.400        | _            | 0.417     | _          | 0.500        | _            | ns           |
| f <sub>PCLK</sub>           | PCLK frequency                                         | _            | 125.0        | _         | 120.0      | _            | 100.0        | MHz          |
|                             | t RX Margin per Edge                                   | 0.120        | _            | 0.102     | _          | 0.126        | _            | ns           |
| Generic DDRX5 In            | puts/Outputs with Clock and Dat                        | a Aligned at | Pin (GDDR    | X5_RX/TX  | ECLK.Alig  | ned) using   | g PCLK Clo   | k Input -    |
| Figure 3.8 and Fig          | ure 3.10 (for csfBGA Package Onl                       | y)           |              |           |            |              |              |              |
|                             |                                                        | _            | -0.220       | _         | -0.229     | _            | -0.275       | ns + 1/2 UI  |
| t <sub>DVA_GDDRX5</sub>     | Input Data Valid After CLK                             | -            | 0.180        | _         | 0.188      | _            | 0.225        | ns           |
|                             |                                                        | -            | 0.225        | _         | 0.225      | _            | 0.225        | UI           |
|                             |                                                        | 0.220        | _            | 0.229     | _          | 0.275        | _            | ns + 1/2 UI  |
| t <sub>DVE_GDDRX5</sub>     | Input Data Hold After CLK                              | 0.620        | _            | 0.646     | _          | 0.775        | _            | ns           |
|                             |                                                        | 0.775        | _            | 0.775     | _          | 0.775        | _            | UI           |
| twindow_gddrx5a             | Input Data Valid Window                                | 0.440        | _            | 0.458     | _          | 0.550        | _            | ns           |
| t <sub>DIA_GDDRX5</sub>     | Output Data Invalid After<br>CLK Output                | _            | 0.120        | _         | 0.148      | _            | 0.174        | ns           |
| t <sub>DIB_GDDRX5</sub>     | Output Data Invalid Before<br>CLK Output               | _            | 0.120        | _         | 0.148      | _            | 0.174        | ns           |
| f <sub>DATA_GDDRX5</sub>    | Input/Output Data Rate                                 | _            | 1250         | _         | 1200       | _            | 1000         | Mbps         |
| f <sub>MAX_GDDRX5</sub>     | Frequency for ECLK                                     | _            | 625          | _         | 600        | _            | 500          | MHz          |
| ½ UI                        | Half of Data Bit Time, or 90 degree                    | 0.400        | _            | 0.417     | _          | 0.500        | _            | ns           |
| f <sub>PCLK</sub>           | PCLK frequency                                         | -            | 125.0        | _         | 120.0      | _            | 100.0        | MHz          |
| Output TX to Inpu           | t RX Margin per Edge                                   | 0.060        | _            | 0.040     | _          | 0.051        | _            | ns           |
| Soft D-PHY DDRX4            | 4 Inputs/Outputs with Clock and                        | Data Center  | ed at Pin, ເ | sing PCLK | Clock Inpu | it (for csfE | GA Packag    | ge Only)     |
|                             | Input Data Set-Up Before                               | 0.133        | _            | 0.167     | _          | 0.193        | _            | ns           |
| t <sub>SU_GDDRX4_MP</sub>   | CLK                                                    | 0.200        | _            | 0.200     | _          | 0.200        | _            | UI           |
| t <sub>HO_GDDRX4_MP</sub>   | Input Data Hold After CLK                              | 0.133        | _            | 0.167     | _          | 0.193        | _            | ns           |
|                             |                                                        | 0.133        | _            | 0.167     | _          | 0.193        | _            | ns           |
| t <sub>DVB_GDDRX4_MP</sub>  | Output Data Valid Before<br>CLK Output                 | 0.200        | _            | 0.200     | _          | 0.200        | _            | UI           |
|                             | CER Output                                             | -0.133       | _            | -0.167    | _          | -0.193       | _            | ns + 1/2 UI  |
|                             | Output Data Valid After CLK                            | 0.200        | _            | 0.250     | _          | 0.290        | _            | ns           |
| t <sub>DQVA_GDDRX4_MP</sub> | Output                                                 | -0.133       | _            | -0.167    | _          | 0.193        | _            | ns + 1/2 UI  |
| f <sub>DATA_GDDRX4_MP</sub> | Input Data Bit Rate for MIPI<br>PHY                    | _            | 1500         | _         | 1200       | _            | 1034         | Mbps         |
| ½ UI                        | Half of Data Bit Time, or 90 degree                    | 0.333        | _            | 0.417     | _          | 0.483        | _            | ns           |
| f <sub>PCLK</sub>           | PCLK frequency                                         | _            | 187.5        | _         | 150.0      | _            | 129.3        | MHz          |
| Output TX to Inpu           | t RX Margin per Edge                                   | 0.067        |              | 0.083     |            | 0.097        |              | ns           |
|                             | outs/Outputs with Clock and Data                       | Aligned at   | Pin (GDDR    | X71_RX.EC | LK) using  | PLL Clock    | Input - Figu | ure 3.12 and |
|                             | Input Valid Bit "i" switch                             | _            | 0.300        | _         | 0.300      | _            | 0.300        | UI           |
| t <sub>rpbi_dva</sub>       | from CLK Rising Edge ("i" = 0 to 6, 0 aligns with CLK) | _            | -0.212       | _         | -0.212     | _            | -0.249       | ns+(1/2+i)*U |

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| _                                                                         |                                                                                                    | -             | 9           | -8          | 8        | -      | -7    | 11            |  |
|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------|-------------|-------------|----------|--------|-------|---------------|--|
| Parameter                                                                 | Description                                                                                        | Min           | Max         | Min         | Max      | Min    | Max   | Unit          |  |
|                                                                           | Input Hold Bit "i" switch                                                                          | 0.700         | _           | 0.700       | _        | 0.700  | _     | UI            |  |
| t <sub>rpbi_dve</sub>                                                     | from CLK Rising Edge ("i" = 0 to 6, 0 aligns with CLK)                                             | 0.212         | _           | 0.212       | _        | 0.249  | ı     | ns+(1/2+i)*UI |  |
| $t_{TPBi\_DOV}$                                                           | Data Output Valid Bit "i"<br>switch from CLK Rising Edge<br>("i" = 0 to 6, 0 aligns with<br>CLK)   | ı             | 0.159       | _           | 0.159    | _      | 0.187 | ns+i*UI       |  |
| t <sub>TPBi_DOI</sub>                                                     | Data Output Invalid Bit "i"<br>switch from CLK Rising Edge<br>("i" = 0 to 6, 0 aligns with<br>CLK) | -0.159        | _           | -0.159      | _        | -0.187 | _     | ns+(i+ 1)*UI  |  |
| t <sub>TPBi_skew_UI</sub>                                                 | TX skew in UI                                                                                      | _             | 0.150       | _           | 0.150    | _      | 0.150 | UI            |  |
| t <sub>B</sub>                                                            | Serial Data Bit Time, = 1UI                                                                        | 1.058         | _           | 1.058       | _        | 1.247  | _     | ns            |  |
| f <sub>DATA_TX71</sub>                                                    | DDR71 Serial Data Rate                                                                             | _             | 945         | _           | 945      | _      | 802   | Mbps          |  |
| f <sub>MAX_TX71</sub>                                                     | DDR71 ECLK Frequency                                                                               | _             | 473         | _           | 473      | _      | 401   | MHz           |  |
| f <sub>CLKIN</sub>                                                        | 7:1 Clock (PCLK) Frequency                                                                         | _             | 135.0       | _           | 135.0    | _      | 114.5 | MHz           |  |
| Output TX to Input R                                                      |                                                                                                    | 0.159         | _           | 0.159       | _        | 0.187  | _     | ns            |  |
| Memory Interface                                                          | - 0 p 0 -                                                                                          |               | 1           |             | l        |        |       |               |  |
|                                                                           | R2/LPDDR3 READ (DQ Input Da                                                                        | ıta are Δlign | ed to DOS)  | - Figure 3. | <u> </u> |        |       |               |  |
| t <sub>DVBDQ_DDR3</sub>                                                   |                                                                                                    | Ttu ure Angri |             | l iguic 3.  | <u> </u> |        |       | 1             |  |
| tovboq_ddr3L tovboq_lpddr2 tovboq_lpddr3                                  | Data Output Valid before<br>DQS Input                                                              | _             | -0.258      | _           |          | _      |       | ns + 1/2 UI   |  |
| tdvadq_ddr3<br>tdvadq_ddr3l<br>tdvadq_ipddr2<br>tdvadq_ipddr3             | Data Output Valid after DQS<br>Input                                                               | 0.131         | _           |             | _        |        | _     | ns + 1/2 UI   |  |
| fDATA_DDR3 fDATA_DDR3L<br>fDATA_LPDDR2<br>fDATA_LPDDR3                    | DDR Memory Data Rate                                                                               | _             | 1066        | _           |          | _      |       | Mb/s          |  |
| fmax_eclk_ddr3<br>fmax_eclk_ddr3l<br>fmax_eclk_lpddr2<br>fmax_eclk_lpddr3 | DDR Memory ECLK<br>Frequency                                                                       | _             | 533         | _           |          | _      |       | MHz           |  |
| fmax_sclk_ddr3<br>fmax_sclk_ddr3L<br>fmax_sclk_lpddr2<br>fmax_sclk_lpddr3 | DDR Memory SCLK<br>Frequency                                                                       | _             | 133.3       | _           |          | _      |       | MHz           |  |
|                                                                           | R2/LPDDR3 WRITE (DQ Output                                                                         | Data are Ce   | ntered to I | DQS) - Figu | re 3.11  |        |       |               |  |
| tDQVBS_DDR3<br>tDQVBS_DDR3L<br>tDQVBS_LPDDR2<br>tDQVBS_LPDDR3             | Data Output Valid before<br>DQS Output                                                             | -             | -0.235      | _           |          | _      |       | ns + 1/2 UI   |  |
| tDQVAS_DDR3<br>tDQVAS_DDR3L<br>tDQVAS_LPDDR2<br>tDQVAS_LPDDR3             | Data Output Valid after DQS<br>Output                                                              | 0.235         | _           |             | _        |        | _     | ns + 1/2 UI   |  |
| fdata_ddr3 fdata_ddr3L<br>fdata_lpddr2<br>fdata_lpddr3                    | DDR Memory Data Rate                                                                               | _             | 1066        | _           |          | _      |       | Mb/s          |  |



| Parameter                                                                 | Description                  | <b>-9</b> |       | -8  |     | -7  |     | Unit |  |
|---------------------------------------------------------------------------|------------------------------|-----------|-------|-----|-----|-----|-----|------|--|
| Parameter                                                                 | Description                  | Min       | Max   | Min | Max | Min | Max | Unit |  |
| fmax_eclk_ddr3<br>fmax_eclk_ddr3l<br>fmax_eclk_lpddr2<br>fmax_eclk_lpddr3 | DDR Memory ECLK<br>Frequency | -         | 533   | -   |     |     |     | MHz  |  |
| fmax_sclk_ddr3<br>fmax_sclk_ddr3l<br>fmax_sclk_lpddr2<br>fmax_sclk_lpddr3 | DDR Memory SCLK<br>Frequency | _         | 133.3 | _   |     | _   |     | MHz  |  |

#### Notes:

- Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from the Lattice Radiant software.
- General I/O timing numbers are based on LVCMOS 2.5, 12 mA, Fast Slew Rate, 0 pf load. Generic DDR timing are numbers based on LVDS I/O.
  - DDR3 timing numbers are based on SSTL15.
  - LPDDR2 and LPDDR3 timing numbers are based on HSUL12.
- 3. Uses LVDS I/O standard for measurements.
- 4. Maximum clock frequencies are tested under best case conditions. System performance may vary upon the user environment.
- 5. All numbers are generated with the Lattice Radiant software.



Figure 3.7. Receiver RX.CLK.Centered Waveforms



Figure 3.8. Receiver RX.CLK.Aligned and DDR Memory Input Waveforms

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice





Figure 3.9. Transmit TX.CLK.Centered and DDR Memory Output Waveforms



Figure 3.10. Transmit TX.CLK.Aligned Waveforms



#### Receiver - Shown for one LVDS Channel



#### Transmitter - Shown for one LVDS Channel



Figure 3.11. DDRX71 Video Timing Waveforms



Figure 3.12. Receiver DDRX71\_RX Waveforms

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 3.13. Transmitter DDRX71\_TX Waveforms

# 3.17. CrossLink-NX sysCLOCK PLL Timing ( $V_{CC} = 1.0 \text{ V}$ )

Over recommended operating conditions.

Table 3.30. sysCLOCK PLL Timing (V<sub>cc</sub> = 1.0 V)

| Parameter                       | Descriptions                               | Conditions                     | Min  | Тур. | Max   | Units  |
|---------------------------------|--------------------------------------------|--------------------------------|------|------|-------|--------|
| f <sub>IN</sub>                 | Input Clock Frequency (CLKI, CLKFB)        | _                              | 10   | _    | 500   | MHz    |
| f <sub>OUT</sub>                | Output Clock Frequency                     | _                              | 6.25 | _    | 800   | MHz    |
| f <sub>VCO</sub>                | PLL VCO Frequency                          | _                              | 800  | _    | 1600  | MHz    |
| f 3                             | Phase Detector Input Frequency             | Without SSC or<br>Fractional-N | 10   | _    | 500   | MHz    |
| f <sub>PFD</sub> <sup>3</sup>   | Phase Detector input Frequency             | With SSC or<br>Fractional-N    | 10   | _    | 100   | MHz    |
| $f_{SSC\_MOD\_STEP}$            | Spread Spectrum Clock Modulation Frequency | _                              | _    | 0.25 | _     | %      |
| AC Characteri                   | stics                                      |                                |      |      |       |        |
|                                 | Output Clock Duty Cycle                    |                                | 45   | _    | 55    | %      |
| t <sub>DT</sub>                 | Output Clock Duty Cycle                    |                                |      |      |       |        |
| t <sub>PH4</sub>                | Output Phase Accuracy                      | _                              | -5   | _    | 5     | %      |
|                                 | Output Clock Poriod littor                 | f <sub>OUT</sub> ≥ 100 MHz     | _    | _    | 100   | ps p-p |
|                                 | Output Clock Period Jitter                 | f <sub>OUT</sub> < 100 MHz     | _    | _    | 0.025 | UIPP   |
| <b>.</b> 1                      | Output Clock Cycle to Cycle litter         | f <sub>OUT</sub> ≥ 100 MHz     | _    | _    | 200   | ps p-p |
| t <sub>OPJIT</sub> <sup>1</sup> | Output Clock Cycle-to-Cycle Jitter         | f <sub>OUT</sub> < 100 MHz     | _    | _    | 0.05  | UIPP   |
|                                 | Outrout Cleal, Dhaga littar                | f <sub>PFD</sub> ≥ 100 MHz     | _    | _    | 200   | ps p-p |
|                                 | Output Clock Phase Jitter                  | f <sub>PFD</sub> < 100 MHz     | _    | _    | 0.05  | UIPP   |
| t <sub>SPO</sub>                | Static Phase Offset                        | Divider ratio = integer        | _    | _    | 400   | ps p-p |
| f                               | PULL and Paradocidals                      | f <sub>PFD</sub> ≥ 20 MHz      | _    |      | _     | MHz    |
| $f_{BW}$                        | PLL Loop Bandwidth                         | f <sub>PFD</sub> < 20 MHz      | _    |      | _     | MHz    |
| t <sub>LOCK</sub> <sup>2</sup>  | PLL Lock-in Time                           | _                              | _    | _    | 10    | ms     |
| t <sub>UNLOCK</sub>             | PLL Unlock Time (from RESET goes HIGH)     | _                              | _    | _    | 50    | ns     |



| Parameter                 | Descriptions                                            | Conditions                | Min | Тур. | Max  | Units  |
|---------------------------|---------------------------------------------------------|---------------------------|-----|------|------|--------|
| t <sub>IPJIT</sub>        | Input Clark Paried litter                               | f <sub>PFD</sub> ≥ 20 MHz | _   | _    | 500  | ps p-p |
|                           | Input Clock Period Jitter                               | f <sub>PFD</sub> < 20 MHz | _   | _    | 0.01 | UIPP   |
| t <sub>HI</sub>           | Input Clock High Time                                   | 90% to 90%                | 0.5 | _    | _    | ns     |
| t <sub>LO</sub>           | Input Clock Low Time                                    | 10% to 10%                | 0.5 | _    | _    | ns     |
| t <sub>RST</sub>          | RST/ Pulse Width                                        | _                         | 1   | _    | _    | ms     |
| t <sub>RSTREC</sub>       | RST Recovery Time                                       | _                         | 1   | _    | _    | ns     |
| f <sub>SSC_MOD</sub>      | Spread Spectrum Clock Modulation Frequency              | _                         | 20  | _    | 200  | KHz    |
| f <sub>SSC_MOD_STEP</sub> | Spread Spectrum Clock Modulation Amplitude<br>Step Size | _                         | _   | 0.25 | _    | %      |

#### Notes:

- 1. Jitter sample is taken over 10,000 samples for Period jitter, and 1,000 samples for Cycle-to-Cycle jitter of the primary PLL output with clean reference clock with no additional I/O toggling.
- 2. Output clock is valid after  $t_{LOCK}$  for PLL reset and dynamic delay adjustment.
- 3. Period jitter and cycle-to-cycle jitter numbers are guaranteed for  $f_{PFD} > 10$  MHz. For  $f_{PFD} < 10$  MHz, the jitter numbers may not be met in certain conditions.

### 3.18. CrossLink-NX Internal Oscillators Characteristics

Table 3.31. Internal Oscillators (V<sub>cc</sub> = 1.0 V)

| Symbol               | Parameter Description                | Min  | Тур | Max  | Unit |
|----------------------|--------------------------------------|------|-----|------|------|
| f <sub>CLKHF</sub>   | HFOSC CLKK Clock Frequency           | 405  | 450 | 495  | MHz  |
| f <sub>CLKLF</sub>   | LFOSC CLKK Clock Frequency           | 25.6 | 32  | 38.4 | kHz  |
| DCH <sub>CLKHF</sub> | HFOSC Duty Cycle (Clock High Period) | 45   | 50  | 55   | %    |
| DCH <sub>CLKLF</sub> | LFOSC Duty Cycle (Clock High Period) | 45   | 50  | 55   | %    |

### 3.19. CrossLink-NX User I<sup>2</sup>C Characteristics

Table 3.32. User I<sup>2</sup>C Specifications (V<sub>CC</sub> = 1.0 V)

| Symbol             | Parameter                          | STD Mode |     | FAST Mode |     |     | FAST Mode Plus <sup>2</sup> |     |     | l lmita |       |
|--------------------|------------------------------------|----------|-----|-----------|-----|-----|-----------------------------|-----|-----|---------|-------|
| Syllibol           | Description                        | Min      | Тур | Max       | Min | Тур | Max                         | Min | Тур | Max     | Units |
| f <sub>scl</sub>   | SCL Clock<br>Frequency             | 1        | 1   | 100       | -   | 1   | 400                         | -   | 1   | 1000    | kHz   |
| T <sub>DELAY</sub> | Optional delay through delay block | _        | 62  | -         | -   | 62  | -                           | _   | 62  | _       | ns    |

#### Notes:

- 1. Refer to the I<sup>2</sup>C Specification for timing requirements. User design should set constraints in Lattice Design Software to meet this industrial I<sup>2</sup>C Specification.
- 2. Fast Mode Plus maximum speed may be achieved by using external pull up resistor on I<sup>2</sup>C bus. Internal pull up may not be sufficient to support the maximum speed.



# 3.20. CrossLink-NX Analog-Digital Converter (ADC) Block Characteristics

### **Table 3.33. ADC Specifications**

| Symbol                    | Description                                  | Condition                                    | Min                                                | Тур                       | Max                                             | Unit                   |
|---------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------------|---------------------------|-------------------------------------------------|------------------------|
| $V_{REFINT\_ADC}$         | ADC Internal Reference<br>Voltage            | _                                            | _                                                  | 1.2                       | _                                               | V                      |
| V <sub>REFEXT_ADC</sub>   | ADC External Reference<br>Voltage            | _                                            | 1.0                                                | _                         | 1.8                                             | V                      |
| N <sub>RES_ADC</sub>      | ADC Resolution                               | _                                            | _                                                  | 12                        | _                                               | bits                   |
| ENOB <sub>ADC</sub>       | Effective Number of Bits                     | _                                            | _                                                  | 10.8                      | _                                               | bits                   |
|                           |                                              | Bipolar Mode, Internal V <sub>REF</sub>      | V <sub>CM_ADC</sub> —<br>V <sub>REFINT_ADC/4</sub> | V <sub>CM_ADC</sub>       | V <sub>CM_ADC</sub> + V <sub>REFINT_ADC/4</sub> | V                      |
| V <sub>SR ADC</sub>       | ADC Input Range                              | Bipolar Mode, External V <sub>REF</sub>      | V <sub>CM_ADC</sub> —<br>V <sub>REFEXT_ADC/4</sub> | V <sub>REFEXT_ADC</sub>   | V <sub>CM_ADC</sub> + V <sub>REFEXT_ADC/4</sub> | V                      |
| * SK_ADC                  | 7.50 input hange                             | Uni-polar Mode, Internal<br>V <sub>REF</sub> | 0                                                  | _                         | V <sub>REFINT_ADC</sub>                         | V                      |
|                           |                                              | Uni-polar Mode, External<br>V <sub>REF</sub> | 0                                                  | _                         | V <sub>REFEXT_ADC</sub>                         | V                      |
|                           | ADC Input Common Mode                        | Internal V <sub>REF</sub>                    | _                                                  | V <sub>REFINT_ADC/2</sub> | _                                               | V                      |
| V <sub>CM_ADC</sub>       | Voltage (for fully differential signals)     | External V <sub>REF</sub>                    | _                                                  | V <sub>REFEXT_ADC/2</sub> | _                                               | V                      |
| f <sub>CLK_ADC</sub>      | ADC Clock Frequency                          | _                                            | 1                                                  | 25                        | 40                                              | MHz                    |
| $DC_{CLK\_ADC}$           | ADC Clock Duty Cycle                         | _                                            | 48                                                 | 50                        | 52                                              | %                      |
| f <sub>INPUT_ADC</sub>    | ADC Input Frequency                          | _                                            | _                                                  | _                         | 500                                             | kHz                    |
| FS <sub>ADC</sub>         | ADC Sampling Rate                            | _                                            | _                                                  | 1                         | _                                               | MS/s                   |
| N <sub>TRACK_ADC</sub>    | ADC Input Tracking Time                      | _                                            | 2                                                  | _                         | _                                               | cycles                 |
| R <sub>IN_ADC</sub>       | ADC Input Equivalent<br>Resistance           | 1 MS/s, Sampled @ 2 clock cycles             | _                                                  | 116                       | _                                               | ΚΩ                     |
| t <sub>CAL_ADC</sub>      | ADC Calibration Time                         | _                                            | _                                                  | _                         | 6500                                            | cycles                 |
| L <sub>OUTput_ADC</sub>   | ADC Conversion Time                          | _                                            | 25                                                 | _                         | _                                               | cycles                 |
| DNL <sub>ADC</sub>        | ADC Differential<br>Nonlinearity             | _                                            | -0.9                                               | _                         | 0.9                                             | LSB                    |
| INL <sub>ADC</sub>        | ADC Integral Nonlinearity                    | _                                            | -1.5                                               | _                         | 1.5                                             | LSB                    |
| SFDR <sub>ADC</sub>       | ADC Spurious Free Dynamic<br>Range           | _                                            | 74                                                 | 77                        | _                                               | dBc                    |
| THD <sub>ADC</sub>        | ADC Total Harmonic<br>Distortion             | _                                            | _                                                  | <b>-</b> 76               | <b>-</b> 73                                     | dB                     |
| SNR <sub>ADC</sub>        | ADC Signal to Noise Ratio                    | _                                            | 65.7                                               | 67.5                      | _                                               | dB                     |
| SNDR <sub>ADC</sub>       | ADC Signal to Noise Plus<br>Distortion Ratio | _                                            | 65                                                 | 67                        | _                                               | dB                     |
| ERR <sub>GAIN_ADC</sub>   | ADC Gain Error                               | _                                            | _                                                  | 0.5                       | 1.0                                             | %<br>FS <sub>ADC</sub> |
| ERR <sub>OFFSET_ADC</sub> | ADC Offset Error                             | _                                            | _                                                  | 0.5                       | 1.0                                             | %<br>FS <sub>ADC</sub> |
| C <sub>IN_ADC</sub>       | ADC Input Equivalent Capacitance             |                                              | _                                                  | 2                         | _                                               | pF                     |



## 3.21. CrossLink-NX Comparator Block Characteristics

**Table 3.34. Comparator Specifications** 

| Symbol                    | Description                 | Min | Тур | Max                   | Unit |
|---------------------------|-----------------------------|-----|-----|-----------------------|------|
| f <sub>IN_COMP</sub>      | Comparator Input Frequency  | -   | _   | 10                    | MHz  |
| V <sub>IN_COMP</sub>      | Comparator Input Voltage    | 0   | _   | V <sub>CC_ADC18</sub> | V    |
| V <sub>OFFSET_COMP</sub>  | Comparator Input Offset     | -10 | _   | 10                    | mV   |
| V <sub>HYST_COMP</sub>    | Comparator Input Hysteresis | _   | _   | 35                    | mV   |
| V <sub>LATENCY_COMP</sub> | Comparator Latency          | _   | _   | 30                    | ns   |

## 3.22. CrossLink-NX Digital Temperature Readout Characteristics

Digital temperature Readout (DTR) is implemented in one of the internal Analog-Digital-Converter (ADC) channel.

**Table 3.35. DTR Specifications** 

| Symbol                    | Description                  | Condition                       | Min  | Тур | Max | Unit |
|---------------------------|------------------------------|---------------------------------|------|-----|-----|------|
| DTR <sub>RANGE</sub>      | DTR Detect Temperature Range | _                               | -40  | _   | 125 | °C   |
| DTR <sub>ACCURACY</sub>   | DTR Accuracy                 | with external voltage reference | -2   | _   | 2   | °C   |
| DTR <sub>RESOLUTION</sub> | DTR Resolution               | with external voltage reference | -0.3 | _   | 0.3 | °C   |

### 3.23. CrossLink-NX Hardened MIPI D-PHY Characteristics

Table 3.36. Hardened D-PHY Input Timing and Levels

| Symbol                       | Description                                                    | Conditions                                                  | Min | Тур | Max | Unit |
|------------------------------|----------------------------------------------------------------|-------------------------------------------------------------|-----|-----|-----|------|
| High Speed (                 | Differential) Input DC Specifications                          |                                                             |     |     | •   |      |
| V <sub>CMRX(DC)</sub>        | Common-mode Voltage in High Speed<br>Mode                      | _                                                           | 70  | _   | 330 | mV   |
| V                            | Differential Input HIGH Threshold                              | 0.08 Gbps ≤ V <sub>IDTH</sub> ≤ 1.5 Gbps                    | 70  | _   | _   | mV   |
| $V_{IDTH}$                   | Differential input high Threshold                              | 1.5 Gbps < V <sub>IDTH</sub> ≤ 2.5 Gbps                     | 40  | _   | _   | mV   |
| V <sub>IDTL</sub>            | Differential Input LOW Threshold                               | 0.08 Gbps ≤ V <sub>IDTL</sub> ≤ 1.5 Gbps                    | _   | _   | -70 | mV   |
| VIDTL                        | Differential input LOW Threshold                               | 1.5 Gbps < V <sub>IDTL</sub> ≤ 2.5 Gbps                     | _   | _   | -40 | mV   |
| V <sub>IHHS</sub>            | Input HIGH Voltage (for HS mode)                               | _                                                           | _   | _   | 460 | mV   |
| V <sub>ILHS</sub>            | Input LOW Voltage                                              | _                                                           | -40 | _   | _   | mV   |
| V <sub>TERM-EN</sub>         | Single-ended voltage for HS Termination<br>Eanble <sup>4</sup> | _                                                           | _   | _   | 450 | mV   |
| Z <sub>ID</sub>              | Differential Input Impedance                                   | _                                                           | 80  | 100 | 125 | Ω    |
| High Speed (                 | Differential) Input AC Specifications                          |                                                             |     | l . | l.  |      |
| <b>A V</b> 1                 | Commence de la terreference (c. 450 MHz)                       | $0.08 \text{ Gbps} \le \Delta V_{CMRX(HF)} \le 1.5$<br>Gbps | _   | _   | 100 | mV   |
| $\Delta V_{CMRX(HF)}^{1}$    | Common-mode Interference (>450 MHz)                            | 1.5 Gbps < $\Delta$ V <sub>CMRX(HF)</sub> ≤ 2.5 Gbps        | _   | _   | 50  | mV   |
| Av. 23                       | Common-mode Interference (50 MHz - 450                         | $0.08 \text{ Gbps} \le \Delta V_{CMRX(LF)} \le 1.5$<br>Gbps | -50 | _   | 50  | mV   |
| $\Delta V_{CMRX(LF)}^{2, 3}$ | MHz)                                                           | 1.5 Gbps < $\Delta V_{CMRX(LF)}$ ≤ 2.5 Gbps                 | -25 | _   | 25  | mV   |
| C <sub>CM</sub>              | Common-mode Termination                                        | _                                                           |     |     | 60  | pF   |



| Symbol              | Description                          | Conditions | Min | Тур | Max | Unit |
|---------------------|--------------------------------------|------------|-----|-----|-----|------|
| Low Power (S        | ingle-Ended) Input DC Specifications |            |     |     |     |      |
| V <sub>IH</sub>     | Low Power Mode Input HIGH Voltage    | _          | 740 | _   | _   | mV   |
| V <sub>IL</sub>     | Low Power Mode Input LOW Voltage     | _          | _   | _   | 550 | mV   |
| V <sub>IL-ULP</sub> | Ultra Low Power Input LOW Voltage    | _          | _   | _   | 300 | mV   |
| V <sub>HYST</sub>   | Low Power Mode Input Hysteresis      | _          | 25  | _   | _   | mV   |
| <b>e</b> spike      | Input Pulse Rejection                | _          | _   | _   | 300 | V∙ps |
| T <sub>MIN-RX</sub> | Minimum Pulse Width Response         | _          | 20  | _   | _   | ns   |
| V <sub>INT</sub>    | Peak Interference Amplitude          | _          | _   | _   | 200 | mV   |
| f <sub>INT</sub>    | Interference Frequency               | _          | 450 | _   | _   | MHz  |
| Contention D        | etector (LP-CD) DC Specifications    |            |     |     |     |      |
| V <sub>IHCD</sub>   | Contention Detect HIGH Voltage       | _          | 450 | _   | _   | mV   |
| V <sub>ILCD</sub>   | Contention Detect LOW Voltage        | _          | _   | _   | 200 | mV   |

#### Notes:

- 1. This is peak amplitude of sine wave modulated to the receiver inputs.
- 2. Input common-mode voltage difference compared to average common-mode voltage on the receiver inputs.
- 3. Exclude any static ground shift of 50 mV.
- 4. High Speed Differential R<sub>TERM</sub> is enabled when both DP and DN are below this voltage.



Table 3.37. Hardened D-PHY Output Timing and Levels

| Symbol                   | Description                                                  | Conditions                                                                       | Min  | Тур | Max  | Unit       |
|--------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------|------|-----|------|------------|
| High Speed (D            | ifferential) Output DC Specifications                        |                                                                                  |      |     |      |            |
| V <sub>CMTX</sub>        | Common-mode Voltage in High Speed Mode                       | _                                                                                | 150  | 200 | 250  | mV         |
| ΔV <sub>CMTX(1,0)</sub>  | V <sub>CMTX</sub> Mismatch Between Differential HIGH and LOW | _                                                                                | _    | _   | 5    | mV         |
| V <sub>OD</sub>          | Output Differential Voltage                                  | D-PHY-P — D-PHY-<br>N                                                            | 140  | 200 | 270  | mV         |
| ΔV <sub>OD</sub>         | V <sub>OD</sub> Mismatch Between Differential HIGH and LOW   | _                                                                                | _    | _   | 14   | mV         |
| V <sub>OHHS</sub>        | Single-Ended Output HIGH Voltage                             | _                                                                                | _    | _   | 360  | mV         |
| Zos                      | Single Ended Output Impedance                                | _                                                                                | 40   | 50  | 62.5 | Ω          |
| ΔZ <sub>OS</sub>         | Z <sub>OS</sub> mismatch                                     | _                                                                                | _    | _   | 20   | %          |
| High Speed (D            | ifferential) Output AC Specifications                        |                                                                                  |      |     |      |            |
| $\Delta V_{CMTX(LF)}$    | Common-Mode Variation, 50 MHz – 450 MHz                      | _                                                                                | _    | _   | 25   | $mV_{RMS}$ |
| $\Delta V_{CMTX(HF)}$    | Common-Mode Variation, above 450 MHz                         | _                                                                                | _    | _   | 15   | $mV_{RMS}$ |
|                          |                                                              | $0.08 \text{ Gbps} \le t_R \le 1$<br>Gbps                                        | _    | _   | 0.30 | UI         |
|                          | Output 20% - 80% Rise Time                                   | $\begin{array}{l} \text{1 Gbps} < t_R \leq \ 1.5 \\ \text{Gbps} \end{array}$     | _    | _   | 0.35 | UI         |
| $t_R$                    | Output 80% - 20% Fall Time                                   | t <sub>R</sub> ≤ 1.5 Gbps                                                        | 100  | _   | _    | ps         |
|                          |                                                              | 1.5 Gbps < t <sub>R</sub> ≤ 2.5<br>Gbps                                          | _    | _   | 0.40 | UI         |
|                          |                                                              | t <sub>R</sub> > 1.5 Gbps                                                        | 50   | _   | _    | ps         |
|                          |                                                              | $0.08 \text{ Gbps} \le t_F \le 1$ Gbps                                           | _    | _   | 0.30 | UI         |
|                          | Output Data Valid After CLK Output                           | 1 Gbps < t <sub>F</sub> ≤ 1.5<br>Gbps                                            | _    | _   | 0.35 | UI         |
| t <sub>F</sub>           |                                                              | t <sub>F</sub> ≤ 1.5 Gbps                                                        | 100  | _   | _    | ps         |
|                          |                                                              | 1.5 Gbps < t <sub>F</sub> ≤ 2.5<br>Gbps                                          | _    | _   | 0.40 | UI         |
|                          |                                                              | t <sub>F</sub> > 1.5 Gbps                                                        | 50   | _   | _    | ps         |
| Low Power (Si            | ngle-Ended) Output DC Specifications                         |                                                                                  |      |     | •    | •          |
| V <sub>OH</sub>          | Low Power Mode Output HIGH Voltage                           | 0.08 Gbps ≤ V <sub>OH</sub> ≤ 1.50 Gbps                                          | 1.1  | 1.2 | 1.3  | V          |
|                          |                                                              | V <sub>OH</sub> > 1.50 Gbps                                                      | 0.95 | _   | 1.3  | V          |
| V <sub>OL</sub>          | Low Power Mode Input LOW Voltage                             | _                                                                                | -50  | _   | 50   | mV         |
| Z <sub>OLP</sub>         | Output Impedance in Low Power Mode                           | _                                                                                | 110  | _   | _    | Ω          |
| Low Power (Si            | ngle-Ended) Output AC Specifications                         |                                                                                  |      |     |      |            |
| t <sub>RLP</sub>         | 15% - 85% Rise Time                                          | _                                                                                | _    | _   | 25   | ns         |
| $t_{\text{FLP}}$         | 85% - 15% Fise Time                                          | _                                                                                | _    | _   | 25   | ns         |
| $t_{\text{REOT}}$        | HS – LP Mode Rise and Fall Time, 30% - 85%                   | _                                                                                | _    | _   | 35   | ns         |
| T <sub>LP-PULSE-TX</sub> | Pulse Width of the LP Exclusive-OR Clock                     | 1st LP XOR Clock<br>Pulse after STOP<br>State or Last Pulse<br>before STOP State | 40   | _   | _    | ns         |
|                          |                                                              | All Other Pulses                                                                 | 20   | _   | _    | ns         |
| T <sub>LP-PER-TX</sub>   | Period of the LP Exclusive-OR Clock                          | _                                                                                | 90   | _   | _    | ns         |
|                          | Slew Rate @ C <sub>LOAD</sub> = 0 pF                         | _                                                                                | _    | _   | 500  | mV/ns      |
| $\delta V/\delta t_{SR}$ | Slew Rate @ C <sub>LOAD</sub> = 5 pF                         | _                                                                                | _    |     | 300  | mV/ns      |
|                          | Slew Rate @ C <sub>LOAD</sub> = 20 pF                        | _                                                                                | _    | _   | 250  | mV/ns      |



| Symbol            | Description                                                   | Conditions | Min                                               | Тур | Max | Unit  |
|-------------------|---------------------------------------------------------------|------------|---------------------------------------------------|-----|-----|-------|
|                   | Slew Rate @ C <sub>LOAD</sub> = 70 pF                         | _          | _                                                 | _   | 150 | mV/ns |
|                   | Slew Rate @ C <sub>LOAD</sub> = 0 to 70 pF (Falling Edge      | _          | 30                                                | _   | _   | mV/ns |
|                   | Only)                                                         | _          | 25                                                | _   | _   | mV/ns |
|                   | Slew Rate @ C <sub>LOAD</sub> = 0 to 70 pF (Rising Edge       | _          | 30                                                | _   | _   | mV/ns |
|                   | Only) -                                                       | _          | 25                                                | _   | _   | mV/ns |
|                   | Slew Rate @ C <sub>LOAD</sub> = 0 to 70 pF (Rising Edge Only) | _          | 30 -<br>0.075*<br>(V <sub>O,INST</sub> -<br>700)  | _   | _   | mV/ns |
|                   |                                                               | _          | 25 -<br>0.0625*<br>(V <sub>O,INST</sub> -<br>550) | _   | _   | mV/ns |
| C <sub>LOAD</sub> | Load Capacitance                                              | <u> </u>   | 0                                                 | _   | 70  | pF    |

### Table 3.38. Hardened D-PHY Pin Characteristic Specifications

| Symbol                    | Description                                                                                                                                | Conditions | Min   | Тур | Max  | Unit |  |  |  |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------|-------|-----|------|------|--|--|--|
| Pin Character             | Pin Characteristic Specifications                                                                                                          |            |       |     |      |      |  |  |  |
| V <sub>PIN</sub>          | Pin Signal Voltage Range                                                                                                                   | _          | -50   | _   | 1350 | mV   |  |  |  |
| V <sub>PIN_LVLP</sub>     | Pin Signal Voltage Range in LVLP Operation                                                                                                 | _          | -50   | _   | 1150 | mV   |  |  |  |
| I <sub>LEAK</sub>         | Pin Leakage Current                                                                                                                        | _          | -100  | _   | 100  | μΑ   |  |  |  |
| V                         | Ground Shift                                                                                                                               | _          | -50   | _   | 50   | mV   |  |  |  |
| $V_{GNDSH}$               | Ground Snift                                                                                                                               | _          | -5    | _   | 5    | mV   |  |  |  |
| V <sub>PIN(absmax)</sub>  | Transient Pin Voltage Level                                                                                                                | _          | -0.15 | _   | 1.45 | V    |  |  |  |
| T <sub>VPIN(absmax)</sub> | $\label{eq:maximum} \text{Maximum Transient Time above V}_{\text{PIN}(\text{max})} \text{ or } \\ \text{below V}_{\text{PIN}(\text{min})}$ | _          | _     | _   | 20   | ns   |  |  |  |

### Table 3.39. Hardened D-PHY Clock Signal Specification

| Symbol                     | Description        | Conditions | Min  | Тур | Max  | Unit |  |
|----------------------------|--------------------|------------|------|-----|------|------|--|
| Clock Signal Specification |                    |            |      |     |      |      |  |
| UI<br>Instantaneous        | UI <sub>INST</sub> | -          | _    | -   | 12.5 | ns   |  |
| III Variation              | ALII               | _          | -10% | _   | 10%  | UI   |  |
| UI Variation               | ΔUΙ                | _          | -5%  | _   | 5%   | UI   |  |



**Table 3.40. Hardened D-PHY Data-Clock Timing Specifications** 

| Symbol                                                 | Description                                       | Conditions                                                              | Min   | Тур | Max  | Unit               |
|--------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------|-------|-----|------|--------------------|
| Data-Clock Timir                                       | ng Specifications                                 | <u> </u>                                                                |       |     |      |                    |
| т                                                      | Data to Clock Skew                                | 0.08 Gbps ≤ T <sub>SKEW[TX]</sub><br>≤ 1.00 Gbps                        | -0.15 | _   | 0.15 | UI <sub>INST</sub> |
| T <sub>SKEW[TX]</sub>                                  | Data to Clock Skew                                | 1.00 Gbps < T <sub>SKEW[TX]</sub> ≤ 1.50 Gbps                           | -0.20 | _   | 0.20 | UI <sub>INST</sub> |
| T <sub>SKEW[TLIS]</sub>                                | Data to Clock Skew                                | 0.08 Gbps ≤ T <sub>SKEW[TLIS]</sub> ≤ 1.00 Gbps                         | -0.20 | _   | 0.20 | UI <sub>INST</sub> |
|                                                        | Data to Clock Skew                                | 1.00 Gbps < T <sub>SKEW[TLIS]</sub> ≤ 1.50 Gbps                         | -0.10 | _   | 0.10 | UI <sub>INST</sub> |
| -                                                      | Input Data Setup Before CLK                       | $0.08 \text{ Gbps} \le T_{\text{SETUP[RX]}}$<br>$\le 1.00 \text{ Gbps}$ | 0.15  | _   | _    | UI                 |
| T <sub>SETUP[RX]</sub>                                 | input Data Setup Before CER                       | 1.00 Gbps < T <sub>SETUP[RX]</sub> ≤ 1.50 Gbps                          | 0.20  | _   | _    | UI                 |
| <b>T</b>                                               | Input Data Hold After CLK                         | 0.08 Gbps ≤ T <sub>HOLD[RX]</sub><br>≤ 1.00 Gbps                        | 0.15  | _   | -    | UI                 |
| T <sub>HOLD[RX]</sub>                                  |                                                   | 1.00 Gbps < T <sub>HOLD[RX]</sub> ≤ 1.50 Gbps                           | 0.20  | _   | -    | UI                 |
| F <sub>IN_DPHY</sub>                                   | Input frequency to Hardened D-PHY PLL             |                                                                         | 24    |     | 200  | MHz                |
| T <sub>SKEW[TX]</sub> Static                           | Static Data to Clock Skew (Tx)                    | > 1.5 Gbps                                                              | -0.20 | _   | 0.20 | UI <sub>INST</sub> |
| T <sub>SKEW[TLIS]</sub> Static                         | Static Data to Clock Skew (Channel)               | > 1.5 Gbps                                                              | -0.10 | _   | 0.10 | UI <sub>INST</sub> |
| T <sub>SKEW[RX]</sub> Static                           | Static Data to Clock Skew (Rx)                    | > 1.5 Gbps                                                              | -0.20 | _   | 0.20 | UI <sub>INST</sub> |
| T <sub>SKEW[TX]</sub><br>Dynamic                       | Dynamic Data to Clock Skew (Tx)                   | > 1.5 Gbps                                                              | -0.15 | _   | 0.15 | UI <sub>INST</sub> |
| ISI                                                    | Channel ISI                                       | > 1.5 Gbps                                                              | _     | _   | 0.20 | UI <sub>INST</sub> |
| T <sub>SETUP[RX]</sub> + T <sub>HOLD[RX]</sub> Dynamic | Dynamic Data to Clock Skew Window Rx<br>Tolerance | > 1.5 Gbps                                                              | 0.50  | _   | _    | Ul <sub>INST</sub> |

## 3.24. CrossLink-NX Hardened PCIe Characteristics

## 3.24.1. PCIe (2.5 Gb/s)

Over recommended operating conditions.

Table 3.41. PCIe (2.5 Gb/s)

| Symbol                                    | Description                                   | Condition | Min.   | Тур. | Max.   | Unit |
|-------------------------------------------|-----------------------------------------------|-----------|--------|------|--------|------|
| Transmitter <sup>1</sup>                  |                                               |           |        |      |        |      |
| UI                                        | Unit Interval                                 | _         | 399.88 | 400  | 400.12 | ps   |
| BW <sub>TX</sub>                          | Tx PLL bandwidth                              | _         | 1.5    | _    | 22     | MHz  |
| V <sub>TX-DIFF-PP</sub>                   | Differential p-p Tx voltage swing             | _         | 0.8    | _    | 1.2    | Vp-p |
| $V_{TX\text{-}DIFF\text{-}PP\text{-}LOW}$ | Low power differential p-p Tx voltage swing   | _         | 0.4    | _    | 1.2    | Vp-p |
| V <sub>TX-DE-RATIO-3.5dB</sub>            | Tx de-emphasis level ratio at 3.5dB           | _         | 3      | _    | 4      | dB   |
| T <sub>TX-RISE-FALL</sub>                 | Transmitter rise and fall time                | _         | 0.125  | _    | _      | UI   |
| T <sub>TX-EYE</sub>                       | Transmitter Eye, including all jitter sources | _         | 0.75   | _    | _      | UI   |



| Symbol                               | Description                                                       | Condition               | Min.   | Тур. | Max.   | Unit        |
|--------------------------------------|-------------------------------------------------------------------|-------------------------|--------|------|--------|-------------|
| T <sub>TX-EYE-MEDIAN-to-MAX-</sub>   | Max. time between jitter median and max deviation from the median | _                       | _      | _    | 0.125  | UI          |
| RL <sub>TX-DIFF</sub>                | Tx Differential Return Loss, including pkg and silicon            | _                       | 10     | _    | _      | dB          |
| RL <sub>TX-CM</sub>                  | Tx Common Mode Return Loss, including pkg and silicon             | 50 MHz < freq < 2.5 GHz | 6      | _    | _      | dB          |
| Z <sub>TX-DIFF-DC</sub>              | DC differential Impedance                                         | _                       | 80     | _    | 120    | Ω           |
| $V_{TX-CM-AC-P}$                     | Tx AC peak common mode voltage, RMS                               | _                       | _      | _    | 20     | mV,<br>RMS  |
| I <sub>TX-SHORT</sub>                | Transmitter short-circuit current                                 | _                       | _      | _    | 90     | mA          |
| $V_{TX-DC-CM}$                       | Transmitter DC common-mode voltage                                | _                       | 0      | _    | 1.2    | V           |
| V <sub>TX-IDLE-DIFF-AC-p</sub>       | Electrical Idle Output peak voltage                               | _                       | _      | _    | 20     | mV          |
| V <sub>TX-RCV-DETECT</sub>           | Voltage change allowed during<br>Receiver Detect                  | _                       | _      | _    | 600    | mV          |
| T <sub>TX-IDLE-MIN</sub>             | Min. time in Electrical Idle                                      | _                       | 20     | _    | _      | ns          |
| T <sub>TX-IDLE-SET-TO-IDLE</sub>     | Max. time from EI Order Set to valid Electrical Idle              | _                       | _      | _    | 8      | ns          |
| T <sub>TX-IDLE-TO-DIFF-DATA</sub>    | Max. time from Electrical Idle to valid differential output       | _                       | _      | _    | 8      | ns          |
| Receiver <sup>2</sup>                |                                                                   |                         |        |      |        |             |
| UI                                   | Unit Interval                                                     | _                       | 399.88 | 400  | 400.12 | ps          |
| $V_{RX\text{-DIFF-PP}}$              | Differential Rx peak-peak voltage                                 | _                       | 0.175  | _    | 1.2    | Vp-p        |
| T <sub>RX-EYE</sub> <sup>3</sup>     | Receiver eye opening time                                         | _                       | 0.4    | _    | _      | UI          |
| T <sub>RX-EYE-MEDIAN-to-MAX-</sub>   | Max time delta between median and deviation from median           | _                       | _      | _    | 0.3    | UI          |
| RL <sub>RX-DIFF</sub>                | Receiver differential Return<br>Loss, package plus silicon        | _                       | 10     | _    | _      | dB          |
| RL <sub>RX-CM</sub>                  | Receiver common mode Return Loss, package plus silicon            | _                       | 6      | _    | _      | dB          |
| Z <sub>RX-DC</sub>                   | Receiver DC single ended impedance                                | _                       | 40     | _    | 60     | Ω           |
| Z <sub>RX-DIFF-DC</sub>              | Receiver DC differential impedance                                | _                       | 80     | _    | 120    | Ω           |
| Z <sub>RX</sub> -HiGH-IMP-DC         | Receiver DC single ended impedance when powered down              | _                       | 200K   | _    | _      | Ω           |
| V <sub>RX-CM-AC-P</sub> <sup>3</sup> | Rx AC peak common mode voltage                                    | _                       |        | _    | 150    | mV,<br>peak |
| V <sub>RX-IDLE-DET-DIFF-PP</sub>     | Electrical Idle Detect Threshold                                  | _                       | 65     | _    | 175    | mVp-p       |

#### Notes:

- 1. Refer to PCI Express Base Specification Revision 3.0 Table 4.18 test condition and requirement for respective parameters.
- 2. Refer to PCI Express Base Specification Revision 3.0 Table 4.24 test condition and requirement for respective parameters.
- 3. Spec compliant requirement



## 3.24.2. PCIe (5 Gb/s)

Over recommended operating conditions.

**Table 3.42. PCIe (5 Gb/s)** 

| Symbol                           | Description                                               | Test Conditions           | Min    | Тур | Max    | Unit       |
|----------------------------------|-----------------------------------------------------------|---------------------------|--------|-----|--------|------------|
| Transmit <sup>1</sup>            | •                                                         |                           |        |     |        |            |
| UI                               | Unit Interval                                             | _                         | 199.94 | 200 | 200.06 | ps         |
| B <sub>WTX-PKG-PLL1</sub>        | Tx PLL bandwidth corresponding to PKG <sub>TX-PLL1</sub>  | _                         | 8      | _   | 16     | MHz        |
| B <sub>WTX-PKG-PLL2</sub>        | Tx PLL bandwidth corresponding to PKG <sub>TX-PLL2</sub>  | _                         | 5      | _   | 16     | MHz        |
| P <sub>KGTX-PLL1</sub>           | Tx PLL Peaking corresponding to PKG <sub>TX-PLL1</sub>    | _                         | _      | _   | 3      | dB         |
| P <sub>KGTX-PLL2</sub>           | Tx PLL Peaking corresponding to PKG <sub>TX-PLL2</sub>    | _                         | _      | _   | 1      | dB         |
| V <sub>TX-DIFF-PP</sub>          | Differential p-p Tx voltage swing                         | _                         | 0.8    | _   | 1.2    | V, p-p     |
| V <sub>TX-DIFF-PP-LOW</sub>      | Low power differential p-p Tx voltage swing               | _                         | 0.4    | _   | 1.2    | V, p-p     |
| V <sub>TX-DE-RATIO-3.5dB</sub>   | Tx de-emphasis level ratio at 3.5dB                       | _                         | 3      | _   | 4      | dB         |
| V <sub>TX-DE-RATIO-6dB</sub>     | Tx de-emphasis level ratio at 6dB                         | _                         | 5.5    | _   | 6.5    | dB         |
| T <sub>MIN-PULSE</sub>           | Instantaneous lone pulse width                            | _                         | 0.9    | _   | _      | UI         |
| T <sub>TX-RISE-FALL</sub>        | Transmitter rise and fall time                            | _                         | 0.15   | _   | _      | UI         |
| T <sub>TX-EYE</sub>              | Transmitter Eye, including all jitter sources             | _                         | 0.75   | _   | _      | UI         |
| T <sub>TX-DJ</sub>               | Tx deterministic jitter > 1.5<br>MHz                      | _                         | _      | _   | 0.15   | UI         |
| T <sub>TX-RJ</sub>               | Tx RMS jitter < 1.5 MHz                                   | _                         | _      | _   | 3      | ps,<br>RMS |
| T <sub>RF-MISMATCH</sub>         | Tx rise/fall time mismatch                                | _                         | _      | _   | 0.1    | UI         |
| R <sub>LTX-DIFF</sub>            | Tx Differential Return Loss,                              | 50 MHz < freq < 1.25 GHz  | 10     | _   | _      | dB         |
| 'LIX-DIFF                        | including package and silicon                             | 1.25 GHz < freq < 2.5 GHz | 8      | _   | _      | dB         |
| R <sub>LTX-CM</sub>              | Tx Common Mode Return Loss, including package and silicon | 50 MHz < freq < 2.5 GHz   | 6      | _   | _      | dB         |
| $Z_{TX\text{-DIFF-DC}}$          | DC differential Impedance                                 | _                         | _      | _   | 120    | Ω          |
| V <sub>TX-CM-AC-PP</sub>         | Tx AC peak common mode voltage, peak-peak                 | _                         | _      | -   | 150    | mV,<br>p-p |
| I <sub>TX-SHORT</sub>            | Transmitter short-circuit current                         | _                         | _      | _   | 90     | mA         |
| V <sub>TX-DC-CM</sub>            | Transmitter DC common-mode voltage                        | _                         | 0      | _   | 1.2    | V          |
| V <sub>TX-IDLE-DIFF-DC</sub>     | Electrical Idle Output DC voltage                         | _                         | 0      | _   | 5      | mV         |
| V <sub>TX-IDLE-DIFF-AC-p</sub>   | Electrical Idle Differential<br>Output peak voltage       | _                         | _      | _   | 20     | mV         |
| V <sub>TX-RCV-DETECT</sub>       | Voltage change allowed during<br>Receiver Detect          | _                         | _      | _   | 600    | mV         |
| T <sub>TX-IDLE-MIN</sub>         | Min. time in Electrical Idle                              | _                         | 20     | _   |        | ns         |
| T <sub>TX-IDLE-SET-TO-IDLE</sub> | Max. time from El Order Set to valid Electrical Idle      | _                         | _      | _   | 8      | ns         |



| Symbol                               | Description                                                  | Test Conditions                   | Min               | Тур | Max              | Unit        |
|--------------------------------------|--------------------------------------------------------------|-----------------------------------|-------------------|-----|------------------|-------------|
| T <sub>TX-IDLE-TO-DIFF-DATA</sub>    | Max. time from Electrical Idle to valid differential output  | _                                 | _                 | _   | 8                | ns          |
| Receive <sup>2</sup>                 | •                                                            |                                   |                   |     |                  |             |
| UI                                   | Unit Interval                                                | _                                 | 199.94            | 200 | 200.06           | ps          |
| V <sub>RX-DIFF-PP</sub>              | Differential Rx peak-peak voltage                            | _                                 | 0.34 <sup>3</sup> | _   | 1.2              | V, p-p      |
| T <sub>RX-RJ-RMS</sub>               | Receiver random jitter tolerance (RMS)                       | 1.5 MHz – 100 MHz<br>Random noise | _                 | -   | 4.2              | ps,<br>RMS  |
| T <sub>RX-DJ</sub>                   | Receiver deterministic jitter tolerance                      | _                                 | _                 | _   | 88               | ps          |
| D                                    | Receiver differential Return                                 | 50 MHz < freq < 1.25 GHz          | 10                | _   | _                | dB          |
| R <sub>LRX-DIFF</sub>                | Loss, package plus silicon                                   | 1.25 GHz < freq < 2.5 GHz         | 8                 | _   | _                | dB          |
| R <sub>LRX-CM</sub>                  | Receiver common mode<br>Return Loss, package plus<br>silicon | _                                 | 6                 | _   | _                | dB          |
| Z <sub>RX-DC</sub>                   | Receiver DC single ended impedance                           | _                                 | 40                | _   | 60               | Ω           |
| Z <sub>RX-HIGH-IMP-DC</sub>          | Receiver DC single ended impedance when powered down         | _                                 | 200K              | _   | _                | Ω           |
| V <sub>RX-CM-AC-P</sub> <sup>3</sup> | Rx AC peak common mode voltage                               | _                                 | _                 | _   | 150              | mV,<br>peak |
| $V_{RX-IDLE-DET-DIFF-PP}$            | Electrical Idle Detect Threshold                             | _                                 | 65                | _   | 340 <sup>3</sup> | mv, pp      |

#### Notes:

- 1. Refer to PCI Express Base Specification Revision 3.0 Table 4.18 test condition and requirement for respective parameters.
- 2. Refer to PCI Express Base Specification Revision 3.0 Table 4.24 test condition and requirement for respective parameters.
- 3. Spec compliant requirement

## 3.25. CrossLink-NX Hardened SGMII Receiver Characteristics

### 3.25.1. SGMII Rx Specifications

Over recommended operating conditions.

### Table 3.43. SGMII Rx

|                      | - <u>-</u>                                       |                 |      |      |     |      |
|----------------------|--------------------------------------------------|-----------------|------|------|-----|------|
| Symbol               | Description                                      | Test Conditions | Min  | Тур  | Max | Unit |
| $f_{DATA}$           | SGMII Data Rate                                  | _               | _    | 1250 | _   | MHz  |
| f <sub>REFCLK</sub>  | SGMII Reference Clock Frequency (Data Rate / 10) | _               | _    | 125  | _   | MHz  |
| J <sub>TOL_DET</sub> | Jitter Tolerance, Deterministic                  | _               |      | _    | -   | UI   |
| J <sub>TOL_TOL</sub> | Jitter Tolerance, Total                          | _               |      | _    | _   | UI   |
| Δf/f                 | Data Rate and Reference Clock Accuracy           | _               | -300 | _    | 300 | ppm  |



# 3.26. CrossLink-NX sysCONFIG Port Timing Specifications

Over recommended operating conditions.

Table 3.44. CrossLink-NX sysCONFIG Port Timing Specifications

| Symbol                        | Parameter                                                                                                                                                                                                                            | Device               | Min | Тур.                    | Max            | Unit     |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|-------------------------|----------------|----------|
| Master SPI POF                | R / REFRESH Timing                                                                                                                                                                                                                   |                      | •   |                         |                |          |
| t <sub>ICFG</sub>             | Time during POR, from V <sub>CC</sub> , V <sub>CCAUX</sub> , V <sub>CCIO0</sub> or V <sub>CCIO1</sub> (whichever is the last) pass POR trip voltage, or REFRESH command executed, to the rising edge of INITN                        | _                    | _   | _                       |                | ms       |
| t <sub>VMC</sub>              | Time from rising edge of INITN to the valid Master MCLK                                                                                                                                                                              | _                    | _   | _                       |                | μs       |
| f <sub>MCLK_DEF</sub>         | Default MCLK frequency (Before MCLK frequency selection in bitstream)                                                                                                                                                                | _                    | _   | f <sub>CLKHF</sub> /128 | _              | MHz      |
| Slave SPI/I <sup>2</sup> C/I3 | BC POR / REFRESH Timing                                                                                                                                                                                                              |                      |     |                         |                |          |
| t <sub>MSPI_INH</sub>         | Time during POR, from V <sub>CC</sub> , V <sub>CCAUX</sub> , V <sub>CCIOO</sub> or V <sub>CCIO1</sub> (whichever is the last) pass POR trip voltage, or REFRESH command executed, to pull PROGRAMN LOW to prevent entering MSPI mode | _                    | _   | _                       |                | μs       |
| t <sub>ACT_CCLK</sub>         | Minimum time before driving CCLK (SSPI) from POR or REFRESH                                                                                                                                                                          | _                    |     | _                       | 1              | μs       |
| t <sub>ACT_SCL</sub>          | Minimum time before driving SCL (I <sup>2</sup> C/I3C) from POR or REFRESH                                                                                                                                                           | -                    |     | _                       | -              | μs       |
| t <sub>ACT_PROGRAMN_H</sub>   | Minimum time driving PROGRAMN HIGH after last activation clock                                                                                                                                                                       | _                    |     | _                       | _              | ns       |
| t <sub>CONFIG_CCLK</sub>      | Minimum time to start driving CCLK (SSPI) after PROGRAMN HIGH                                                                                                                                                                        | _                    |     | _                       | _              | ns       |
| t <sub>CONFIG_CCLK</sub>      | Minimum time to start driving SCL (I <sup>2</sup> C/I3C) after PROGRAMN HIGH                                                                                                                                                         | -                    |     | _                       | -              | ns       |
| PROGRAMN Co                   | onfiguration Timing                                                                                                                                                                                                                  |                      |     |                         |                |          |
| t <sub>PROGRAMN</sub>         | PROGRAMN LOW pulse accepted                                                                                                                                                                                                          | _                    |     | _                       | _              | ns       |
| t <sub>PROGRAMN_RJ</sub>      | PROGRAMN LOW pulse rejected                                                                                                                                                                                                          | _                    | _   | _                       |                | ns       |
| t <sub>INIT_LOW</sub>         | PROGRAMN LOW to INITN LOW                                                                                                                                                                                                            | _                    | _   | _                       |                | ns       |
| t <sub>INIT_HIGH</sub>        | PROGRAMN LOW to INITN HIGH                                                                                                                                                                                                           | LIFCL-40<br>LIFCL-17 |     |                         | _              | ns<br>ns |
| t <sub>DONE LOW</sub>         | PROGRAMN LOW to DONE LOW                                                                                                                                                                                                             | _                    | _   | _                       |                | ns       |
| t <sub>DONE HIGH</sub>        | PROGRAMN HIGH to DONE HIGH                                                                                                                                                                                                           | _                    |     | _                       |                | ns       |
| t <sub>IODISS</sub>           | PROGRAMN LOW to I/O Disabled                                                                                                                                                                                                         | _                    | _   | _                       |                | ns       |
| Master SPI                    | The citation to the place of                                                                                                                                                                                                         |                      |     |                         |                | 113      |
| f <sub>MCLK</sub> *           | Max selected MCLK output frequency                                                                                                                                                                                                   | _                    | Ι _ | _                       | 165            | MHz      |
| t <sub>MCLKH</sub>            | MCLK output clock pulse width HIGH                                                                                                                                                                                                   |                      | 2.5 | _                       | _              | ns       |
| t <sub>CCLKL</sub>            | MCLK output clock pulse width LOW                                                                                                                                                                                                    |                      | 2.5 | _                       | _              | ns       |
|                               | MSI to MCLK setup time                                                                                                                                                                                                               | _                    | 3   |                         |                | ns       |
| t <sub>SU_MSI</sub>           | MSI to MCLK hold time                                                                                                                                                                                                                |                      | 0   |                         | _              | ns       |
| t <sub>HD_MSI</sub>           | MCLK to MSO delay                                                                                                                                                                                                                    |                      | "   | 0                       | _ <del>-</del> |          |
| Slave SPI                     | INICER TO INISO delay                                                                                                                                                                                                                | _                    |     | U                       |                | ns       |
|                               | CCLK input clock frequency                                                                                                                                                                                                           |                      |     |                         | 135            | NAL-     |
| f <sub>CCLK</sub>             |                                                                                                                                                                                                                                      |                      | 2.5 | _                       |                | MHz      |
| t <sub>CCLKH</sub>            | CCLK input clock pulse width HIGH                                                                                                                                                                                                    |                      | 3.5 | _                       | _              | ns       |
| t <sub>CCLKL</sub>            | CCLK input clock pulse width LOW                                                                                                                                                                                                     | _                    | 3.5 | _                       | _              | ns       |
| t <sub>SU_SSI</sub>           | SSI to CCLK setup time                                                                                                                                                                                                               | _                    | 4.3 | _                       | _              | ns       |
| t <sub>HD_SSI</sub>           | SSI to CCLK hold time                                                                                                                                                                                                                | _                    | 0.8 | _                       | _              | ns       |



| Symbol                 | Parameter                                         | Device   | Min | Тур. | Max | Unit   |
|------------------------|---------------------------------------------------|----------|-----|------|-----|--------|
| t <sub>CO_SSO</sub>    | CCLK falling edge to valid SSO output             | _        | _   | _    | 16  | ns     |
| t <sub>EN_SSO</sub>    | CCLK falling edge to SSO output enabled           | _        | _   | _    | 16  | ns     |
| t <sub>DIS_SSO</sub>   | CCLK falling edge to SSO output disabled          | _        | _   | _    | 16  | ns     |
| t <sub>HIGH_SCSN</sub> | SCSN HIGH time                                    | _        | 74  | _    | _   | ns     |
| t <sub>SU_SCSN</sub>   | SCSN to CCLK setup time                           | _        | 3.5 | _    | _   | ns     |
| t <sub>HD_SCSN</sub>   | SCSN to CCLK hold time                            | _        | 1.6 | _    | _   | ns     |
| I <sup>2</sup> C/I3C   | •                                                 | •        |     |      |     |        |
| f <sub>SCL_I2C</sub>   | SCL input clock frequency for I <sup>2</sup> C    | _        | _   | _    | 4   | MHz    |
| f <sub>SCL_I3C</sub>   | SCL input clock frequency for I3C                 | _        | _   | _    | 12  | MHz    |
| t <sub>SCLH</sub>      | SCL input clock pulse width HIGH                  | _        |     | _    | _   | ns     |
| t <sub>SCLL</sub>      | SCL input clock pulse width LOW                   | _        |     | _    | _   | ns     |
| t <sub>SU_SDA</sub>    | SDA to SCL setup time                             | _        |     | _    | _   | ns     |
| t <sub>HD_SDA</sub>    | SDA to SCL hold time                              | _        |     | _    | _   | ns     |
| t <sub>CO_SDA</sub>    | SCL falling edge to valid SDA output              | _        | _   | _    |     | ns     |
| t <sub>EN_SDA</sub>    | SCL falling edge to SDA output enabled            | _        | _   | _    |     | ns     |
| t <sub>DIS_SDA</sub>   | SCL falling edge to SDA output disabled           | _        | _   | _    |     | ns     |
| Wake-Up Tin            | ning                                              |          |     |      |     |        |
| f <sub>DONE_HIGH</sub> | Last configuration clock cycle to DONE going HIGH | _        | _   | _    |     | MHz    |
|                        | Hazalio anabladin Fashiio Mada                    | LIFCL-40 | _   |      |     | cycles |
| t <sub>FIO_EN</sub>    | User I/O enabled in Fast I/O Mode                 | LIFCL-17 | _   |      |     | cycles |
| t <sub>IOEN</sub>      | Config clock to user I/O enabled                  | _        |     | _    | _   | ns     |
| t <sub>MWC</sub>       | Additional master MCLK after DONE HIGH            | _        |     | _    |     | ns     |
| t <sub>MCLKZ</sub>     | Master MCLK to Hi-Z                               | _        | _   | _    |     | ns     |

<sup>\*</sup>Note: f<sub>MCLK</sub> has a dependency on HFOSC and is 1/3 of f<sub>CLKHF</sub>.



Figure 3.14. Master SPI POR/REFRESH Timing





Figure 3.15. Slave SPI/I<sup>2</sup>C/I3C POR/REFRESH Timing



Figure 3.16. Master SPI PROGRAMN Timing





Figure 3.17. Slave SPI/I<sup>2</sup>C/I3C PROGRAMN Timing



Figure 3.18. Master SPI Configuration Timing





Figure 3.19. Slave SPI Configuration Timing



Figure 3.20. I<sup>2</sup>C /I3C Configuration Timing





Figure 3.21. Master SPI Wake-Up Timing



Figure 3.22. Slave SPI/I<sup>2</sup>C/I3C Wake-Up Timing



## 3.27. JTAG Port Timing Specifications

Over recommended operating conditions.

**Table 3.45. JTAG Port Timing Specifications** 

| Symbol               | Parameter                                                          | Min | Тур. | Max | Units |
|----------------------|--------------------------------------------------------------------|-----|------|-----|-------|
| f <sub>MAX</sub>     | TCK clock frequency                                                | _   | _    | 25  | MHz   |
| t <sub>BTCPH</sub>   | TCK [BSCAN] clock pulse width high                                 | 20  | _    | _   | ns    |
| t <sub>BTCPL</sub>   | TCK [BSCAN] clock pulse width low                                  | 20  | _    | _   | ns    |
| t <sub>BTS</sub>     | TCK [BSCAN] setup time                                             | 12  | _    | _   | ns    |
| t <sub>BTH</sub>     | TCK [BSCAN] hold time                                              | 6   | _    | _   | ns    |
| t <sub>BTRF</sub>    | TCK [BSCAN] rise/fall time                                         |     | _    | _   | mV/ns |
| t <sub>BTCO</sub>    | TAP controller falling edge of clock to valid output               | _   | _    |     | ns    |
| t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable              | _   | _    |     | ns    |
| t <sub>BTCOEN</sub>  | TAP controller falling edge of clock to valid enable               | _   | _    |     | ns    |
| t <sub>BTCRS</sub>   | BSCAN test capture register setup time                             |     | _    | _   | ns    |
| t <sub>BTCRH</sub>   | BSCAN test capture register hold time                              |     | _    | _   | ns    |
| t <sub>BUTCO</sub>   | BSCAN test update register, falling edge of clock to valid output  | _   | _    |     | ns    |
| t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _   | _    |     | ns    |
| t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable  | _   | _    |     | ns    |



Figure 3.23. JTAG Port Timing Waveforms



## 3.28. Switching Test Conditions

Figure 3.24 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are listed in Table 3.46.



<sup>\*</sup>CL Includes Test Fixture and Probe Capacitance

Figure 3.24. Output Test Load, LVTTL and LVCMOS Standards

Table 3.46. Test Fixture Required Components, Non-Terminated Interfaces

| Test Condition                                           | R <sub>1</sub> | R <sub>2</sub> | C <sub>L</sub> | Timing Ref.                       | V <sub>T</sub>    |
|----------------------------------------------------------|----------------|----------------|----------------|-----------------------------------|-------------------|
| LVTTL and other LVCMOS settings (L $\geq$ H, H $\geq$ L) | ∞              | ∞              | 0 pF           | LVCMOS 3.3 = 1.5 V                | _                 |
|                                                          |                |                |                | LVCMOS 2.5 = V <sub>CCIO</sub> /2 | _                 |
|                                                          |                |                |                | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _                 |
|                                                          |                |                |                | LVCMOS 1.5 = V <sub>CCIO</sub> /2 | _                 |
|                                                          |                |                |                | LVCMOS 1.2 = V <sub>CCIO</sub> /2 | _                 |
| LVCMOS 2.5 I/O (Z ≥ H)                                   | $\infty$       | 1 ΜΩ           | 0 pF           | V <sub>CCIO</sub> /2              | _                 |
| LVCMOS 2.5 I/O (Z ≥ L)                                   | 1 ΜΩ           | 8              | 0 pF           | V <sub>CCIO</sub> /2              | V <sub>CCIO</sub> |
| LVCMOS 2.5 I/O (H ≥ Z)                                   | ∞              | 100            | 0 pF           | V <sub>OH</sub> - 0.10            | _                 |
| LVCMOS 2.5 I/O (L ≥ Z)                                   | 100            | $\infty$       | 0 pF           | V <sub>OL</sub> + 0.10            | V <sub>CCIO</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.



# 4. Pinout Information

## 4.1. Signal Descriptions\*

| -<br>-<br>-<br>- | GND GND GND Power  Power  Power | Ground for internal FPGA logic and I/O  Ground for D-PHY blocks  Ground for High Speed blocks  Power supply pins for core logic. V <sub>CC</sub> is connected to 1.0 V (nom.) supply voltage. Power On Reset (POR) monitors this supply voltage.  Auxiliary power supply pin for internal analog circuitry. This supply is connected to 1.8 V (nom.) supply voltage. POR monitors this supply voltage.  Auxiliary power supply pin for I/O Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7. This supply is connected to 1.8 V (nom.) supply voltage, and is used for generating stable drive current for the I/O. |
|------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -<br>-<br>-<br>- | GND GND Power  Power            | Ground for D-PHY blocks Ground for High Speed blocks  Power supply pins for core logic. V <sub>CC</sub> is connected to 1.0 V (nom.) supply voltage. Power On Reset (POR) monitors this supply voltage.  Auxiliary power supply pin for internal analog circuitry. This supply is connected to 1.8 V (nom.) supply voltage. POR monitors this supply voltage.  Auxiliary power supply pin for I/O Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7. This supply is connected to 1.8 V (nom.) supply voltage, and is used for generating stable drive current for the I/O.                                          |
| -<br>-<br>-      | GND Power Power                 | Ground for High Speed blocks  Power supply pins for core logic. V <sub>CC</sub> is connected to 1.0 V (nom.) supply voltage. Power On Reset (POR) monitors this supply voltage.  Auxiliary power supply pin for internal analog circuitry. This supply is connected to 1.8 V (nom.) supply voltage. POR monitors this supply voltage.  Auxiliary power supply pin for I/O Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7. This supply is connected to 1.8 V (nom.) supply voltage, and is used for generating stable drive current for the I/O.                                                                  |
| -<br>-<br>-      | Power Power                     | Power supply pins for core logic. V <sub>CC</sub> is connected to 1.0 V (nom.) supply voltage. Power On Reset (POR) monitors this supply voltage.  Auxiliary power supply pin for internal analog circuitry. This supply is connected to 1.8 V (nom.) supply voltage. POR monitors this supply voltage.  Auxiliary power supply pin for I/O Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7. This supply is connected to 1.8 V (nom.) supply voltage, and is used for generating stable drive current for the I/O.                                                                                                |
| -                | Power<br>Power                  | supply voltage. Power On Reset (POR) monitors this supply voltage.  Auxiliary power supply pin for internal analog circuitry. This supply is connected to 1.8 V (nom.) supply voltage. POR monitors this supply voltage.  Auxiliary power supply pin for I/O Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7. This supply is connected to 1.8 V (nom.) supply voltage, and is used for generating stable drive current for the I/O.                                                                                                                                                                               |
|                  | Power                           | connected to 1.8 V (nom.) supply voltage. POR monitors this supply voltage.  Auxiliary power supply pin for I/O Bank 0, Bank 1, Bank 2, Bank 6, and Bank 7. This supply is connected to 1.8 V (nom.) supply voltage, and is used for generating stable drive current for the I/O.                                                                                                                                                                                                                                                                                                                            |
| _                |                                 | Bank 7. This supply is connected to 1.8 V (nom.) supply voltage, and is used for generating stable drive current for the I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| _                | Power                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                  |                                 | Auxiliary power supply pin for I/O Bank 3, Bank 4, and Bank 5. This supply is connected to 1.8 V (nom.) supply voltage, and is used for generating stable current for the differential input comparators.                                                                                                                                                                                                                                                                                                                                                                                                    |
| _                | Power                           | Auxiliary power supply pin for I/O Bank 3, Bank 4, and Bank 5. This supply is connected to 1.8 V (nom.) supply voltage, and is used for generating stable drive current for the I/O.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0-7              | Power                           | Power supply pins for I/O bank x.  For x = 0, 1, 2, 6, and 7, VCCIO can be connected to (nom.) 1.2 V, 1.5 V, 1.8 V, 2.5 V, or 3.3 V.  For x = 3, 4, and 5, VCCIO can be connected to (nom.) 1.0 V, 1.2 V, 1.35 V, 1.5 V, or 1.8 V.  There are dedicated and shared configuration pins in banks 0 and 1.  POR monitors these banks supply voltages.                                                                                                                                                                                                                                                           |
| _                | Power                           | 1.0 V (nom.) digital power supply for the hardened D-PHY blocks.<br>X = 0, 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| _                | Power                           | 1.8 V (nom.) analog power supply for the hardened D-PHY blocks.<br>X = 0, 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| _                | Power                           | 1.0 V (nom.) power supply for the hardened D-PHY blocks.<br>X = 0, 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| _                | Power                           | 1.8 V (nom.) power supply for the ADC block.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| _                | Power                           | 1.0 V (nom.) power supply for the HS block.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| _                | Power                           | 1.8 V (nom.) power supply for the PLL in the HS block.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                  | Power                           | 1.8 V (nom.) auxiliary power supply for the HS block.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                  |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                  |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1                | Input                           | LVCMOS input pin. This input selects the JTAG shared GPIO to be used for JTAG  0 = GPIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                  |                                 | 1 = JTAG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                  |                                 | O-7 Power  - Power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



| Dedicated ADC I/O Pins        |                         |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------|-------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADC_REF[0, 1]                 | _                       | Input             | ADC reference voltage, for each of the 2 ADC converters                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ADC_DP/N[0, 1]                | _                       | Input             | Dedicated ADC input pairs, for each of the 2 ADC converters                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Dedicated High Speed I/O Pins | 5                       | L                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SD0_RXDP/N                    | _                       | Input             | High Speed Data Differential Input Pairs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SD0_TXDP/N                    | -                       | Output            | High Speed Data Differential Output Pairs                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SD0_REFCLKP/N                 | _                       | Input             | High Speed Reference Clock Differential Input Pairs                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SD0_REXT                      | _                       | Input             | High Speed External Reference Resistor Input. Resistor connects between to this pin and SDO_REFRET pin. This is used to adjust the onchip differential termination impedance, based on the external resistance value: $R_{\text{EXT}} = 909 \ \Omega, \ R_{\text{DIFF}} = 80 \ \Omega$ $R_{\text{EXT}} = 976 \ \Omega, \ R_{\text{DIFF}} = 85 \ \Omega$ $R_{\text{EXT}} = 1.02 \ k\Omega, \ R_{\text{DIFF}} = 90 \ \Omega$                                                                                              |
|                               |                         |                   | $R_{EXT} = 1.15 \text{ k}\Omega$ , $R_{DIFF} = 100 \Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SD0_REFRET                    | _                       | Input             | High Speed Reference Return Input. These pins should be AC coupled to the VCCPLLHS supply                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Dedicated D-PHY I/O Pins      | 1                       | l                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| D-PHY[0-1]_DP/N[0-3]          | _                       | Input,<br>Output  | Hardened D-PHY Data Input/Output Pairs, for each of the 4 High Speed lanes in the 2 Hardened D-PHY Blocks                                                                                                                                                                                                                                                                                                                                                                                                               |
| D-PHY[0-1]_CKP/N              | _                       | Input             | Hardened D-PHY Clock Input Pairs, for each of the 2 Hardened D-PHY                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Misc Pins                     |                         | · ·               | <u>'</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| NC                            |                         | _                 | No connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RESERVED                      |                         | _                 | This pin is reserved and should not be connected to anything on the                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| General Purpose I/O Pins      | ·                       | l.                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| P[T/B/L/R] [Number]_[A/B]     | T = 0                   | Input,            | Programmable User I/O:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                               | R = 1, 2<br>B = 3, 4, 5 | Output,<br>Bi-Dir | [T/B/L/R] indicates the package pin/ball is in T (Top), B (Bottom), L (Left), or R (Right) edge of the device.                                                                                                                                                                                                                                                                                                                                                                                                          |
|                               | L = 6. 7                |                   | [Number] identifies the PIO [A/B] pair. [A/B] shows the package pin/ball is A or B signal in the pair. PIOs A and B are grouped as a pair. Each A/B pair in the bottom banks supports true differential input and output buffers. When configured as differential input, differential termination of $100 \Omega$ can be selected.                                                                                                                                                                                      |
|                               |                         |                   | Each A/B pair in the top, left and right banks does not support true differential input or output buffer. It supports all single-ended inputs and outputs, and can be used for emulated differential output buffer. Some of these user-programmable I/O are used during configuration, depending on the configuration mode. You need to make appropriate connection on the board to isolate the 2 different functions before/after configuration.  Some of these user-programmable I/O are shared with special function |
|                               |                         |                   | pins. These pins, when not used as special purpose pins, can be programmed as I/O for user logic.  During configuration the user-programmable I/O are tristated with an internal weak pull-down resistor enabled. If any pin is not used (or not bonded to a package pin), it is tristated and default to have weak pull-down enabled after configuration.                                                                                                                                                              |



### Shared Configuration Pins<sup>1, 2</sup>

These pins can be used for configuration during configuration mode. When configuration is completed, these pins can be used as GPIO, or shared function in GPIO. When these pins are used in dual function, you need to isolate the signal paths for the dual functions on the board.

The pins used are defined by the configuration modes detected. Slave SPI or I<sup>2</sup>C/I3C modes are detected during slave activation. Pins that are not used in the configuration mode selected are tristated during configuration, and can connect directly as GPIO in user's function.

| directly as GPIO in user's fo | anction. |                             |                                                                                                                                     |
|-------------------------------|----------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| PRxxx /SDA/USER_SDA           | 1        | Input,<br>Output,<br>Bi-Dir | Configuration: I <sup>2</sup> C/I3C Mode: SDA signal User Mode: PRxxx: GPIO User_SDA: SDA signal for I <sup>2</sup> C/I3C interface |
| PRxxx /SCL/USER_SCL           | 1        | Input,<br>Output,<br>Bi-Dir | Configuration: I <sup>2</sup> C/I3C Mode: SCL signal User Mode: PRxxx: GPIO User_SDA: SCL signal for I <sup>2</sup> C/I3C interface |
| PRxxx/TDO/SSO                 | 1        | Input,<br>Output,<br>Bi-Dir | Configuration: Slave SPI Mode: Slave Serial Output User Mode: PRxxx: GPIO TDO: When JTAG_EN = 1, used as TDO signal for JTAG        |
| PRxxx/TDI/SSI                 | 1        | Input,<br>Output,<br>Bi-Dir | Configuration: Slave SPI Mode: Slave Serial Input User Mode: PRxxx: GPIO TDI: When JTAG_EN = 1, used as TDI signal for JTAG         |
| PRxxx/TMS/SCSN                | 1        | Input,<br>Output,<br>Bi-Dir | Configuration: Slave SPI Mode: Slave Chip Select User Mode: PRxxx: GPIO TMS: When JTAG_EN = 1, used as TMS signal for JTAG          |
| PRxxx/TCK/SCLK                | 1        | Input,<br>Output,<br>Bi-Dir | Configuration: Slave SPI Mode: Slave Clock Input User Mode: PRxxx: GPIO TCK: When JTAG_EN = 1, used as TCK signal for JTAG          |
| PTxxx/MCSNO                   | 0        | Input,<br>Output,<br>Bi-Dir | Configuration: Master SPI Mode: Chip Select Output User Mode: PTxxx: GPIO                                                           |
| PTxxx/MD3                     | 0        | Input,<br>Output,<br>Bi-Dir | Configuration: Master Quad SPI Mode: I/O3 User Mode: PTxxx: GPIO                                                                    |
| PTxxx/MD2                     | 0        | Input,<br>Output,<br>Bi-Dir | Configuration: Master Quad SPI Mode: I/O2 User Mode: PTxxx: GPIO                                                                    |



| PTxxx/MSI/MD1       | 0 | Input,<br>Output,<br>Bi-Dir | Configuration: Master SPI Mode: Master Serial Input Master Quad SPI Mode: I/O1 User Mode: PTxxx: GPIO                                                                                                                                                                                                                                                                      |
|---------------------|---|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PTxxx/MSO/MD0       | 0 | Input,<br>Output,<br>Bi-Dir | Configuration: Master SPI Mode: Master Serial Output Master Quad SPI Mode: I/O0 User Mode: PTxxx: GPIO                                                                                                                                                                                                                                                                     |
| PTxxx/MCSN/PCLKT0_1 | 0 | Input,<br>Output,<br>Bi-Dir | Configuration: Master SPI Mode: Master Chip Select Output User Mode: PTxxx: GPIO PCLKTO_0: Top PCLK Input                                                                                                                                                                                                                                                                  |
| PTxxx/MCLK/PCLKTO_0 | 0 | Input,<br>Output,<br>Bi-Dir | Configuration: Master SPI Mode: Master Clock Output User Mode: PTxxx: GPIO PCLKTO_1: Top PCLK Input                                                                                                                                                                                                                                                                        |
| PTxxx/PROGRAMN      | 0 | Input,<br>Output,<br>Bi-Dir | Configuration: PROGRAMN: Initiate configuration sequence when asserted LOW. User Mode: PTxxx: GPIO                                                                                                                                                                                                                                                                         |
| PTxxx/INITN         | 0 | Input,<br>Output,<br>Bi-Dir | Configuration: INITN: Open Drain I/O pin. This signal is driven to LOW when configuration sequence is started, to indicate the device is in initialization state. This signal is released after initialization is completed, and the configuration download can start. You can keep drive this signal LOW to delay configuration download to start. User Mode: PTxxx: GPIO |
| PTxxx/DONE          | 0 | Input,<br>Output,<br>Bi-Dir | Configuration: DONE: Open Drain I/O pin. This signal is driven to LOW during configuration time. It is released to indicate the device has completed configuration. You can keep drive this signal LOW to delay the device to wake up from configuration. User Mode: PTxxx: GPIO                                                                                           |

## Shared User GPIO Pins<sup>1, 2, 3, 4</sup>

- 1. Shared User GPIO pins are pins that can be used as GPIO, or functional pins that connect directly to specific functional blocks, when device enters into User Mode.
- 2. Declaring on assigning the pin as GPIO or specific functional pin is done by configuration bitstream, except JTAG pins.
- 3. JTAG pins are controlled by JTAG\_EN signal. When JTAG\_EN = 1, the pins are used for JTAG interface. When JTAG = 0, the pins are used as GPIO or specific functional pin defined by configuration bitstream.
- 4. Refer to package pin file.

| Shared JTAG Pins |   |                             |                                                                                                                               |
|------------------|---|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| PRxxx/TDO/ yyyy  | 1 | Input,<br>Output,<br>Bi-Dir | User Mode: PRxxx: GPIO TDO: When JTAG_EN = 1, used as TDO signal for JTAG yyyy: Other possible selectable specific functional |

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



| PRxxx/TDI/yyyy  | 1 | Input,<br>Output,<br>Bi-Dir | User Mode: PRxxx: GPIO TDI: When JTAG_EN = 1, used as TDI signal for JTAG yyyy: Other possible selectable specific functional |
|-----------------|---|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| PRxxx/TMS/ yyyy | 1 | Input,<br>Output,<br>Bi-Dir | User Mode: PRxxx: GPIO TMS: When JTAG_EN = 1, used as TMS signal for JTAG yyyy: Other possible selectable specific functional |
| PRxxx/TCK/ yyyy | 1 | Input,<br>Output,<br>Bi-Dir | User Mode: PRxxx: GPIO TCK: When JTAG_EN = 1, used as TCK signal for JTAG Yyyy: Other possible selectable specific functional |

### Shared CLOCK Pins <sup>1</sup>

1. Some PCLK pins can also be used as GPLL reference clock input pin. Refer to CrossLink-NX sysCLOCK PLL/DLL Design and Usage Guide (FPGA-TN-02095).

| DD/DCI.V[T.C][2.4.5] [2.              | 2.4.5   | la a de                     | Hara Mada                                                                                                                                                                                                                       |
|---------------------------------------|---------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PBxxx/PCLK[T,C][3,4,5]_[0-<br>3]/yyyy | 3, 4, 5 | Input,<br>Output,<br>Bi-Dir | User Mode: PBxxx: GPIO PCLK: Primary Clock or GPLL Refclk signal [T,C] = True/Complement when using differential signaling [3,4,5] = Bank [0-3] Up to 4 signals in the bank yyyy: Other possible selectable specific functional |
| PTxxx/PCLKT0_[0-1]/yyyy               | 0       | Input,<br>Output,<br>Bi-Dir | User Mode: PTxxx: GPIO PCLKT: Primary Clock or GPLL Refclk signal (Only Single Ended) [0-1] Up to 2 signals in the bank yyyy: Other possible selectable specific functional                                                     |
| PRxxx/PCLKT[1,2]_[0-2]/yyyy           | 1, 2    | Input,<br>Output,<br>Bi-Dir | User Mode: PRxxx: GPIO PCLKT: Primary Clock or GPLL Refclk signal (Only Single Ended) [0-2] Up to 3 signals in the bank yyyy: Other possible selectable specific functional                                                     |
| PLxxx/PCLKT[6,7]_[0-2]/yyyy           | 6, 7    | Input,<br>Output,<br>Bi-Dir | User Mode: PLxxx: GPIO PCLKT: Primary Clock or GPLL Refclk signal (Only Single Ended) [0-2] Up to 3 signals in the bank yyyy: Other possible selectable specific functional                                                     |
| PBxxx/LRC_GPLL[T,C]_IN/yyyy           | 3       | Input,<br>Output,<br>Bi-Dir | User Mode: PBxxx: GPIO LRC_GPLL: Lower Right GPLL Refclk signal [T,C] = True/Complement when using differential signaling yyyy: Other possible selectable specific functional                                                   |
| PBxxx/LLC_GPLL[T,C]_IN/yyyy           | 5       | Input,<br>Output,<br>Bi-Dir | User Mode: PBxxx: GPIO LLC_GPLL: Lower Left GPLL Refclk signal [T,C] = True/Complement when using differential signaling yyyy: Other possible selectable specific functional                                                    |
| PLxxx/ULC_GPLLT_IN/yyyy               | 7       | Input,<br>Output,<br>Bi-Dir | User Mode: PLxxx: GPIO ULC_GPLL: Upper Left GPLL Refclk signal (Only Single Ended) yyyy: Other possible selectable specific functional                                                                                          |

© 2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| DD/LIDC CDLLT IN!            | _       | I.a     | Harris Marker                                                |
|------------------------------|---------|---------|--------------------------------------------------------------|
| PRxxx/URC_GPLLT_IN/yyyy      | 1       | Input,  | User Mode:                                                   |
|                              |         | Output, | PRxxx: GPIO                                                  |
|                              |         | Bi-Dir  | URC_GPLL: Upper Right GPLL Refclk signal (Only Single Ended) |
|                              |         |         | yyyy: Other possible selectable specific functional          |
| Shared VREF Pins             |         |         |                                                              |
| PBxxx/VREF[3,4,5]_[1-2]/yyyy | 3, 4, 5 | Input,  | User Mode:                                                   |
|                              |         | Output, | PBxxx: GPIO                                                  |
|                              |         | Bi-Dir  | VREF: Reference Voltage for DDR memory function              |
|                              |         |         | [3,4,5] = Bank                                               |
|                              |         |         | [1-2] Up to VREFs for each bank                              |
|                              |         |         | yyyy: Other possible selectable specific functional          |
| Shared ADC Pins              |         |         |                                                              |
| PBxxx/ADC_C[P,N]nn/yyyy      | 3, 4, 5 | Input,  | User Mode:                                                   |
|                              |         | Output, | PBxxx: GPIO                                                  |
|                              |         | Bi-Dir  | ADC_C: ADC Channel Inputs                                    |
|                              |         |         | [P,N] = Positive or Negative Input                           |
|                              |         |         | nn = ADC Channel number (0 – 15)                             |
|                              |         |         | yyyy: Other possible selectable specific functional          |
| Shared Comparator Pins       | •       |         |                                                              |
| PBxxx/COMP[1-3][P,N]/yyyy    | 3, 5    | Input,  | User Mode:                                                   |
|                              |         | Output, | PBxxx: GPIO                                                  |
|                              |         | Bi-Dir  | COMP: Differential Comparator Input                          |
|                              |         |         | [P,N] = Positive or Negative Input                           |
|                              |         |         | [1-3] = Input to Comparators 1-3                             |
|                              |         |         | yyyy: Other possible selectable specific functional          |
| Shared SGMII Pins            |         |         |                                                              |
| PBxxx/SGMII_RX[P,N][0-       | 3, 5    | Input,  | User Mode:                                                   |
| 1]/уууу                      |         | Output, | PBxxx: GPIO                                                  |
|                              |         | Bi-Dir  | SGMII_RX: Differential SGMII RX Inputs                       |
|                              |         |         | [P,N] = Positive or Negative Input                           |
|                              |         |         | [0-1] = Input to SGMII RXO or RX1                            |
|                              |         |         | yyyy: Other possible selectable specific functional          |
|                              |         |         | 1                                                            |

<sup>\*</sup>Note: Not all signals are available as external pins in all packages. Refer to the Pinout List file for various package details.



## 4.2. Pin Information Summary

### 4.2.1. CrossLink-NX Family

| Pin Information          |         |         | LIF    | CL-17     |          | LIFCL-40  |        |          |          |          |  |
|--------------------------|---------|---------|--------|-----------|----------|-----------|--------|----------|----------|----------|--|
| Summary                  |         | 72wlcsp | 72 QFN | 121csfBGA | 256caBGA | 121csfBGA | 72 QFN | 289csBGA | 256caBGA | 400caBGA |  |
| User I/O Pins            |         |         |        |           |          |           |        |          |          |          |  |
|                          | Bank 0  | _       | _      | _         | _        | _         | _      | _        | _        |          |  |
|                          | Bank 1  | _       | _      | _         | _        | _         | _      | _        | _        |          |  |
| General                  | Bank 2  | _       | _      | _         | _        | _         | _      | _        | _        |          |  |
| Purpose                  | Bank 3  | _       | _      | _         | _        | _         | _      | _        | _        |          |  |
| Inputs/Outputs           | Bank 4  | _       | _      | _         | _        | _         | _      | _        | _        |          |  |
| per Bank                 | Bank 5  | _       | _      | _         | _        | _         | _      | _        | _        |          |  |
|                          | Bank 6  | _       | _      | _         | _        | _         | _      | _        | _        |          |  |
|                          | Bank 7  | _       | _      | _         | _        | _         | _      | _        | _        |          |  |
| Total Single-Ende        | ed User | _       | _      | _         | _        | _         | _      | _        | _        |          |  |
|                          | Bank 0  | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |  |
|                          | Bank 1  | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |  |
|                          | Bank 2  | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |  |
| Differential             | Bank 3  | _       | _      | _         | _        | _         | _      | _        | 1        |          |  |
| Input / Output<br>Pairs  | Bank 4  | _       | _      | _         | _        | _         | _      | _        | 1        |          |  |
| raiis                    | Bank 5  | _       | _      | _         | _        | _         | _      | _        | 1        |          |  |
|                          | Bank 6  | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |  |
|                          | Bank 7  | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |  |
| Total Differential       | 1/0     | _       | _      | -         | -        | _         | _      | _        | 1        |          |  |
| Power Pins               |         | •       |        |           |          | •         |        |          |          |          |  |
| V <sub>cc</sub>          |         | _       | _      | _         | _        | _         | _      | _        | _        |          |  |
| V <sub>CCAUXA</sub>      |         | _       | _      | _         | _        | _         | _      | _        | -        |          |  |
| V <sub>CCAUX</sub>       |         | _       | _      | 1         | 1        | _         | -      | _        | -        |          |  |
| V <sub>CCAUXHI</sub>     |         | _       | _      | _         | _        | _         | _      | _        | -        |          |  |
| V <sub>CCAUXHO</sub>     |         | _       | _      | _         | _        | _         | _      | _        | -        |          |  |
|                          | Bank 0  | _       | _      | _         | _        | _         | _      | _        |          |          |  |
|                          | Bank 1  | _       | _      | _         | _        | _         | _      | _        |          |          |  |
|                          | Bank 2  | _       | _      | _         | _        | _         | _      | _        |          |          |  |
| N/                       | Bank 3  | _       | _      | _         | _        | _         | _      | _        |          |          |  |
| V <sub>CCIO</sub>        | Bank 4  | _       | _      | _         | _        | _         | _      | _        |          |          |  |
|                          | Bank 5  | _       | _      | 1         | 1        | _         | -      | _        |          |          |  |
|                          | Bank 6  | _       | _      | _         | -        | _         | _      | _        |          |          |  |
|                          | Bank 7  | _       | _      | _         | _        | _         | _      | _        |          |          |  |
| V <sub>CC_D-PHY</sub>    |         | _       | _      | _         | _        | _         | _      | _        | _        |          |  |
| V <sub>CCA_D-PHY</sub>   |         | _       | _      | _         | _        | _         | _      | _        | _        |          |  |
| V <sub>CCPLL_D-PHY</sub> |         | _       | _      | _         | _        | _         | _      | _        | _        |          |  |
| V <sub>CC_ADC_18</sub>   |         | _       | _      | _         | _        | _         | _      | _        | _        |          |  |
| Total Power Pins         |         | _       | _      | 1         | 1        | _         | -      | _        | -        |          |  |



| Pin Information                     |           | LII     | FCL-17 |           | LIFCL-40 |           |        |          |          |          |
|-------------------------------------|-----------|---------|--------|-----------|----------|-----------|--------|----------|----------|----------|
| Summary                             |           | 72wlcsp | 72 QFN | 121csfBGA | 256caBGA | 121csfBGA | 72 QFN | 289csBGA | 256caBGA | 400caBGA |
| GND Pins                            |           |         | 1      | I.        | I.       | l.        |        | I        | I.       |          |
| GND                                 |           | _       | _      | _         | _        | _         | _      | _        | _        |          |
| GND_ADC                             |           | _       | _      | _         | _        | _         | _      | _        | _        |          |
| GND_D-PHY                           |           | _       | _      | _         | _        | _         | _      | _        | _        |          |
| Total GND Pins                      |           | _       | _      | _         | _        | _         | _      | _        | _        |          |
| <b>Dedicated Pins</b>               |           |         |        |           |          |           |        |          |          |          |
| Dedicated ADC (pairs)               | Channels  | _       | _      | _         | _        | _         | _      | _        | _        |          |
| Dedicated ADC F<br>Voltage Pins     | Reference | _       | _      | _         | _        | _         | _      | _        | _        |          |
| Dedicated D-PHY<br>Channels (pairs) | / Data    | _       | _      | _         | _        | _         | _      | _        | _        |          |
| Dedicated D-PHY (pairs)             | ′ Clock   | _       | _      | _         | _        | _         | -      | _        | _        |          |
| Dedicated Misc                      | Pins      |         |        |           |          |           |        |          |          |          |
| JTAGEN                              |           | 1       | 1      | 1         | 1        | 1         | 1      | 1        | 1        |          |
| NC                                  |           | _       | _      | _         | _        | _         | 1      | _        | _        |          |
| RESERVED                            |           | _       | _      | _         | _        | _         | _      | _        | _        |          |
| Total Dedicated                     | Pins      | _       | _      | _         | _        | _         | _      | _        | _        |          |
| Shared Pins                         |           |         |        |           |          |           |        |          |          |          |
|                                     | Bank 0    | _       | _      | _         | _        | _         | _      | _        | _        |          |
|                                     | Bank 1    | _       | _      | _         | _        | _         | 1      | _        | _        |          |
|                                     | Bank 2    | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
| Shared<br>Configuration             | Bank 3    | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
| Pins                                | Bank 4    | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                     | Bank 5    | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                     | Bank 6    | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                     | Bank 7    | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                     | Bank 0    | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                     | Bank 1    | 4       | 4      | 4         | 4        | 4         | 4      | 4        | 4        |          |
|                                     | Bank 2    | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
| Shared JTAG                         | Bank 3    | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
| Pins                                | Bank 4    | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                     | Bank 5    | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                     | Bank 6    | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                     | Bank 7    | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                     | Bank 0    | _       | _      | _         | _        | _         | -      | _        | _        |          |
|                                     | Bank 1    | _       | _      | _         | _        | _         | -      | _        | _        |          |
|                                     | Bank 2    | _       | _      | _         | _        | _         | -      | _        | _        |          |
| Shared PCLK                         | Bank 3    | _       | _      | _         | _        | _         | -      | _        | _        |          |
| Pins                                | Bank 4    | _       | _      | _         | _        | _         | -      | _        | _        |          |
|                                     | Bank 5    | _       | _      | _         | _        | _         | _      | _        | _        |          |
|                                     | Bank 6    | _       | _      | _         | _        | _         | 1      | _        | _        |          |
|                                     | Bank 7    | _       | _      | _         | _        | _         | 1      | _        | _        |          |



| Pin Information                  |        |         | LIF    | CL-17     |          |           |        | LIFCL-40 |          |          |
|----------------------------------|--------|---------|--------|-----------|----------|-----------|--------|----------|----------|----------|
| Summary                          |        | 72wlcsp | 72 QFN | 121csfBGA | 256caBGA | 121csfBGA | 72 QFN | 289csBGA | 256caBGA | 400caBGA |
|                                  | Bank 0 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
| Shared GPLL<br>Pins              | Bank 1 | _       | _      | _         | _        | _         | _      | _        | _        |          |
|                                  | Bank 2 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 3 | _       | _      | -         | -        | _         | _      | _        | _        |          |
|                                  | Bank 4 | _       | _      | _         | _        | _         | _      | _        | _        |          |
|                                  | Bank 5 | -       | _      | -         | -        | _         | _      | _        | _        |          |
|                                  | Bank 6 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 7 | _       | _      | _         | _        | _         | _      | _        | _        |          |
|                                  | Bank 0 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 1 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 2 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
| Shared VREF                      | Bank 3 | _       | _      | _         | _        | _         | _      | _        | _        |          |
| Pins                             | Bank 4 | _       | _      | _         | _        | _         | _      | _        | _        |          |
|                                  | Bank 5 | _       | _      | _         | _        | _         | _      | _        | _        |          |
|                                  | Bank 6 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 7 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 0 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 1 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 2 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
| Shared ADC                       | Bank 3 | _       | _      | _         | _        | _         | _      | _        | _        |          |
| Channels (pairs)                 | Bank 4 | _       | _      | _         | _        | _         | _      | _        | _        |          |
|                                  | Bank 5 | _       | _      | _         | _        | _         | _      | _        | _        |          |
|                                  | Bank 6 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 7 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 0 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 1 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 2 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
| Shared                           | Bank 3 | _       | _      | _         | _        | _         | _      | _        | _        |          |
| Comparator<br>Channels (pairs)   | Bank 4 | _       | _      | _         | _        | _         | _      | _        | _        |          |
| (1000)                           | Bank 5 | -       | _      | 1         | 1        | _         | 1      | _        | _        |          |
|                                  | Bank 6 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 7 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
| Shared SGMII<br>Channels (pairs) | Bank 0 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 1 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 2 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 3 | 1       | _      | ı         | ı        | _         | 1      | _        | _        |          |
|                                  | Bank 4 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 5 | _       | _      | _         | _        | _         | _      | _        | _        |          |
|                                  | Bank 6 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |
|                                  | Bank 7 | 0       | 0      | 0         | 0        | 0         | 0      | 0        | 0        |          |



FPGA-DS-02049-0.81.01

# 5. Ordering Information

## 5.1. CrossLink-NX Part Number Description







# **5.2.** Ordering Part Numbers

## 5.2.1. Commercial

| Part Number      | Speed | Package          | Pins | Temp.      | Logic Cells (K) |
|------------------|-------|------------------|------|------------|-----------------|
| LIFCL-17-7UWG72C | -7    | Lead free WLCSP  | 72   | Commercial | 17              |
| LIFCL-17-8UWG72C | -8    | Lead free WLCSP  | 72   | Commercial | 17              |
| LIFCL-17-9UWG72C | -9    | Lead free WLCSP  | 72   | Commercial | 17              |
| LIFCL-17-7SG72C  | -7    | Lead free QFN    | 72   | Commercial | 17              |
| LIFCL-17-8SG72C  | -8    | Lead free QFN    | 72   | Commercial | 17              |
| LIFCL-17-9SG72C  | -9    | Lead free QFN    | 72   | Commercial | 17              |
| LIFCL-17-7MG121C | -7    | Lead free csfBGA | 121  | Commercial | 17              |
| LIFCL-17-8MG121C | -8    | Lead free csfBGA | 121  | Commercial | 17              |
| LIFCL-17-9MG121C | -9    | Lead free csfBGA | 121  | Commercial | 17              |
| LIFCL-17-7BG256C | -7    | Lead free caBGA  | 256  | Commercial | 17              |
| LIFCL-17-8BG256C | -8    | Lead free caBGA  | 256  | Commercial | 17              |
| LIFCL-17-9BG256C | -9    | Lead free caBGA  | 256  | Commercial | 17              |
| LIFCL-40-7SG72C  | -7    | Lead free QFN    | 72   | Commercial | 39              |
| LIFCL-40-8SG72C  | -8    | Lead free QFN    | 72   | Commercial | 39              |
| LIFCL-40-9SG72C  | -9    | Lead free QFN    | 72   | Commercial | 39              |
| LIFCL-40-7MG121C | -7    | Lead free csfBGA | 121  | Commercial | 39              |
| LIFCL-40-8MG121C | -8    | Lead free csfBGA | 121  | Commercial | 39              |
| LIFCL-40-9MG121C | -9    | Lead free csfBGA | 121  | Commercial | 39              |
| LIFCL-40-7MG289C | -7    | Lead free csBGA  | 289  | Commercial | 39              |
| LIFCL-40-8MG289C | -8    | Lead free csBGA  | 289  | Commercial | 39              |
| LIFCL-40-9MG289C | -9    | Lead free csBGA  | 289  | Commercial | 39              |
| LIFCL-40-7BG256C | -7    | Lead free caBGA  | 256  | Commercial | 39              |
| LIFCL-40-8BG256C | -8    | Lead free caBGA  | 256  | Commercial | 39              |
| LIFCL-40-9BG256C | -9    | Lead free caBGA  | 256  | Commercial | 39              |
| LIFCL-40-7BG400C | -7    | Lead free caBGA  | 400  | Commercial | 39              |
| LIFCL-40-8BG400C | -8    | Lead free caBGA  | 400  | Commercial | 39              |
| LIFCL-40-9BG400C | -9    | Lead free caBGA  | 400  | Commercial | 39              |

### 5.2.2. Industrial

| Part Number      | Speed      | Package          | Pins | Temp.      | Logic Cells (K) |
|------------------|------------|------------------|------|------------|-----------------|
| LIFCL-17-7UWG72I | -7         | Lead free WLCSP  | 72   | Industrial | 17              |
| LIFCL-17-8UWG72I | -8         | Lead free WLCSP  | 72   | Industrial | 17              |
| LIFCL-17-9UWG72I | <b>-</b> 9 | Lead free WLCSP  | 72   | Industrial | 17              |
| LIFCL-17-7SG72I  | -7         | Lead free QFN    | 72   | Industrial | 17              |
| LIFCL-17-8SG72I  | -8         | Lead free QFN    | 72   | Industrial | 17              |
| LIFCL-17-9SG72I  | <b>-</b> 9 | Lead free QFN    | 72   | Industrial | 17              |
| LIFCL-17-7MG121I | <b>-</b> 7 | Lead free csfBGA | 121  | Industrial | 17              |
| LIFCL-17-8MG121I | -8         | Lead free csfBGA | 121  | Industrial | 17              |
| LIFCL-17-9MG121I | <b>-</b> 9 | Lead free csfBGA | 121  | Industrial | 17              |
| LIFCL-17-7BG256I | <b>-</b> 7 | Lead free caBGA  | 256  | Industrial | 17              |
| LIFCL-17-8BG256I | -8         | Lead free caBGA  | 256  | Industrial | 17              |
| LIFCL-17-9BG256I | <b>-</b> 9 | Lead free caBGA  | 256  | Industrial | 17              |
| LIFCL-40-7SG72I  | -7         | Lead free QFN    | 72   | Industrial | 39              |
| LIFCL-40-8SG72I  | -8         | Lead free QFN    | 72   | Industrial | 39              |



| Part Number      | Speed      | Package          | Pins | Temp.      | Logic Cells (K) |
|------------------|------------|------------------|------|------------|-----------------|
| LIFCL-40-9SG72I  | <b>-</b> 9 | Lead free QFN    | 72   | Industrial | 39              |
| LIFCL-40-7MG121I | <b>-</b> 7 | Lead free csfBGA | 121  | Industrial | 39              |
| LIFCL-40-8MG121I | -8         | Lead free csfBGA | 121  | Industrial | 39              |
| LIFCL-40-9MG121I | <b>-</b> 9 | Lead free csfBGA | 121  | Industrial | 39              |
| LIFCL-40-7MG289I | <b>-</b> 7 | Lead free csBGA  | 289  | Industrial | 39              |
| LIFCL-40-8MG289I | -8         | Lead free csBGA  | 289  | Industrial | 39              |
| LIFCL-40-9MG289I | <b>-</b> 9 | Lead free csBGA  | 289  | Industrial | 39              |
| LIFCL-40-7BG256I | <b>-</b> 7 | Lead free caBGA  | 256  | Industrial | 39              |
| LIFCL-40-8BG256I | -8         | Lead free caBGA  | 256  | Industrial | 39              |
| LIFCL-40-9BG256I | <b>-</b> 9 | Lead free caBGA  | 256  | Industrial | 39              |
| LIFCL-40-7BG400I | <b>-</b> 7 | Lead free caBGA  | 400  | Industrial | 39              |
| LIFCL-40-8BG400I | -8         | Lead free caBGA  | 400  | Industrial | 39              |
| LIFCL-40-9BG400I | <b>-</b> 9 | Lead free caBGA  | 400  | Industrial | 39              |



# **Supplemental Information**

### **For Further Information**

A variety of technical notes for the CrossLink-NX family are available.

For further information on interface standards refer to the following websites:

- JEDEC Standards (LVTTL, LVCMOS, SSTL) www.jedec.org
- PCI www.pcisig.com



# **Revision History**

#### Revision 0.81.01, May 2020

| Section                          | Change Summary                                                                                        |  |  |  |
|----------------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|
| Architecture                     | Updated Table 3.2 and added footnote 5.                                                               |  |  |  |
|                                  | Updated content of Large RAM section.                                                                 |  |  |  |
|                                  | Updated Primary Clocks and Dynamic Clock Control to add domain.                                       |  |  |  |
|                                  | Updated Device Configuration section to add the following statements:                                 |  |  |  |
|                                  | <ul> <li>The test access port is supported for VCCIO1 = 1.8 V - 3.3 V.</li> </ul>                     |  |  |  |
|                                  | <ul> <li>JTAG, SSPI, MSPI, I<sup>2</sup>C and I3C are supported for VCCIO = 1.8 V - 3.3 V.</li> </ul> |  |  |  |
|                                  | Updated MIPI D-PHY Blocks section.                                                                    |  |  |  |
|                                  | Updated content and figures of Peripheral Component Interconnect Express (PCIe)                       |  |  |  |
|                                  | section.                                                                                              |  |  |  |
| DC and Switching Characteristics | Updated the following tables:                                                                         |  |  |  |
|                                  | • Table 3.10                                                                                          |  |  |  |
|                                  | • Table 3.11                                                                                          |  |  |  |
|                                  | • Table 3.26                                                                                          |  |  |  |
|                                  | • Table 3.44.                                                                                         |  |  |  |



www.latticesemi.com

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

### Lattice:

LIFCL-40-7BG400C LIFCL-40-7BG400I LIFCL-40-7MG289C LIFCL-40-7MG289I LIFCL-40-7SG72C LIFCL-40-9SG72I LIFCL-40-9BG400C LIFCL-40-9BG400I LIFCL-40-9MG289C LIFCL-40-9MG289I LIFCL-40-9SG72C LIFCL-40-7SG72I LIFCL-40-8BG400C LIFCL-40-8BG400I LIFCL-40-8MG289C LIFCL-40-8MG289I LIFCL-40-8SG72C LIFCL-40-7BG256C LIFCL-40-7MG121C LIFCL-17-7BG256C LIFCL-17-7MG121C LIFCL-17-7SG72C LIFCL-40-9MG121IES2 LIFCL-17-7BG256A LIFCL-17-7MG121A LIFCL-17-8BG256A LIFCL-17-8MG121A LIFCL-17-9BG256A LIFCL-17-9MG121A PCI-T32-B3-US PCI-T32-M2-US PCI-T64-E3-US PCI-EXP2-E5G-US PCI-EXP4-E3-US PCI-EXP4-E5-US PCI-EXP3-E3-US PCI-EXP1-E3-US PCI-EXP1-E5-US LIFCL-40-7BG256A LIFCL-40-7MG121A LIFCL-40-8BG256A LIFCL-40-8MG121A LIFCL-40-9BG256A LIFCL-40-9MG121A LIFCL-40-8MG121A LIFCL-40-8MG121A LIFCL-40-8MG121A LIFCL-40-9BG256A LIFCL-40-9MG121A