

KIT\_1EDB\_AUX\_GaN

### About this document

#### Scope and purpose

KIT\_1EDB\_AUX\_GaN is a complete driving solution for gallium nitride (GaN) HEMTs that includes an isolated single-channel gate driver IC (**EiceDRIVER™ 1EDB8275F**) and a configurable isolated bias supply enabled by a simple single-channel non-isolated gate driver IC (**EiceDRIVER™ 1EDN7511B**).

The board is pin-out compatible with the EiceDRIVER<sup>™</sup> 1EDB8275F itself and with equivalent drivers in the industry-standard 150 mil DSO-8 package. Therefore, it is an easy plug-in solution in designs that already include those isolated gate driver ICs and allows testing the EiceDRIVER<sup>™</sup> 1EDB8275F in combination with an isolated bias supply; one potential replacement scenario is for example when bootstrap is originally used in the design but cannot be used due to the modulation scheme or topology change. The board can be easily configured by jumpers for unipolar or bipolar driving; bipolar driving can be beneficial to prevent the "first pulse" issue at start-up or in burst mode.

The board allows driving of GaN HEMTs with several unipolar or bipolar gate-to-source voltages that can be configured by means of resistor R1. High common-mode transient immunity (CMTI) is also ensured thanks to the very low input-to-output capacitance (3 pF) of the XT04 transformer and the high robustness of EiceDRIVER<sup>™</sup> 1EDB8275F (more than 300 V/ns).

#### **Intended audience**

This document targets power electronic engineers and designers who are interested in a configurable isolated bias supply for their GaN design featuring compactness, high efficiency, good regulation and attractive cost.



| V <sub>pos</sub> <sup>1</sup> | <b>V</b> <sub>neg</sub> <sup>1, 2</sup> | V <sub>cci</sub> | R1     |  |
|-------------------------------|-----------------------------------------|------------------|--------|--|
| +7 V                          | -4 V                                    | 12 V             | 5.1 kΩ |  |
| +9 V                          | -5 V                                    | 15 V             | 3.9 kΩ |  |
| +8 V                          | -6 V                                    | 15 V             | 4.3 kΩ |  |
| +5 V <sup>3</sup>             | -4 V <sup>3</sup>                       | 10 V             | 7.5 kΩ |  |

<sup>1</sup> Positive and negative voltages are unregulated, see Section 3.1 for more details
 <sup>2</sup> If unipolar supply is selected, only V<sub>pos</sub> is applied
 <sup>3</sup> Positive rail regulation, important for Schottky gate GaN HEMTs, is possible by enabling the on-board TL432 (U3)



Figure 1 Overview of KIT\_1EDB\_AUX\_GaN



Table of contents

### Table of contents

| Abou  | About this document                                                    |    |  |  |  |  |  |
|-------|------------------------------------------------------------------------|----|--|--|--|--|--|
| Table | e of contents                                                          | 2  |  |  |  |  |  |
| 1     | Requirements for driving GaN HEMTs                                     |    |  |  |  |  |  |
| 2     | Board description                                                      | 5  |  |  |  |  |  |
| 2.1   | Schematic and general description                                      | 5  |  |  |  |  |  |
| 2.2   | Bias supply ring oscillator concept                                    | 6  |  |  |  |  |  |
| 2.3   | Dimensioning of the bipolar split V <sub>pos</sub> /V <sub>neg</sub>   | 7  |  |  |  |  |  |
| 2.4   | Use-case example and mounting                                          | 7  |  |  |  |  |  |
| 3     | Measurement results                                                    | 9  |  |  |  |  |  |
| 3.1   | Output voltage regulation                                              | 9  |  |  |  |  |  |
| 3.1.1 | Output voltage regulation with load                                    | 9  |  |  |  |  |  |
| 3.1.2 | Output voltage regulation with input supply voltage V <sub>cci</sub> 1 | 0  |  |  |  |  |  |
| 3.2   | Efficiency1                                                            | .1 |  |  |  |  |  |
| 3.3   | Operating waveforms1                                                   | .3 |  |  |  |  |  |
| 3.4   | Start-up behavior                                                      | .3 |  |  |  |  |  |
| 3.5   | Shutdown behavior1                                                     | .5 |  |  |  |  |  |
| 3.6   | Output short-circuit                                                   | .6 |  |  |  |  |  |
| 3.7   | Operation at high voltage and high CMTI1                               | .7 |  |  |  |  |  |
| 4     | Layout1                                                                | .9 |  |  |  |  |  |
| 5     | Appendix A                                                             | 1  |  |  |  |  |  |
| Refer | References                                                             |    |  |  |  |  |  |
| Revis | Revision history                                                       |    |  |  |  |  |  |
| Discl | ء<br>aimer2                                                            | 25 |  |  |  |  |  |



**Requirements for driving GaN HEMTs** 

## **1** Requirements for driving GaN HEMTs

One challenge of GaN switch technologies is the low (around 1 V) gate voltage threshold V<sub>(GS)th</sub> that makes the device prone to induced return-on. It is well-known that in a half-bridge configuration, during hard-switching turn-on of either the low-side or high-side GaN power switch, the high dV/dt of the switching node induces a Miller current; this current flows through the C<sub>GS</sub> and C<sub>GD</sub> gate capacitances of the complementary device and pulls up its gate-to-source voltage. This induced voltage at the gate must be kept below the V<sub>(GS)th</sub> gate threshold voltage to avoid extra losses or severe return-on. An example is provided in **Figure 2**; it refers to a hard-switching turn-on transition at 14 A of Infineon's **CoolGaN™ IGLD60R070D1** in the EVAL\_2EDB\_HB\_GaN (see [1]) platform during reverse double pulse test.



Figure 2 Induced gate-to-source voltage during hard-switching of the complementary switch

In this condition the low-side gate-to-source voltage (blue) is pulled up by around 6 V. Therefore, to introduce some margin from the gate voltage threshold and prevent return-on, it is mandatory to consider a negative gate-to-source voltage during OFF-state. For Infineon's CoolGaN<sup>TM</sup> GIT HEMTs, this can be achieved by using a coupling capacitance ( $C_c$ ) on the gate able to store charge during the ON-state and consequently pull down the  $V_{GS}$  during the OFF-state; this mechanism benefits of the integrated gate clamping structure of Infineon CoolGaN<sup>TM</sup> GIT HEMT. For more basic information on CoolGaN<sup>TM</sup> driving, please refer to [2].

However, this mechanism does not cover "first pulse" scenarios, when there has been no activity for prolonged time (e.g., start-up, recovery, burst-mode) and therefore the coupling capacitor is discharged. In this situation, at the point in time when one GaN HEMT starts switching, the other will show a 0 V V<sub>GS,off</sub>; **Figure 3** shows an example.



Figure 3 First pulse issue – visualization with unipolar  $V_{GS}$  = 9 V,  $C_c$  = 3.3 nF charged or discharged



#### **Requirements for driving GaN HEMTs**

The dotted line clearly represents a "first pulse" issue caused by the discharged gate coupling capacitance; the return-on is visible in the green gate-to-source voltage level (above the threshold), in the distorted switching node shape and in the increased charge. To prevent the "first pulse" issue, a bipolar bias supply driving approach can be considered; in this case, when the coupling capacitor is discharged, the gate-to-source voltage in the OFF-state would still be given by the negative bias voltage. However, it must be pointed out that this fixed negative voltage increases the reverse conduction losses during the dead time, therefore its applicability and the evaluation of pros and cons is left to the user.

KIT\_1EDB\_AUX\_GaN enables both unipolar and bipolar driving and by default is configured for bipolar driving with  $V_{pos}$  = 7 V,  $V_{neg}$  = -4 V. The  $V_{GS}$  measurements shown in this application note relate to driving the of Infineon's CoolGaN<sup>TM</sup> IGLD60R070D1 with 2.2 nF gate coupling capacitor (C<sub>c</sub>) and 470  $\Omega$  static resistance (R<sub>ss</sub>).



**Board description** 

### 2 Board description

### 2.1 Schematic and general description

The schematic of KIT\_1EDB\_AUX\_GaN is shown in Figure 4.



Figure 4 KIT\_1EDB\_AUX\_GaN schematic

The board includes the EiceDRIVER<sup>™</sup> 1EDB8275F, a single-channel isolated gate driver IC featuring 3 kV<sub>RMS</sub> input-to-output isolation thanks to Infineon's coreless transformer (CT) technology. This driver is optimized to drive high-side GaN devices and can be used in combination with **EiceDRIVER<sup>™</sup> 1EDN8550B** for low-side driving as described in Section 6.4 of [3] and [4].

The circuit on the top side of the schematic is the bias supply that operates as an isolated DC-DC converter and provides the floating supply to the secondary side of EiceDRIVER<sup>™</sup> 1EDB8275F; bipolar driving is enabled by opening the jumper J5 and closing J6 (gate driver GND2 connected to VSSf); vice versa for unipolar driving (gate driver GND2 connected to Mid).

The board operates with a single supply voltage ( $V_{CCI1}$ ), which supplies both the EiceDRIVER<sup>TM</sup> 1EDB8275F primary side and the isolated DC-DC converter.

The operating voltages of the bias supply are shown in **Figure 5** for ease of understanding.



**Board description** 



Figure 5 Operating waveform of the bias supply for the default configuration with V<sub>ccl</sub> = 12 V and V<sub>pos</sub> = 7 V, V<sub>neg</sub> = -4 V driving Infineon CoolGaN<sup>™</sup> at 250 kHz

The V<sub>CCI</sub> voltage (12 V by default) is shaped by the EiceDRIVER<sup>™</sup> 1EDN7511B in a two-level waveform (see blue, OUT) with levels V<sub>CCI</sub>, 0 V; the frequency and duty-cycle are set via feedback components C1, R1, R2 to 812 kHz and 64 percent duty-cycle (see Appendix **5** for dimensioning details). With a 1:1 ratio, the XT04 transformer is only responsible for galvanic isolation and therefore the signal on the transformer's secondary side still shows an amplitude equal to almost V<sub>CCI</sub>. This voltage is rectified by D1 and D2 Schottky diodes and with 64 percent duty-cycle the capacitors C5 and C6 charge respectively to 64 percent and 38 percent of the total secondary voltage (V<sub>CCI</sub> minus 1 V typical drop). The voltages on C5 and C6 represent the positive and negative bipolar bias supplies, respectively.

### 2.2 Bias supply ring oscillator concept

The bias supply circuit is based on the **EiceDRIVER™ 1EDN7511B**, a single-channel non-isolated gate driver IC. The output is used as feedback to the inverting input (IN-) to create a "ring oscillator".



Figure 6 Ring oscillator concept and start-up

The ring oscillator behavior of the circuit is explained by referring to the start-up behavior shown in Figure 6:



#### **Board description**

(A) When the supply V<sub>CCI</sub> is below the 4 V undervoltage lockout (UVLO) level of the EiceDRIVER<sup>™</sup> 1EDN7511B, the output is actively held low by the driver.

(B) When the supply reaches the UVLO, the driver wakes up; being the non-inverting input, IN+ connected to the supply and the inverting input IN- connected to ground (since C1 is discharged), the output goes high. At the same time, high OUT starts to charge C1 via the resistive feedback path; IN- increases.

(C) When IN- reaches the driver input high threshold (V<sub>INH</sub> = 2.1 V), the EiceDRIVER<sup>™</sup> 1EDN7511B drives the output low after one propagation delay period (19 ns typ.). At the same time, IN- starts to discharge on the parallel R1//R2.

(D) When IN- reaches the driver low input threshold (V<sub>INHL</sub> = 1.2 V), the EiceDRIVER<sup>™</sup> 1EDN7511B drives the output high and the oscillation is then established.

#### 2.3 Dimensioning of the bipolar split V<sub>pos</sub>/V<sub>neg</sub>

The bipolar V<sub>pos</sub>/V<sub>neg</sub> can be obtained by simply tuning the duty-cycle of the driver output signal (OUT) via the oscillator feedback resistors R1 and R2. As a rule of thumb, for tuning duty-cycle and frequency:

- Always consider the core saturation limit of the transformer (6 V-µs for XT04). This limit must not be exceeded in the charging and discharging phase. Therefore, please select the switching frequency accurately.
- Duty-cycle only depends on R1 and R2. To reduce the duty-cycle, increase R1 and reduce R2, and vice versa to increase it.
- For a fixed R<sub>p</sub> = R1//R2, the switching frequency can be increased by reducing C1, and vice versa to reduce it.

Please refer to Appendix 5 for the detailed formulas.

**Table 1** shows the dimensioning for different bipolar splits; by default, Conf. A is considered. Relevant data such as voltage regulation and efficiency for the different configurations can be found in Section **3**.

|                |                               | 0                             | 1 0              |                       |
|----------------|-------------------------------|-------------------------------|------------------|-----------------------|
| Conf.          | V <sub>pos</sub> <sup>1</sup> | V <sub>neg</sub> <sup>1</sup> | V <sub>cci</sub> | R1, R2, C1            |
| А              | +7 V                          | -4 V                          | 12 V             | 5.1 kΩ, 22 kΩ, 120 pF |
| В              | +9 V                          | -5 V                          | 15 V             | 3.9 kΩ, 22 kΩ, 120 pF |
| С              | +8 V                          | -6 V                          | 15 V             | 4.3 kΩ, 22 kΩ, 120 pF |
| D <sup>2</sup> | +5 V                          | -4 V                          | 10 V             | 7.5 kΩ, 22 kΩ, 120 pF |

 Table 1
 Recommended dimensioning for different bipolar voltage levels

<sup>1</sup> Positive and negative rails are unregulated since Infineon's CoolGaN<sup>™</sup> GIT HEMTs have a robust gate based on ohmic contact; see Section **3.1.1** for the behavior with the current load.

<sup>2</sup> This configuration is suitable for driving GaN HEMTs from other suppliers based on Schottky gate; it is additionally recommended to consider regulation of the positive voltage rail by enabling the on-board TL432 and related resistors.

### 2.4 Use-case example and mounting

The board is intended to replace a single-channel isolated gate driver IC on a main board, as shown in **Figure 7**. With 2.8 mm thickness, the KIT\_1EDB\_AUX\_GaN can be directly soldered into the 8-pin DSO 150 mil footprint, with the shortest possible connection to the main board; this is important for the connection to the gate resistor in order to minimize the gate loop towards the GaN HEMT. Alternatively, proper connectors with 1.27 mm pitch could also be used.

Bipolar or unipolar driving can be enabled by means of J5, J6 jumpers as shown in Figure 7.



**Board description** 



Figure 7 Mounting of KIT\_1EDB\_AUX\_GaN on a main board



**Measurement results** 

### 3 Measurement results

#### 3.1 Output voltage regulation

The positive and negative voltage rails are unregulated, therefore they change with the current load I<sub>OUT</sub> that depends on the switching frequency and on the selected GaN HEMT (by means of its charge).

Additionally, an inaccuracy on the  $V_{CCI}$  input voltage is also reflected in the value of  $V_{pos}$  and  $V_{neg}$ . Those two aspects are investigated in the next two subsections, where the output voltage regulation with load or inaccurate  $V_{CCI}$  are shown.

### 3.1.1 Output voltage regulation with load

**Figure 8** shows the behavior of the bias supply output voltages V<sub>pos</sub> and V<sub>neg</sub> with different loads. The characterization is performed on the bias supply circuit alone by removing the EiceDRIVER<sup>™</sup> 1EDB8275F and simply using resistors as loads. The voltages are measured with a 6½ digit multimeter.





For Infineon's CoolGaN<sup>™</sup> GaN HEMT that is a current-controlled switch, a limited variation of the positive rail voltage is not leading to a significant impact on the R<sub>DSON</sub>. The variation of the negative rail over frequency instead could lead to first-pulse issues in case the negative voltage is not enough to prevent V<sub>GS</sub> to reach the threshold. However, **Figure 10** shows that this voltage variation with the load is acceptable being limited to only few hundred of mV in typical use-cases.



#### Measurement results

**Figure 9** also shows the bias supply output voltage behavior with different input currents. This is just a different view of **Figure 8**, and is provided for convenience because when driving a GaN device with KIT\_1EDB\_AUX\_GaN, the user can more easily read I<sub>IN</sub> from the DC power supply providing V<sub>CCI</sub>. Here the I<sub>IN</sub> mapping has been provided for Conf. A when driving Infineon's CoolGaN<sup>™</sup> IGLD60R070D1 as an example.



Figure 9 Bias supply output voltage  $V_{pos}$ ,  $V_{neg}$  over input current  $I_{IN}$ 

### 3.1.2 Output voltage regulation with input supply voltage V<sub>CCI</sub>

The input supply voltage of the isolated DC-DC converter will have a certain inaccuracy that should be considered when looking at the output voltage regulation. Figure 10, Figure 11, Figure 12 and Figure 13 show the output voltage regulation for the different configurations considering a typical 5 percent accuracy.



Figure 10 Regulation over output current with 5 percent inaccurate V<sub>cci</sub> voltage for Conf. A (7 V, -4 V)



Measurement results



Figure 11 Regulation over output current with 5 percent inaccurate V<sub>cci</sub> voltage for Conf. B (9 V, -5 V)



Figure 12 Regulation over output current with 5 percent inaccurate V<sub>cci</sub> voltage for Conf. C (8 V, -6 V)



Figure 13 Regulation over output current with 5 percent inaccurate V<sub>cci</sub> voltage for Conf. D (5 V, -4 V)

### 3.2 Efficiency

**Figure 14** shows the efficiency for Conf. A, B, C and D over output power and input supply voltage V<sub>CCI</sub>. As shown previously for the output voltage regulation, the efficiency is measured with the bias supply circuit alone without the EiceDRIVER<sup>™</sup> 1EDB8275F; simple resistors have been used as load for the bias supply. 0.1 Ω shunts are used for input and output current measurement, and a 6½ digit multimeter is used to measure the voltages.



Measurement results



Figure 14 Efficiency over output power for inaccurate 5 percent V<sub>ccl</sub>



A different view with the efficiency over output current and input current is provided in Figure 15.

Figure 15 Efficiency at nominal V<sub>cci</sub> over output current (left) and input current (right)

The efficiency graph over input current in particular allows easy reading for the user, who can simply read  $I_{IN}$  from the DC power supply while providing  $V_{CCI}$ ; here the  $I_{IN}$  mapping has been provided for Conf. A when driving Infineon's CoolGaN<sup>TM</sup> IGLD60R070D1 at different frequencies as an example.



Measurement results

### 3.3 Operating waveforms

The operating waveforms for the bias supply in Conf. A, B, C, D are shown in **Figure 16**. The bias supply switching frequency (see C3,  $V_{trafo}$ ) varies from one configuration to the other because of the different  $V_{CCI}$  and R1, but it always fulfills the 6 V-µs transformer saturation limit. The duty-cycle also varies with  $V_{pos}$ ,  $V_{neg}$  ratio.



Figure 16 Bias supply operating waveform for Conf. A, B, C, D

In this example KIT\_1EDB\_AUX\_GaN drives one Infineon CoolGaN<sup>TM</sup> IGLD60R070D1 at 500 kHz; selected coupling gate capacitor C<sub>c</sub> is 2.2 nF and static resistance R<sub>ss</sub> is 470  $\Omega$ . The gate-to-source voltage (green, C4) in the OFF-state has an exponential decaying shape with an offset given by the negative bias voltage V<sub>neg</sub>; the exponential decaying shape instead depends on the charge stored in the coupling capacitor. The value of V<sub>GS,OFF</sub> at the beginning of turn-off fulfills formula (1):

$$V_{GS,OFF} = -V_{neg} - \frac{C_C (V_{pos} - V_F) - Q_{Geq}}{C_C + C_{GS}}$$
(1)

with  $Q_{Geq}$  denoting an equivalent application-specific gate charge, i.e.,  $Q_{Geq} \sim Q_{GS}$  for hard-switching and  $Q_{Geq} \sim Q_{GS}$  for soft-switching transitions.

### 3.4 Start-up behavior

The power supply is designed to work at nominal V<sub>CCI</sub>; however, when the input supply is ramping up and down (e.g., start-up, shutdown) the bias supply could work in an unwanted condition. The isolated DC-DC converter



#### Measurement results

must be able to leave this operating mode safely. **Figure 17** and **Figure 18** show a start-up of the board with, respectively, a fast and slow V<sub>CCI</sub> ramp when driving Infineon's CoolGaN<sup>™</sup>IGLD60R070D1 at 2 MHz; high load is the most critical case to look at.



Figure 17 Fast start-up driving Infineon's CoolGaN<sup>™</sup> IGLD60R070D1 at 2 MHz in Conf. A



Figure 18 Slow start-up driving Infineon's CoolGaN™IGLD60R070D1 at 2 MHz in Conf. A

During start-up, high current (see M3, dark green) flows in the bias supply when the output capacitors are still discharged. This current should be contained to avoid overheating of EiceDRIVER<sup>™</sup> 1EDN7511B and potential saturation of the transformer. This is possible by placing a limited resistor R3 or reducing the coupling capacitor C3. In this design a relatively small value for C3 (48 nF) has been selected; this way, in high-current events (start-up, output short-circuits), this capacitor completely charges and discharges at any cycle, thus limiting the time-duration of the current and the voltage stress on the transformer (see zooms). The 48 nF selection has been dictated especially from the necessity to avoid prolonged transformer saturation in output short-circuit events.

In addition, it should be checked that the -10 V static rating of Infineon's CoolGaN<sup>™</sup> GIT HEMT and GaN switches from other suppliers is fulfilled. This design does not experience significant overshoot and undershoot of positive and negative rails.

![](_page_14_Picture_1.jpeg)

**Measurement results** 

### 3.5 Shutdown behavior

**Figure 19**, **Figure 20**, **Figure 21** show three shutdown scenarios: the input voltage V<sub>CCI</sub> is turned off via the DC voltage generator (with its internal impedance), the input voltage is disconnected to emulate a "sudden open" and finally V<sub>CCI</sub> is short-circuited. For shutdown the more critical condition is the light-load, because the bias supply takes longer to discharge its output capacitors and then stays longer in this condition.

![](_page_14_Figure_5.jpeg)

Figure 19 Shutdown via V<sub>cci</sub> OFF driving Infineon's CoolGaN<sup>™</sup>IGLD60R070D1 at 100 kHz in Conf. A

![](_page_14_Figure_7.jpeg)

Figure 20 Shutdown via V<sub>ccl</sub> open driving Infineon's CoolGaN<sup>™</sup>IGLD60R070D1 at 100 kHz in Conf. A

![](_page_15_Picture_1.jpeg)

Measurement results

![](_page_15_Figure_3.jpeg)

Figure 21 Shutdown via V<sub>ccl</sub> short driving Infineon's CoolGaN<sup>™</sup> IGLD60R070D1 at 100 kHz in Conf. A

### 3.6 Output short-circuit

In case of failure in the power stage, the GaN HEMT gate-to-source and the EiceDRIVER<sup>™</sup> 1EDB8275F output stage itself could show a very low impedance towards the bias supply leading to an increased load current; the bias supply circuit has to survive this special condition.

**Figure 22**, **Figure 23** and **Figure 24** show what happens on the bias supply when its output (V<sub>tot</sub>, V<sub>pos</sub> and V<sub>neg</sub> respectively) is short-circuited. The bias supply circuit is robust to short-circuit in these stress conditions without showing a prolonged saturation of the main transformer or ICs failure. As mentioned already in Section **3.4**, this is enabled by the selection of 48 nF for the capacitor C3, that is acting as a current limiter.

![](_page_15_Figure_8.jpeg)

Figure 22 Output short-circuit on bias supply output V<sub>tot</sub> (detail on the right-hand side)

![](_page_16_Picture_1.jpeg)

Measurement results

![](_page_16_Figure_3.jpeg)

Figure 23 Output short-circuit on bias supply output V<sub>pos</sub> (detail on the right-hand side)

![](_page_16_Figure_5.jpeg)

Figure 24 Output short-circuit on auxiliary supply output V<sub>neg</sub> (detail on the right-hand side)

### 3.7 Operation at high voltage and high CMTI

The CMTI robustness of the bias supply circuit has been checked in the EVAL\_2EDB\_HB\_GaN evaluation board. This board includes the same bias supply, with the only difference in this case being that the EiceDRIVER<sup>™</sup> 1EDN7511B drives two transformers to provide the isolated voltage supplies to both the low-side and the highside gate driver ICs.

**Figure 25**, as an example, shows the results of the double pulse and confirms operation up to 150 V/ns. More waveforms, at different test modes (double pulse, buck-mode, boost-mode) and different frequencies (100 kHz to 2 MHz) can be found in application note **[1]**.

![](_page_17_Picture_1.jpeg)

Measurement results

![](_page_17_Figure_3.jpeg)

Figure 25 Bias supply shows more than 150 V/ns CMTI capability – example of reverse double pulse in the evaluation board EVAL\_2EDB\_HB\_GaN

V 1.0

Layout 4

Layout

![](_page_18_Figure_5.jpeg)

19

![](_page_18_Picture_6.jpeg)

![](_page_19_Picture_1.jpeg)

Layout

|   | Name           | Material      | Туре        | Weight | Thickness | Dk  | Df |
|---|----------------|---------------|-------------|--------|-----------|-----|----|
|   | Top Overlay    |               | Overlay     |        |           |     |    |
|   | Top Solder     | Solder Resist | Solder Mask |        | 0.01016mm | 3.5 |    |
| 1 | Top Layer      |               | Signal      | 1oz    | 0.035mm   |     |    |
|   | Dielectric 1   | FR-4          | Dielectric  |        | 0.32004mm | 4.8 |    |
| 2 | Mid-Layer 1    |               | Signal      | 1oz    | 0.035mm   |     |    |
|   | Dielectric2    | FR-4          | Dielectric  |        | 2mm       | 4.8 |    |
| З | Mid-Layer 2    |               | Signal      | 1oz    | 0.035mm   |     |    |
|   | Dielectric3    | FR-4          | Dielectric  |        | 0.32004mm | 4.8 |    |
| 4 | Bottom Layer   |               | Signal      | 1oz    | 0.035mm   |     |    |
|   | Bottom Solder  | Solder Resist | Solder Mask |        | 0.01016mm | 3.5 |    |
|   | Bottom Overlay |               | Overlay     |        |           |     |    |

Figure 27 Layer stackup

![](_page_20_Picture_1.jpeg)

Appendix A

## 5 Appendix A

The ring oscillator behavior has been described in Section 2.2. Clearly the duty-cycle and the frequency of the OUT signal can be tuned by acting on the charging and discharging phase of INA (IN- pin of the EiceDRIVER<sup>™</sup> 1EDN7511B), as illustrated in Figure 28.

![](_page_20_Figure_5.jpeg)

Figure 28 IN- charging and discharging mechanisms

Please follow the dimensioning steps described below.

1. Calculate the duty-cycle D according to formula (4):

$$D \cong \frac{V_{\text{pos}}}{V_{\text{CCI}} - 1V}$$
(4)

Where 1 V is a typical voltage drop expected on the bias supply output.

<u>Example</u>: for  $V_{pos}$ = 7 V,  $V_{neg}$ = -4 V from  $V_{CCI}$  = 12 V  $\rightarrow$  D = 64 percent

Calculate the minimum t<sub>on</sub>, t<sub>off</sub> (minimum switching period) allowed from the core-saturation limit of the selected transformer (6 V-μs for XT04). The minimum period T<sub>min</sub> can be selected according to formula (5) with some margin:

$$T_{\min} = \frac{t_{\text{off,max}}}{D} = \frac{6 \, V \mu s}{V_{\text{neg}} * D}$$
(5)

Example: for  $V_{pos}$ = 7 V,  $V_{neg}$ = -4 V and D = 64 percent  $\rightarrow T_{min}$  = 2.34  $\mu s \rightarrow f_{sw}$  = 427 kHz  $\rightarrow f_{selected}$  = 812 kHz with margin

3. Fix the value of C1 in the range of 100 pF to 1 nF.

Example: Selected 120 pF

4. Calculate  $R_p = R1//R2$  from equation (6):

![](_page_21_Picture_1.jpeg)

$$R_{p} = \frac{1.35 * t_{OFF}}{C1} = \frac{1.35 * (1 - D)}{f_{selected} * C1}$$
(6)

<u>Example</u>: With  $f_{selected} = 812 \text{ kHz}$  and  $D = 64 \text{ percent } \rightarrow R_p = 4.99 \text{ k}\Omega$ 

5. Calculate R2 from equation (7).

$$V_{\rm INH} = e^{-\frac{0.57\,D}{1-D}} \left( V_{\rm INL} - \frac{R_{\rm p}}{R2} \, V_{\rm CCI} \right) + \frac{R_{\rm p}}{R2} \, V_{\rm CCI} \tag{7}$$

Where  $V_{INH} = 2.1 V$ ,  $V_{INL} = 1 V$  is the input voltage threshold of the driver.

Example: With  $R_p = 4.99 \text{ k}\Omega \rightarrow R2 = 22 \text{ k}\Omega$  according to the dimensioning in Figure 4.

6. Make sure that the selected values fulfill equation (8):

$$V_{\rm IN-} = \frac{R_1}{R_1 + R_2} V_{\rm DD} > V_{\rm INHL}$$
(8)

This is necessary to ensure that the oscillation takes place.

#### Complete derivation of equation (6)

Equation (7) is derived from IN- discharging phase as per equation (9):

$$V_{\rm IN-}(t) = V_{\rm IN-}(t_0)e^{-\frac{t}{R_{\rm P}C1}}$$
(9)

At the end of the discharging phase for  $t = t_{off}$ :

$$V_{IN-}(t_{OFF}) = V_{INL} = V_{INH} e^{-\frac{t_{off}}{R_P C_1}} \rightarrow R_p = \frac{-t_{OFF}}{C_1} * \frac{1}{\ln \frac{V_{INL}}{V_{INH}}}$$
 (10)

#### Complete derivation of equation (7)

Equation (7) is derived from the IN- charging phase. From Kirchhoff laws:

$$i = \frac{V_{IN-}}{R1} + C_1 \frac{dV_{IN-}}{dt}$$

$$V_{IN-} = V_{CCI} - R_2 * i$$
(11)

This leads to the following first-order differential equation:

$$\frac{dV_{IN-}}{dt} + \frac{1}{R_P C_1} V_{IN-} = \frac{V_{CCI}}{R_2 C_1}$$
(12)

Equation (12) has the following resolution:

$$V_{IN-}(t) = e^{-\frac{t}{R_P C I}} \left[ V_{INL} - \frac{R_P}{R_2} V_{DD} \right] + \frac{R_P}{R_2} V_{CCI}$$
(13)

At the end of the charging phase for  $t = t_{ON}$ :

$$V_{IN-}(t_{ON}) = V_{INH} = e^{-\frac{t_{ON}}{R_P C1}} \left[ V_{INL} - \frac{R_P}{R_2} V_{CCI} \right] + \frac{R_P}{R_2} V_{CCI}$$
(14)

By including (10) in (14), equation (7) can be derived.

neon

![](_page_22_Picture_1.jpeg)

#### References

- C. Matrisciano, "Half-bridge evaluation board designed with CoolGaN™ GIT HEMTs and EiceDRIVER™ 2EDB8259Y. EVAL\_2EDB\_HB\_GaN", Infineon Technologies AG, Application Note AN\_2210\_PL21\_2211\_151906, 2022.
- [2] B. Zojer, "Driving 600 V CoolGaN<sup>™</sup> high electron mobility transistors", Infineon Technologies AG, Application Note **AN\_201702\_PL52\_012**, 2018.
- [3] D. Varajao, B. Zojer, "Gate drive solutions for CoolGaN<sup>™</sup> GIT HEMT: Exploiting the full potential of GaN", Infineon Technologies AG, Whitepaper B152-I1089-V1-7600-EU-EC, 2021.
- [4] D. Varajao, T. Ferianz, V. Zhang, and C. Matrisciano, "Driving GaN HEMT High-Voltage Half-Bridge with a Single-Channel Non-Isolated Gate Driver with Truly Differential Inputs", PCIM Europe 2020; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management, Nuremberg, Germany, 2020, pp. 1-8.

![](_page_23_Picture_1.jpeg)

**Revision history** 

### **Revision history**

| Document<br>revision | Date       | Description of changes |
|----------------------|------------|------------------------|
| V 1.0                | 2022-11-11 | Initial release        |
|                      |            |                        |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2022-11-11

Published by Infineon Technologies AG 81726 Munich, Germany

© 2022 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email: erratum@infineon.com

Document reference AN\_2210\_PL21\_2211\_152313

#### Important notice

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of noninfringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### Warnings

Due to technical requirements products may contain dangerous substances. For information on the types in question, please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

## **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Infineon:

KIT1EDBAUXGANTOBO1