# infineon #### CoolSET™ SiP System in Package IC Gen 1 (G1) LM Series #### **Features** - Integrated 800 V avalanche rugged CoolMOS™ P7 - · Fast startup with integrated 950 V startup-cell - Integrated synchronous rectification (SR) driver with typical 10 V output - Integrated reinforced isolated communication from secondary to primary side - Novel zero voltage switching (ZVS) flyback operation for lowest switching losses and low electromagnetic interference (EMI) signature - Reliable pulse width modulation (PWM) switching operation by synchronized timing of primary and secondary side SR switch - Supports primary side wide VCC operating range up to 32 V - Optimized low supply currents for hysteretic mode operation to reach stand-by power < 30 mW - · Built-in secondary side feedback control loop with error amplifier #### **Potential applications** - Auxiliary power supply for Home Appliances - · Auxiliary power supply for Telecom/Server - General SMPS #### **Product validation** - Qualified for industrial applications according to the relevant tests of JEDEC JESD47, JESD22, and J-STD-020. - Pending certification according to IEC 60747-17 (VDE 0884-17) - Pending certification according to UL 1577 - Pending EN and CQC certification for IEC 62368-1 (safety for audio/video/IT equipment) and GB 4943.1-2022 - Pending certification according to IEC 60355-1 (safety for home appliance equipment) - · Pending certification according to IEC 61010-1 (lab equipment) #### **Description** The CoolSET™ SiP G1 enables effective reduction of system complexity. A high amount of discrete system components can be removed due to system forward integration. Beside the integration of the high voltage power switch and control on primary side, also the secondary side SR control and regulation loop is integrated. The timings of primary side power switch control and secondary side SR control are matched and enable reliable and robust operation under all switching conditions. The used coreless transformer technology (CT-Link) provides reinforced and safe isolated communication between primary and secondary side. Advanced PWM switching pattern forces a quasi-resonant ZVS flyback operation, reducing the turn-on switching losses and optimizing EMI signature. An advanced set of protection features supports ease of design-in. # Output power table | Product <sup>1)</sup> | V <sub>(BR)DSS</sub> <sup>2)</sup> | R DS(on)(max) 3) | 220 V <sub>AC</sub> ± 20% <sup>4)</sup> | 85 to 305 V <sub>AC</sub> <sup>4)</sup> | | |-----------------------|------------------------------------|------------------|-----------------------------------------|-----------------------------------------|--| | ICE184LM | 800 V | 0.84 Ω | 68 W | 45 W | | - 1) PG-DSO-27-1 package - 2) CoolMOS<sup>TM</sup> P7 - 3) at $T_1 = 25 \, ^{\circ}\text{C}$ - <sup>4)</sup> Open frame design at $T_A$ = 50°C, $T_J$ = 125°C, minimum copper area of 232 mm<sup>2</sup> in a 2 oz copper single sided PCB at DRAIN pin and GNDS pin. Assuming a system efficiency of 91%. Lead-free Description # **Typical application** # **Table of contents** | | Table of contents | 3 | |----------|------------------------------------------------------------|------| | 1 | Pin configuration and functionality | 5 | | 2 | Representative block diagram | 7 | | 3 | Functional description | 8 | | 3.1 | Introduction | 8 | | 3.2 | Power supply management | 8 | | 3.2.1 | Primary VCCP capacitor charge-up and startup sequence | 8 | | 3.2.2 | Secondary VCCS startup sequence | 8 | | 3.3 | Control features | 8 | | 3.3.1 | High voltage sensing via HV startup-cell at HV pin | 8 | | 3.3.2 | HV sensing via VINP pin | 9 | | 3.3.3 | Primary current sensing at CS pin | 9 | | 3.3.4 | Primary ZCDP sensing | 9 | | 3.3.5 | Primary soft-start control | 10 | | 3.3.6 | Normal operation | 11 | | 3.3.6.1 | Secondary take-over of control | 11 | | 3.3.6.2 | Secondary ZCDS sensing | . 11 | | 3.3.6.3 | Synchronous rectifier | . 11 | | 3.3.6.4 | Self-adapting current injection for zero voltage switching | 11 | | 3.3.6.5 | Closed loop operation | 12 | | 3.3.7 | Multi-mode operation | 12 | | 3.3.7.1 | QR operation with frequency limits | 12 | | 3.3.7.2 | Skip operation | 13 | | 3.3.7.3 | Hysteretic mode operation | . 13 | | 3.3.8 | Enable output signal | . 15 | | 3.4 | Protection features | . 15 | | 3.4.1 | Primary side protection features | 16 | | 3.4.1.1 | Primary VCCP overvoltage and undervoltage protection | 16 | | 3.4.1.2 | Primary VCCP short to GND protection | 16 | | 3.4.1.3 | Primary maximum peak current limitation (OCP1max) | . 16 | | 3.4.1.4 | Primary maximum power limitation | 17 | | 3.4.1.5 | Primary 2nd level overcurrent (OCP2) protection | 17 | | 3.4.1.6 | Primary CS floating protection | 17 | | 3.4.1.7 | Primary overtemperature protection | . 17 | | 3.4.1.8 | Primary brownin and brownout protection | 17 | | 3.4.1.9 | Primary line overvoltage protection | . 17 | | 3.4.1.10 | Primary output overvoltage protection | . 17 | | 3.4.1.11 | Primary output undervoltage protection | 17 | | 3.4.1.12 | Primary ZCDP short to GNDP protection | . 18 | # infineon #### Table of contents | 3.4.1.13 | Primary close-loop timeout protection | 18 | |----------|---------------------------------------------------------------------------|----| | 3.4.2 | Secondary side protection functions | | | 3.4.2.1 | Secondary VCCS undervoltage and overvoltage protection | 18 | | 3.4.2.2 | Secondary open-loop protection | 18 | | 3.5 | HW configuration by external resistor setting | 18 | | 3.5.1 | Primary side configuration | 18 | | 3.5.2 | Secondary side configuration | 19 | | 4 | Characteristics | 20 | | 4.1 | Absolute maximum ratings | 20 | | 4.2 | Package characteristics | 21 | | 4.3 | Operating conditions | 22 | | 4.4 | Electrical characteristics | 23 | | 4.4.1 | Power supply primary (VCCP pin) | 23 | | 4.4.2 | High voltage (HV pin) | 23 | | 4.4.3 | Current sensing primary (CS pin) | 24 | | 4.4.4 | Primary zero-crossing detection and output voltage measurement (ZCDP pin) | 26 | | 4.4.5 | Bus voltage sensing primary (VINP pin) | 26 | | 4.4.6 | Primary output enable control (ENP pin) | 27 | | 4.4.7 | Power switch | 27 | | 4.4.8 | Power supply secondary (VCCS pin) | 27 | | 4.4.9 | Feedback (FB pin) | 28 | | 4.4.10 | Multi-mode and error amplifier output (EA pin) | | | 4.4.11 | Jitter function | | | 4.4.12 | Zero-crossing detection secondary (ZCDS pin) | | | 4.4.13 | SR gate driver (GDSR pin) | | | 4.4.14 | Secondary side configuration (CONF0 and CONF1 pins) | 32 | | 4.4.15 | Primary overtemperature sensing | | | 4.4.16 | Common mode transient immunity (CMTI) | | | 4.4.17 | Isolation specifications | | | 4.4.18 | Safety supply power | 35 | | 5 | Package information | 36 | | 5.1 | Outline dimensions | 36 | | 5.2 | Footprint | 37 | | 5.3 | Green product (RoHS compliant) | 37 | | 6 | Part ordering information | 38 | | 7 | Revision history | 39 | | | Disclaimer | 40 | # 1 Pin configuration and functionality # 1 Pin configuration and functionality Figure 1 Pin configuration Table 1 Pin functionality | Symbol | Pin | Туре | Function | | | | |--------|-----|------|-----------------------------------------------------------------------------------------------------------|--|--|--| | HV | 1 | I | High voltage | | | | | | | | HV pin is connected via a series resistor to VIN node. | | | | | GNDP | 2 | 0 | Ground primary side | | | | | | | | Power and signal ground. | | | | | VCCP | 3 | Ю | Voltage supply primary side | | | | | | | | Primary side power supply. | | | | | ZCDP | 4 | I | Zero-crossing detection primary side | | | | | | | | ZCDP pin is connected to the auxiliary winding of the transformer via a resistor divider and diode. | | | | | VINP | 5 | I | Input voltage sensing primary side | | | | | | | | VINP pin is connected to a resistor divider for measuring the voltage at the bulk capacitor. | | | | | ENP | 6 | 0 | Enable signal primary side | | | | | | | | ENP pin is used to enable/disable the resistor divider at VINP pin during hysteretic stand-by operation. | | | | | GNDP | 7 | 0 | Ground primary side | | | | | | | | Power and signal ground. | | | | | CS | 8 | 10 | Current sensing primary side | | | | | | | | CS pin is connected to a shunt resistor for measuring the primary side current ramp during turn-on phase. | | | | | DRAIN | 9 | I | Drain | | | | | | | | DRAIN of internal high voltage power switch. | | | | (table continues...) 1 Pin configuration and functionality Table 1 (continued) Pin functionality | Symbol | Pin | Type | Function | |---------|--------|------|-----------------------------------------------------------------------------------------------------------------| | N.C. | 10 | - | Keep open, must be not connected to ensure minimum creepage distance between primary and secondary side > 8 mm. | | GNDS | 11 | 0 | Ground secondary side | | | | | Power and signal ground. | | GDSR | 12 | 0 | SR gate driver | | | | | GDSR pin is connected to the gate of the SR power switch. | | N.C. | 13 | - | Not connected. Connect to GNDS. | | ZCDS | 14 | 1 | Zero-crossing detection secondary side | | | | | ZCDS pin is connected to the secondary side output winding of the | | | | | transformer via a resistor. | | VCCS | 15 | I | Voltage supply secondary side | | | | | Secondary side power supply | | N.C. | 16 | - | Not connected. Connect to GNDS. | | FB 17 I | | I | Feedback | | | | | FB pin is connected via resistor divider to the output voltage rail. | | EA | 18 | Ю | Error amplifier | | | | | EA pin is connected to the external compensation network. | | GNDS | 19 | 0 | Ground secondary side | | | | | Power and signal ground. | | N.U. | 20 | - | Not used. To be connected to GNDS. | | CONF0 | 21 | 1 | Configuration setting 0 | | | | | CONF0 pin is connected to a resistor for setting the transformer winding ratio parameter. | | CONF1 | 22 | 1 | Configuration setting 1 | | | | | CONF1 pin is connected to a resistor for setting the target parameter table. | | N.U. | 23 | - | Not used. Connect to GNDS. | | N.C. | 24, 25 | - | Not connected. Connect to GNDS. | | GNDS | 26 | 0 | Ground secondary side | | | | | Power and signal ground. | | N.C. | 27 | - | Keep open, must be not connected to ensure minimum creepage distance between primary and secondary side > 8 mm. | # 2 Representative block diagram Figure 2 Block diagram CoolSET™ SiP ICE184LM 3 Functional description ### 3 Functional description The functional description gives an overview about the integrated functions and features and their relationship. The numerical values of the mentioned parameters are shown in Chapter 4. #### 3.1 Introduction The CoolSET™-SIP1 (system in package) product enables significant system forward integration for a flyback topology based switching mode power supply (SMPS). In one package it integrates the primary side control, the primary side power switch, the secondary side control for feedback loop and synchronous rectification (SR). Furthermore, the HV startup-cell is providing a switchable high voltage low impedance sensing path. The communication from secondary side to primary side is performed via coreless transformer reinforced isolation barrier. ### 3.2 Power supply management The power supply management is separated for the primary and secondary side isolated power supply domains (VCCP, GNDP) and (VCCS, GNDS). ### 3.2.1 Primary VCCP capacitor charge-up and startup sequence A 950 V HV startup-cell charges up the VCCP capacitor with a two steps constant current source $I_{\text{VCCPCharge1}}$ and $I_{\text{VCCPCharge2}}$ . In phase I, a smaller constant current source $I_{\text{VCCPCharge1}}$ charges the VCCP capacitor until $V_{\text{VCCP}}$ reaches $V_{\text{VCCPstart}}$ . After this phase, the phase II higher constant current source $I_{\text{VCCPCharge2}}$ charges the VCCP capacitor further, until $V_{\text{VCCP}}$ exceeds the turn on threshold $V_{\text{VCCPon}}$ . Once $V_{\text{VCCP}}$ has reached the $V_{\text{VCCPon}}$ level, the primary side controller power management module is powered up and the configuration is loaded according defined hardware configuration in phase II. After phase II, the primary controller starts switching with soft-start if VIN is higher than the threshold sensed with $I_{\text{HV\_BI}}$ and lower than the threshold $V_{\text{VINP\_LOVP}}$ , and the primary side controller die junction temperature is lower than the overtemperature threshold $T_{\text{JPOTP}}$ . #### 3.2.2 Secondary VCCS startup sequence The secondary side controller is supplied by the VCCS pin. When connected to the output voltage, the supply voltage ramps up during the primary side soft-start phase. After $V_{VCCS}$ exceeds the threshold $V_{VCCS}$ and additionally $V_{FB}$ exceeds the threshold $V_{FBStart}$ , the secondary side starts to take over the PWM control. #### 3.3 Control features This chapter describes the flyback control features for the primary and secondary side. # 3.3.1 High voltage sensing via HV startup-cell at HV pin The controller senses the rectified input voltage through the HV pin using the integrated HV startup-cell and the external HV resistor $R_{\text{HV}}$ connected to the input voltage $V_{\text{IN}}$ as shown in Figure 3. The sensing is based on a periodic sampling instead of continuous sampling to reduce the power loss. The corresponding input voltage to the internal brownin and brownout current thresholds $I_{\text{HV}}$ BI and $I_{\text{HV}}$ BO can be adjusted via the external HV resistor $R_{\text{HV}}$ . Figure 3 HV pin sensing for brownin/brownout protection 3 Functional description #### 3.3.2 HV sensing via VINP pin The controller senses the rectified input line voltage via the VINP pin for line overvoltage protection by two resistors, $R_{\text{VINL}}$ and $R_{\text{VINL}}$ as shown in Figure 4. Figure 4 VINP pin sensing # 3.3.3 Primary current sensing at CS pin In the primary side controller, the primary transformer winding current is monitored by converting it to a voltage using the external shunt resistor $R_{CS}$ as shown in Figure 5. This information is used for the following features: - Peak current limitation during soft-start - Maximum peak current limitation OCP1 during normal operation - Primary overcurrent protection OCP2 during fault condition To avoid mis-triggering caused by the voltage spike across the external shunt resistor at the turn-on of the primary side power switch, a leading edge blanking (LEB) filter with $t_{\text{OCP1LEB}}$ is integrated. Figure 5 Primary current sensing at CS pin ### 3.3.4 Primary ZCDP sensing Datasheet The ZCDP pin enables the detection of zero-crossing during soft-start and also provides reflected output protection sensing via the auxiliary transformer winding (see Figure 6). In the system, the voltage from the auxiliary winding is applied to the ZCDP pin through an RC network ( $R_{\text{ZCDPH}}$ , $R_{\text{ZCDPL}}$ and $C_{\text{ZCDP}}$ ), which provides a time delay to the voltage from the auxiliary winding. Internally, this pin is connected to a zero-crossing detector, an output over/undervoltage detector and a ringing suppression time controller. The external diode $D_{\text{AUX}}$ is added to block the negative voltage from the auxiliary winding. During off-time of the primary power switch, the voltage at the ZCDP pin is monitored for output overvoltage and output undervoltage detection. The latter is only enabled after soft-start. If the voltage is higher than the threshold #### 3 Functional description $V_{\rm ZCDP\_OVP}$ for $N_{\rm ZCDPovp}$ consecutive switching pulses, the controller enters primary output overvoltage protection. If the voltage is lower than the threshold $V_{\rm ZCDP\_UVP}$ for $N_{\rm ZCDPuvp}$ consecutive switching pulses, the controller enters primary output undervoltage protection. #### **Ringing suppression time** After the primary switch is turned off, the voltage at $V_{DRAIN}$ oscillates, which also appears on $V_{ZCDP}$ . To avoid mistriggering by such oscillations to turn on the primary switch, a ringing suppression timer is implemented. If the voltage $V_{ZCDP}$ is lower than the $V_{ZCDPRS}$ threshold, a longer preset time $t_{ZCDPrs\_SS}$ is applied. However, if the voltage $V_{ZCDP}$ is higher than the $V_{ZCDPRS}$ threshold, a shorter time $t_{ZCDPrs}$ is set. #### **ZCDP** pin short to ground In the event of ZCDP pin is shorted before startup, if the voltage at the ZCDP pin is less than the ZCDP short to GNDP threshold $V_{\text{ZCDP\_short}}$ during configuration loading, the primary ZCDP short to GND protection is triggered and auto-restart mode is entered. To avoid unknown state at the ZCDP pin, a high impedance path is provided via an integrated $R_{\text{ZCDP}}$ . In the event of a floating ZCDP pin, the pin is discharged to GNDP via $R_{\text{ZCDP}}$ . After a soft-start, it triggers the primary output undervoltage protection. Figure 6 Primary ZCDP pin sensing # 3.3.5 Primary soft-start control As shown in Figure 7, the controller starts to operate with a soft-start by only increasing step by step the peak current limit. The soft-start implemented in the controller is a digital time-based function. The preset soft-start time is $t_{\rm SS}$ with four intermediate steps. If not limited by other functions, the peak voltage on the CS pin increases step by step by $V_{\rm SS\_Step}$ from $V_{\rm SS1}$ to $V_{\rm CSOCP1}$ finally. During the first $t_{\rm SS\_S}$ of soft-start, the ringing suppression time is set to $t_{\rm ZCDPrs\_SS}$ to avoid a premature turn-off of the switching cycle due to oscillation noise. During the first step of a soft-start, a maximum off-time is implemented. After gate drive remained off for the period of $t_{OffMax}$ , the gate drive is turned on again. In addition, there is a maximum on-time $t_{OnMax}$ limitation implemented in the controller. The limitation of maximum on-time and maximum off-time limits audible noise during startup and power down. In the event of an unsuccessful handing over of control, the primary controller enters auto-restart mode if the secondary side fails to take over control within a timeout $t_{pto}$ after soft-start has ended. 3 Functional description Figure 7 Maximum current sense voltage during soft-start ### 3.3.6 Normal operation The following chapters describe the normal operation when secondary side has taken over the PWM control. This control is based on sensing the reflected voltage from primary side via the ZCDS pin. The control ensures that the timing of the SR power switch and the primary side power switch is synchronized under all conditions. A current injection function via the SR power switch enables ZVS operation on primary side. The control loop contains the integrated error amplifier and voltage reference together with the external configurable RC-network. #### 3.3.6.1 Secondary take-over of control Once the output voltage exceeds the threshold $V_{VCCSon}$ , the secondary side controller starts monitoring the voltage at the FB pin. As soon as the voltage at the FB pin exceeds a level of $V_{FBstart}$ , the secondary side controller takes over control from the primary side controller. This is done in two steps: - The secondary side controller signals to the primary side to stop switching. - After a timeout of $t_{ho}$ , the secondary side starts the closed loop operation. # 3.3.6.2 Secondary ZCDS sensing The controller senses the ZCDS pin for SR operation as well as for valley and peak detection. During the primary side turn-on phase, the controller clamps the ZCDS pin to the voltage at the VCCS pin. As a consequence, the flowing current represents only the reflected input voltage and is determined by the external resistor in this sensing path. This information is used for a feedforward compensation of the input voltage variation by adjusting the on-time for fast transient line response during the turn-on phase. # 3.3.6.3 Synchronous rectifier The controller integrates a synchronous rectifier (SR) controller, which senses the voltage across the secondary side external switch at drain via the ZCDS pin. The sensed signal is compared with two threshold voltages to turn on at $V_{\text{NSN}}$ and turn off at $V_{\text{ZCDS\_SROFFslow}}$ the external switch to achieve optimum efficiency. In hysteretic mode, the SR operation is disabled. # 3.3.6.4 Self-adapting current injection for zero voltage switching An additional SR turn-on pulse before turning on the primary side power switch is introduced, to inject current into the transformer for achieving ZVS condition at the primary switch. This occurs when the reflected input voltage on the secondary side is higher than $I_{ZCDS\_mid}$ at the ZCDS pin. The controller activates the SR gate driver close to the target valley on the secondary side to insert a ZVS pulse. After the ZVS pulse, the transformer voltage swings to the opposite side. The controller turns on the primary switch close to the lowest point of the primary drain voltage. 3 Functional description #### 3.3.6.5 Closed loop operation The controller senses the output voltage via the FB pin and compares it to an internal reference voltage $V_{\text{FBref}}$ . An integrated operational transconductance amplifier (OTA) amplifies the error signal for external compensation at the EA pin. In closed loop operation, the controller creates a primary gate pulse with a duration based on the EA voltage. The pulse generated uses a feedforward-path from the reflected input voltage sensed at the ZCDS pin to compensate the effect of varying input voltage on the pulse width. #### 3.3.7 Multi-mode operation The controller optimizes efficiency by multiple operation modes. During normal operation, continuous switching is taking place according to the QR control law. The QR switching is limited by frequency limits for specific operating conditions (for example very high and very low loads). At light-load skip operation is introduced first before the hysteretic mode is entered. ## 3.3.7.1 QR operation with frequency limits During normal QR operation, the controller works with a digital signal processing circuit composing a target valley counter, a valley counter and a comparator, and an analog circuit composing a PWM generation unit. The three digital parts are key to implement digital frequency reduction with decreasing load. The switch-on and -off time points are each determined by the digital circuit and the analog circuit, respectively. The input information of the zero-crossing signal and the target valley are needed to determine the switch-on while the error amplifier signal $V_{\text{EA}}$ is necessary for the switch-off determination. #### **Target valley determination** The target valley number determines when to initiate a new switching cycle. This value depends on the error amplifier voltage $V_{EA}$ , which represents the output power. A high output power results in a high $V_{EA}$ , and a low output power leads to a low $V_{EA}$ . Hence, according to $V_{EA}$ , the target valley is changed to vary the off-time according to the output power. The voltage $V_{\text{EA}}$ is compared with three threshold voltages $V_{\text{EA\_LHC}}$ , $V_{\text{EA\_HLC}}$ and $V_{\text{EA\_R}}$ at each clock period of $t_{\text{valleyupdate}}$ . The target valley is increased by one, is kept unchanged or is decreased by one, as shown in the table below Table 2 Update of target valley | V <sub>EA</sub> | Target valley action | |----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------| | Always lower than V <sub>EA_LHC</sub> | Increase by one till $N_{\text{valley\_max\_lowline}}$ (low-line) or $N_{\text{valley\_max\_highline}}$ (high-line) | | Once higher than $V_{\rm EA\_LHC}$ , but always lower than $V_{\rm EA\_HLC}$ | Stop counting, no value changing | | Once higher than $V_{\text{EA\_HLC}}$ , but always lower than $V_{\text{EA\_R}}$ | Decrease by one till 1 (low-line) or N <sub>valley_min_highline</sub> (high-line) | | Once higher than $V_{EA\_R}$ | Set target valley immediately to 1 (low-line) or $N_{\text{valley\_min\_highline}}$ (high-line) | The target valley is limited to minimum and maximum values and therefore, the counter varies between 1 to $N_{\text{valley\_max\_lowline}}$ (for low-line) or $N_{\text{valley\_min\_highline}}$ to $N_{\text{valley\_max\_highline}}$ (for high-line). When $V_{\text{EA}}$ exceeds $V_{\text{EA\_R}}$ voltage, the target valley is reset to the lowest possible value (with respect to line voltage) to allow the system to react rapidly to a sudden load increase. The target valley is also reset to the lowest possible value (with respect to line voltage) at the startup time to ensure an efficient maximum load startup. The use of two different thresholds $V_{\text{EA\_LHC}}$ and $V_{\text{EA\_HLC}}$ to count upward or downward is to prevent frequency jittering when the error amplifier voltage is close to a threshold. #### Minimum target valley determination To reduce the switching frequency difference between low- and high-line, a minimum valley is implemented. The minimum valley is set to 1 if the ZCDS current during the primary side pulse is below $I_{ZCDS\_mid}$ - $\Delta I_{ZCDS\_mid}$ , which represents low-line. For high-line, the minimum valley is set to $N_{valley\_min\_highline}$ after the ZCDS current during the 3 Functional description primary side pulse is above $I_{ZCDS\_mid}$ . $\Delta I_{ZCDS\_mid}$ determines a hysteresis with certain blanking time $t_{ZCDS\_mid}$ to ensure stable AC line selection between low and high-line. #### Valley counting The controller senses peaks and valleys at the secondary side at the ZCDS pin: - If ZVS is disabled, the valley counter is increased with every secondary side peak. - If ZVS is enabled, the valley counter is increased with every secondary side valley. #### Initiation of a new switching cycle A new switching cycle is initiated when the valley counter value is equal to the target valley number. In case the oscillation damps very fast and the controller cannot detect any further valley, an internal timer generates internal events to increase the valley counter to achieve a frequency foldback. #### Avoidance of audible noise Audible noise is avoided especially at light-load operation and overload condition by limiting the pulse width modulation (PWM) for minimum switching frequency $f_{\text{sw\_min}}$ . During valley-switching operation, the frequency is foldback by increasing the number of valleys before triggering the next primary turn-on switching cycle. A new switching cycle is started at the latest when the minimum switching frequency $f_{\text{sw\_min}}$ is reached, regardless of the valley counter and $V_{\text{ZCDS}}$ . When operating at heavy load, the switching frequency is getting reduced by increasing the demagnetization time. If a maximum period of $t_{\text{CCMperiod}}$ is hit, immediately the SR gate driver is turned off and a next primary switch turn-on cycle is triggered. Both methods ensure for light-load and heavy-load operation that the switching frequency stays above the defined level to avoid audible noise. #### **Maximum switching frequency limitation** The maximum allowable switching frequency is limited internally. If the switching frequency is higher than $f_{sw\_max}$ , the primary side PWM gate is only allowed to turn on at the next valley. #### **Frequency jittering** The frequency jittering function helps to reduce conducted electromagnetic interference (EMI). When the soft-start period is over and the controller enters normal mode operation, the frequency jittering is enabled by superimposing a frequency jitter on the switching period. The frequency jittering function is determined by the jitter repetition frequency $f_{\text{JITper}}$ , considered as fraction of the switching frequency, and the amplitude in delta frequency change $\Delta f_{\text{JITamp}}$ , considered as percentage number in relation to the operating switching frequency. # 3.3.7.2 Skip operation When the error amplifier voltage drops below $V_{\text{EA\_skip}}$ , both primary side and SR switches remain in off-state. Switching resumes when the error amplifier voltage rises above $V_{\text{EA\_skip}}$ again. ### 3.3.7.3 Hysteretic mode operation At continuous light-load condition, the controller enters hysteretic mode (HM) to minimize the average power consumption. The hysteretic mode entry level is targeted for low range of output power. For determination of entering hysteretic mode, three conditions apply (see Figure 8): - The error amplifier voltage is lower than the threshold of $V_{\text{FA}}$ FHM. - The target valley is $N_{\text{valley\_max\_lowline}}$ for low-line or $N_{\text{valley\_max\_highline}}$ for high-line. - The above two conditions remain after a certain blanking time $t_{\rm HM}$ . After having entered the hysteretic mode, the error amplifier voltage rises as $V_{\rm out}$ starts to decrease due to the inactive PWM section. One comparator observes the error amplifier voltage if the level $V_{\rm EA\_HMon}$ is exceeded. In this case the internal circuit is powered to resume switching. Turn-on of the primary side power MOSFET is triggered by valley counter with a fixed target valley of $N_{\rm valley\_max\_lowline}$ for low-line and $N_{\rm valley\_max\_highline}$ for high-line. Turn-off is time-based with input voltage compensation. If the output load is still low, the error amplifier voltage decreases as the switching transfers power from primary to secondary side. When the error amplifier voltage reaches the low threshold $V_{\rm EA\_HMonf}$ , the internal circuit is reset again and switching is disabled until next time $V_{\rm EA}$ increases beyond the $V_{\rm EA\_HMon}$ threshold. In hysteretic mode, the error amplifier voltage is changing like a saw tooth between $V_{\rm FA\_HMonf}$ and $V_{\rm FA\_HMonf}$ . # ICE184LM The error amplifier voltage immediately increases after a high load jump occurs. This is observed by a comparator with threshold $V_{\rm EA\_LHM}$ . As the voltage level for primary pulse generation is fixed to $V_{\rm EA\_PWM\_HM}$ during hysteretic mode operation, a certain load is needed that the error amplifier voltage can exceed $V_{\rm EA\_LHM}$ . After leaving hysteretic mode, continuous switching with regulation through $V_{\rm EA}$ is re-activated. In addition, the target valley is initialized to $N_{\text{valley\_max\_lowhline}}$ (low-line) or $N_{\text{valley\_max\_highline}}$ (high-line) immediately after leaving hysteretic mode. In case the load step increases the error amplifier voltage even above $V_{\rm EA\_R}$ , the target valley is immediately changed to 1 (low-line) or N<sub>vallev min highline</sub> (high-line). Figure 8 Typical signals for entering, during and exiting hysteretic mode 3 Functional description ### 3.3.8 Enable output signal This feature supports the ability to reduce system power consumption by disabling the VINP sensing path during non-switching activity. The following logic is used: - **1.** ENP logic = 1 if VINP sensing is enabled - 2. ENP logic = 0 if - VINP sensing is disabled or - Controller is off due to low VCCP or protection trigger #### 3.4 Protection features All protection features are forcing an auto-restart with a new soft-start sequence. After a protection is triggered, three different auto-restart modes apply. #### 1) Non-switch auto-restart mode The non-switch auto-restart mode provides no switching activity during the auto-restart phase, when fault detection is again enabled. After fault detection, the controller stops operation and enters a power saving mode. In this inactive mode, the $V_{VCCP}$ is toggling between the $V_{VCCP}$ and $V_{VCCP}$ thresholds controlled by the VCCP charging via the HV startup-cell. Every time when $V_{VCCP}$ threshold is exceeded, fault detection is triggered. If no further fault condition is detected, the controller starts with a soft-start sequence. #### 2) Auto-restart mode The auto-restart mode activates a soft-start sequence when the V<sub>VCCPon</sub> threshold is exceeded and starts detecting for fault conditions. The soft-start switching is then immediately stopped if still the fault conditions is detected. #### 3) Eight-skip auto-restart mode The eight-skip auto-restart mode prolongs the inactive switching phase of the auto-restart mode by $V_{VCCP}$ toggling eight times between the $V_{VCCP}$ and $V_{VCCP}$ thresholds before initiating a soft-start and detecting for fault conditions. The protection features and assigned auto-restart modes are summarized in the following table. Table 3 Protection features | Durt die Gesteur | Startup<br>phase | Continuous switching | Hyste | retic mode | Durata atia u ura da | |------------------------------------------------------|-----------------------|-------------------------|-----------|---------------|-------------------------| | Protection features | (Open-loop operation) | (Closed-loop operation) | Switching | Non-switching | Protection mode | | Primary VCCP overvoltage and undervoltage protection | √ | √ | V | √1) | Auto-restart | | Primary VCCP short to GNDP protection | V | V | V | n.a | No status | | Primary maximum peak current limitation (OCP1max) | √ | √ | V | n.a | HW reset state | | Primary 2nd level overcurrent (OCP2) protection | √ | √ | V | n.a | Eight-skip auto-restart | | Primary overtemperature protection | V | V | √ | n.a | Non-switch auto-restart | (table continues...) 3 Functional description Table 3 (continued) Protection features | Primary brownin and brownout protection | √ | √ | √ | n.a | Non-switch auto-restart | |-------------------------------------------------------|-----|-----|-----|-----|-------------------------------------| | Primary line overvoltage protection | √ | √ | √ | n.a | Non-switch auto-restart | | Primary output overvoltage protection | √ | √ | √ | n.a | Eight-skip auto-restart | | Primary output undervoltage protection | √ | n.a | n.a | n.a | Eight-skip auto-restart | | Primary ZCDP short to GNDP protection | √ | n.a | n.a | n.a | Auto-restart | | Primary closed-loop timeout protection | √ | n.a | n.a | n.a | Auto-restart | | Secondary VCCS overvoltage | n.a | √ | √ | n.a | Eight-skip auto-restart | | Secondary VCCS<br>undervoltage | n.a | √ | √ | n.a | Eight-skip auto-restart | | Secondary VCCS UVLO detection | √ | √ | √ | √ | Secondary side off/<br>powered down | | Secondary<br>overload / open-loop (EA<br>overvoltage) | n.a | √ | n.a | n.a | Eight-skip auto-restart | <sup>1)</sup> Only VCCP undervoltage protection. ### 3.4.1 Primary side protection features # 3.4.1.1 Primary VCCP overvoltage and undervoltage protection During operation, if $V_{VCCP}$ is either below $V_{VCCPoff}$ for $t_{VCCPoff}$ or above $V_{VCCP_OVP}$ for $t_{VCCP_OVP_B}$ , the primary side power MOSFET is kept off. After the VCCP voltage falls below the threshold $V_{VCCPoff}$ , a new startup sequence is activated. # 3.4.1.2 Primary VCCP short to GND protection To limit the power dissipation of the startup circuit at $V_{VCCP}$ short to GNDP condition, the $V_{VCCP}$ charging current is limited to a lower level of $I_{VCCPCharge1}$ . With such a low current, the power loss of the controller is limited. # 3.4.1.3 Primary maximum peak current limitation (OCP1max) A current limit comparator provides a cycle by cycle OCP1 maximum peak current limitation on primary side. The source current of the internal switch is measured via the external shunt resistor $R_{\rm CS}$ connected at the CS pin. If the voltage $V_{\rm CS}$ exceeds an internal dynamic voltage limit $V_{\rm CSOCP1}(t)$ , the comparator immediately turns off the primary side switch. The dynamic voltage threshold $V_{\rm CSOCP1}(t)$ provides a propagation delay compensation by avoiding a higher limited maximum peak current at high-line condition. 3 Functional description ### 3.4.1.4 Primary maximum power limitation The minimum target valley increases for high-line condition to $N_{\text{valley\_min\_highline}}$ , to reduce the delta between limiting the maximum power at low-line and high-line conditions. ## 3.4.1.5 Primary 2nd level overcurrent (OCP2) protection A further comparator $V_{\rm CSOCP2}$ is implemented at the CS pin to detect an extremely high primary switch current, which can occur if transformer windings are shorted or if the secondary side is shorted. To avoid an accidental trigger, a spike blanking time $t_{\rm CCP2bl}$ is implemented. A counter counts the number of occurrences of the short winding condition. If there is $N_{\text{OCP2max}}$ consecutive occurrence, short winding condition is asserted, and the system enters the OCP2 protection mode. ### 3.4.1.6 Primary CS floating protection In case the CS pin is floating, the internal CS pull up current source I<sub>CSpullup</sub> charges up the CS pin and trigger the OCP2 protection. ### 3.4.1.7 Primary overtemperature protection If the junction temperature of primary side controller exceeds $T_{JPOTP}$ , the controller enters overtemperature protection (OTP) auto-restart mode. The controller can only recover from OTP if the controller's junction temperature drops below the overtemperature hysteresis trip point determined by $T_{JPOTP\_hys}$ lower than the overtemperature trigger point. # 3.4.1.8 Primary brownin and brownout protection When the controller is activated, the brownin monitoring is enabled at the HV pin. In addition, the primary side controller is checked for $T_{\rm JPOTP}$ condition. When the $T_{\rm J}$ temperature is below $T_{\rm JPOTP}$ , the HV startup-cell turns on comparing the current $I_{\rm HV}$ at the HV pin with the current threshold $I_{\rm HV\_BI}$ . If one of two conditions is not met, the internal primary side power switch is not activated, and the primary side controller activates another round of autorestart. This process continues until both conditions are met. When the controller enters active mode, the $V_{\text{IN}}$ voltage is sensed periodically with a sampling period $t_{\text{DCHVsmper}}$ . The depletion cell is then activated for a fixed sampling time $t_{\text{DCHVsmt}}$ . If $I_{HV}$ is less than the HV brownout current threshold $I_{HV\_BO}$ during sampling time, a brownout event is considered to be occurred. If the event occurs consecutively for $N_{HVBO}$ times, the protection triggers auto-restart mode. # 3.4.1.9 Primary line overvoltage protection The AC line overvoltage protection (LOVP) is detected by the sensing bus capacitor voltage through the VINP pin via the voltage divider resistors, $R_{\text{VINH}}$ and $R_{\text{VINL}}$ . When the $V_{\text{VINP}}$ voltage is higher than the line overvoltage threshold $V_{\text{VINP\_LOVP}}$ , the controller enters protection mode until $V_{\text{VINP}}$ is lower than $V_{\text{VINP\_LOVP}}$ . This protection can be disabled by connecting the VINP pin to GNDP. # 3.4.1.10 Primary output overvoltage protection If the secondary side controller does not take over control, the primary side controller stops switching at an overvoltage of the reflected output voltage at $V_{ZCDP\ OVP}$ and triggers an auto-restart mode. This protection is disabled once the secondary side controller has taken over control successfully. # 3.4.1.11 Primary output undervoltage protection The primary output undervoltage protection is enabled after the soft-start time and stops the primary side controller switching for an undervoltage of the reflected output voltage exceeding $V_{ZCDP\_UVP}$ . After $N_{ZCDPuvp}$ consecutive switching cycles with detecting undervoltage conditions, an auto-restart is triggered. This protection is disabled once the secondary side controller has taken over control successfully. 3 Functional description #### 3.4.1.12 Primary ZCDP short to GNDP protection When the primary side controller is powered, the ZCDP pin is sensed for any short. During the system configuration phase, if ZCDP is less than the ZCDP short to GNDP threshold $V_{\text{ZCDP\_short}}$ , auto-restart mode is triggered. This protection is disabled after the primary side controller configuration loading is completed. #### 3.4.1.13 Primary close-loop timeout protection After the primary side controller starts its open-loop operation, it will start the close-loop timeout $t_{\rm pto}$ counter. If no handshaking is detected from the secondary side controller at the end of the timeout, the primary side controller triggers eight-skip auto-restart mode. # 3.4.2 Secondary side protection functions ### 3.4.2.1 Secondary VCCS undervoltage and overvoltage protection When $V_{VCCS}$ is below $V_{VCCS\_UVP}$ for $t_{VCCS\_UVP\_B}$ or exceeding $V_{VCCS\_OVP}$ for $t_{VCCS\_OVP\_B}$ , an eight-skip auto-restart is initiated. ### 3.4.2.2 Secondary open-loop protection In case of an open control loop or output overload, the error amplifier voltage is pulled up. When $V_{EA}$ exceeds $V_{EA\_OLP}$ after a blanking time of $t_{EA\_OLP}$ B, the controller enters eight-skip auto-restart mode. ### 3.5 HW configuration by external resistor setting The controller provides hardware (HW) configuration on primary and secondary side by means of readout of external resistors. After initial start, when the voltage at the VCCP pin and VCCS pin are exceeding the UVLO on-thresholds, the readout is performed on the primary side at ZCDP pin and on the secondary side at CONFO and CONF1 pin. # 3.5.1 Primary side configuration On primary side, the thresholds for brownin protection and brownout protection are configured by the resistor $R_{\sf ZCDPL}$ at the ZCDP pin. Four configurable options are supported for the paired brownin (BI) and brownout (BO) threshold. BI and BO are observed by turning on the integrated HV startup-cell at the HV pin. The external HV startup resistor at the HV pin is then connected to the internal shunt resistor $R_{\text{HV}\text{shunt}}$ and building a resistor divider (see Figure 3). The different thresholds for BI and BO on system level are set by adjusting R<sub>HVshunt</sub>. The following table shows the options that can be set by $R_{ZCDL}$ connected between the ZCDP pin and ground. Table 4 Primary side configuration options | Option | $[R_{ZCDL(min)}; R_{ZCDL(max)}]$ | Brownin current threshold | Brownout current threshold | Internal R <sub>HVshunt</sub> for HV sensing | |--------|--------------------------------------------------|---------------------------|----------------------------|----------------------------------------------| | 1 | $[1.00~\text{k}\Omega~;1.05~\text{k}\Omega]$ | 2.00 mA | 1.40 mA | 0.50 kΩ | | 2 | $[1.87~\mathrm{k}\Omega~;2.70~\mathrm{k}\Omega]$ | 1.00 mA | 0.70 mA | 1.00 kΩ | | 3 | $[4.30~\text{k}\Omega~;5.00~\text{k}\Omega]$ | 0.67 mA | 0.47 mA | 1.50 kΩ | | 4 | $[9.20 \text{ k}\Omega; 9.50 \text{ k}\Omega]$ | 0.50 mA | 0.35 mA | 2.00 kΩ | 3 Functional description # 3.5.2 Secondary side configuration The secondary side controller is configured using two resistors at the CONFO and CONF1 pins. **Note**: If the CONFx pin is short circuit or left open, auto-restart protection mode is entered. A connected capacitor should be < 100 pF. #### Hardware configuration for CONFO pin The CONF0 pin provides the configuration of six options depending on the connected resistor $R_{\text{SET0}}$ for transformer turns ratio $N_{\text{MAIN}}$ / $N_{\text{SEC}}$ between main primary side input winding and main secondary side output winding. This information is used for measuring the reflected input voltage via the ZCDS pin. #### Hardware configuration for CONF1 pin The CONF1 pin provides the configuration of six options depending on the connected resistor $R_{\text{SET1}}$ for different parameter settings. The following table shows the supported options for the resistor $R_{SFTx}$ at the CONFx pin: Table 5 Options for $R_{SET0}$ and $R_{SET1}$ | Option R <sub>SETx</sub> | | Turns ratio $N_{\rm MAIN}$ / $N_{\rm SEC}$ (R <sub>SET0</sub> ) | Parameter set (R <sub>SET1</sub> ) | |--------------------------|---------|-----------------------------------------------------------------|------------------------------------| | 1 | 3.9 kΩ | 5 | RSET1_1 | | 2 | 6.8 kΩ | 6 | RSET1_2 | | 3 | 12.0 kΩ | 7 | RSET1_3 | | 4 | 18.0 kΩ | 8 | RSET1_4 | | 5 | 27.0 kΩ | 9 | RSET1_5 | | 6 | 39.0 kΩ | 10 | RSET1_6 | Following parameter settings can be configured: Table 6 RSET1\_x parameter settings | Parameter | Symbol | RSET1_1 | RSET1_2 | RSET1_3 | RSET1_4 | RSET1_5 | RSET1_6 | |---------------------------------------------|------------------------|---------|---------|---------|---------|---------|---------| | EA threshold to enter hysteretic mode | V <sub>EA_EHM</sub> | 0.586 V | 0.586 V | 0.605 V | 0.605 V | 0.624 V | 0.624 V | | EA voltage for wakeup in hysteretic mode | V <sub>EA_HMOn</sub> | 1.20 V | 1.20 V | 1.20 V | 1.25 V | 1.20 V | 1.25 V | | EA voltage for off-phase in hysteretic mode | V <sub>EA_HMOff</sub> | 0.9 V | 0.9 V | 0.9 V | 0.8 V | 0.9 V | 0.8 V | | EA voltage during hysteretic mode | V <sub>EA_PWM_HM</sub> | 0.8 V | 0.9 V | 0.9 V | 0.8 V | 0.9 V | 0.8 V | 4 Characteristics #### 4 Characteristics All signals are measured with respect to ground GNDP pin, or GNDS pin respectively. The voltage levels are valid if other ratings are not violated. # 4.1 Absolute maximum ratings Stresses above the values listed below may cause permanent damage to the device. Exposure to absolute maximum rating conditions for given periods may affect device reliability. Maximum ratings are absolute ratings; exceeding anyone of these values may cause irreversible damage to the device. Table 7 Absolute maximum ratings | Parameter | Symbol | | Values | | Unit | Note or condition | | | |------------------------------------------------------------|---------------------|------|--------|-------------------------|------|------------------------------------------------------------|--|--| | | | Min. | Тур. | Max. | | | | | | Drain voltage | $V_{DRAIN}$ | _ | _ | 800 | V | T <sub>J</sub> = 25 °C | | | | Voltage at HV pin | V <sub>HV</sub> | -0.5 | _ | 950 | V | Permanently applied as DC value | | | | Current at HV pin | I <sub>HV</sub> | _ | _ | 10 | mA | Internally limited by HV startup-cell | | | | Voltage at VCCP pin | V <sub>VCCP</sub> | -0.3 | _ | 32 | V | - | | | | Voltage at VINP pin | $V_{VINP}$ | -0.3 | _ | 5.5 | V | Permanently applied as DC value | | | | Voltage at ZCDP pin | $V_{ZCDP}$ | -0.3 | _ | 5 | V | Permanently applied as DC value | | | | Voltage at ENP pin | V <sub>ENP</sub> | -0.3 | _ | V <sub>VCCP</sub> + 0.3 | V | Permanently applied as DC value | | | | Voltage at CS pin | V <sub>CS</sub> | -0.3 | _ | 3.6 | V | Permanently applied as DC value | | | | Current at CS pin | -I <sub>CSclp</sub> | - | _ | 1.3 | mA | Permanently applied as DC value. V <sub>CS</sub> = -0.45 V | | | | Voltage at VCCS pin | V <sub>VCCS</sub> | -0.3 | _ | 27 | V | Permanently applied as DC value | | | | Voltage at ZCDS pin | $V_{ZCDS}$ | -0.3 | _ | 17 | V | Permanently applied as DC value | | | | Current at ZCDS pin | I <sub>ZCDS</sub> | _ | _ | 8 | mA | - | | | | Voltage at GDSR pin | $V_{\rm GDSR}$ | -0.3 | _ | V <sub>VCCS</sub> +0.3 | V | Permanently applied as DC value | | | | Voltage at FB pin | $V_{FB}$ | -0.3 | _ | 5 | V | Permanently applied as DC value | | | | Voltage at EA pin | V <sub>EA</sub> | -0.3 | _ | 5 | V | Permanently applied as DC value | | | | Voltage at CONF0 pin | V <sub>CONF0</sub> | -0.3 | _ | 3.6 | V | Permanently applied as DC value | | | | Voltage at CONF1 pin | V <sub>CONF1</sub> | -0.3 | _ | 3.6 | V | Permanently applied as DC value | | | | Maximum DC current at any pins except for DRAIN and CS pin | - | -10 | - | 10 | mA | _ | | | | Junction temperature | $T_{J}$ | -40 | _ | 150 | °C | - | | | | Storage temperature | T <sub>STORE</sub> | -55 | _ | 150 | °C | - | | | | Soldering temperature | $T_{Sold}$ | _ | _ | 260 | °C | Reflow soldering according to tbd | | | (table continues...) # Table 7 (continued) Absolute maximum ratings | Parameter | Symbol | | Values | | Unit | Note or condition | |---------------------|------------------|------|--------|------|------|---------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | ESD HBM capability | V <sub>HBM</sub> | - | _ | 2 | kV | Human body model according to ANSI/<br>ESDA/JEDEC JS-001-2012 | | ESD CDM capability | $V_{CDM}$ | - | - | 500 | V | Charged device model according to JESD22-C101F | | Latch-up capability | I <sub>LU</sub> | - | - | 100 | mA | According to JESD78D, 125 °C (Class II) temperature | # 4.2 Package characteristics # Table 8 Package characteristics | Parameter | Symbol | | Values | | Unit | Note or condition | |-------------------------------------------------------------------------------|-------------------------|------|--------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Thermal resistance from junction to ambient | R <sub>thJA1</sub> | - | 84.7 | - | K/W | Setup according to the JEDEC standard JESD51 and using minimum drain pin copper area in a 2 oz copper single sided PCB. $T_A = 50 ^{\circ}\text{C}$ , $T_J = 125 ^{\circ}\text{C}$ for power switch | | Thermal resistance from junction to ambient | R <sub>thJA2</sub> | - | 66.9 | - | K/W | Setup according to the JEDEC standard JESD51 and soldering to 232 mm <sup>2</sup> (0.36 sq) drain pin copper area in a 2 oz copper single sided PCB. $T_A = 50 ^{\circ}\text{C}$ , $T_J = 125 ^{\circ}\text{C}$ for power switch | | Creepage distance<br>between HV to GNDP-<br>related pins | CRP <sub>HV_GNDP</sub> | 1.57 | _ | - | mm | - | | Creepage distance<br>between DRAIN to<br>GNDP-related pins | CRP <sub>DRAIN_GN</sub> | 3.52 | _ | - | mm | - | | Creepage distance<br>between isolated<br>primary to secondary<br>related pins | CRP <sub>PSiso</sub> | 8.19 | - | - | mm | Pin 10 and pin 27 not connected | 4 Characteristics # 4.3 Operating conditions The table below shows the operating range, in which the electrical characteristics shown in the next chapter are valid. #### Table 9Operating conditions | Parameter | Symbol | | Values | | Unit | Note or condition | |------------------------------------------------------------------------------------------------|---------------------|--------------------------------|----------------------|-------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Junction temperature | TJ | -40 | _ | 125 | °C | - | | Supply voltage at VCCP<br>pin | V <sub>VCCP</sub> | V <sub>VCCPoff(</sub> | - | V <sub>VCCP_OV</sub> P(min) | V | - | | Supply Voltage at VCCS<br>pin | V <sub>VCCS</sub> | V <sub>VCCS_UV</sub><br>P(max) | - | V <sub>VCCS_OV</sub><br>P(min) | V | _ | | Voltage at HV pin | $V_{HV}$ | -0.3 | _ | 855 | V | - | | Voltage at CS pin | V <sub>CS</sub> | -0.3 | - | V <sub>CSOCP2</sub> (<br>max) | V | V <sub>CSOCP1</sub> = 0.8 V, negative voltage lower needs to respect the negative maximum clamping current -I <sub>CSclp</sub> | | Clamp current of CS pin | -I <sub>CSclp</sub> | _ | _ | 2.5 | mA | Permanently applied as DC value | | Voltage at ENP pin | V <sub>ENP</sub> | -0.3 | - | 13 | V | - | | Voltage at ZCDS pin | V <sub>ZCDS</sub> | -0.3 | - | V <sub>VCCS_OV</sub><br>P(min) +<br>0.7 V | V | _ | | Voltage at GDSR pin | $V_{\rm GDSR}$ | -0.3 | V <sub>GDSRclm</sub> | 11 | V | - | | Voltage at all the pins<br>except for DRAIN, HV,<br>VCCP, VCCS, CS, ENP,<br>ZCDS, and GDSR pin | - | -0.3 | _ | 3.3 | V | _ | | External capacitance at ZCDP pin | C <sub>ZCDPL</sub> | _ | - | 100 | pF | - | | External bottom<br>resistor tolerance at<br>ZCDP pin | $\Delta R_{ZCDPL}$ | -5 | - | +5 | % | - | | Current into ZCDS pin | I <sub>ZCDS</sub> | 0.8 | - | 6.0 | mA | Clamp current during primary side pulse while $V_{\text{ZCDS}} > V_{\text{VCCS}}$ | | External capacitance at<br>CONFx pin | C <sub>CONFx</sub> | - | - | 100 | pF | - | | External resistor<br>tolerance at CONFx pin | $\Delta R_{SETx}$ | -1 | - | +1 | % | - | | Flyback resonant<br>period | $t_{DCM}$ | 600 | - | 5000 | ns | - | R1.1 #### 4.4 Electrical characteristics The electrical characteristics involve the spread of values given within the specified supply voltage and junction temperature range $T_J$ from -40 °C to 125 °C. Typical values represent the median values related to $T_J$ = 25 °C. All primary side voltages refer to GNDP, and the assumed supply voltage is $V_{VCCP}$ = 14 V if not otherwise specified. All secondary side voltages refer to GNDS, and the assumed supply voltage is $V_{VCCS}$ = 12 V if not otherwise specified. ### 4.4.1 Power supply primary (VCCP pin) Table 10 Electrical characteristics of power supply (VCCP pin) | Parameter | Symbol | | Values | | Unit | Note or condition | |----------------------------------------------------|---------------------------|------|--------|------|------|-------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | VCCP turn-on threshold | V <sub>VCCPon</sub> | 19 | 20 | 21 | V | $dV_{VCCP} / dt = 0.2 \text{ V/ms}$ | | VCCP turn-off threshold | $V_{\text{VCCPoff}}$ | 8.55 | 9.00 | 9.45 | V | $dV_{VCCP}$ / $dt$ = -0.2 V/ms | | VCCP turn-off blanking time | $t_{ m VCCPoff}$ | 30 | 50 | 70 | μs | <sup>1)</sup> , 1 V overdrive | | VCCP off-state quiescent current | I <sub>VCCPoff</sub> | _ | 165 | 340 | μA | V <sub>VCCP</sub> < V <sub>VCCPon(min)</sub> - 0.3 V | | VCCP supply current without gate drive | I <sub>VCCPnom</sub> | - | 1.4 | _ | mA | 1), IC self supply excluding gate drive currents | | VCCP supply current in typical operation | I <sub>VCCPtyp</sub> | - | 3.4 | _ | mA | $^{1)}$ , $f_{swGDx} = 100 \text{ kHz}$ | | VCCP supply current in stand-by mode | I <sub>VCCPstdby</sub> | - | 210 | 250 | μΑ | $^{1)}$ , Sleep phase, $T_{\rm J}$ < 50 °C | | VCCP supply current in stand-by mode with ENP high | I <sub>VCCPstdbyENP</sub> | - | 380 | 450 | μА | $^{1)}$ , $V_{\text{ENS}} > V_{\text{ENS\_H}}$ ,<br>Sleep phase, $T_{\text{J}} < 50 ^{\circ}\text{C}$ | | VCCP supply current in auto-restart mode (ARM) | I <sub>VCCParm</sub> | _ | 200 | 500 | μА | Sleep phase, $T_J$ < 50 °C | | VCCP overvoltage threshold | V <sub>VCCP_OVP</sub> | 28.9 | 30.4 | 31.9 | V | - | | VCCP overvoltage blanking time | t <sub>VCCP_OVP_B</sub> | 36 | 60 | 84 | μs | 1) | <sup>1)</sup> Not subject to production test - verified by design/characterization # 4.4.2 High voltage (HV pin) Table 11 Electrical characteristics of HV pin | Parameter | Symbol | Values | | Unit | Note or condition | | |-------------------------------|----------------------|--------|------|------|-------------------|----| | | | Min. | Тур. | Max. | | | | DC high voltage sampling time | t <sub>DCHVsmt</sub> | 18 | 20 | 22 | μs | 1) | 23 # Table 11 (continued) Electrical characteristics of HV pin | Parameter | Symbol | | Values | | Unit | Note or condition | |-------------------------------------------------------------------|--------------------------|------|--------|------|-------|---------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | DC high voltage sampling period | t <sub>DCHVsmper</sub> | 900 | 1000 | 1100 | μs | 1), During active phase | | Initial VCCP charge current | I <sub>VCCPCharge1</sub> | 0.33 | 0.78 | 1.65 | mA | V <sub>VCCP</sub> < V <sub>VCCPstart</sub> | | VCCP threshold for safe<br>VCCP charging without<br>short-circuit | V <sub>VCCPstart</sub> | _ | - | 1.8 | V | _ | | Clamped VCCP charge current | I <sub>VCCPCharge2</sub> | 2.3 | 5.0 | 9.0 | mA | $V_{VCCP} > V_{VCCPstart}$ , $R_{HV} = 50 \text{ k}\Omega$ , $V_{IN} = 600 \text{ V}$ | | Leakage current at HV pin | I <sub>HVLK</sub> | _ | _ | 10 | μA | V <sub>HV</sub> = 800 V, HV startup-cell disabled | | HV Brownin current threshold | I <sub>HV_BI</sub> | 1.88 | 2.00 | 2.12 | mA | <sup>2)</sup> , Option 1 | | HV Brownout current threshold | I <sub>HV_BO</sub> | 1.31 | 1.40 | 1.49 | mA | <sup>2)</sup> , Option 1 | | HV Brownin current threshold | I <sub>HV_BI</sub> | 0.94 | 1.00 | 1.06 | mA | <sup>2)</sup> , Option 2 | | HV Brownout current threshold | I <sub>HV_BO</sub> | 0.65 | 0.70 | 0.75 | mA | <sup>2)</sup> , Option 2 | | HV Brownin current threshold | I <sub>HV_BI</sub> | 0.63 | 0.67 | 0.71 | mA | <sup>2)</sup> , Option 3 | | HV Brownout current threshold | I <sub>HV_BO</sub> | 0.44 | 0.47 | 0.50 | mA | <sup>2)</sup> , Option 3 | | HV Brownin current threshold | I <sub>HV_BI</sub> | 0.47 | 0.50 | 0.54 | mA | <sup>2)</sup> , Option 4 | | HV Brownout current threshold | I <sub>HV_BO</sub> | 0.33 | 0.35 | 0.38 | mA | <sup>2)</sup> , Option 4 | | HV Brownout detection blanking | N <sub>HVBO</sub> | - | 4 | - | cycle | 1), Consecutive sampling cycles to trigger brownout protection | <sup>1)</sup> Not subject to production test - verified by design/characterization # 4.4.3 Current sensing primary (CS pin) Table 12 Electrical characteristics of CS pin | Parameter | Symbol | | Values | | Unit | Note or condition | |------------------------|-----------------------|------|--------|------|------|-------------------| | | | Min. | Тур. | Max. | | | | CS pin pull-up current | I <sub>CSpullup</sub> | 0.8 | 1.0 | 1.2 | uA | - | <sup>2)</sup> Configurable, see Table 4 # Table 12 (continued) Electrical characteristics of CS pin | Parameter | Symbol | | Values | | Unit | Note or condition | |-----------------------------------------------------------|-------------------------|-------|--------|-------|------|-------------------| | | | Min. | Тур. | Max. | | | | OCP1 maximum peak current limitation | V <sub>CSOCP1</sub> | 0.72 | 0.78 | 0.84 | V | - | | Leading edge blanking time | t <sub>OCP1LEB</sub> | 154 | 220 | 286 | ns | - | | OCP2 turn-off<br>threshold | V <sub>CSOCP2</sub> | 1.04 | 1.10 | 1.16 | V | _ | | OCP2 blanking time | t <sub>OCP2bl</sub> | 28 | 40 | 52 | ns | 1) | | Max allowable OCP2 consecutive switching cycles | N <sub>OCP2max</sub> | _ | 3 | - | _ | 1) | | Abnormal CS voltage sample period | t <sub>CS_STG_SAM</sub> | 4.5 | 5 | 5.5 | μs | 1) | | Number of pulses used for CS pin short protection | N <sub>CS_STG</sub> | _ | 3 | _ | _ | 1) | | Soft-start time | $t_{ss}$ | 10.8 | 12.0 | 13.2 | ms | 1) | | Soft-start time step | t <sub>ss_s</sub> | 2.7 | 3.0 | 3.3 | ms | 1) | | Internal regulation voltage at CS pin for the first step | V <sub>SS1</sub> | 0.27 | 0.30 | 0.33 | V | - | | Internal regulation voltage step at CS pin for soft-start | V <sub>SS_Step</sub> | 0.135 | 0.150 | 0.165 | V | - | | Maximum on-time during open-loop operation | t <sub>OnMax</sub> | 31.5 | 35.0 | 38.5 | μs | 1) | | Maximum off-time during open-loop operation | t <sub>OffMax</sub> | 38.2 | 42.5 | 46.8 | μs | 1) | | Close-loop timeout time | $t_{ m pto}$ | 36 | 40 | 44 | ms | 1) | <sup>1)</sup> Not subject to production test - verified by design/characterization # 4.4.4 Primary zero-crossing detection and output voltage measurement (ZCDP pin) Table 13 Electrical characteristics of ZCDP pin | Parameter | Symbol | | Values | | Unit | Note or condition | |-----------------------------------------|-------------------------|------|--------|------|-------|-----------------------------------| | | | Min. | Тур. | Max. | | | | ZCDP zero-crossing threshold | V <sub>ZCDPthr</sub> | 70 | 100 | 130 | mV | Falling edge | | ZCDP long ringing suppression threshold | V <sub>ZCDPRS</sub> | 0.27 | 0.30 | 0.33 | V | - | | ZCDP ringing suppression time | $t_{\rm ZCDPrs}$ | 1700 | 2000 | 2300 | ns | $^{1)}$ , $V_{ZCDP} > V_{ZCDPRS}$ | | ZCDP long ringing suppression time | t <sub>ZCDPrs_SS</sub> | 22.5 | 25.0 | 27.5 | μs | $^{1)}$ , $V_{ZCDP} < V_{ZCDPRS}$ | | ZCDP output overvoltage threshold | V <sub>ZCDP_OVP</sub> | 2.05 | 2.20 | 2.35 | V | - | | ZCDP output overvoltage blanking | N <sub>ZCDPovp</sub> | - | 3 | - | cycle | 1) | | ZCDP output undervoltage threshold | V <sub>ZCDP_UVP</sub> | 0.45 | 0.50 | 0.55 | V | - | | ZCDP output undervoltage blanking | N <sub>ZCDPuvp</sub> | - | 3 | - | cycle | 1) | | ZCDP short to GNDP threshold | V <sub>ZCDP_short</sub> | 70 | 100 | 130 | mV | | <sup>1)</sup> Not subject to production test - verified by design/characterization # 4.4.5 Bus voltage sensing primary (VINP pin) Table 14 Electrical characteristics of VINP pin | Parameter | Symbol | Values | | | Unit | Note or condition | |----------------------------|------------------------|--------|------|------|------|-------------------| | | | Min. | Тур. | Max. | | | | Line overvoltage threshold | V <sub>VINP_LOVP</sub> | 2.68 | 2.80 | 2.92 | V | - | | Line overvoltage blanking | t <sub>VINP_LOVP</sub> | 225 | 250 | 275 | μs | 1) | | VINP Input leakage current | I <sub>VINPLK</sub> | -200 | - | 200 | nA | - | <sup>1)</sup> Not subject to production test - verified by design/characterization # 4.4.6 Primary output enable control (ENP pin) ### Table 15 Electrical characteristics of ENP pin | Parameter | Symbol | | Values | | Unit | Note or condition | |------------------------------------|---------------------|------|--------|------|------|------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | ENP output voltage<br>level (High) | V <sub>ENP_H</sub> | 7.9 | 10.0 | 13.0 | V | To on/off bus voltage sensing resistor ladder 1. $V_{VCCP} > 9 V$ 2. $R_{load} = 2.5 k\Omega$ | | ENP source current | I <sub>ENPsrc</sub> | 3.7 | 6.0 | 8.4 | mA | $V_{ENP} = 5 \text{ V}, V_{VCCP} = 7.6 \text{ V to } 32 \text{ V}$ | #### 4.4.7 Power switch #### Table 16 Electrical characteristics of power switch | Parameter | Symbol | | Values | | Unit | Note or condition | |---------------------------------------------------------|-----------------------|------|--------|------|------|--------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | DRAIN to CS<br>breakdown voltage<br>(ICE18xx) | V <sub>(BR)DSS</sub> | 800 | - | - | V | T <sub>J</sub> = 25 °C | | DRAIN leakage current | I <sub>DSS</sub> | _ | _ | 1 | μΑ | $V_{\rm DRAIN}$ = 800 V, $T_{\rm J}$ = 25 °C | | DRAIN leakage current | I <sub>DSS</sub> | _ | 10 | _ | μΑ | $^{1)}$ , $V_{\text{DRAIN}} = 800 \text{ V}$ , $T_{\text{J}} = 150 ^{\circ}\text{C}$ | | DRAIN to CS on-<br>resistance (ICE184xx) | R <sub>DS(on)</sub> | _ | 0.70 | 0.84 | Ω | T <sub>J</sub> = 25 °C | | DRAIN to CS on-<br>resistance (ICE184xx) | R <sub>DS(on)</sub> | - | 1.48 | _ | Ω | T <sub>J</sub> = 125 °C | | Effective output capacitance, energy related (ICE184xx) | C <sub>oer</sub> | - | 12 | - | pF | 1), V <sub>DRAIN</sub> = 0 V to 500 V | | Minimum on-time in closed loop | t <sub>ONmin_CL</sub> | 302 | 336 | 370 | ns | 1) | | Maximum on-time in closed loop | t <sub>OnMax_CL</sub> | 31.5 | 35.0 | 38.5 | μs | 1) | <sup>1)</sup> Not subject to production test - verified by design/characterization # 4.4.8 Power supply secondary (VCCS pin) ### Table 17 Electrical characteristics of power supply (VCCS pin) | Parameter | Symbol | Values | | | Unit | Note or condition | |------------------------|---------------------|--------|------|------|------|-------------------| | | | Min. | Тур. | Max. | | | | VCCS turn-on threshold | V <sub>VCCSon</sub> | _ | _ | 5.7 | V | _ | (table continues...) # Table 17 (continued) Electrical characteristics of power supply (VCCS pin) | Parameter | Symbol | | Values | | Unit | Note or condition | |---------------------------------------------------------|-------------------------|------|--------|------|------|------------------------------------------| | | | Min. | Тур. | Max. | | | | VCCS HW reset<br>hysteresis below turn-<br>on threshold | V <sub>VCCSres</sub> | 350 | - | 1050 | mV | - | | VCCS undervoltage protection threshold | V <sub>VCCS_UVP</sub> | 6.6 | 7.0 | 7.4 | V | 1) | | VCCS undervoltage protection blanking time | t <sub>VCCS_UVP_B</sub> | 40 | - | - | μs | 1) | | VCCS overvoltage protection threshold | V <sub>VCCS_OVP</sub> | 14.6 | 15.5 | - | V | 1) | | VCCS overvoltage blanking time | t <sub>VCCS_OVP_B</sub> | 40 | - | - | μs | 1), 1 V overdrive | | VCCS supply current in normal mode without gate drive | I <sub>VCCSnom</sub> | _ | 4.3 | _ | mA | 1) | | VCCS supply current during stand-by mode | l <sub>VCCSstdby</sub> | - | 360 | 600 | μΑ | During non-switching time, $T_J$ < 50 °C | | VCCS supply current during protection mode | l <sub>VCCSoff</sub> | - | 4.3 | - | mA | Protection mode entered | <sup>1)</sup> Not subject to production test - verified by design/characterization # 4.4.9 Feedback (FB pin) ### Table 18 Electrical characteristics of FB pin | Parameter | Symbol | Values | | | | Note or condition | |----------------------|----------------------|--------|-------|-------|----|---------------------------------| | | | Min. | Тур. | Max. | | | | FB leakage current | I <sub>FBLK</sub> | _ | _ | 500 | nA | 1.0 V < V <sub>FB</sub> < 2.4 V | | FB reference voltage | $V_{FBref}$ | 1.176 | 1.200 | 1.224 | V | - | | FB startup voltage | V <sub>FBstart</sub> | _ | 1.14 | _ | V | 1) | <sup>1)</sup> Not subject to production test - verified by design/characterization # 4.4.10 Multi-mode and error amplifier output (EA pin) Table 19 Electrical characteristics of multi-mode and EA pin | Symbol | Values | | | Unit | Note or condition | |----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Min. | Тур. | Max. | | | | V <sub>EA_maxclamp</sub> | 2.2 | 2.3 | 2.4 | V | - | | V <sub>PWM_hclamp</sub> | 2.0 | 2.1 | 2.2 | V | - | | V <sub>PWM_lclamp</sub> | 0.35 | 0.40 | 0.45 | V | - | | t <sub>valleyupdate</sub> | 45.6 | 48.0 | 50.4 | ms | 1) | | N <sub>valley_min_hi</sub> | - | 3 | - | _ | <sup>1)</sup> , Applies if $I_{ZCDS\_clamp} > I_{ZCDS\_mid}$ | | N <sub>valley_max_hi</sub> | - | 10 | _ | _ | <sup>1)</sup> , Applies if $I_{ZCDS\_clamp} > I_{ZCDS\_mid}$ | | N <sub>valley_max_lo</sub> wline | _ | 8 | _ | _ | <sup>1)</sup> , Applies if $I_{ZCDS\_clamp} < I_{ZCDS\_mid} - \Delta I_{ZCDS\_mid}$ | | V <sub>EA_R</sub> | 1.72 | 1.80 | 1.88 | V | _ | | V <sub>EA_HLC</sub> | 1.15 | 1.20 | 1.25 | V | 1) | | V <sub>EA_LHC</sub> | 0.95 | 1.00 | 1.05 | V | 1) | | f <sub>sw_min</sub> | 24 | 25 | 26 | kHz | 1) | | $t_{\rm CCMperiod}$ | 36 | 40 | 44 | μs | 1) | | V <sub>EA_skip</sub> | - | 0.50 | _ | V | - | | $\Delta V_{EA\_EHM}$ | -7 | - | 7 | % | 1),2) | | t <sub>HM</sub> | 18 | 20 | 22 | ms | 1) | | $\Delta V_{EA\_HMon}$ | -9 | - | 9 | % | 2) | | | VEA_maxclamp VPWM_hclamp VPWM_lclamp tvalley_min_hi ghline Nvalley_max_hi ghline Nvalley_max_lo wline VEA_R VEA_HLC VEA_LHC fsw_min tCCMperiod VEA_skip \( \Delta V \)EA_EHM tHM | Min. VEA_maxclamp 2.2 VPWM_hclamp 2.0 VPWM_lclamp 0.35 tvalleyupdate 45.6 Nvalley_min_hi ghline - Nvalley_max_hi ghline - Nvalley_max_lo wline - VEA_R 1.72 VEA_HLC 1.15 VEA_LHC 0.95 fsw_min 24 tCCMperiod 36 VEA_skip - ΔVEA_EHM -7 tHM 18 | Min. Typ. VEA_maxclamp 2.2 2.3 VPWM_hclamp 2.0 2.1 VPWM_lclamp 0.35 0.40 tvalleyupdate 45.6 48.0 Nvalley_min_hi ghline - 3 Nvalley_max_hi ghline - 8 VEA_R 1.72 1.80 VEA_R 1.72 1.80 VEA_HLC 0.95 1.00 fsw_min 24 25 tCCMperiod 36 40 VEA_skip - 0.50 ΔVEA_EHM -7 - tHM 18 20 | Min. Typ. Max. $V_{\text{EA\_maxclamp}}$ 2.2 2.3 2.4 $V_{\text{PWM\_hclamp}}$ 2.0 2.1 2.2 $V_{\text{PWM\_lclamp}}$ 0.35 0.40 0.45 $t_{\text{valley_max_lo}}$ 45.6 48.0 50.4 $N_{\text{valley_max_hi}}$ - 3 - $N_{\text{valley_max_lo}}$ - 8 - $N_{\text{valley_max_lo}}$ - 8 - $N_{\text{EA_R}}$ 1.72 1.80 1.88 $N_{\text{EA_HLC}}$ 1.15 1.20 1.25 $N_{\text{EA_LHC}}$ 0.95 1.00 1.05 $N_{\text{EA_LHC}}$ 24 25 26 $N_{\text{EA_Skip}}$ - 0.50 - $N_{\text{EA_Skip}}$ - 0.50 - $N_{\text{EA_LHC}}$ 1.8 20 22 | Min. Typ. Max. V <sub>EA_maxclamp</sub> 2.2 2.3 2.4 V V <sub>PWM_hclamp</sub> 2.0 2.1 2.2 V V <sub>PWM_lclamp</sub> 0.35 0.40 0.45 V t <sub>valleyupdate</sub> 45.6 48.0 50.4 ms N <sub>valley_min_hi</sub> e <sub>phline</sub> - 3 - - N <sub>valley_max_hi</sub> e <sub>phline</sub> - 10 - - N <sub>valley_max_lo</sub> wine - 8 - - V <sub>EA_R</sub> 1.72 1.80 1.88 V V <sub>EA_HLC</sub> 1.15 1.20 1.25 V V <sub>EA_LHC</sub> 0.95 1.00 1.05 V t <sub>CCMperiod</sub> 36 40 44 μs V <sub>EA_skip</sub> - 0.50 - V ΔV <sub>EA_EHM</sub> -7 - 7 % t <sub>HM</sub> 18 20 22 ms | (table continues...) 4 Characteristics # Table 19 (continued) Electrical characteristics of multi-mode and EA pin | Parameter | Symbol | | Values | | Unit | Note or condition | |--------------------------------------------------------------|--------------------------|------|-----------------------|------|------|------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | EA voltage hysteretic<br>mode off threshold<br>tolerance | $\Delta V_{EA\_HMoff}$ | -7 | - | 7 | % | 2) | | EA voltage for pulses<br>during hysteretic mode<br>tolerance | ∠ V <sub>EA_PWM_HM</sub> | -7 | - | 7 | % | 2) | | Target valley during hysteretic mode | N <sub>valley_HM</sub> | _ | N <sub>valley_m</sub> | _ | _ | 1), Hysteretic mode operation | | Wakeup time in hysteretic operation | t <sub>wkHM</sub> | - | _ | 80 | μs | $^{1)}$ , From EA voltage crossing $V_{\rm EA\_HMon}$ until primary switch turn-on | | EA voltage hysteretic mode exit threshold | V <sub>EA_LHM</sub> | 1.53 | 1.60 | 1.67 | V | - | | EA open-loop threshold | V <sub>EA_OLP</sub> | _ | V <sub>EA_maxcl</sub> | _ | V | - | | EA open-loop<br>protection blanking<br>time | t <sub>EA_OLP_B</sub> | 20 | - | _ | ms | 1) | | Maximum switching frequency limitation | f <sub>sw_max</sub> | _ | _ | 150 | kHz | 1) | <sup>1)</sup> Not subject to production test - verified by design/characterization ### 4.4.11 Jitter function # Table 20 Electrical characteristics of jitter function | Parameter | Symbol | | Values | | | Note or condition | |-----------------------------|---------------------|------|--------|------|-----|--------------------------------------------------| | | | Min. | Тур. | Max. | | | | Jitter repetition frequency | $f_{JITper}$ | 3.6 | 4.0 | 4.4 | kHz | $^{1)}$ , Normal mode, $f_{sw} = 64 \text{ kHz}$ | | Jitter frequency amplitude | $\Delta f_{JITamp}$ | 3.6 | 4.0 | 4.4 | % | 1), Normal mode | <sup>1)</sup> Not subject to production test - verified by design/characterization <sup>2)</sup> Configurable, see Chapter 3.5.2 # 4.4.12 Zero-crossing detection secondary (ZCDS pin) Table 21 Electrical characteristics of ZCDS pin | Parameter | Symbol | | Values | | Unit | Note or condition | |--------------------------------------------------------------------------------|------------------------------|------|-------------------|------|------|-------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | ZCDS clamped voltage level | V <sub>ZCDSclmp</sub> | _ | V <sub>VCCS</sub> | _ | V | V <sub>VCCS</sub> = 12 V | | ZCDS line voltage<br>threshold for valley<br>selection and ZVS<br>enabling | I <sub>ZCDS_mid</sub> | 1.79 | 1.99 | 2.19 | mA | 1), $N_{MAIN} / N_{SEC} = 8$ , $R_{ZCDS} = 15 \text{ k}\Omega$ | | ZCDS line voltage<br>hysteresis for valley<br>selection and ZVS<br>enabling | $\Delta I_{ZCDS\_mid}$ | 242 | 269 | 296 | μА | <sup>1)</sup> , $N_{\text{MAIN}} / N_{\text{SEC}} = 8$ , $R_{\text{ZCDS}} = 15 \text{ k}\Omega$ | | ZCDS line voltage<br>blanking time for valley<br>selection and ZVS<br>enabling | t <sub>ZCDS_mid</sub> | 14.4 | 16.0 | 17.6 | ms | 1) | | ZCDS SR turn-on<br>threshold | V <sub>NSN</sub> | 75 | 100 | 125 | mV | Falling edge | | ZCDS SR turn-on propagation delay | t <sub>SRONdel</sub> | - | 100 | 130 | ns | $^{1)}$ , From $V_{\rm ZCDS}$ crossing $V_{\rm NSN}$ to GDSR reaching 2 V | | ZCDS SR slow turn-off<br>threshold | V <sub>ZCDS_SROFFsl</sub> ow | -13 | -4 | 0 | mV | Rising slope | | ZCDS SR slow turn-off<br>propagation delay | t <sub>SROFFslow_Del</sub> | - | 300 | 350 | ns | $^{1)}$ , From $V_{\rm ZCDS}$ to GDSR reaching 2 V | <sup>1)</sup> Not subject to production test - verified by design/characterization # 4.4.13 SR gate driver (GDSR pin) Table 22 Electrical characteristics of GDSR pin | Parameter | Symbol Values | | | | Unit | Note or condition | |----------------------------------------------------------------------------|-------------------------------|------|------|------|------|------------------------------------------------| | | | Min. | Тур. | Max. | | | | GDSR pin clamped gate driver voltage | $V_{\rm GDSRclmp}$ | 9 | 10 | 11 | V | V <sub>VCCS</sub> = 12 V | | GDSR pin gate drive voltage at low VCCS | $V_{\rm GDSRlow}$ | 8.5 | - | _ | V | V <sub>VCCS</sub> = 10 V | | Rise time (20% to 80%) of SR gate driver output for demagnetization period | t <sub>GDSR_demag_</sub> rise | - | 11 | 80 | ns | $^{1)}$ , $C_{GDSR} = 3$ nF, $V_{VCCS} = 12$ V | (table continues...) ### Table 22 (continued) Electrical characteristics of GDSR pin | Parameter | Symbol | | Values | | Unit | Note or condition | |------------------------------------------------------------------------------------------|-----------------------------|------|--------|------|------|----------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Fall time (80% to 20%) of SR gate driver output for demagnetization period | $t_{ m GDSR\_demag\_f}$ all | - | 25 | 50 | ns | $^{1)}$ , $C_{GDSR} = 3$ nF, $V_{VCCS} = 12$ V | | Rise time (20% to 80%)<br>of SR gate driver output<br>for ZVS pulse current<br>injection | t <sub>GDSR_zvs_rise</sub> | - | 26 | 90 | ns | $I_{ZCDS} > I_{ZCDS\_mid}$ , $C_{GDSR} = 3 \text{ nF}$ , $V_{VCCS} = 12 \text{ V}$ | | Fall time (80% to 20%) of SR gate driver output for ZVS pulse current injection | t <sub>GDSR_zvs_fall</sub> | - | 33 | 70 | ns | 1), $I_{ZCDS} > I_{ZCDS\_mid}$ , $C_{GDSR} = 3 \text{ nF}$ , $V_{VCCS} = 12 \text{ V}$ | | Minimum GDSR on-<br>time | t <sub>on_GDSR</sub> | 567 | 630 | 693 | ns | 1) | <sup>1)</sup> Not subject to production test - verified by design/characterization # 4.4.14 Secondary side configuration (CONF0 and CONF1 pins) #### Table 23 Electrical characteristics of CONF0 and CONF1 pins | Parameter | Symbol | Values | | | Unit | Note or condition | |------------------------|--------------------|--------|------|------|------|-------------------| | | | Min. | Тур. | Max. | | | | Sourcing sense current | I <sub>CONFx</sub> | 42.5 | 50 | 57.5 | μΑ | - | # 4.4.15 Primary overtemperature sensing #### Table 24 Electrical characteristics of primary overtemperature sensing | Parameter | Symbol Values | | | | | Note or condition | |----------------------------------|------------------------|------|------|------|----|-------------------| | | | Min. | Тур. | Max. | | | | Overtemperature threshold | $T_{JPOTP}$ | 129 | 140 | 150 | °C | 1) | | Overtemperature reset hysteresis | T <sub>JPOTP_hys</sub> | _ | 40 | _ | °C | 1) | | Overtemperature blanking time | t <sub>JPOTP</sub> | _ | 48 | _ | ms | 1) | <sup>1)</sup> Not subject to production test - verified by design/characterization # 4.4.16 Common mode transient immunity (CMTI) ### Table 25 Electrical characteristics for common mode transient immunity | Parameter | Symbol | Values | | | Unit | Note or condition | |--------------------------------|--------|--------|------|------|------|----------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Common mode transient immunity | СМТІ | 50 | _ | _ | V/ns | According to DIN V VDE V0884-17, static and dynamic test | # 4.4.17 Isolation specifications #### Table 26 Isolation specifications | Parameter | Symbol | Value | Unit | Note or condition | | | |-------------------------------------------------|--------|---------------|------|-------------------------------------------------------------------------------------------------------|--|--| | External creepage | CRP | > 8 | mm | Shortest distance over package surface from any input pin to any output pin according to IEC 60664-17 | | | | External clearance | CLR | > 8 | mm | Shortest distance in air from any input pin to any output pin according to IEC 60664-1 | | | | Comparative tracking index | СТІ | > 400 | ٧ | According to DIN EN 60112 (VDE 0303-11) | | | | Material group | _ | П | _ | According to IEC 60112 | | | | Pollution degree | _ | П | _ | According to IEC 60664-1 | | | | Overvoltage category (for reinforced isolation) | - | I - IV | _ | Rated mains voltage ≤ 150 V <sub>RMS</sub> | | | | | _ | I - IV | _ | Rated mains voltage ≤ 300 V <sub>RMS</sub> | | | | | _ | 1 - 111 | _ | Rated mains voltage ≤ 600 V <sub>RMS</sub> | | | | Climatic category | - | 40/125/2<br>1 | _ | | | | #### Input-to-output isolation according to UL1577 | Input-to-output isolation voltage | $V_{ISO}$ | 5700 | $V_{RMS}$ | $V_{\text{TEST}} = V_{\text{ISO}}$ for $t = 60$ s (qualification) | |-----------------------------------|-----------|------|-----------|--------------------------------------------------------------------------------------| | | | | | $V_{\text{TEST}} = 1.2 \times V_{\text{ISO}}$ for $t = 1$ s (100 % productive tests) | ### Input-to-output isolation according to IEC 60747-17 (VDE 0884-17) | Maximum impulse voltage | $V_{IMP}$ | 8000 | V <sub>pk</sub> | According to IEC 60664-1 | |------------------------------------------------------------|-------------------|------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Maximum rated transient isolation voltage | V <sub>IOTM</sub> | 8000 | V <sub>pk</sub> | $V_{\text{TEST}} = V_{\text{IOTM}}$ for $t_{\text{ini}} = 60$ s (type test and sample test)<br>$V_{\text{TEST}} = 1.2 \times V_{\text{IOTM}}$ for $t_{\text{ini}} = 1$ s (routine test) | | Maximum rated repetitive peak isolation voltage (ICE18xxx) | $V_{IORM}$ | 800 | V <sub>pk</sub> | According to time dependent dielectric breakdown (TDDB) test for reinforced isolation | | Apparent charge | $q_{PD}$ | < 5 | pC | Method (b1) | | | | | | $V_{\text{ini,b1}} = 1.2 \times V_{\text{IOTM}}$ (routine test)<br>$V_{\text{ini,b1}} = V_{\text{IOTM}}$ for $t_{\text{ini}} = 1$ s (type test preconditioning)<br>$V_{\text{PD(m)}} = 1.875 \times V_{\text{IORM}}$ for $t_{\text{m}} = 1$ s | 33 (table continues...) 4 Characteristics # Table 26 (continued) Isolation specifications | Parameter | Symbol Value | | Unit | Note or condition | | |---------------------------------|-----------------|--------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------|--| | | | | | Method (a) (type test, subgroup 1 final measurements) | | | | | | | $V_{\text{ini,a}} = V_{\text{IOTM}}$ for $t_{\text{ini}} = 60 \text{ s}$ | | | | | | | $V_{PD(m)} = 1.6 \times V_{IORM}$ for $t_{m} = 10$ s | | | | | | | Method (a) (type test, subgroup 2, 3 final measurements) | | | | | | | $V_{\text{ini,a}} = V_{\text{IOTM}}$ for $t_{\text{ini}} = 60 \text{ s}$ | | | | | | | $V_{\text{PD(m)}} = 1.2 \times V_{\text{IORM}}$ for $t_{\text{m}} = 10 \text{ s}$ | | | Maximum surge isolation voltage | $V_{IOSM}$ | 11000 | V <sub>pk</sub> | $V_{\text{TEST}} = 11 \text{ kV}_{\text{pk}} \ge 1.3 \text{ x } V_{\text{IMP}}$ for reinforced isolation according IEC 60747-17 | | | Isolation resistance | R <sub>IO</sub> | > 10 <sup>12</sup> | Ω | $V_{\rm IO}$ = 500 V <sub>dc</sub> for $t$ = 60 s, $T_{\rm A}$ = 25 °C | | | | | > 10 <sup>11</sup> | Ω | $V_{\rm IO}$ = 500 V <sub>dc</sub> for $t$ = 60 s, $T_{\rm A}$ = 125 °C | | | | | > 10 <sup>9</sup> | Ω | $V_{IO} = 500 \text{ V}_{dc} \text{ for } t = 60 \text{ s}, T_{S} = T_{A} = 150 \text{ °C}$ | | | Isolation capacitance | $C_{10}$ | < 2 | pF | f = 1 MHz | | 4 Characteristics # 4.4.18 Safety supply power # Table 27 Reinforced isolation safety-limiting values as outlined in IEC 60747-17 (VDE 0884-17) | Parameter | Side | Value | Unit | Note or condition | |------------------------------------------------------|-------------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Primary side power switch safe DC current (ICE184xM) | Power switch chip | 0.82 | A | Average current of PWM switching cycle, | | Safety supply currents | Primary chip | 12 | mA | $T_J$ = 140 °C<br>$R_{\text{thja(max)}}$ = 66,9 K/W,<br>VCCP = 20 V, $T_A$ = 25 °C, $T_J$ = 125<br>°C (Overtemperature protected) | | | Secondary chip | 20 | mA | $R_{\text{thja(max)}} = 66,9 \text{ K/W},$<br>VCCS = 12 V, $T_{\text{A}} = 25 ^{\circ}\text{C}$ , $T_{\text{J}} = 125 ^{\circ}\text{C}$ | | Safety power supply | Primary chip | 0.24 | W | $R_{\text{thja(max)}} = 66,9 \text{ K/W}, T_{\text{A}} = 25 ^{\circ}\text{C},$<br>$T_{\text{J}} = 125 ^{\circ}\text{C} \text{ (Overtemperature protected)}$ | | | Power switch chip | 1.27 | W | $R_{\text{thja(max)}} = 66,9 \text{ K/W}, T_A = 25 ^{\circ}\text{C},$<br>$T_J = 140 ^{\circ}\text{C}$ | | | Secondary chip | 0.24 | W | $R_{\text{thja(max)}} = 66,9 \text{ K/W}, T_{\text{A}} = 25 ^{\circ}\text{C},$<br>$T_{\text{J}} = 125 ^{\circ}\text{C}$ | 5 Package information # 5 Package information # **5.1** Outline dimensions Figure 9 PG-DSO-27-1 5 Package information # 5.2 Footprint Figure 10 Footprint # 5.3 Green product (RoHS compliant) ### Table 28 Green product and RoHS compliant | Package compliance | Description | |--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Green product | For minimum environmental impact and compliance with government regulations, the package of the device fulfills the requirements of a green product. Green products are RoHS-compliant (Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). | | RoHS | The package of the device is RoHS-compliant. | # 6 Part ordering information | Part number | Ordering code | Package | Power FET | R <sub>DS(on)</sub> (max) <sup>1)</sup> | |-------------|---------------|-------------|-------------------|-----------------------------------------| | ICE184LM | SP005920356 | PG-DSO-27-1 | 800 V CoolMOS™ P7 | 0.84 Ω | $<sup>\</sup>overline{}^{1)}$ at $T_{\rm J} = 25^{\circ}{\rm C}$ 38 Figure 11 Part ordering information 7 Revision history # 7 Revision history | Document version | Date of release | Description of changes | |------------------|-----------------|------------------------| | Rev 1.1 | 25-04-28 | | #### Trademarks All referenced product or service names and trademarks are the property of their respective owners. Edition 2025-04-28 Published by Infineon Technologies AG 81726 Munich, Germany © 2025 Infineon Technologies AG All Rights Reserved. Do you have a question about any aspect of this document? Email: erratum@infineon.com Document reference IFX-glq1733218176515 #### Important notice The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. #### Warnings Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury. # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: Infineon: ICE184LMXUMA1