

# Single-channel EiceDRIVER<sup>™</sup> gate-drive IC with true differential inputs

### **Features**

- Very large common-mode input voltage range (CMR) up to ± 150 V (*Table 1*)
- Supply voltage (V<sub>DD</sub>) up to 20 V
- 2 UVLO options: 4 V and 8 V
- Separate low impedance source and sink outputs
  - 4 A / 0.85  $\Omega$  source
  - $8 A/0.35 \Omega sink$
- 45 ns propagation delay with -7 / +10 ns accuracy
- SOT23 or TSNP 6-pin package
- Fully qualified for industrial applications according to JEDEC





# **Description**

EiceDRIVER 1EDNx550 is a new family of single-channel non-isolated gate-driver ICs. Due to the unique fully differential input circuitry with excellent common-mode rejection, the logic driver state is exclusively controlled by the voltage difference between the two inputs, completely independent of the driver's reference (ground) potential. This eliminates the risk for false triggering and thus is a significant benefit in all applications exhibiting voltage differences between driver and controller ground, a problem typical for systems with

- 4-pin packages (Kelvin Source connection)
- high parasitic PCB inductances (long distances, single-layer PCB)
- bipolar gate drive

In addition, within the common-mode voltage range CMR for PWM signal at 3.3 V as in (*Table 1*), 1EDNx550 allows to address even high-side and half-bridge applications. For PWM signals other than 3.3. V please see the Application note *Applications of 1EDNx550 single-channel lowside EiceDRIVER*<sup>™</sup> with truly differential inputs.

Table 1 Product portfolio

| Part number | CMR static      | CMR dynamic | UVLO | Package    |
|-------------|-----------------|-------------|------|------------|
| 1EDN7550B   | + 72 V / - 84 V | ± 150 V     | 4 V  | PG-SOT23-6 |
| 1EDN8550B   | + 72 V / - 84 V | ± 150 V     | 8 V  | PG-SOT23-6 |
| 1EDN7550U   | + 72 V / - 84 V | ± 150 V     | 4 V  | PG-TSNP-6  |



Figure 1 Typical application



# Table of contents

# **Table of contents**

| 9<br>9 |
|--------|
| 9      |
|        |
| 11     |
|        |
| 12     |
| 14     |
|        |
| 14     |
| 15     |
| 16     |
| 17     |
| 19     |
|        |
| 22     |
| 25     |
|        |
| 26     |
|        |

# Single-channel EiceDRIVER<sup>™</sup> gate-drive IC with true differential inputs



Pin configuration and description

# 1 Pin configuration and description

The pin configuration for both SOT23 and TSNP package is illustrated in *Figure 2*; a description is given in *Table 2*. For functional details, please read *Chapter 3*.



Figure 2 Pin configuration SOT23 and TSNP 6-pin packages (top view)

Table 2 Pin description

| Pin number | Pin name | Description                                                                   |
|------------|----------|-------------------------------------------------------------------------------|
| 1          | IN-      | Negative input                                                                |
|            |          | connected to controller ground via resistor (typically 33 k $\Omega$ )        |
| 2          | GND      | Ground                                                                        |
|            |          | negative gate drive voltage ("off" state)                                     |
| 3          | IN+      | Positive input                                                                |
|            |          | connected to PWM output of controller via resistor (typically 33 k $\Omega$ ) |
| 4          | VDD      | Positive supply voltage                                                       |
|            |          | positive gate drive voltage ("on" state)                                      |
| 5          | OUT_SRC  | Driver output source                                                          |
|            |          | low-impedance switch to VDD (4 A / $0.85 \Omega$ )                            |
| 6          | OUT_SNK  | Driver output sink                                                            |
|            |          | low-impedance switch to GND (8 A / $0.35 \Omega$ )                            |





Block diagram

#### **Block diagram** 2

A simplified functional block diagram of 1EDNx550 is given in *Figure 3*.



Figure 3 **Block diagram** 

## Single-channel EiceDRIVER<sup>™</sup> gate-drive IC with true differential inputs



**Functional description** 

#### **Functional description** 3

Although EiceDRIVER<sup>™</sup> 1EDNx550 is a family of non-isolated gate drivers, it extends the range of possible applications into fields usually reserved for isolated drivers, thereby generating significant system cost benefits. The key to make this possible is moving from the standard ground related to a true differential input with very high common-mode rejection. The required symmetry of the input circuitry is achieved by on-chip trimming; it finally allows to deal with peak common-mode voltages of up to  $\pm$  150 V between driver reference (GND) and system ground (SGND). 1EDNx550 is not only ideally suited for any application with unwanted shifts between driver and system ground, but may also be utilized as a high-side driver within the allowed common-mode range. Besides, switches requiring a bipolar driving voltage can be operated very easily as well.

#### 3.1 **Differential input**

Figure 4 depicts the signal path from the controller's PWM output to the logic gate driver signal as implemented on 1EDNx550.



Figure 4 1EDNx550 input signal path

The controller output signal, switching between controller supply VS and zero, is applied at the one leg of a differential voltage divider, while the other is connected to the controller ground SGND. The divider ratio has to be adapted to VS to allow a fixed Schmitt-Trigger threshold voltage. For VS = 3.3 V,  $R_{in1}$  and  $R_{in2}$  are chosen to be 33 k $\Omega$ , resulting in a static divider ratio of k = 12 at the driver inputs and 36 at the internal voltage amplifier. With VS other than 3.3 V,  $R_{in}$  has to fulfil the relation:

$$R_{\text{in}1} = R_{\text{in}2} = 10.9 \text{ VS} - 3 \text{ [k}\Omega]$$

Amplified by a factor of 4.5, the signal is filtered by a 2<sup>nd</sup> order low-pass filter. Taking into account the RC filter in front of the amplifier, the overall input path exhibits the frequency behavior of a 3<sup>rd</sup> order low-pass filter with a corner frequency around 12 MHz. The suppression of high frequencies is important for two reasons. Firstly, common-mode ringing, being in the 100 MHz and above range for fast-switching power systems, can effectively be damped. In addition, the high-frequency symmetry of the voltage divider is influenced by parasitic capacitances, particularly  $C_{p1}$  and  $C_{p2}$ , the parallel capacitances of  $R_{in1}$  and  $R_{in2}$ . They are typically in the 50 to 100 fF range, rather independent of resistor size. Without filtering, any asymmetry would translate highfrequency common-mode into differential signals.

The filtered signal is then applied to a differential Schmitt-Trigger with accurate trimmed threshold levels and converted to the logic switch control signal. The subsequent pulse extender function guarantees that no pulses shorter than 25 ns are transmitted to the output, thereby further improving noise immunity.

Due to the filtering requirements the input-to-output propagation delay is slightly increased to around 45 ns. By means of on-chip trimming, however, the usually more relevant propagation delay variation can still be kept low at +10 / -7 ns.

## Single-channel EiceDRIVER<sup>™</sup> gate-drive IC with true differential inputs



**Functional description** 

## 3.1.1 Common mode input range

There are two effects limiting the common-mode input range, i.e. the maximum allowed voltage difference between controller outputs PWM/SGND and driver reference GND: the circuit and technology-related input voltage restrictions and the finite common-mode rejection in the input signal path due to asymmetries.

The static voltage range at the input pins is limited to +6/-7 V to guarantee accurate linear operation of the input circuitry. Taking into account the proposed DC voltage divider ratio, this translates to a static common-mode (CMR) range of +72/-84 V. CMR is increased even further for high-frequency common-mode voltages ("ringing"). Then the maximum input voltage ratings ( $\pm 10$  V) together with the frequency-dependence of the voltage-divider ratio result in an extended dynamic CMR as high as  $\pm 150$  V.

The second limitation results from the fact that any imbalance in the signal path converts a common-mode to a differential signal. To utilize the full CMR as calculated above, the high accuracy of the trimmed on-chip network must not be affected by the external voltage divider resistors. This condition is easily fulfilled when choosing  $R_{\rm in1}$  and  $R_{\rm in2}$  with 0.1% tolerance; resistors with only 1% accuracy, however, would reduce the common-mode range significantly to  $\pm$  40 V.

## 3.2 Driver outputs

The rail-to-rail driver output stage realized with complementary MOS transistors is able to provide a typical 4 A sourcing and 8 A sinking current. The low on-resistance coming together with high driving current is particularly beneficial for fast switching of very large MOSFETs. With a  $R_{\rm on}$  of 0.85  $\,\Omega$  for the sourcing pMOS and 0.35  $\,\Omega$  for the sinking nMOS transistor the driver can in most applications be considered to behave like an ideal switch. The p-channel sourcing transistor allows real rail-to-rail behavior without suffering from the source-follower's voltage drop typical for n-channel output stages.

In case of floating inputs or insufficient supply voltage the driver output is actively clamped to the "low" level (GND).

# 3.3 Supply voltage and Undervoltage Lockout (UVLO)

The Undervoltage Lockout function ensures that the output can be switched only, if the supply voltage  $V_{\rm DD}$  exceeds the UVLO threshold voltage. Thus it can be guaranteed that the switch transistor is not operated with a driving voltage too low to achieve a complete and fast transition to the "on" state; this avoids excessive power dissipation (see *Table 3*).

Table 3 Logic table

| ΔV <sub>Rin</sub> | UVLO                   | OUT_SRC        | OUT_SNK        |
|-------------------|------------------------|----------------|----------------|
| X                 | active <sup>1)</sup>   | high impedance | L              |
| L <sup>2)</sup>   | inactive <sup>3)</sup> | high impedance | L              |
| H <sup>4)</sup>   | inactive <sup>3)</sup> | Н              | high impedance |

EiceDRIVER<sup>™</sup> 1EDNx550 is available in two different packages; the SOT23 version offers 2 UVLO threshold levels to support switches with a broad range of threshold voltages

- 1EDN7550 with a typical UVLO threshold of 4.2 V (0.3 V hysteresis)
- 1EDN8550 with a typical UVLO threshold of 8 V (1 V hysteresis)

In addition, the high maximum  $V_{\rm DD}$  of 20 V makes the driver family well suited for a broad variety of power switch types.

 $<sup>^{1}</sup>$   $V_{DD} < UVLO_{off}$ 

 $<sup>^{2}</sup>$   $\Delta V_{Rin} < \Delta V_{RinL}$ 

 $V_{DD} > UVLO_{on}$ 

<sup>&</sup>lt;sup>4</sup>  $\Delta V_{Rin} > \Delta V_{RinH}$ 



**Electrical characteristics and parameters** 

# 4 Electrical characteristics and parameters

The absolute maximum ratings are listed in *Table 4*. Stresses beyond these values may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# 4.1 Absolute maximum ratings

Table 4 Absolute Maximum Ratings

| Parameter                       | Symbol Values        |      |      |      | Unit | Note or Test Condition                   |
|---------------------------------|----------------------|------|------|------|------|------------------------------------------|
|                                 |                      | Min. | Тур. | Max. |      |                                          |
| Supply voltage                  | $V_{DD}$             | -0.3 | -    | 22   | V    | Voltage between VDD to GND               |
| Voltage at pins IN+ and IN-     | $V_{IN}$             | -10  | _    | 10   | V    | -                                        |
| Voltage at pin OUT_SRC          | V <sub>OUT_SRC</sub> | -24  | -    | 0.3  | V    | OUT = low; referred to VDD pin, DC       |
|                                 |                      | -24  | -    | 2    | V    | OUT = low; referred to VDD pin < 200 ns  |
| Voltage at pin OUT_SNK          | V <sub>OUT_SNK</sub> | -0.3 | -    | 24   | V    | OUT = high; referred to GND pin, DC      |
|                                 |                      | -2   | -    | 24   | V    | OUT = high, referred to GND pin < 200 ns |
| Peak reverse current at OUT_SRC | I <sub>SRC_rev</sub> | -5   | -    | -    | А    | < 500 ns                                 |
| Peak reverse current at OUT_SRC | I <sub>SRC_rev</sub> | -    | -    | 5    | А    | < 500 ns                                 |
| Junction temperature            | T <sub>j</sub>       | -40  | _    | 150  | °C   | -                                        |
| Storage temperature             | $T_{S}$              | -55  | _    | 150  | °C   | -                                        |
| ESD capability                  | V <sub>ESD_HBM</sub> | -    | -    | 2    | kV   | Human Body Model<br>(HBM) <sup>5)</sup>  |
| ESD capability                  | V <sub>ESD_CDM</sub> | _    | -    | 1    | kV   | Charged Device Model (CDM) <sup>6)</sup> |

<sup>&</sup>lt;sup>5</sup> According to ANSI/ESDA/JEDEC JS-001 (discharging 100 pF capacitor through 1.5 kΩ resistor)

<sup>&</sup>lt;sup>6</sup> According to ANSI/ESDA/JEDEC JS-002



**Electrical characteristics and parameters** 

### 4.2 Thermal characteristics

### Table 5 Thermal characteristics SOT23 package

| Parameter                                                     | Symbol Values       |      |       |      | Unit | <b>Note or Test Condition</b> |
|---------------------------------------------------------------|---------------------|------|-------|------|------|-------------------------------|
|                                                               |                     | Min. | Тур.  | Max. |      |                               |
| Thermal resistance junction-<br>ambient <sup>7)</sup>         | R <sub>thJA25</sub> | -    | 165.1 | _    | K/W  | -                             |
| Thermal resistance junction-<br>case (top) <sup>8)</sup>      | R <sub>thJC25</sub> | -    | 79.9  | _    | K/W  | -                             |
| Thermal resistance junction-<br>board <sup>9)</sup>           | R <sub>thJB25</sub> | -    | 65.2  | -    | K/W  | -                             |
| Characterization parameter junction-case (top) <sup>10)</sup> | $\psi_{thJC25}$     | -    | 14    | -    | K/W  | -                             |
| Characterization parameter junction-board <sup>11)</sup>      | $\psi_{thJB25}$     | -    | 51    | -    | K/W  | -                             |

### Table 6 Thermal characteristics TSNP package

| Parameter                                                     | Symbol Values       |      |      | Unit | <b>Note or Test Condition</b> |   |
|---------------------------------------------------------------|---------------------|------|------|------|-------------------------------|---|
|                                                               |                     | Min. | Тур. | Max. |                               |   |
| Thermal resistance junctionambient <sup>7)</sup>              | R <sub>thJA25</sub> | -    | 141  | -    | K/W                           | - |
| Thermal resistance junction-case (top) 8)                     | R <sub>thJC25</sub> | -    | 81   | _    | K/W                           | - |
| Thermal resistance junction-<br>board <sup>9)</sup>           | R <sub>thJB25</sub> | -    | 36   | -    | K/W                           | - |
| Characterization parameter junction-case (top) <sup>10)</sup> | $\psi_{thJC25}$     | -    | 80   | -    | K/W                           | - |
| Characterization parameter junction-board <sup>11)</sup>      | $\psi_{thJB25}$     | _    | 36   | -    | K/W                           | - |

Obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a

Obtained by simulating a cold plate test on the package top. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88

Obtained by simulation in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8

Estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $R_{th}$ , using a procedure described in JESD51-2a (sections 6 and 7)

Estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>th</sub>, using a procedure described in JESD51-2a (sections 6 and 7)



**Electrical characteristics and parameters** 

## 4.3 Operating range

### Table 7 Operating Range

| Parameter                   | Symbol         | mbol Values |      |      | Unit | Note or Test Condition |
|-----------------------------|----------------|-------------|------|------|------|------------------------|
|                             |                | Min.        | Тур. | Max. |      |                        |
| Supply voltage              | $V_{DD}$       | 4.5         | _    | 20   | V    | Min defined by UVLO    |
| Voltage at pins IN+ and IN- | $V_{IN}$       | -7          | _    | 6    | V    | -                      |
| Junction temperature        | T <sub>j</sub> | -40         | _    | 150  | °C   | 12)                    |

### 4.4 Electrical characteristics

Unless otherwise noted, min./max. values of characteristics are the lower and upper limits, respectively. They are valid within the full operating range. The supply voltage is  $V_{\rm DD}$ = 12 V. Typical values are given at  $T_{\rm i}$ =25°C.

### Table 8 Power Supply

| Parameter                         | Symbol            | Values |      |      | Unit | Note or Test Condition |
|-----------------------------------|-------------------|--------|------|------|------|------------------------|
|                                   |                   | Min.   | Тур. | Max. |      |                        |
| V <sub>DD</sub> quiescent current | / <sub>VDDh</sub> | _      | 1.1  | _    | mA   | OUT = high             |
| V <sub>DD</sub> quiescent current | I <sub>VDDl</sub> | _      | 0.9  | _    | mA   | OUT = low              |

## Table 9 Undervoltage Lockout 1EDN7550x (Logic level MOSFET)

| Parameter                                        | Symbol Values              |      |      | Unit | Note or Test Condition |   |
|--------------------------------------------------|----------------------------|------|------|------|------------------------|---|
|                                                  |                            | Min. | Тур. | Max. |                        |   |
| Undervoltage Lockout (UVLO)<br>turn on threshold | <i>UVLO</i> <sub>on</sub>  | 3.9  | 4.2  | 4.5  | V                      | _ |
| Undervoltage Lockout (UVLO) turn off threshold   | UVLO <sub>off</sub>        | -    | 3.9  | -    | V                      | - |
| UVLO threshold hysteresis                        | <i>UVLO</i> <sub>hys</sub> | 0.25 | 0.3  | 0.35 | V                      | _ |

## Table 10 Undervoltage Lockout 1EDN8550B (Standard MOSFET)

| Parameter                                      | Symbol Values              |      |      | Unit | Note or Test Condition |   |
|------------------------------------------------|----------------------------|------|------|------|------------------------|---|
|                                                |                            | Min. | Тур. | Max. |                        |   |
| Undervoltage Lockout (UVLO) turn on threshold  | <i>UVLO</i> <sub>on</sub>  | 7.4  | 8.0  | 8.6  | V                      | - |
| Undervoltage Lockout (UVLO) turn off threshold | UVLO <sub>off</sub>        | -    | 7.0  | -    | V                      | - |
| UVLO threshold hysteresis                      | <i>UVLO</i> <sub>hys</sub> | 0.8  | 1.0  | 1.2  | V                      | - |

<sup>&</sup>lt;sup>12</sup> Continuous operation above 125°C may reduce life time



### **Electrical characteristics and parameters**

Table 11 Inputs IN+, IN-

| Parameter                                                                  | Symbol Values             |      |      | Unit | Note or Test Condition |                                                                        |
|----------------------------------------------------------------------------|---------------------------|------|------|------|------------------------|------------------------------------------------------------------------|
|                                                                            |                           | Min. | Тур. | Max. |                        |                                                                        |
| Differential input voltage threshold for transition LH (at input resistor) | $\Delta V_{RinH}$         | _    | 1.7  | -    | V                      | Independent of $V_{DD}$<br>$R_{in1}/R_{in2} = 33 \text{ k}\Omega^{13}$ |
| Differential input voltage threshold for transition HL (at input resistor) | $\Delta V_{RinL}$         | _    | 1.5  | -    | V                      | Independent of $V_{DD}$<br>$R_{in1}/R_{in2} = 33 \text{ k}\Omega^{13}$ |
| Total input resistance on each leg                                         | $R_{\rm in1}/R_{\rm in2}$ | _    | 36   | _    | kΩ                     | $R_{in1}/R_{in2} = 33 \text{ k}\Omega^{13}$                            |

## Table 12 Static Output Characteristics

| Parameter                               | Symbol              | Values |      |      | Unit | Note or Test Condition   |  |
|-----------------------------------------|---------------------|--------|------|------|------|--------------------------|--|
|                                         |                     | Min.   | Тур. | Max. |      |                          |  |
| High-level (sourcing) output resistance | R <sub>on_SRC</sub> | -      | 0.85 | _    | Ω    | I <sub>SRC</sub> = 50 mA |  |
| Sourcing output current                 | I <sub>SRC_pk</sub> | _      | 4.0  | 14)  | Α    | -                        |  |
| Low-level (sinking) output resistance   | R <sub>on_SNK</sub> | _      | 0.35 | _    | Ω    | I <sub>SNK</sub> = 50 mA |  |
| Sinking output current                  | I <sub>SNK_pk</sub> | -      | -8.0 | 15)  | Α    | -                        |  |

Table 13 Dynamic characteristics

| Parameter                                           | Symbol            | Values |                   |                   | Unit | Note or Test Condition  |  |  |
|-----------------------------------------------------|-------------------|--------|-------------------|-------------------|------|-------------------------|--|--|
|                                                     |                   | Min.   | Тур.              | Max.              |      |                         |  |  |
| Input-to-output propagation delay turn-on           | t <sub>PDon</sub> | 38     | 45                | 55                | ns   | C <sub>L</sub> = 200 pF |  |  |
| Input-to-output propagation delay turn-off          | $t_{PDoff}$       | 38     | 45                | 55                | ns   | C <sub>L</sub> = 200 pF |  |  |
| Rise time                                           | t <sub>rise</sub> | _      | 6.5               | 15 <sup>16)</sup> | ns   | C <sub>L</sub> = 1.8 nF |  |  |
| Fall time                                           | t <sub>fall</sub> | _      | 4.5               | 15 <sup>16)</sup> | ns   | C <sub>L</sub> = 1.8 nF |  |  |
| Rise time                                           | t <sub>rise</sub> | _      | 1                 | 5 <sup>16)</sup>  | ns   | C <sub>L</sub> = 200 pF |  |  |
| Fall Time                                           | t <sub>fall</sub> | _      | 1                 | 5 <sup>16)</sup>  | ns   | C <sub>L</sub> = 200 pF |  |  |
| Minimum input pulse width that changes output state | t <sub>PW</sub>   | _      | 25 <sup>16)</sup> | _                 | ns   | C <sub>L</sub> = 1.8 nF |  |  |

For an illustration of the dynamic characteristics see *Figure 6* and *Figure 7* 

Figure 5 gives the circuit used for parameter testing

<sup>13</sup> See *Figure 1* 

Actively limited to approx. 5.2 A<sub>pk</sub>; not subject to production test - verified by design / characterization

Actively limited to approx. -10.4 A<sub>pk</sub>; not subject to production test - verified by design / characterization

Parameter verified by design, not 100% tested in production

# Single-channel EiceDRIVER<sup>™</sup> gate-drive IC with true differential inputs



## **Electrical characteristics and parameters**



Figure 5 Test circuit

# 4.5 Timing diagram

Figure 6 depicts rise, fall and delay times as given in the Chapter 4.



Figure 6 Propagation delay, rise and fall time

Figure 7 illustrates the Undervoltage Lockout function.



Figure 7 UVLO behavior (output state high)



**Typical characteristics** 

#### **Typical characteristics** 5



# Single-channel EiceDRIVER<sup>™</sup> gate-drive IC with true differential inputs



## **Typical characteristics**





**Typical applications** 

#### **Typical applications** 6

#### 6.1 Switches with Kelvin source connection (4-pin packages)

This is one of the key target applications of 1EDNx550. The 4-pin configuration depicted in Figure 8 is a very effective measure to improve the switching performance of transistors in packages with high source inductance  $L_S$  as is typical for the widely used TO-packages. Although the Kelvin Source connection SS solves the problem of the largely increased switching losses due to  $L_{\rm S}$ , it is evident, that the gate driver reference potential is moving by the inductive voltage drop  $v_{LS}$  with respect to the system ground SGND. In fast-switching applications at high current,  $v_{LS}$  can reach 100 V and above. This is why 4-pin systems so far either used isolated drivers or external filters with relatively low corner frequency that add significant signal delay. Now, however, 1EDNx550 provides an optimum solution for this case.

Figure 8 also indicates that the usually SGND-related V<sub>DD</sub> cannot be used directly as the driver supply. But due to the high frequency of  $v_{LS}$  (> 100 MHz), a filter composed of impedance  $Z_{VDD}$  together with the blocking cap  $C_{VDD}$  is well suited to generate a sufficiently stable driver supply.  $Z_{VDD}$  can be either a resistor (e.g. 22  $\Omega$  with a typical  $C_{VDD}$  of 1  $\mu$ F) or, even better, a proper ferrite bead.



Figure 8 **1EDN driving 4-pin MOSFET** 

#### 6.2 Applications with significant parasitic PCB-inductances

In fast switching power systems the unavoidable parasitic inductance associated with any electrical connection may cause significant inductive voltage drops, particularly if the PCB-layout cannot be optimized, the most common reasons being limitations in the number of PCB-layers, geometric restrictions or also the lack of specific experience. In such situations the high robustness of 1EDNx550 with respect to "switching noise" (highfrequency voltage between reference potential of driver and controller) is extremely valuable and allows good performance even in systems with formerly critical layout. Figure 9 indicates a respective example, indicating the most relevant parasitic PCB-inductances.

# Single-channel EiceDRIVER<sup>™</sup> gate-drive IC with true differential inputs



### **Typical applications**



Figure 9 **Application with significant PCB inductance** 

#### 6.3 Switches with bipolar gate drive

Another application 1EDNx550 is tailored for, is driving power switches that require a negative gate-to-source voltage to safely hold them in the "off" state. Although MOSFETs are usually operated at zero "off" voltage, in certain situations a negative gate drive voltage can be very helpful. Particularly the fast switching "off" of high current when using switches with large common source inductance (e.g. in 3-pin TO-packages) may become critical in terms of losses and stability with a zero "off" level. In such cases a negative gate drive voltage is able to significantly improve switching performance. As depicted in *Figure 10*, this kind of application is completely uncritical and handled easily with 1EDNx550, while standard drivers cannot be applied directly without adaptations.



Figure 10 Bipolar gate drive for 3-pin MOSFET



**Typical applications** 

# 6.4 High-side switches

Due to the large static input common-mode range, even driving high-side switches is an interesting application field for 1EDNx550. Although not providing galvanic isolation, 1EDNx550 can functionally be used as a high-side driver, as long as the power-loop voltage VP does not cause a violation of the allowed common-mode range. In high-side operation as depicted in *Figure 11*, the driver ground GND switches between zero ("off") and VP ("on" state) with respect to SGND; the resulting common-mode voltage at the driver input pins is 0 and -VP/12, respectively. The input voltage restriction to -7 V (*Table 7*) thus limits VP to 84 V. In many applications the driver supply voltage can be generated by means of the well-known bootstrapping method also indicated in *Figure 11*.



Figure 11 1EDNx550 as a high-side driver

## Single-channel EiceDRIVER<sup>™</sup> gate-drive IC with true differential inputs



**Layout guidelines** 

# 7 Layout guidelines

It is well-known that the layout of a fast-switching power system is a critical task with strong influence on the overall performance. This is why there exists a huge number of rules, recommendations, guidelines, tips and tricks that should help to finally end up with a proper system layout.

With 1EDNx550 one of the central layout problems, namely the design of the grounding network, has become much less critical due to the highly reduced sensitivity of the differential concept with respect to ground voltage differences. So layout rules can be restricted to the following rather simple and evident ones:

- place input resistors R<sub>in</sub> close to the driver and make layout of input signal path as symmetric and as compact as possible
- use a low-ESR decoupling capacitance for the  $V_{\rm DD}$  supply and place it as close as possible to the driver
- minimize power loop inductance as the most critical limitation of switching speed due to the resulting unavoidable voltage overshoots

A layout recommendation for the input path of the SOT23 package version is given in *Figure 12*.



Figure 12 Layout recommendation for SOT23 package

As in the case of the TSNP package routing in a single PCB layer is not possible, the layout can be changed according to *Figure 13*. The chosen size of the input resistors (0603) allows to utilize the full dynamic common-mode input range of  $\pm 150$  V.



Figure 13 Layout recommendation for TSNP package with SMD resistor 0603

# Single-channel EiceDRIVER<sup>™</sup> gate-drive IC with true differential inputs



# Layout guidelines

For applications that do not require the maximum CMR an even more compact layout utilizing resistors of size 0402 is shown in *Figure 14*.



Figure 14 Layout recommendation for TSNP package with SMD resistor 0402

For futher layout recommendations for TSNP, see *Recommendations for Printed Circuit Board Assembly of Infineon TSLP/TSSLP/TSNP Packages*.



Package information

# 8 Package information

# 8.1 PG-SOT23-6 package



Figure 15 SOT23 outline

# Single-channel EiceDRIVER<sup>™</sup> gate-drive IC with true differential inputs



## Package information



Figure 16 SOT23 footprint



Figure 17 SOT23 packaging

# Single-channel EiceDRIVER<sup>™</sup> gate-drive IC with true differential inputs



# Package information



Figure 18 Package marking (SOT23)

Note: Date code digits Y and W in Table **Table 14** and **Table 15** 

Table 14 Year date code marking - digit "Y"

| Year | Y | Year | Υ | Year | Υ |
|------|---|------|---|------|---|
| 2000 | 0 | 2010 | 0 | 2020 | 0 |
| 2001 | 1 | 2011 | 1 | 2021 | 1 |
| 2002 | 2 | 2012 | 2 | 2022 | 2 |
| 2003 | 3 | 2013 | 3 | 2023 | 3 |
| 2004 | 4 | 2014 | 4 | 2024 | 4 |
| 2005 | 5 | 2015 | 5 | 2025 | 5 |
| 2006 | 6 | 2016 | 6 | 2026 | 6 |
| 2007 | 7 | 2017 | 7 | 2027 | 7 |
| 2008 | 8 | 2018 | 8 | 2028 | 8 |
| 2009 | 9 | 2019 | 9 | 2029 | 9 |

Table 15 Week date code marking - digit "W"

| Week | w |
|------|---|------|---|------|---|------|---|------|---|
| 1    | А | 12   | N | 23   | 4 | 34   | h | 45   | v |
| 2    | В | 13   | Р | 24   | 5 | 35   | j | 46   | х |
| 3    | С | 14   | Q | 25   | 6 | 36   | k | 47   | у |
| 4    | D | 15   | R | 26   | 7 | 37   | l | 48   | z |
| 5    | E | 16   | S | 27   | а | 38   | n | 49   | 8 |
| 6    | F | 17   | Т | 28   | b | 39   | p | 50   | 9 |
| 7    | G | 18   | U | 29   | С | 40   | q | 51   | 2 |
| 8    | Н | 19   | V | 30   | d | 41   | r | 52   | 3 |
| 9    | J | 20   | W | 31   | е | 42   | S | _    | - |
| 10   | К | 21   | Υ | 32   | f | 43   | t | _    | - |
| 11   | L | 22   | Z | 33   | g | 44   | u | _    | _ |

# Single-channel EiceDRIVER<sup>™</sup> gate-drive IC with true differential inputs



Package information

#### **PG-TSNP-6** package 8.2



Figure 19 **TSNP-6 outline** 

# Single-channel EiceDRIVER<sup>™</sup> gate-drive IC with true differential inputs



# Package information



Figure 20 TSNP-6 footprint



Figure 21 TSNP-6 packaging

# Single-channel EiceDRIVER<sup>™</sup> gate-drive IC with true differential inputs



# Package information



Figure 22 Package marking (TSNP-6)

Note: Date code digits Y and W in Table and **Table 14** and **Table 15** 

Further information on packages: www.infineon.com/packages



**Device numbers and markings** 

# 9 Device numbers and markings

# Table 16 Device numbers and markings

| Part number | Orderable part number (OPN) | Device marking |
|-------------|-----------------------------|----------------|
| 1EDN7550B   | 1EDN7550BXTSA1              | 70             |
| 1EDN8550B   | 1EDN8550BXTSA1              | 80             |
| 1EDN7550U   | 1EDN7550UXTSA1              | 70             |



**Revision history** 

# **Revision history**

| Document version Date of release |            | Description of changes                                                                                                                                                                                                                               |  |  |  |  |  |
|----------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Rev.2.2                          | 2019-12-09 | Added new product 1EDN7550U with package TSNP-6                                                                                                                                                                                                      |  |  |  |  |  |
|                                  |            | <ul> <li>On front cover "Description", added reference to application note<br/>(Applications of 1EDNx550 single-channel lowside EiceDRIVER™ with<br/>truly differential inputs.) for input PWM signal voltage levels other than<br/>3.3 V</li> </ul> |  |  |  |  |  |
|                                  |            | Added <i>Table 3</i> , Logic table                                                                                                                                                                                                                   |  |  |  |  |  |
|                                  |            | <ul> <li>Corrected footnote in Table 4 V<sub>ESD_HDM</sub></li> </ul>                                                                                                                                                                                |  |  |  |  |  |
|                                  |            | <ul> <li>Updated Max. value in Table 4 V<sub>ESD_CDM</sub> and added footnote</li> </ul>                                                                                                                                                             |  |  |  |  |  |
|                                  |            | <ul> <li>Updated Thermal characteristics in Table 5 and added Table 6</li> </ul>                                                                                                                                                                     |  |  |  |  |  |
|                                  |            | <ul> <li>Updated Typ. values for Table 8 and added footnotes for Table 13</li> </ul>                                                                                                                                                                 |  |  |  |  |  |
|                                  |            | Added <i>Figure 5</i> for Test circuit                                                                                                                                                                                                               |  |  |  |  |  |
|                                  |            | <ul> <li>Added layout recommendations for TSNP package Figure 13 and Figure<br/>14</li> </ul>                                                                                                                                                        |  |  |  |  |  |
|                                  |            | <ul> <li>Added package marking for SOT23 Figure 18 and code marking tables<br/>Table 14, Table 15</li> </ul>                                                                                                                                         |  |  |  |  |  |
|                                  |            | Added package marking for TSNP <i>Figure 22</i>                                                                                                                                                                                                      |  |  |  |  |  |
|                                  |            | Added Chapter 9, Device numbers and markings                                                                                                                                                                                                         |  |  |  |  |  |
| Rev. 2.1                         | 2019-11-28 | <ul> <li>Parameter split in <i>Table 4</i> Voltage at pins OUT_SRC and OUT_SNK → Voltage at pin OUT_SRC and Voltage at pin OUT_SNK and specified min. and max.</li> </ul>                                                                            |  |  |  |  |  |
|                                  |            | Corrected typo in <i>Table 4 V<sub>ESD_CDM</sub></i>                                                                                                                                                                                                 |  |  |  |  |  |
|                                  |            | <ul> <li>To match pin configurations in Figure 2 update of Figure 1 as well as in<br/>Chapter 5 the Figure 8 to Figure 11.</li> </ul>                                                                                                                |  |  |  |  |  |
|                                  |            | <ul> <li>Updated diagram according to number of OUT pins → OUTx, Figure 7</li> </ul>                                                                                                                                                                 |  |  |  |  |  |
|                                  |            | <ul> <li>CLoad → CL for Fig 12 and Fig 14</li> </ul>                                                                                                                                                                                                 |  |  |  |  |  |
|                                  |            | <ul> <li>Updated to latest package diagrams, Chapter 8</li> </ul>                                                                                                                                                                                    |  |  |  |  |  |
| Rev. 2.0                         | 2018-05-14 | Final Datasheet created                                                                                                                                                                                                                              |  |  |  |  |  |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2019-12-09 Published by Infineon Technologies AG 81726 Munich, Germany

© 2019 Infineon Technologies AG All Rights Reserved.

Do you have a question about any aspect of this document?

 ${\bf Email: erratum@infineon.com}$ 

Document reference IFX-fkz1513594931854

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Infineon:

1EDN8550BXTSA1 1EDN7550BXTSA1 1EDN7550UXTSA1