

# **12V TLynx**<sup>TM</sup> **20: Non-Isolated DC-DC Power Modules**

 $4.5V_{dc} - 14V_{dc}$ ;  $0.69V_{dc}$  to  $5.5V_{dc}$  output; 20A Output Current

#### **RoHS Compliant**





#### **Description**

The 12V TLynx<sup>TM</sup> series of power modules are non-isolated dc-dc converters that can deliver up to 20A of output current. These modules operate over a wide range of input voltage  $(V_{IN} = 4.5V_{dc} - 14V_{dc})$  and provide a precisely regulated output voltage from 0.69V<sub>dc</sub> to 5.5V<sub>dc</sub>, programmable via an external resistor. Features include remote On/Off, adjustable output voltage, over current and over temperature protection, power good and output voltage sequencing. The Ruggedized version (-D) is capable of operation up to 105°C and withstand high levels of shock and vibration. The Tunable Loop™, allows the user to optimize the dynamic response of the converter to match the load with reduced amount of output capacitance leading to savings on cost and PWB area.

### **Applications**

- Distributed power architectures
- Intermediate bus voltage applications
- Telecommunications equipment
- Servers and storage applications
- Networking equipment
- Industrial equipment

© 2023 OmniOn Power Inc. All rights reserved.



#### **Features**

- Compliant to RoHS Directive 2011/65/EU and amended Directive (EU) 2015/863 (Z versions)
- Compatible in a Pb-free or SnPb reflow environment (Z versions)
- Compliant to REACH Directive (EC) No 1907/2006
- Wide Input voltage range (4.5V<sub>dc</sub>-14V<sub>dc</sub>)
- Output voltage programmable from 0.69V<sub>dc</sub> to 5.5
   V<sub>dc</sub> via external resistor
- Tunable Loop<sup>™</sup> to optimize dynamic output voltage response
- Flexible output voltage sequencing EZ-SEQUENCE (APTS versions)
- Fixed switching frequency and ability to synchronize with external clock
- Output overcurrent protection (non-latching)

- Overtemperature protection
- Remote On/Off
- Remote Sense
- Power Good signal
- Ability to sink and source current
- Small size:
   33 mm x 13.46 mm x 8.5 mm
   (1.3 in x 0.53 in x 0.334 in)
- Wide operating temperature range [-40°C to 85°C]
- ANSI/UL\* 62368-1 and CAN/ CSA† C22.2 No. 62368-1 Recognized, DIN VDE‡ 0868-1/A11:2017 (EN62368-1:2014/A11:2017)
- ISO\*\* 9001 and ISO 14001 certified manufacturing facilities

#### Footnote

<sup>\*</sup> UL is a registered trademark of Underwriters Laboratories, Inc.

<sup>&</sup>lt;sup>†</sup> CSA is a registered trademark of Canadian Standards Association.

<sup>&</sup>lt;sup>‡</sup> VDE is a trademark of Verband Deutscher Elektrotechniker e.V.

<sup>&</sup>quot; ISO is a registered trademark of the International Organization of Standards Page 2

### **Technical Specifications**



#### **Absolute Maximum Ratings**

Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only, functional operation of the device is not implied at these or any other conditions in excess of those given in the operations sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect the device reliability.

| Parameter                                                          | Device | Symbol           | Min  | Max             | Unit     |
|--------------------------------------------------------------------|--------|------------------|------|-----------------|----------|
| Input Voltage                                                      | All    | $V_{IN}$         | -0.3 | 15              | $V_{dc}$ |
| Continuous                                                         |        |                  |      |                 |          |
| Voltage on SEQ terminal                                            | All    | $V_{SEQ}$        | -0.3 | V <sub>IN</sub> | $V_{dc}$ |
| Voltage on SYNC terminal                                           | All    | $V_{SYNC}$       | -0.3 | 12              | $V_{dc}$ |
| Voltage on PG terminal                                             | All    | $V_{PG}$         | -0.3 | 6               | $V_{dc}$ |
| Operating Ambient Temperature (see Thermal Considerations section) | All    | T <sub>A</sub>   | -40  | 85              | °C       |
| Storage Temperature                                                | All    | T <sub>stg</sub> | -55  | 125             | °C       |

### **Electrical Specifications**

Unless otherwise indicated, specifications apply over all operating input voltage, resistive load, and temperature conditions.

| Parameter                                                   | Device            | Symbol                   | Min  | Тур | Max  | Unit                  |
|-------------------------------------------------------------|-------------------|--------------------------|------|-----|------|-----------------------|
| Operating Input Voltage                                     | All               | V <sub>IN</sub>          | 4.5  | _   | 14   | $V_{dc}$              |
| Maximum Input Current                                       | All               | I <sub>IN,max</sub>      |      |     | 20   | $A_{dc}$              |
| $(V_{IN}=4.5 \text{ V to } 14V, I_O=I_{O, max})$            |                   |                          |      |     |      |                       |
| Input No Load Current                                       |                   |                          |      |     |      |                       |
| $(V_{IN} = 10.0 V_{dc}, I_O = 0, module enabled)$           | $Vo = 0.69V_{dc}$ | I <sub>IN</sub> ,No load |      | 42  |      | mA                    |
| $(V_{IN} = 12.0 V_{dc}, I_O = 0, module enabled)$           | $Vo = 3.3V_{dc}$  | I <sub>IN</sub> ,No load |      | 74  |      | mA                    |
| Input Stand-by Current                                      | All               | I <sub>IN,stand-by</sub> |      | 3   |      | mA                    |
| $(V_{IN} = 12.0 V_{dc}, module disabled)$                   |                   |                          |      |     |      |                       |
| Inrush Transient                                            | All               | l²t                      |      |     | 1    | A <sup>2</sup> s      |
| Input Reflected Ripple Current, peak-to-                    |                   |                          |      |     |      |                       |
| peak                                                        |                   |                          |      |     |      |                       |
| (5Hz to 20MHz, 1µH source impedance;                        | All               |                          |      | 43  |      | $mA_{p-p}$            |
| $V_{IN}$ , = 4.5V to 14V, $I_{O}$ = $I_{O, max}$ ; See Test |                   |                          |      |     |      |                       |
| Configurations)                                             |                   |                          |      |     |      |                       |
| Input Ripple Rejection (120Hz)                              | All               |                          |      | 45  |      | dB                    |
| Output Voltage Set-point                                    | All               | $V_{O, set}$             | -1.5 | _   | +1.5 | % V <sub>O, set</sub> |
| Output Voltage                                              | All               | $V_{O,  set}$            | -2.5 |     | +2.5 | % V <sub>O, set</sub> |
| (Over all operating input voltage,                          |                   |                          |      |     |      |                       |
| resistive load, and temperature                             |                   |                          |      |     |      |                       |
| conditions until end of life)                               |                   |                          |      |     |      |                       |
| Adjustment Range (selected by an                            |                   |                          |      |     |      |                       |
| external resistor) (Some output voltages                    |                   |                          |      |     |      |                       |
| may not be possible depending on the                        | All               | Vo                       | 0.69 |     | 5.5  | $V_{dc}$              |
| input voltage – see Feature Descriptions                    |                   |                          |      |     |      |                       |
| Section)                                                    |                   |                          |      |     |      |                       |

#### CAUTION: This power module is not internally fused. An input line fuse must always be used.

This power module can be used in a wide variety of applications, ranging from simple standalone operation to an integrated part of sophisticated power architecture. To preserve maximum flexibility, internal fusing is not included; however, to achieve maximum safety and system protection, always use an input line fuse. The safety agencies require a fast-acting fuse with a maximum rating of 20 A (see Safety Considerations section). Based on the information provided in this data sheet on inrush energy and maximum dc input current, the same type of fuse with a lower rating can be used. Refer to the fuse manufacturer's data sheet for further information.



### **Electrical Specifications** (continued)

| Parameter                                                                               | Device                   | Symbol               | Min | Тур  | Max   | Unit                  |
|-----------------------------------------------------------------------------------------|--------------------------|----------------------|-----|------|-------|-----------------------|
| Output Regulation (for V <sub>O</sub> ≥ 2.5V <sub>dc</sub> )                            |                          |                      |     |      |       |                       |
| Line (V <sub>IN</sub> =V <sub>IN, min</sub> to V <sub>IN, max</sub> )                   | All                      |                      |     | _    | +0.4  | $\% V_{O, set}$       |
| Load (Io=Io, min to Io, max)                                                            | All                      |                      |     |      | 10    | mV                    |
| Output Regulation (for V <sub>O</sub> < 2.5V <sub>dc</sub> )                            |                          |                      |     |      |       |                       |
| Line $(V_{IN}=V_{IN, min}$ to $V_{IN, max})$                                            | All                      |                      |     |      | 10    | mV                    |
| Load (Io=Io, min to Io, max)                                                            | All                      |                      |     |      | 5     | mV                    |
| Temperature ( $T_{ref}=T_A$ , min to $T_A$ , max)                                       | All                      |                      |     |      | 0.5   | $\% V_{O, set}$       |
| Remote Sense Range                                                                      | All                      |                      |     |      | 0.5   | $V_{dc}$              |
| Output Ripple and Noise on nominal output                                               |                          |                      |     |      |       |                       |
| $(V_{IN}=V_{IN, nom} \text{ and } I_O=I_{O, min} \text{ to } I_{O, max}$                |                          |                      |     |      |       |                       |
| $C_0$ = 0.1 $\mu$ F // 10 $\mu$ F ceramic capacitors)                                   |                          |                      |     |      |       |                       |
| Peak-to-Peak (5Hz to 20MHz bandwidth)                                                   | All                      |                      |     | 30   | 80    | $mV_{pk-pk}$          |
| RMS                                                                                     |                          |                      |     | 14   | 28    | $mV_{rms}$            |
| External Capacitance <sup>1</sup>                                                       |                          |                      |     |      |       |                       |
| Without the Tunable Loop™                                                               |                          |                      |     |      |       |                       |
| ESR ≥1 mΩ                                                                               | All                      | C <sub>O, max</sub>  | 0   |      | 200   | μF                    |
| With the Tunable Loop ™                                                                 |                          |                      |     |      |       |                       |
| ESR ≥ 0.15 mΩ                                                                           | All                      | Co, max              | 0   |      | 1000  | μF                    |
| ESR ≥ 10 mΩ                                                                             | All                      | C <sub>O, max</sub>  | 0   |      | 10000 | μF                    |
| Output Current                                                                          | All                      | I <sub>O</sub>       | 0   |      | 20    | A <sub>dc</sub>       |
| Output Current Limit Inception (Hiccup Mode )                                           | All                      | I <sub>O, lim</sub>  |     | 120  |       | % I <sub>o, max</sub> |
| Output Short-Circuit Current                                                            | All                      | I <sub>O, s/c</sub>  | _   | 2.6  |       | A <sub>dc</sub>       |
| (Vo≤250mV) ( Hiccup Mode )                                                              |                          | -,-,-                |     |      |       |                       |
| Efficiency (V <sub>IN</sub> = 10V <sub>dc</sub> )                                       | V <sub>O,set</sub> =     |                      |     |      |       | 0.4                   |
| 3 ( 3 35)                                                                               | 0.69V <sub>dc</sub>      | η                    |     | 72.1 |       | %                     |
| V <sub>IN</sub> = 12V <sub>dc</sub> , T <sub>A</sub> =25°C                              | $V_{O,set} = 1.2 V_{dc}$ | η                    |     | 81.3 |       | %                     |
| $I_{O}=I_{O, max}$ , $V_{O}=V_{O, set}$                                                 | $V_{O,set} = 1.8V_{dc}$  | η<br>ή               |     | 85.7 |       | %                     |
| 2 3,, 2 3,000                                                                           | $V_{O,set} = 2.5V_{dc}$  | η                    |     | 88.0 |       | %                     |
|                                                                                         | $V_{O,set} = 3.3 V_{dc}$ | η                    |     | 89.7 |       | %                     |
|                                                                                         | $V_{O,set} = 5.0 V_{dc}$ | η                    |     | 91.8 |       | %                     |
| Switching Frequency                                                                     | All                      | f <sub>sw</sub>      | _   | 550  | _     | kHz                   |
| Frequency Synchronization                                                               |                          |                      |     |      |       |                       |
| Synchronization Frequency Range                                                         |                          |                      | 520 |      | 600   | kHz                   |
| High-Level Input Voltage                                                                | All                      | $V_{IH}$             | 2.5 |      |       | V                     |
| Low-Level Input Voltage                                                                 | All                      | $V_{IL}$             |     |      | 0.8   | V                     |
| Input Current, SYNC                                                                     | V <sub>SYNC</sub> =2.5V  | I <sub>SYNC</sub>    |     |      | 1     | mA                    |
| Minimum Pulse Width, SYNC                                                               | All                      | t <sub>SYNC</sub>    | 250 |      |       | ns                    |
| Minimum Setup/Hold Time, SYNC <sup>2</sup>                                              | All                      | t <sub>sync_sh</sub> | 250 |      |       | ns                    |
| Dynamic Load Response                                                                   |                          |                      |     |      |       |                       |
| $(dI_o/dt=10A/ms; V_{IN}=V_{IN, nom}; V_{out}=1.5V, T_A=25^{\circ}C)$                   |                          |                      |     |      |       |                       |
| Load Change from I <sub>o</sub> = 50% to 100% of I <sub>o,max</sub> ; C <sub>o</sub> =0 |                          |                      |     |      |       |                       |
| Peak Deviation                                                                          | All                      | $V_{pk}$             |     | 380  |       | mV                    |
| Settling Time (V₀<10% peak deviation)                                                   | All                      | ts                   |     | 30   |       | μs                    |
| Load Change from Io= 100% to 50% of $I_{o,max}$ : $C_o = 0$                             |                          |                      |     |      |       | •                     |
| Peak Deviation                                                                          | All                      | $V_{pk}$             |     | 300  |       | mV                    |
| Settling Time (V <sub>o</sub> <10% peak deviation)                                      | All                      | ts                   |     | 30   |       | μs                    |

<sup>&</sup>lt;sup>1</sup> External capacitors may require using the new Tunable Loop<sup>™</sup> feature to ensure that the module is stable as well as getting the besttransient response. See the Tunable Loop<sup>™</sup> section for details.

### **General Specifications**

| Parameter                                                                                                                | Min | Тур          | Max | Unit    |
|--------------------------------------------------------------------------------------------------------------------------|-----|--------------|-----|---------|
| Calculated MTBF ( Io= 0.8I <sub>O, max,</sub> Vo= 5V, T <sub>A</sub> =40°C)<br>Telecordia Method Issue 2 Method I Case 3 |     | 14,262,200   |     | Hours   |
| Weight                                                                                                                   | _   | 6.05 (0.213) | _   | g (oz.) |

 $<sup>^2</sup>$  To meet set up time requirements for the synchronization circuit, the logic low width of the pulse must be greater than 100 ns wide.



# Feature Specifications (continued)

Unless otherwise indicated, specifications apply over all operating input voltage, resistive load, and temperature conditions. See Feature Descriptions for additional information.

| Parameter                                                                                                                    | Device     | Symbol                           | Min                 | Тур         | Max                  | Unit                |
|------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------------|---------------------|-------------|----------------------|---------------------|
| On/Off Signal Interface                                                                                                      |            |                                  |                     | - 7  -      |                      |                     |
| (V <sub>IN</sub> =V <sub>IN, min</sub> to V <sub>IN, max</sub> ; open collector or equivalent,                               |            |                                  |                     |             |                      |                     |
| Signal referenced to GND)                                                                                                    |            |                                  |                     |             |                      |                     |
| Device is with suffix "4" – Positive Logic (See Ordering                                                                     |            |                                  |                     |             |                      |                     |
| Information)                                                                                                                 |            |                                  |                     |             |                      |                     |
| Logic High ( Module ON)                                                                                                      |            |                                  |                     |             |                      |                     |
| Input High Current                                                                                                           | All        | $I_{1H}$                         |                     | _           | 25                   | μΑ                  |
| Input High Voltage                                                                                                           | All        | VIH                              | V <sub>IN</sub> – 1 | _           | V <sub>IN,max</sub>  | V                   |
| Logic Low (Module OFF)                                                                                                       |            |                                  |                     |             | ,                    |                     |
| Input Low Current                                                                                                            | All        | I <sub>IL</sub>                  |                     |             | 3                    | mA                  |
| Input Low Voltage                                                                                                            | All        | V <sub>IL</sub>                  |                     |             | 3.5                  | V                   |
| Device Code with no suffix – Negative Logic (See Ordering                                                                    | 7 111      | V 1L                             |                     |             | 0.0                  | •                   |
| Information)                                                                                                                 |            |                                  |                     |             |                      |                     |
| (On/OFF pin is open collector/drain logic input with                                                                         |            |                                  |                     |             |                      |                     |
| external pull-up resistor; signal referenced to GND)                                                                         |            |                                  |                     |             |                      |                     |
| Logic High (Module OFF)                                                                                                      |            |                                  |                     |             |                      |                     |
| Input High Current                                                                                                           | All        | $I_{1H}$                         |                     | _           | 1                    | mΑ                  |
| Input High Voltage                                                                                                           | All        | VIH                              | 2.0                 |             | V <sub>IN, max</sub> | $V_{dc}$            |
|                                                                                                                              |            |                                  |                     |             | n , max              | 40                  |
| Logic Low (Module ON)                                                                                                        | A 11       |                                  |                     |             | 10                   |                     |
| Input low Current                                                                                                            | All<br>All | I <sub>IH</sub>                  | 0                   |             | 10<br>1              | μA                  |
| Input Low Voltage Turn-On Delay and Rise Times                                                                               | All        | V <sub>IL</sub>                  | U                   | _           | ı                    | V <sub>dc</sub>     |
| *                                                                                                                            |            |                                  |                     |             |                      |                     |
| (V <sub>IN</sub> =V <sub>IN</sub> , nom, I <sub>O</sub> =I <sub>O</sub> , max, V <sub>O</sub> to within ±1% of steady state) |            |                                  |                     |             |                      |                     |
| Case 1: On/Off input is enabled and then input power is applied (delay from instant at which $V_{IN} = V_{IN, min}$ until    | All        | T <sub>delay</sub>               |                     | 2           |                      | mcoc                |
| $V_{\rm O} = 10\%$ of $V_{\rm o}$ , set)                                                                                     | All        | I delay                          |                     |             |                      | msec                |
| Case 2: Input power is applied for at least one second and                                                                   |            |                                  |                     |             |                      |                     |
| then the On/Off input is enabled (delay from instant at                                                                      | All        | $T_{delay}$                      |                     | 2           | _                    | msec                |
| which $V_{\text{on/off}}$ is enabled until $V_{\text{o}} = 10\%$ of $V_{\text{o, set}}$                                      |            | delay                            |                     | _           |                      |                     |
| Output voltage Rise time (time for Vo to rise from 10% of V <sub>o</sub> ,                                                   |            | _                                |                     | _           |                      |                     |
| set to 90% of V <sub>o, set</sub> )                                                                                          | All        | $T_{rise}$                       | _                   | 5           |                      | msec                |
| Output voltage overshoot (T <sub>A</sub> = 25°C                                                                              |            |                                  |                     |             | 3.0                  | $\% V_{O, set}$     |
| $V_{IN} = V_{IN, min}$ to $V_{IN, max}$ , $I_O = I_O$ , min to $I_O$ , max)                                                  |            |                                  |                     |             |                      |                     |
| With or without maximum external capacitance                                                                                 |            |                                  |                     |             |                      |                     |
| Over Temperature Protection                                                                                                  | All        | $T_{ref}$                        | _                   | 135         | _                    | °C                  |
| (See Thermal Considerations section)                                                                                         |            |                                  |                     |             |                      |                     |
| Sequencing Delay time                                                                                                        |            |                                  |                     |             |                      |                     |
| Delay from V <sub>IN, min</sub> to application of voltage on SEQ pin                                                         | All        | T <sub>SEQ</sub> -delay          | 10                  |             |                      | msec                |
| Tracking Accuracy (Power-Up: 2V/ms)                                                                                          | All        | V <sub>SEQ</sub> –V <sub>o</sub> |                     |             | 150                  | mV                  |
| (Power-Down: 2V/ms)                                                                                                          | All        | V <sub>SEQ</sub> -V <sub>o</sub> |                     |             | 100                  | mV                  |
| (V <sub>IN, min</sub> to V <sub>IN, max</sub> ; Io, min to Io, max V <sub>SEQ</sub> < V <sub>O</sub> )                       | / ***      | 1 3LQ 10                         |                     |             |                      |                     |
| ·                                                                                                                            |            |                                  |                     |             |                      |                     |
| Input Undervoltage Lockout Turn-on Threshold                                                                                 | A 11       |                                  |                     | /. /.୮      |                      | \ \ /               |
| Turn-off Threshold                                                                                                           | All<br>All |                                  |                     | 4.45<br>4.2 |                      | $V_{dc}$            |
|                                                                                                                              | All        |                                  |                     | 4.2<br>0.25 |                      |                     |
| Hysteresis PGOOD (Power Good)                                                                                                | AII        |                                  |                     | 0.25        |                      | V <sub>dc</sub>     |
| Signal Interface Open Drain, V <sub>supply</sub> ≤ 6V <sub>DC</sub>                                                          | }          |                                  |                     |             |                      |                     |
| Overvoltage threshold for PGOOD                                                                                              | ]          |                                  |                     | 110.8       |                      | %V <sub>O,set</sub> |
| Undervoltage threshold for PGOOD                                                                                             | }          |                                  |                     | 89.1        |                      | %V <sub>O,set</sub> |
| Pulldown resistance of PGOOD pin                                                                                             | All        |                                  |                     | 7           | 50                   | 70 <b>V</b> O,set   |
| Fulldowithesistatice of FOOOD PILL                                                                                           | All        |                                  | <u> </u>            | /           | 50                   | 7.7                 |



#### **Characteristic Curves**

The following figures provide typical characteristics for the 12V TLynx™ at 0.69V<sub>o</sub> and at 25°C.



Figure 1. Converter Efficiency versus Output Current .



Figure 4. Transient Response to Dynamic Load Change from 0% to 50% to 0%



Figure 2. Derating Output Current verses Ambient Temperature and Airflow (Ruggedized Part is Discontinued)



Figure 5. Typical Start-up Using On/Off Voltage ( $I_0 = I_{0,max}$ )



Figure 3. Typical Output Ripple and noise,  $V_{IN}$  = 12 V ( $I_O$  =  $I_{O}$ ,  $_{max.}$ )



Figure 6. Typical Start-up Using Input Voltage ( $V_{IN} = 10V$ ,  $I_o = I_{o,max}$ )



### **Characteristic Curves** (continued)

The following figures provide typical characteristics for the 12V TLynx™ at 1.2V₀ and at 25°C.



Figure 7. Converter Efficiency versus Output Current.





Figure 8. Derating Output Current versus Ambient Temperature and Airflow. Ruggedized Part is Discontinued



Figure 11. Typical Start-up Using On/Off Voltage ( $I_o = I_o, max$ ).



© 2023 OmniOn Power Inc. All rights reserved.

Figure 9. Typical Output ripple and noise ( $V_{in} = 12V$ ,  $I_o = I_{o,max}$ ).



Voltage ( $V_{IN} = 12 V I_0 = I_0, max.$ )



### **Characteristic Curves** (continued)

The following figures provide typical characteristics for the 12V TLynx<sup>TM</sup> at 1.8V $_{\odot}$  and at 25°C.



Figure 13. Converter Efficiency versus Output Current.



Figure 16. Transient Response to Dynamic Load Change from 0% to 50% to 0%



Figure 14. Derating Output Current versus Ambient Temperature and Airflow. Ruggedized Part is discontinued



Figure 17. Typical Start-up Using On/Off Voltage  $(I_o = I_o, max)$ .



Figure 15. Typical Output ripple and noise,  $V_{IN} = 12V I_0 = I_{0, max}$ .



Figure 18. Typical Start-up Using Input Voltage ( $V_{IN} = 12V I_0 = I_0, max.$ )



### **Characteristic Curves** (continued)

The following figures provide typical characteristics for the 12V TLynx™ at 2.5V₀ and at 25°C.



Figure 19. Converter Efficiency versus Output Current.



Load Change from 0% to 50% to 0%



Figure 20. Derating Output Current versus Local **Ambient Temperature and Airflow Ruggedized** Part is discontinued



**OUTPUT VOLTAGE** V<sub>IN</sub> (V) (5V/div) INPUT VOLTAGE V<sub>IN</sub> (V) (IV/div) TIME, t (1 ms/div)

Figure 24. Typical Start-up Using Input Voltage ( $V_{IN} = 12V$ ,  $I_0 = I_0$ , max.)



Figure 21. Typical Output ripple and noise,  $V_{IN} = 12 \text{ V } I_O = I_O, \text{ max.}$ 



### **Characteristic Curves** (continued)

The following figures provide typical characteristics for the 12V TLynx™ at 3.3V₀ and at 25°C.



Figure 25. Converter Efficiency versus Output Current.



Figure 28. Transient Response to Dynamic Load Change from 0% to 50% TO 0%



Figure 26. Derating Output Current versus Ambient Temperature and Airflow. Ruggedized Part is discontinued



Figure 29. Typical Start-up Using On/Off Voltage  $(I_o = I_o, max).$ 



Figure 27. Typical Output Ripple and Noise, VIN = 12 V, Io = Io, max.



Figure 30. Typical Start-up Using Input Voltage ( $V_{IN} = 12 V$ ,  $I_0 = I_0$ , max.)



### **Characteristic Curves** (continued)

The following figures provide typical characteristics for the 12V TLynx™ at 5V₀ and at 25)°C.



Figure 31. Converter Efficiency versus Output Current.



Figure 34. Derating Output Current versus Ambient Temperature and Airflow. Ruggedized Part is discontinued



Figure 32. Typical Output Ripple and Noise,  $V_{IN} = 12 \text{ V}$ ,  $I_O = I_O$ , max.



Figure 35. Transient Response to Dynamic Load Change from 0% to 50% to 0%



Figure 33. Typical Start-up Using On/Off Voltage ( $I_0$  =  $I_0$ ,  $_{max}$ ).



Figure 36. Typical Start-up Using Input Voltage (VIN = 12 V, Io = Io, max.)



#### **Test Configurations**



Figure 37. Input Reflected Ripple Current Test Setup.

NOTE: Measure input reflected ripple current with a simulated source inductance ( $L_{TEST}$ ) of  $1\mu H$ . Capacitor  $C_S$  offsets possible battery impedance. Measure current as shown above.



Figure 38. Output Ripple and Noise Test Setup.

NOTE: All voltage measurements to be taken at the module terminals, as shown above. If sockets are used then Kelvin connections are required at the module terminals to avoid measurement errors due to socket contact resistance.



Figure 39. Output Voltage and Efficiency Test Setup.

NOTE: All voltage measurements to be taken at the module terminals, as shown above. If sockets are used then Kelvin connections are required at the module terminals to avoid measurement errors due to socket contact resistance.

Efficiency 
$$\eta = \frac{V_{o. I_o}}{V_{iN. I_{iN}}} \times 100 \%$$

#### Page 12

#### **Design Considerations**

#### **Input Filtering**

The 12V TLynx<sup>™</sup> module should be connected to a low ac-impedance source. A highly inductive source can affect the stability of the module. An input capacitance must be placed directly adjacent to the input pin of the module, to minimize input ripple voltage and ensure module stability.

To minimize input voltage ripple, low-ESR polymer and ceramic capacitors are recommended at the input of the module.

To minimize input voltage ripple, ceramic capacitors are recommended at the input of the module. Figure 40 shows the input ripple voltage for various output voltages at 20A of load current with 2x22  $\mu$ F or 3x22  $\mu$ F ceramic capacitors and an input of 12V.



Figure 40. Input ripple voltage for various output voltages with 2x22  $\mu F$  or 3x22  $\mu F$  ceramic capacitors at the input (20A load). Input voltage is 12V

#### **Output Filtering**

The Austin 12V TLynx<sup>TM</sup> module are designed for low output ripple voltage and will meet the maximum output ripple specification with 0.1 µF ceramic and 10 µF tantalum capacitors at the output of the module. However, additional output filtering may be required by the system designer for a number of reasons. First, there may be a need to further reduce the output ripple and noise of the module. Second, the dynamic response characteristics may need to be customized to a particular load step change.

To reduce the output ripple and improve the dynamic response to a step load change, additional capacitance at the output can be used. Low ESR polymer and ceramic capacitors are recommended to improve the dynamic response of the module.



#### **Design Considerations** (continued)

#### **Output Filtering (continued)**

The Figure 41 provides output ripple information for different external capacitance values at various  $V_o$  and for a full load current of 20A. For stable operation of the module, limit the capacitance to less than the maximum output capacitance as specified in the electrical specification table. Optimal performance of the module can be achieved by using the Tunable Loop<sup>TM</sup> feature described later in this data sheet.



Figure 41. Output ripple voltage for various output voltages with external 1x10  $\mu$ F, 1x47  $\mu$ F, 2x47  $\mu$ F or 4x47  $\mu$ F ceramic capacitors at the output (20A load). Input voltage is 12V

#### Safety Considerations

For safety agency approval the power module must be installed in compliance with the spacing and separation requirements of the end-use safety agency standards, i.e., UL ANSI/UL 62368-1 and CAN/CSA C22.2 No. 62368-1 Recognized, DIN VDE 0868-1/A11:2017 (EN62368-1:2014/A11:2017).

For the converter output to be considered meeting the Requirements of safety extra-low voltage (SELV) or ES1, the input must meet SELV/ES1 requirements. The power module has extra-low voltage (ELV) outputs when all inputs are ELV.

The input to these units is to be provided with a fastacting fuse with a maximum rating of 20A in the positive input lead.

#### **Feature Description**

#### Remote Enable

The 12V TLynx™ modules feature an On/Off pin for remote On/Off operation. Two On/Off logic options are available. In the Positive Logic On/Off option, (device code suffix "4" – see Ordering Information), the module turns ON during a logic High on the On/Off pin and turns OFF during a logic Low. With the Negative Logic On/Off option, (no device code suffix, see Ordering Information), the module turns OFF during logic High and ON during logic Low. The On/Off signal is always referenced to ground. For either On/Off logic option, leaving the On/Off pin disconnected will turn the module ON when input voltage is present.

For positive logic modules, the circuit configuration for using the On/Off pin is shown in Figure 42. When the external transistor Q1 is in the OFF state, the internal PWM Enable signal is pulled high through an internal 24.9k $\Omega$  resistor and the external pullup resistor and the module is ON. When transistor Q1 is turned ON, the On/Off pin is pulled low and the module is OFF. A suggested value for  $R_{\text{pullup}}$  is  $20k\Omega$ .



Figure 42. Circuit configuration for using positive logic On/Off logic.

For negative logic On/Off devices, the circuit configuration is shown is Figure 43. The On/Off pin is pulled high with an external pull-up resistor (suggested value for the 4.5V to 14V input range is 20Kohms). When transistor Q1 is in the OFF state, the On/Off pin is pulled high, internal transistor Q2 is turned ON and the module is OFF. To turn the module ON, Q1 is turned ON pulling the On/Off pin low, turning transistor Q2 OFF resulting in the PWM Enable pin going high and the module turning ON.

# Omnich

#### Feature Description (continued)

#### Remote Enable (continued)



Figure 43. Circuit configuration for using negative logic On/OFF.

#### **Overcurrent Protection**

To provide protection in a fault (output overload) condition, the unit is equipped with internal current-limiting circuitry and can endure current limiting continuously. At the point of current-limit inception, the unit enters hiccup mode. The unit operates normally once the output current is brought back into its specified range.

#### **Over Temperature Protection**

To provide protection in a fault condition, the unit is equipped with a thermal shutdown circuit. The unit will shutdown if the overtemperature threshold of 135° C is exceeded at the thermal reference point  $T_{\rm ref}$ . The thermal shutdown is not intended as a guarantee that the unit will survive temperatures beyond its rating. Once the unit goes into thermal shutdown it will then wait to cool before attempting to restart.

#### Input Undervoltage Lockout

At input voltages below the input undervoltage lockout limit, module operation is disabled. The module will begin to operate at an input voltage above the undervoltage lockout turn-on threshold.

#### **Output Voltage Programming**

The output voltage of the 12V TLynx<sup>™</sup> module can be programmed to any voltage from 0.69<sub>dc</sub> to 5.5V<sub>dc</sub> by connecting a resistor between the Trim and GND pins of the module. Certain restrictions apply on the output voltage set point depending on the input voltage. These are shown in the Output Voltage vs. Input

Voltage Set Point Area plot in Fig. 44. The Upper Limit curve shows that for output voltages of

0.9V and lower, the input voltage must be lower than the maximum of 14V. The Lower Limit curve shows that for output voltages of 3.3V and higher, the input voltage needs to be larger than the minimum of 4.5V.



Figure 44. Output Voltage vs. Input Voltage Set Point Area plot showing limits where the output voltage can be set for different input voltages.

Without an external resistor between  $T_{\text{rim}}$  and GND pins, the output of the module will be  $0.69V_{\text{dc}}$ . To calculate the value of the trim resistor,  $R_{\text{trim}}$  for a desired output voltage, use the following equation:

$$R_{trim} = \begin{bmatrix} 6.9 \\ \hline (V_o - 0.69) \end{bmatrix} k\Omega$$

 $R_{\text{trim}}$  is the external resistor in  $k\Omega$ 

 $V_{\circ}$  is the desired output voltage.

Table 1 provides R<sub>trim</sub> values required for some common output voltages.

| V <sub>Oyset</sub> (V) | $R_{trim}$ (K $\Omega$ ) |
|------------------------|--------------------------|
| 0.7                    | 690                      |
| 1.0                    | 22.26                    |
| 1.2                    | 13.53                    |
| 1.5                    | 8.519                    |
| 1.8                    | 6.216                    |
| 2.5                    | 3.812                    |
| 3.3                    | 2.644                    |
| 5.0                    | 1.601                    |

Table 1

By using a  $\pm 0.5\%$  tolerance trim resistor with a TC of  $\pm 100$ ppm, a set point tolerance of  $\pm 1.5\%$  can be achieved as specified in the electrical specification.



#### Feature Description (continued)

#### **Remote Sense**

The 12V TLynx<sup>™</sup> power modules have a Remote Sense feature to minimize the effects of distribution losses by regulating the voltage between the S+ and S− pins. The voltage between the S− and GND pins of the module must not drop below -0.2V. If Remote Sense is being used, the voltage between S+ and S− cannot be more than 0.5V larger than the voltage between V<sub>OUT</sub> and GND. Note that the output voltage of the module cannot exceed the specified maximum value. When the Remote Sense feature is not being used, connect the S+ pin to the V<sub>OUT</sub> pin and the S− pin to the GND pin.



Figure 45. Circuit configuration for programming output voltage using an external resistor.

#### Voltage Margining

Output voltage margining can be implemented in the 12V TLynx<sup>™</sup> modules by connecting a resistor, R<sub>margin-up</sub>, from the Trim pin to the ground pin for margining-up the output voltage and by connecting a resistor, R<sub>margin-down</sub>, from the Trim pin to output pin for margining-down. Figure 46 shows the circuit configuration for output voltage margining. The POL Programming Tool, available at **omnionpower.com** under the Design Tools section, also calculates the values of R<sub>margin-up</sub> and R<sub>margin-down</sub> for a specific output voltage and % margin. Please consult your local OmniOn Power Technical Representative for additional details.



Figure 46. Circuit configuration for margining output voltage

#### Monotonic Start-up and Shutdown

The 12V TLynx<sup>TM</sup> modules have monotonic start-up and shutdown behavior for any combination of rated input voltage, output current and operating temperature range.

#### Startup into Pre-biased Output

The 12V Pico TLynx<sup>™</sup> 20A modules can start into a prebiased output as long as the prebias voltage is 0.5V less than the set output voltage. Note that prebias operation is not supported when output voltage sequencing is used.

#### **Output Voltage Sequencing**

The 12V TLynx<sup>™</sup> modules include a sequencing feature, EZ- SEQUENCE that enables users to implement various types of output voltage sequencing in their applications. This is accomplished via an additional sequencing pin. When not using the sequencing feature, either tie the SEQ pin to VIN or leave it unconnected.

When an analog voltage is applied to the SEQ pin, the output voltage tracks this voltage until the output reaches the set-point voltage. The final value of the SEQ voltage must be set higher than the set-point voltage of the module. The output voltage follows the voltage on the SEQ pin on a one-to-one volt basis. By connecting multiple modules together, multiple modules can track their output voltages to the voltage applied on the SEQ pin.



#### Feature Description (continued)

#### **Output Voltage Sequencing (continued)**

For proper voltage sequencing, first, input voltage is applied to the module. The On/Off pin of the module is left unconnected (or tied to GND for negative logic modules or tied to  $V_{\rm IN}$  for positive logic modules) so that the module is ON by default. After applying input voltage to the module, a minimum 10msec delay is required before applying voltage on the SEQ pin. During this time, a voltage of 50mV ( $\pm$  20 mV) is maintained on the SEQ pin. This delay gives the module enough time to complete its internal power-up soft-start cycle.

During the delay time, the SEQ pin should be held close to ground (nominally 50mV ± 20 mV). This is required to keep the internal op-amp out of saturation thus preventing output overshoot during the start of the sequencing ramp. By selecting resistor R1 (see fig. 47) according to the following equation

R1= 
$$\frac{24950}{(V_{IN} - 0.05)}$$
 ohms

the voltage at the sequencing pin will be 50mV when the sequencing signal is at zero.



Figure 47. Circuit showing connection of the sequencing signal to the SEQ pin.

10msec delay, an analog voltage is applied to the SEQ pin and the output voltage of the module will track this voltage on a one-to-one volt bases until the output reaches the set-point voltage. To initiate simultaneous shutdown of the modules, the SEQ pin voltage is lowered in a controlled manner. The output

voltage of the modules tracks the voltages below their set-point voltages on a one-to-one basis. A valid input voltage must be maintained until the tracking and output voltages reach ground potential.

When using the EZ-SEQUENCE™ feature to control start-up of the module, pre-bias immunity during start -up is disabled. The pre-bias immunity feature of the module relies on the module being in the diode-mode during start-up. When using the EZ-SEQUENCE™ feature, modules goes through an internal set-up time of 10msec, and will be in synchronous rectification mode when the voltage at the SEQ pin is applied. This will result in the module sinking current if a pre-bias voltage is present at the output of the module. When pre-bias immunity during start-up is required, the EZ-SEQUENCE™ feature must be disabled. For additional guidelines on using the EZ-SEQUENCE™ feature please refer to Application Note AN04-008 "Application Guidelines for Non-Isolated Converters: Guidelines for Sequencing of Multiple Modules", or contact the OmniOn Power Technical representative for additional information.

#### **Power Good**

The 12V TLynx<sup>TM</sup> modules provide a Power Good (PGOOD) signal that is implemented with an opendrain output to indicate that the output voltage is within the regulation limits of the power module. The PGOOD signal will be de-asserted to a low state if any condition such as overtemperature, overcurrent or loss of regulation occurs that would result in the output voltage going  $\pm 11\%$  outside the setpoint value. The PGOOD terminal should be connected through a pullup resistor (suggested value  $100 \text{K}\Omega$ ) to a source of  $6 \text{V}_{DC}$  or less.



#### Feature Description (continued)

#### Synchronization

The 12V TLynx<sup>™</sup> series of modules can be synchronized using an external signal. Details of the SYNC signal are provided in the Electrical Specifications table. If the synchronization function is not being used, leave the SYNC pin floating.

#### Tunable Loop™

The 12V TLynx<sup>TM</sup> 20A modules have a new feature that optimizes transient response of the module called Tunable Loop<sup>TM</sup>.

External capacitors are usually added to the output of the module for two reasons: to reduce output ripple and noise (see Figure 41) and to reduce output voltage deviations from the steady-state value in the presence of dynamic load current changes. Adding external capacitance however affects the voltage control loop of the module, typically causing the loop to slow down with sluggish response. Larger values of external capacitance could also cause the module to become unstable.

The Tunable Loop™ allows the user to externally adjust the voltage control loop to match the filter network connected to the output of the module. The Tunable Loop™ is implemented by connecting a series R-C between the SENSE and TRIM pins of the module, as shown in Fig. 47. This R-C allows the user to externally adjust the voltage loop feedback compensation of the module.



Figure. 48. Circuit diagram showing connection of  $R_{\text{TUME}}$  and  $C_{\text{TUNE}}$  to tune the control loop of the module.

Recommended values of  $R_{TUNE}$  and  $C_{TUNE}$  for different output capacitor combinations are given in Tables 2 and 3. Table 2 shows the recommended values of  $R_{TUNE}$  and  $C_{TUNE}$  for different values of ceramic output capacitors up to  $940\mu F$  that might be needed for an

application to meet output ripple and noise requirements. Selecting  $R_{\text{TUNE}}$  and  $C_{\text{TUNE}}$  according to Table 2 will ensure stable operation of the module.

In applications with tight output voltage limits in the presence of dynamic current loading, additional output capacitance will be required. Table 3 lists recommended values of  $R_{\text{TUNE}}$  and  $C_{\text{TUNE}}$  in order to meet 2% output voltage deviation limits for some common output voltages in the presence of a 10A to 20A step change (50% of full load), with an input voltage of 12V.

Please contact your OmniOn Power technical representative toobtain more details of this feature as well as for guidelines on how to select the right value of external R-C to tune the module for best transient performance and stable operation for other output capacitance values or input voltages other than 12V.

| C <sub>°</sub>    | 1x47μF | 2x47μF | 4x47μF | 10x47µ | 20x47µ |
|-------------------|--------|--------|--------|--------|--------|
| R <sub>TUNE</sub> | 240    | 240    | 240    | 150    | 150    |
| C <sub>TUNE</sub> | 1500pF | 2700pF | 5600pF | 12nF   | 15nF   |

Table 2. General recommended values of of  $R_{\text{TUNE}}$  and  $C_{\text{TUNE}}$  for  $V_{\text{in}}$ =12V and various external ceramic capacitor combinations.

| V <sub>o</sub>    | 5V     | 3.3V                                | 2.5V                       | 1.8V                                      | 1.2V                                      | 0.69V                       |
|-------------------|--------|-------------------------------------|----------------------------|-------------------------------------------|-------------------------------------------|-----------------------------|
| Co                | 6x47µF | 5x47µF<br>+<br>330µF<br>Polym<br>er | 2x<br>330µF<br>Polym<br>er | 6x47µ<br>F+<br>2x330<br>µF<br>Polym<br>er | 6x47µ<br>F+<br>4x330<br>µF<br>Polym<br>er | 12<br>x330µF<br>Polyme<br>r |
| R <sub>TUNE</sub> | 220    | 220                                 | 200                        | 150                                       | 150                                       | 150                         |
| C <sub>TUNE</sub> | 5600pF | 7500p<br>F                          | 18nF                       | 33nF                                      | 120nF                                     | 120nF                       |
| ΔV                | 99mV   | 66mV                                | 50mV                       | 36mV                                      | 24mV                                      | 12mV                        |

Table 3. General Recommended values of  $R_{TUNE}$  and  $C_{TUNE}$  to obtain transient deviation of 2% of  $V_{out}$  for a 10A step load with  $V_{in}$ =12V.



#### **Thermal Considerations**

Power modules operate in a variety of thermal environments; however, sufficient cooling should always be provided to help ensure reliable operation.

Considerations include ambient temperature, airflow, module power dissipation, and the need for increased reliability. A reduction in the operating temperature of the module will result in an increase in reliability. The thermal data presented here is based on physical measurements taken in a wind tunnel. The test set-up is shown in Figure 49. The preferred airflow direction for the module as shown in figure 50. The derating data applies to airflow in either direction of the module's long axis.



Figure 49. Thermal Test Set-up.

The thermal reference point,  $T_{ref}$  used in the specifications is shown in Figure 50. For reliable operation this temperature should not exceed 115  $^{\circ}$  C.

The output power of the module should not exceed the rated power of the module ( $V_{o,set} \times I_{o,max}$ ).

Please refer to the Application Note "Thermal Characterization Process For Open-Frame Board-Mounted Power Modules" for a detailed discussion of thermal aspects including maximum device temperatures.



Figure 50. Preferred airflow direction and location of hotspot of the module ( $T_{\rm ref}$ ).





### **Example Application Circuit**

#### **Requirements:**

 $V_{in}$ : 12V  $V_{out}$ : 1.8V

I<sub>out</sub>: 15A max., worst case load transient is from 10A to 15A

DV<sub>out</sub>: 1.5% of V<sub>out</sub> (36mV) for worst case load transient

V<sub>in, ripple</sub> 1.5% of V<sub>in</sub> (180mV, p-p)



CII 2 x 22µF/16V ceramic capacitor (e.g. Murata GRM32ER61C226KE20)

CI2 200µF/16V bulk electrolytic

COl 5 x 47µF/6.3V ceramic capacitor (e.g. Murata GRM31CR60J476ME19)

CO2 2 x 330µF/6.3V Polymer (e.g. Sanyo, Poscap)

 $C_{Tune}$  22 nF ceramic capacitor (can be 1206, 0805 or 0603 size)

R<sub>Tune</sub> 150 ohms SMT resistor (can be 1206, 0805 or 0603 size)

 $R_{Trim}$  6.19k $\Omega$  SMT resistor (can be 1206, 0805 or 0603 size, recommended tolerance of 0.1%)





#### **Mechanical Outline**

Dimensions are in millimeters and (inches).

Tolerances: x.x in. ± 0.02 in. (x.xx mm ± 0.5 mm) [unless otherwise indicated]

x.xx in. ±0.10 in. (x.xxx mm ± 0.25 mm)



**Top View** 



Side View





### **Recommended Pad Layout**

Dimensions are in millimeters and (inches).

Tolerances: x.x mm ± 0.02 in (x.xx mm. ± 0.05 mm.) [unless otherwise indicated]

 $x.xx mm \pm 0.010 in. (x.xxx in \pm 0.25 mm)$ 



RECOMMENDED FOOTPRINT -THRU THE BOARD-

| <b>FUNCTION</b> |
|-----------------|
| ON/OFF          |
| VIN             |
| SEQ             |
| GND             |
| VOUT            |
| TRIM            |
| S+              |
| S-              |
| PGOOD           |
| SYNC            |
|                 |



### **Packaging Details**

The The 12V TLynx<sup>™</sup> modules are supplied in tape & reel as standard. Modules are shipped in quantities of 250 modules per reel. All Dimensions are in millimeters and (in inches).



#### **Reel Dimensions:**

Outside Dimensions: 330.2 mm (13.00")

**Inside Dimensions:** 177.8 mm (7.00")

**Tape Width:** 24.00 mm (0.945")

APTS020\_DS



#### **Surface Mount Information**

#### Pick and Place

The 12V TLynx<sup>™</sup> modules use an open frame construction and are designed for a fully automated assembly process. The modules are fitted with a label designed to provide a large surface area for pick and place operations. The label meets all the requirements for surface mount processing, as well as safety standards, and is able to withstand reflow temperatures of up to 300°C. The label also carries product information such as product code, serial number and the location of manufacture.

#### **Nozzle Recommendations**

The module weight has been kept to a minimum by using open frame construction. Variables such as nozzle size, tip style, vacuum pressure and placement speed should be considered to optimize this process. The minimum recommended inside nozzle diameter for reliable operation is 3mm. The maximum nozzle outer diameter, which will safely fit within the allowable component spacing, is 7 mm.

#### Bottom Side / First Side Assembly

This module is not recommended for assembly on the bottom side of a customer board. If such an assembly is attempted, components may fall off the module during the second reflow process. If assembly on the bottom side is planned, please contact Lineage Power for special manufacturing process instructions.

#### **Lead Free Soldering**

The 12V TLynx<sup>™</sup> modules are lead-free (Pb-free) and RoHS compliant and fully compatible in a Pb-free soldering process. Failure to observe the instructions below may result in the failure of or cause damage to the modules and can adversely affect long-term reliability.

#### **Pb-free Reflow Profile**

Power Systems will comply with J-STD-020 Rev. C (Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices) for both Pb-free solder profiles and MSL classification procedures. This standard provides a recommended forced-air-convection reflow profile based on the volume and thickness of the package (table 4-2). The suggested Pb-free solder paste is Sn/Ag/Cu (SAC). For questions regarding Land grid array(LGA) soldering,

solder volume; please contact OmniOn for special manufacturing process instructions. The recommended linear reflow profile using Sn/Ag/Cu solder is shown in Fig. 43. Soldering outside of the recommended profile requires testing to verify results and performance.

#### **MSL Rating**

The 12V TLynx™ modules have a MSL rating of 2.

#### Storage and Handling

The recommended storage environment and handling procedures for moisture-sensitive surface mount packages is detailed in J-STD-033 Rev. A (Handling, Packing, Shipping and Use of Moisture/ Reflow Sensitive Surface Mount Devices). Moisture barrier bags (MBB) with desiccant are required for MSL ratings of 2 or greater. These sealed packages should not be broken until time of use. Once the original package is broken, the floor life of the product at conditions of £ 30°C and 60% relative humidity varies according to the MSL rating (see J-STD-033A). The shelf life for dry packed SMT packages will be a minimum of 12 months from the bag seal date, when stored at the following conditions: < 40° C, < 90% relative humidity.



Figure 50. Recommended linear reflow profile using Sn/Ag/Cu solder.

#### **Post Solder Cleaning and Drying Considerations**

Post solder cleaning is usually the final circuit-board assembly process prior to electrical board testing. The result of inadequate cleaning and drying can affect both the reliability of a power module and the testability of the finished circuit-board assembly. For guidance on appropriate soldering, cleaning and drying procedures, refer to Board Mounted Power Modules: Soldering and Cleaning Application Note (ANO4-001).



### **Ordering Information**

Please contact your OmniOn Sales Representative for pricing, availability and optional features.

| Device Code      | Input Voltage<br>Range  | Output Voltage            | Output<br>Current | On/OffLogic | Ordering code |
|------------------|-------------------------|---------------------------|-------------------|-------------|---------------|
| APTS020A0X3-SRZ  | 4.5 – 14V <sub>dc</sub> | 0.69 – 5.5V <sub>dc</sub> | 20A               | Negative    | CC109127115   |
| APTS020A0X43-SRZ | 4.5 – 14V <sub>dc</sub> | 0.69 – 5.5V <sub>dc</sub> | 20A               | Positive    | CC109127123   |

**Table 6. Device Codes** 

| TLynx<br>family | Sequencing feature.           | Input<br>voltage<br>range | Output<br>current | Output<br>voltage                 | On/Off<br>logic                           | O                                         | ptions | ROHS<br>Compliance |
|-----------------|-------------------------------|---------------------------|-------------------|-----------------------------------|-------------------------------------------|-------------------------------------------|--------|--------------------|
| AP              | Т                             | S                         | 020A0             | Х                                 | 4                                         | -SR                                       |        | Z                  |
|                 | T = with Seq.<br>X = w/o Seq. | S = 4.5 -<br>14V          | 20.0A             | X =<br>program<br>mable<br>output | 4 =<br>positive No<br>entry =<br>negative | S = Surface<br>Mount<br>R = Tape&<br>Reel |        | Z = ROHS           |

**Table 7. Coding Scheme** 

#### **Contact Us**

For more information, call us at

+1-877-546-3243 (US)

+1-972-244-9288 (Int'l)



# **Change History (excludes grammar & clarifications)**

| Revision | Date       | Description of the change      |
|----------|------------|--------------------------------|
| 1.4      | 03-24-2022 | ROHS Updated                   |
| 1.5      | 11-22-2023 | Updated as per OmniOn template |

APTS020\_DS



#### **OmniOn Power Inc.**

601 Shiloh Rd. Plano, TX USA

#### omnionpower.com

We reserve the right to make technical changes or modify the contents of this document without prior notice. OmniOn Power does not accept any responsibility for errors or lack of information in this document and makes no warranty with respect to and assumes no liability as a result of any use of information in this document.

We reserve all rights in this document and in the subject matter and illustrations contained therein. Any reproduction, disclosure to third parties or utilization of its contents – in whole or in parts – is forbidden without prior written consent of OmniOn Power. This document does not convey license to any patent or any intellectual property right. Copyright© 2023 OmniOn Power Inc. All rights reserved.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

### OmniOn Power:

APTS020A0X3-SRZ APTS020A0X43-SRZ