

# **Product Specification**

# 400GBASE-DR4 QSFP-DD Optical Transceiver Module FTCD4523E3PCM

#### PRODUCT FEATURES

- Hot-pluggable QSFP-DD type 2 form factor
- Supports 425Gb/s aggregate bit rate
- Power dissipation <8W
- RoHS-6 compliant
- Case temperature range 0°C to +70°C (c-temp)
- Single 3.3V power supply
- Aligned with IEEE 802.3bs
- 4x100Gb/s PAM4 serial lanes
- 8x50G PAM4 retimed electrical interface
- Parallel MPO receptacle
- I2C management interface



#### **APPLICATIONS**

- 400G DR4 applications with FEC
- 100GbE breakout applications

Finisar's FTCD4523E3PCM DR4 QSFP-DD transceiver modules are designed for use in 400 Gigabit Ethernet links on up to 500m of single mode fiber. They are compliant with the QSFP-DD MSA, QSFP28 MSA<sup>1</sup>, PSM4 MSA<sup>2</sup> and portions of IEEE P802.3bm<sup>6</sup>. Digital diagnostic functions are available via the I2C interface, as specified by the QSFP28 MSA and Finisar Application Note AN-20xx<sup>5</sup>. The transceiver is RoHS-6 compliant per Directive 2011/65/EU4 and Finisar Application Note AN-2038<sup>5</sup>.

#### PRODUCT SELECTION

FTCD4523E3PCM (Application select 1 set to 4x100G mode) FTCD4523E3PCM-4A (Application select 1 set to 400G mode)

E: Ethernet protocol
P: Pull-tab type release

C: Commercial temperature range

M: MPO receptacle

## I. Pin Descriptions





Figure 1 – QSFP-DD -compliant 76-pin connector (per QSFP-DD MSA)

| Pad | Logic       | Symbol           | Description                         | Plug<br>Sequence <sup>4</sup> | Notes    |
|-----|-------------|------------------|-------------------------------------|-------------------------------|----------|
| 1   |             | GND              | Ground                              | 1B                            | 1        |
| 2   | CML-I       | Tx2n             | Transmitter Inverted Data Input     | 3B                            | · ·      |
| 3   | CML-I       | Tx2p             | Transmitter Non-Inverted Data Input | 3B                            |          |
| 4   |             | GND              | Ground                              | 1B                            | 1        |
| 5   | CML-I       | Tx4n             | Transmitter Inverted Data Input     | 3B                            | <u> </u> |
| 6   | CML-I       | Tx4p             | Transmitter Non-Inverted Data Input | 3B                            |          |
| 7   | · · · · · · | GND              | Ground                              | 1B                            | 1        |
| 8   | LVTTL-I     | ModSelL          | Module Select                       | 3B                            | · ·      |
| 9   | LVTTL-I     | ResetL           | Module Reset                        | 3B                            |          |
| 10  |             | VccRx            | +3.3V Power Supply Receiver         | 2B                            | 2        |
| 11  | LVCMOS-I/O  | SCL              | TWI serial interface clock          | 3B                            | _        |
| 12  | LVCMOS-I/O  | SDA              | TWI serial interface data           | 3B                            |          |
| 13  |             | GND              | Ground                              | 1B                            | 1        |
| 14  | CML-O       | Rx3p             | Receiver Non-Inverted Data Output   | 3B                            | · ·      |
| 15  | CML-O       | Rx3n             | Receiver Inverted Data Output       | 3B                            |          |
| 16  |             | GND              | Ground                              | 1B                            | 1        |
| 17  | CML-O       | Rx1p             | Receiver Non-Inverted Data Output   | 3B                            |          |
| 18  | CML-O       | Rx1n             | Receiver Inverted Data Output       | 3B                            |          |
| 19  |             | GND              | Ground                              | 1B                            | 1        |
| 20  |             | GND              | Ground                              | 1B                            | 1        |
| 21  | CML-O       | Rx2n             | Receiver Inverted Data Output       | 3B                            |          |
| 22  | CML-O       | Rx2p             | Receiver Non-Inverted Data Output   | 3B                            |          |
| 23  |             | GND              | Ground                              | 1B                            | 1        |
| 24  | CML-O       | Rx4n             | Receiver Inverted Data Output       | 3B                            |          |
| 25  | CML-O       | Rx4p             | Receiver Non-Inverted Data Output   | 3B                            |          |
| 26  |             | GND              | Ground                              | 1B                            | 1        |
| 27  | LVTTL-O     | ModPrsL          | Module Present                      | 3B                            |          |
| 28  | LVTTL-O     | IntL/ RxLOS      | Interrupt/optional RxLOS            | 3B                            |          |
| 29  |             | VccTx            | +3.3V Power supply transmitter      | 2B                            | 2        |
| 30  |             | Vcc1             | +3.3V Power supply                  | 2B                            | 2        |
| 31  | LVTTL-I     | LPMode/<br>TxDis | Low Power mode/optional TX Disable  | 3B                            |          |
| 32  |             | GND              | Ground                              | 1B                            | 1        |
| 33  | CML-I       | Tx3p             | Transmitter Non-Inverted Data Input | 3B                            |          |
| 34  | CML-I       | Tx3n             | Transmitter Inverted Data Input     | 3B                            |          |
| 35  |             | GND              | Ground                              | 1B                            | 1        |
| 36  | CML-I       | Tx1p             | Transmitter Non-Inverted Data Input | 3B                            |          |
| 37  | CML-I       | Tx1n             | Transmitter Inverted Data Input     | 3B                            |          |
| 38  |             | GND              | Ground                              | 1B                            | 1        |
| 39  |             | GND              | Ground                              | 1A                            | 1        |
| 40  | CML-I       | Tx6n             | Transmitter Inverted Data Input     | 3A                            |          |
| 41  | CML-I       | Тх6р             | Transmitter Non-Inverted Data Input | 3A                            |          |
| 42  |             | GND              | Ground                              | 1A                            | 1        |
| 43  | CML-I       | Tx8n             | Transmitter Inverted Data Input     | 3A                            |          |
| 44  | CML-I       | Tx8p             | Transmitter Non-Inverted Data Input | 3A                            |          |
| 45  |             | GND              | Ground                              | 1A                            | 1        |

| Pad | Logic            | Symbol     | Description                             | Plug<br>Sequence <sup>4</sup> | Notes |
|-----|------------------|------------|-----------------------------------------|-------------------------------|-------|
| 46  | LVCMOS<br>/CML-I | P/VS4      | Programmable/Module Vendor Specific 4   | 3A                            | 5     |
| 47  | LVCMOS<br>/CML-I | P/VS1      | Programmable/Module Vendor Specific 1   | 3A                            | 5     |
| 48  |                  | VccRx1     | 3.3V Power Supply                       | 2A                            | 2     |
| 49  | LVCMOS<br>/CML-O | P/VS2      | Programmable/Module Vendor Specific 2   | 3A                            | 5     |
| 50  | LVCMOS<br>/CML-O | P/VS3      | Programmable/Module Vendor Specific 3   | 3A                            | 5     |
| 51  |                  | GND        | Ground                                  | 1A                            | 1     |
| 52  | CML-O            | Rx7p       | Receiver Non-Inverted Data Output       | 3A                            |       |
| 53  | CML-O            | Rx7n       | Receiver Inverted Data Output           | 3A                            |       |
| 54  |                  | GND        | Ground                                  | 1A                            | 1     |
| 55  | CML-O            | Rx5p       | Receiver Non-Inverted Data Output       | 3A                            |       |
| 56  | CML-O            | Rx5n       | Receiver Inverted Data Output           | 3A                            |       |
| 57  |                  | GND        | Ground                                  | 1A                            | 1     |
| 58  |                  | GND        | Ground                                  | 1A                            | 1     |
| 59  | CML-O            | Rx6n       | Receiver Inverted Data Output           | 3A                            |       |
| 60  | CML-O            | Rx6p       | Receiver Non-Inverted Data Output       | 3A                            |       |
| 61  |                  | GND        | Ground                                  | 1A                            | 1     |
| 62  | CML-O            | Rx8n       | Receiver Inverted Data Output           | 3A                            |       |
| 63  | CML-O            | Rx8p       | Receiver Non-Inverted Data Output       | 3A                            |       |
| 64  |                  | GND        | Ground                                  | 1A                            | 1     |
| 65  |                  | NC         | No Connect                              | 3A                            | 3     |
| 66  |                  | Reserved   | For future use                          | 3A                            | 3     |
| 67  |                  | VccTx1     | 3.3V Power Supply                       | 2A                            | 2     |
| 68  |                  | Vcc2       | 3.3V Power Supply                       | 2A                            | 2     |
| 69  | LVCMOS-I         | ePPS/Clock | 1PPS PTP clock or reference clock input | 3A                            | 6     |
| 70  |                  | GND        | Ground                                  | 1A                            | 1     |
| 71  | CML-I            | Tx7p       | Transmitter Non-Inverted Data Input     | 3A                            |       |
| 72  | CML-I            | Tx7n       | Transmitter Inverted Data Input         | 3A                            |       |
| 73  |                  | GND        | Ground                                  | 1A                            | 1     |
| 74  | CML-I            | Tx5p       | Transmitter Non-Inverted Data Input     | 3A                            |       |
| 75  | CML-I            | Tx5n       | Transmitter Inverted Data Input         | 3A                            |       |
| 76  |                  | GND        | Ground                                  | 1A                            | 1     |

Note 1: QSFP-DD uses common ground (GND) for all signals and supply (power). All are common within the QSFP-DD module and all module voltages are referenced to this potential unless otherwise noted. Connect these directly to the host board signal-common ground plane. Each connector Gnd contact is rated for a maximum current of 500 mA. Note 2: VccRx, VccRx1, Vcc1, Vcc2, VccTx and VccTx1 shall be applied concurrently. Supply requirements defined for the host side of the Host Card Edge Connector are listed in Table 10. For power classes 4 and above the module differential loading of input voltage pads must not result in exceeding contact current limits. Each connector Vcc contact is rated for a maximum current of 1500 mA.

Note 3: Reserved and no Connect pads recommended to be terminated with 10 k $\Omega$  to ground on the host. Pad 65 (No Connect) shall be left unconnected within the module.

Note 4: Plug Sequence specifies the mating sequence of the host connector and module. The sequence is 1A, 2A, 3A, 1B, 2B, 3B. (see Figure 2 for pad locations) Contact sequence A will make, then break contact with additional QSFP-DD pads. Sequence 1A and 1B will then occur simultaneously, followed by 2A and 2B, followed by 3A and 3B.

Note 5: Full definitions of the P/VSx signals currently under development. On new designs not used P/VSx signals are recommended to be terminated on the host with 10 k $\Omega$ .

Note 6: ePPS/Clock if not used recommended to be terminated with 50  $\Omega$  to ground on the host.

Figure 2 – Pad Function Definition (per QSFP-DD MSA)

# **II.** Absolute Maximum Ratings

Module performance is not guaranteed beyond the operating range (see Section VI). Exceeding the limits below may damage the transceiver module permanently.

| Parameter                           | Symbol            | Min  | Тур | Max | Unit | Ref.   |
|-------------------------------------|-------------------|------|-----|-----|------|--------|
| Maximum Supply Voltage              | Vcc               | -0.5 |     | 4.0 | V    |        |
| Storage Temperature                 | $T_{S}$           | -40  |     | +85 | °C   |        |
| Case Operating Temperature          | $T_{\mathrm{OP}}$ | 0    |     | +70 | °C   | c-temp |
| Relative Humidity                   | RH                | 15   |     | 85  | %    | 1      |
| Receiver Damage Threshold, per Lane | $P_{Rdmg}$        | 5    |     |     | dBm  |        |

#### Notes:

1. Non-condensing.

# III. Electrical Characteristics (EOL, $T_{OP} = 0$ to +70 °C, $V_{CC} = 3.135$ to 3.465 Volts)

| Parameter                                     | Symbol      | Min                               | Тур                       | Max   | Unit | Ref. |
|-----------------------------------------------|-------------|-----------------------------------|---------------------------|-------|------|------|
| Supply Voltage                                | Vcc         | 3.135                             | 3.3                       | 3.465 | V    |      |
| Supply Current                                | Icc         |                                   |                           | 2.55  | Α    |      |
| Module total power                            | P           |                                   |                           | 8     | W    | 1    |
| Transmitter                                   |             |                                   |                           |       |      |      |
| Signaling rate per lane                       |             | 26.5                              | $625 \pm 100 \text{ p}$   | pm.   | Gbd  |      |
| Differential data input voltage per lane      | Vin,pp,diff | 900                               |                           |       | mV   | 2    |
| Differential input return loss                |             |                                   | quation (83<br>EEE802.3bi |       | dB   |      |
| Differential to common mode input return loss |             |                                   | quation (83<br>EEE802.3bi |       | dB   |      |
| Differential termination mismatch             |             |                                   |                           | 10    | %    |      |
| Module stress input test                      |             |                                   | er 120E.3.4<br>EEE802.3b  |       |      | 3    |
| Single-ended voltage tolerance range          |             | -0.4                              |                           | 3.3   | V    |      |
| DC common mode voltage                        |             | -350                              |                           | 2850  | mV   | 4    |
| Receiver                                      |             |                                   |                           |       |      |      |
| Signaling rate per lane                       |             | 26.5                              | 625± 100 p                | pm.   | Gbd  |      |
| AC common-mode output voltage (RMS)           |             |                                   |                           | 17.5  | mV   |      |
| Differential output voltage                   |             |                                   |                           | 900   | mV   |      |
| Near-end ESMW (Eye symmetry mask width)       |             | 0.265                             |                           |       | UI   |      |
| Near-end Eye height, differential (min)       |             | 70                                |                           |       | mV   |      |
| Far-end ESMW (Eye symmetry mask width)        |             | 0.2                               |                           |       | UI   |      |
| Far-end Eye height, differential (min)        |             | 30                                |                           |       | mV   |      |
| Far-end pre-cursor ISI ratio                  |             | -4.5                              |                           | 2.5   | dB   |      |
| Differential output return loss               |             | Per equation 83E-2<br>IEEE802.3bm |                           |       |      |      |
| Common to differential mode                   |             | Per equation 83E-3                |                           |       |      |      |
| conversion return loss                        |             | II                                | EEE802.3bi                | m     |      |      |
| Differential termination mismatch             |             |                                   |                           | 10    | %    |      |
| Transition time (min, 20% to 80%)             |             | 9.5                               |                           |       | ps   |      |
| DC common mode voltage (min)                  |             | -350                              |                           | 2850  | mV   | 4    |

#### Notes:

- 1. Maximum total power value is specified across the full temperature and voltage range.
- 2. With the exception to 120E.3.1.2 that the pattern is PRBS31Q or scrambled idle.
- 3. Meets specified BER
- 4. DC common mode voltage generated by the host. Specification includes effects of ground offset voltage.

# IV. Optical Characteristics (EOL, $T_{OP} = 0$ to +70 °C, $V_{CC} = 3.135$ to 3.465 Volts)

Meets 400GBASE-DR4 as being defined by IEEE P802.3bs

| Parameter                                                          | Symbol | Min  | Тур               | Max  | Unit  | Ref. |
|--------------------------------------------------------------------|--------|------|-------------------|------|-------|------|
| Transmitter                                                        |        |      |                   |      |       |      |
| Signaling rate (each lane (range)                                  |        | 5    | $3.125 \pm 100$ j | ppm  | GBd   |      |
| Modulation format                                                  |        |      | PAM4              |      |       |      |
| Lane wavelength (range)                                            |        |      | 1304.5 to 131     | 7.5  | nm    |      |
| Side-mode suppression ratio (SMSR)                                 |        | 30   |                   |      | dB    |      |
| Average launch power, each lane                                    |        |      |                   | 4    | dBm   |      |
| Average launch power, each lane                                    |        | -2.9 |                   |      | dBm   | 1    |
| Outer Optical Modulation Amplitude (OMAouter), each lane           |        | -0.8 |                   | 4.2  | dBm   | 2    |
| Launch power in OMAouter minus TDECQ, each lane                    |        | -2.2 |                   |      | dBm   |      |
| Transmitter and dispersion eye closure for PAM4 (TDECQ), each lane |        |      |                   | 3.4  | dB    |      |
| Average launch power of OFF transmitter, each lane                 |        |      |                   | -15  | dBm   |      |
| Extinction ratio                                                   |        | 3.5  |                   |      | dB    |      |
| RIN <sub>21.4</sub> OMA                                            | •      |      |                   | -136 | dB/Hz |      |
| Optical return loss tolerance                                      |        |      |                   | 21.4 | dB    |      |
| Transmitter reflectance                                            |        |      |                   | -26  | dB    | 3    |

#### Notes:

- 1. Average launch power, each lane (min) is informative and not the principal indicator of signal strength. A transmitter with launch power below this value cannot be compliant; however, a value above this does not ensure compliance.
- 2. Even if the TDECQ < 1.4 dB, the OMAouter (min) must exceed this value
- 3. Transmitter reflectance is defined looking into the transmitter

| Parameter                                             | Symbol  | Min  | Тур             | Max  | Unit | Ref. |
|-------------------------------------------------------|---------|------|-----------------|------|------|------|
| Receiver                                              |         |      |                 |      |      |      |
| Signaling rate (each lane (range)                     |         | 5    | $3.125 \pm 100$ | ppm  | GBd  |      |
| Modulation format                                     |         |      | PAM4            |      |      |      |
| Lane wavelength (range)                               |         |      | 1304.5 to 131   | 7.5  | nm   |      |
| Damage threshold, each lane                           |         |      | 5               |      | dBm  | 1    |
| Average receive power, each lane                      |         |      |                 | 4    | dBm  |      |
| Average receive power, each lane                      |         | -5.9 |                 |      | dBm  | 2    |
| Receive power (OMAouter), each lane                   |         |      |                 | 4.2  | dBm  |      |
| Receiver reflectance                                  |         |      |                 | -26  | dB   |      |
| Receiver sensitivity (OMAouter), each lane            |         |      |                 | -4.4 | dBm  | 3    |
| Stressed receiver sensitivity (OMAouter), each lane   |         |      |                 | -1.9 | dBm  | 4    |
| Conditions of stressed receiver sensitivit            | y test: |      |                 |      |      |      |
| Stressed eye closure for PAM4 (SECQ), lane under test |         | 3.4  |                 | dB   | 5    |      |
| OMAouter of each aggressor lane                       |         | 4.2  |                 |      | dBm  |      |

#### Notes:

- 1. The receiver shall be able to tolerate, without damage, continuous exposure to an optical input signal having this average power level.
- 2. Average receive power, each lane (min) is informative and not the principal indicator of signal strength. A received power below this value cannot be compliant; however, a value above this does not ensure compliance.
- 3. Receiver sensitivity (OMAouter), each lane (max) is informative and is defined for a transmitter with SECO of 0.9 dB.
- 4. Measured with conformance test signal at TP3 (see 124.8.9) for the BER specified in 124.1.1.
- 5. These test conditions are for measuring stressed receiver sensitivity. They are not characteristics of the receiver.

### V. General Specifications

| Parameter                           | Symbol | Min | Тур | Max    | Units | Ref. |
|-------------------------------------|--------|-----|-----|--------|-------|------|
| Bit Rate (all wavelengths combined) | BR     |     |     | 425    | Gb/s  | 1    |
| Bit Error Ratio                     | BER    |     |     | 2.4E-4 |       | 2    |
| <b>Maximum Supported Distances</b>  |        |     |     |        |       |      |
| Fiber Type                          |        |     |     |        |       |      |
| SMF per G.652                       | Lmax1  |     |     | 500    | m     |      |

#### Notes:

- 1. Supports 400GBASE-DR4 per IEEE P802.3bs.
- 2. As defined by IEEE P802.3bs.

## VI. Environmental Specifications

Finisar FTCD4523E3PCM DR4 QSFP-DD transceivers have an operating case temperature range of 0°C to +70°C.

| Parameter                  | Symbol           | Min | Тур | Max | Units | Ref. |
|----------------------------|------------------|-----|-----|-----|-------|------|
| Case Operating Temperature | $T_{op}$         | 0   |     | +70 | °C    |      |
| Storage Temperature        | $T_{\text{sto}}$ | -40 |     | +85 | °C    |      |

#### VII. Regulatory Compliance

Finisar FTCD4523E3PCM DR4 QSFP-DD transceivers are Class 1 Laser Products. They are certified per the following standards:

| Agency   | Standard                                    |
|----------|---------------------------------------------|
| FDA/CDRH | CDRH 21 CFR 1040 and Laser Notice 56        |
| UL       | IEC 60825-1:2014<br>IEC 60825-2: 2004+A1+A2 |
| UL       | IEC 62368-1:2018                            |
| UL/CSA   | CLASS 3862.07<br>CLASS 3862.87              |
|          | FDA/CDRH<br>UL<br>UL                        |

Copies of the referenced certificates are available at Finisar Corporation upon request.

CAUTION: Use of controls or adjustments or performance of procedures other than those specified herein may result in hazardous radiation exposure.

## **III.** Digital Diagnostics Functions

FTCD4523E3PCM DR4 QSFP-DD transceivers support the I2C-based diagnostics interface specified by the SFF Commitee<sup>1</sup>. See also Finisar Application Note AN-20xx (TBD).

# **IX.** Memory Contents

Per QSFP-DD MSA Specification<sup>1</sup>. See Finisar Application Note AN-20xx (TBD).

#### **XI.** Mechanical Specifications

Finisar FTCD4523E3PCM DR4 QSFP-DD transceivers are compatible with the QSFP-DD Type 2 Specification for pluggable form factor modules.



Figure 2. FTCD4523E3PCM Mechanical Dimensions.



Figure 3. Product Label

#### XII. References

- 1. QSFP-DD Specification for QSFP Double Density 8X Pluggable Transceiver
- 2. SFF-8665: "QSFP+ 28Gb/s 4X Pluggable Transceiver Solution (QSFP28)", Rev 1.9, June 29, 2015 and associated SFF documents referenced therein:
  - i. SFF-8661
  - ii. SFF-8679
  - iii. SFF-8636
  - iv. SFF-8662
  - v. SFF-8663
  - vi. SFF-8672
  - vii. SFF-8683
- 3. Directive 2011/65/EU of the European Parliament and of the Council, "on the restriction of the use of certain hazardous substances in electrical and electronic equipment," July 1, 2011.
- 4. "Application Note AN-2038: Finisar Implementation Of RoHS Compliant Transceivers", Finisar Corporation, January 21, 2005.
- 5. Application Note AN-2153, Initialization, Finisar Corporation.
- 6. Application Note AN-2154, EEPROM Map, Finisar Corporation.
- 7. IEEE P802.3bs, 400GAUI-8 Interface.

#### **For More Information:**

Finisar Corporation 1389 Moffett Park Drive Sunnyvale, CA 94089-1133 Tel. 1-408-548-1000 Fax 1-408-541-6138 sales@finisar.com www.finisar.com

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

II-VI:

FTCD4523E3PCM

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Coherent:

FTCD4523E3PCM-4A