# AK5736

[AK5736]

for Wonderful Cruising

# Safe Comfortable Cabin

6-Channel Differential Audio ADC with Diagnostics

1. General Description

The AK5736 is a 6-channel audio ADC with an integrated SAR ADC, enabling robust error detection. The error detection function monitors the connection status of the line and microphone inputs. The AK5736 includes mic PGAs (pre-gain amplifiers) and programmable microphone bias. These functions make it ideal for microphone array applications such as automotive ANC (Active Noise Cancelation). The digital audio interface supports I<sup>2</sup>S, multi-slot TDM, and left-justified formats, making it easy to connect to your DSP of choice.

#### 2. Features

- 1. Audio ADC
  - 6-Channel Audio ADC
  - Full-differential Input and Single-ended Input
  - PGA for Microphone: 0dB or 6dB ~ 20dB (1dB step)
  - Input Voltage: 2.0 V<sub>RMS</sub>
  - ADC Performance:
    - S/(N+D): typ 92B
    - DR, S/N: typ 100dB
  - 4 Types of LPF
    - Sharp Roll Off Filter
    - Slow Roll Off Filter
    - Short Delay Sharp Roll Off Filter (GD=4.9/fs)
    - Short Delay Slow Roll Off Filter (GD=4.3/fs)
  - Digital Volume: MUTE, -115dB ~ +52dB (1dB step)
  - Digital HPF for DC-offset cancellation: fc=2Hz
- 2. Sampling Rate: 8kHz ~ 192kHz
- 3. Master Clock: 128fs, 192fs, 256fs, 384fs, 512fs
- 4. Master/Slave Mode
- 5. Audio Interface Format: MSB First, 2's complement
  - 24bit I<sup>2</sup>S
  - 24bit Left justified
  - 24bit TDM interface up to 16ch cascaded connection
- 6. SAR ADC
  - 1ch SAR ADC for Error Detection
- 7. Error Detect Function
  - Open
  - Short across Inputs
  - Short to Ground
  - Short to MIC Bias Voltage
  - Short to Battery
  - MIC Bias Over Current/Voltage
  - Charge Pump Under Voltage
  - Over Temperature
- 8. Programmable MIC Bias Voltage: 5V ~ 9V (0.5V step)
- 9.  $\mu$ P I/F: I<sup>2</sup>C-Bus (Ver 1.0, 400kHz mode) or SPI
- 10. Power Supply:
  - AVDD= 3.0~3.6V (typ. 3.3V)
  - DVDD = 3.0~3.6V (typ. 3.3V) or 1.7~1.98V (typ. 1.8V)
  - CPVDD = 3.0~3.6V (typ. 3.3V)
- 11. Operating Temperature Range:  $Ta = -40 \sim 105^{\circ}C$
- 12. Package: 48-pin QFN

018001042-E-03

- 1 -

| 3. Table of Contents                                       |          |  |  |  |  |
|------------------------------------------------------------|----------|--|--|--|--|
| 1. General Description                                     | 1        |  |  |  |  |
| 2. Features                                                | 1        |  |  |  |  |
| 3. Table of Contents                                       | 2        |  |  |  |  |
| 4. Block Diagram                                           | 3        |  |  |  |  |
| Block Diagram                                              |          |  |  |  |  |
| 5. Pin Configurations and Functions                        | 4        |  |  |  |  |
| ■ Pin Configurations                                       | 4        |  |  |  |  |
| Pin Functions                                              | 5        |  |  |  |  |
| Handling of Unused Pins                                    | 7        |  |  |  |  |
| 6. Absolute Maximum Ratings                                | 8        |  |  |  |  |
| 7. Recommended Operating Conditions                        | 8        |  |  |  |  |
| 8. Analog Characteristics                                  | 10       |  |  |  |  |
| 9. Filter Characteristics                                  | 15       |  |  |  |  |
| ■ ADC Filter Characteristics (fs = 48kHz)                  | 15       |  |  |  |  |
| ■ ADC Filter Characteristics (fs = 96kHz)                  | 17       |  |  |  |  |
| ■ ADC Filter Characteristics (fs = 192kHz)                 | 19       |  |  |  |  |
| 10. DC Characteristics                                     | 21       |  |  |  |  |
| 11. Switching Characteristics                              |          |  |  |  |  |
| ∎ System Člocks                                            |          |  |  |  |  |
| Audio Interface                                            |          |  |  |  |  |
| ■ I <sup>2</sup> C Bus. Power-down. Reset                  |          |  |  |  |  |
| ■ Timing Diagram                                           |          |  |  |  |  |
| 12. Functional Descriptions                                |          |  |  |  |  |
| ■ Digital Core Power Supply                                |          |  |  |  |  |
| ■ Master Mode and Slave Mode                               |          |  |  |  |  |
| ■ System Clock                                             |          |  |  |  |  |
| ■ Clock Stop Detection Circuit                             |          |  |  |  |  |
| ■ Audio Interface Formats                                  |          |  |  |  |  |
| Synchronization with Audio System (SYNCDET)                |          |  |  |  |  |
| ■ Cascaded Connection in TDM Mode                          |          |  |  |  |  |
| ■ Digital HPF                                              |          |  |  |  |  |
| ■ Digital Filter Setting                                   |          |  |  |  |  |
| ■ Digital Volume                                           |          |  |  |  |  |
| ■ Power Up/Down Sequence Example                           |          |  |  |  |  |
| Analog Input Connection                                    | 45       |  |  |  |  |
| Full Scale Clip Function                                   | 47       |  |  |  |  |
| <ul> <li>Pre Gain Amplifier (PGA) for MIC Input</li> </ul> | 48       |  |  |  |  |
| ■ Charge Pump                                              |          |  |  |  |  |
| <ul> <li>MIC Bias Voltage</li> </ul>                       | 51       |  |  |  |  |
| Fror Detection Function                                    | 52       |  |  |  |  |
| Register Map                                               | 66       |  |  |  |  |
| Register Definitions                                       | 69       |  |  |  |  |
| 13 Recommended External Circuits                           | 77       |  |  |  |  |
| <ul> <li>Analog input pin protection resistor</li> </ul>   | 78       |  |  |  |  |
| <ul> <li>Internal circuit protection resistor</li> </ul>   | 79       |  |  |  |  |
| 14 Package                                                 | 80       |  |  |  |  |
| ■ Outline Dimensions                                       |          |  |  |  |  |
| ■ Material & Lead Finish                                   | 00<br>חא |  |  |  |  |
| ■ Marking                                                  | 00<br>מא |  |  |  |  |
| 15 Ordering Guide                                          |          |  |  |  |  |
| 16. Revision History                                       |          |  |  |  |  |
| IMPORTANT NOTICE                                           |          |  |  |  |  |
|                                                            |          |  |  |  |  |

#### 4. Block Diagram



Figure 1. AK5736 Block Diagram



# ■ Pin Functions

| No. | Pin<br>Name  | I/O    | Function                                                                                                                                                                                                                                                                                                                                                                                                      | Power Down            |
|-----|--------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 1   | IN6P         | 1      | Ch6 Positive Input Pin                                                                                                                                                                                                                                                                                                                                                                                        | Pull down             |
| 2   | IN6N         |        | Ch6 Negative Input Pin                                                                                                                                                                                                                                                                                                                                                                                        | Pull down             |
| 3   | PDN          | 1      | Power-Down Mode Pin<br>The AK5736 is in power-down mode and is held in reset when the<br>PDN pin = "L". Bringing the PDN pin high brings the device out of<br>reset. The AK5736 operates normally when the PDN pin ="H".                                                                                                                                                                                      | Hi-z                  |
| 4   | SPI          | I      | Control Mode Select Pin<br>"L": I <sup>2</sup> C Bus control mode, "H": 4-wire serial control mode                                                                                                                                                                                                                                                                                                            | Hi-z                  |
| 5   | CPEN         | Ι      | <ul> <li>Internal Charge Pump Enable/Disable Pin.</li> <li>"L": Enable, Voltage that is boosted by internal charge pump is supplied from the CPOUT pin to the HVDD pin. Connect CPOUT pin to the HVDD pin externally.</li> <li>"H": Disable, Internal charge pump is powered down. An external voltage should be supplied to the HVDD pin. In this case, connect AVDD to the CPVDD pin externally.</li> </ul> | Hi-z                  |
| 6   | INT          | 0      | Interrupt Signal Output Pin (Active "L")<br>Connect this pin to DVDD via an external $10k\Omega$ resistor.                                                                                                                                                                                                                                                                                                    | Hi-z                  |
| 7   | SCL<br>CCLK  | I      | (SPI pin = "L")<br>Control Data Clock Pin in I <sup>2</sup> C Bus control mode<br>(SPI pin = "H")<br>Control Data Clock Pin in 4-wire serial control mode                                                                                                                                                                                                                                                     | Hi-z                  |
| Q   | SDA          | I/O    | (SPI pin = "L")<br>Control Data Input/Output Pin in I <sup>2</sup> C Bus control mode                                                                                                                                                                                                                                                                                                                         | Hi 7                  |
| 0   | CDTI         | l      | (SPI pin = "H")<br>Control Data Input Pin in 4-wire serial control mode                                                                                                                                                                                                                                                                                                                                       | F11-2                 |
| 9   | CAD1<br>CDTO | і<br>О | (SPI pin = "L")<br>Chip Address 1 Pin in I <sup>2</sup> C Bus control mode<br>(SPI pin = "H")<br>Control Data Output Pin in 4-wire serial control mode                                                                                                                                                                                                                                                        | Hi-z                  |
| 10  | CAD0<br>CSN  | I      | (SPI pin = "L")<br>Chip Address 0 Pin in I <sup>2</sup> C Bus control mode<br>(SPI pin = "H")<br>Chip Select Pin in corial control mode in 4 wire corial control mode                                                                                                                                                                                                                                         | Hi-z                  |
| 11  | LDOE         | I      | LDO Enable Pin<br>"I ": I DO Disable "H": I DO Enable                                                                                                                                                                                                                                                                                                                                                         | Hi-z                  |
| 12  | MCLK         |        | Master Clock Input Pin                                                                                                                                                                                                                                                                                                                                                                                        | Hi-z                  |
| 13  | BICK         | I/O    | Audio Serial Data Clock Pin                                                                                                                                                                                                                                                                                                                                                                                   | Pull down by<br>100kΩ |
| 14  | LRCK         | I/O    | Channel Clock Pin                                                                                                                                                                                                                                                                                                                                                                                             | Pull down by<br>100kΩ |
| 15  | DVDD         | -      | Digital Power Supply Pin and Charge Pump Circuit Positive Power<br>Supply Pin $3.0V \sim 3.6V$ or $1.7V \sim 1.98V$<br>Connect this pin to DVSS via a $0.1\mu$ F ceramic capacitor in parallel<br>with a $10\mu$ F electrolytic capacitor.                                                                                                                                                                    | -                     |
| 16  | DVSS         | -      | Digital Ground Pin 0V                                                                                                                                                                                                                                                                                                                                                                                         | -                     |
|     |              | -      | Digital Core Power Supply Pin, 1.7-1.98V (LDOE pin= "L")                                                                                                                                                                                                                                                                                                                                                      | -                     |
| 17  | VDD18        | 0      | LDO Stabilization Capacitor Connect Pin. (LDOE pin= "H")<br>Connect a 4.7μF -40% ~ +20% ceramic capacitor to this pin.                                                                                                                                                                                                                                                                                        | Pull down             |

| No. | Pin Name | I/O  | Function                                                        | Power Down<br>Status                                           |                                                                     |  |
|-----|----------|------|-----------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------|--|
| 18  | SDTO1    | 0    | Audio Serial Data Output1 Pin                                   | "L"                                                            |                                                                     |  |
| 19  | SDTO2    | 0    | Audio Serial Data Output2 Pin                                   | "L"                                                            |                                                                     |  |
| 00  | SDTO3    | 0    | Audio Serial Data Output3 Pin                                   | Dull dawn                                                      |                                                                     |  |
| 20  | TDMI     |      | TDM Data Input Pin in TDM mode                                  | Pull-down                                                      |                                                                     |  |
|     |          |      | Charge Pump Power Supply Pin, 3.0 ~ 3.6V                        |                                                                |                                                                     |  |
| 21  | CPVDD    | -    | Connect this pin to CPVSS via a $0.1\mu$ F ceramic capacitor in | -                                                              |                                                                     |  |
|     |          |      | parallel with a $10\mu$ F electrolytic capacitor.               |                                                                |                                                                     |  |
| 22  | CPVSS    | -    | Charge Pump Ground Pin, 0V                                      | -                                                              |                                                                     |  |
|     |          |      | Charge Pump Boost Pin                                           |                                                                |                                                                     |  |
| 22  | 1/4      | 0    | Do not connect this pin to an external device to draw current.  | Pull-up to                                                     |                                                                     |  |
| 23  | VI       | 0    | Connect a 2.2uF-40% ~ +20% capacitor between the CKP1 pin       | CPVDD                                                          |                                                                     |  |
|     |          |      | and this pin.                                                   |                                                                |                                                                     |  |
| 24  | CKP1     | 0    | Charge Pump Clock pin                                           | "L"                                                            |                                                                     |  |
|     |          |      | Charge Pump Boost Pin                                           |                                                                |                                                                     |  |
| 25  | V2       | \/2  | 0                                                               | Do not connect this pin to an external device to draw current. | Pull-up to                                                          |  |
| 20  |          | 2 0  | Connect a 2.2uF-40% ~ +20% capacitor between the CKN1 pin       | CPVDD                                                          |                                                                     |  |
|     |          | -    | and this pin.                                                   |                                                                |                                                                     |  |
| 26  | CKN1     | 0    | Charge Pump Clock pin                                           | "H" (CPVDD)                                                    |                                                                     |  |
|     |          |      | Charge Pump Boost Pin                                           |                                                                |                                                                     |  |
| 27  | V3       | √3 O | Do not connect this pin to an external device to draw current.  | Pull-up to                                                     |                                                                     |  |
|     |          |      | Connect a 2.20F-40% ~ +20% capacitor between the CKP2 pin       | CPVDD                                                          |                                                                     |  |
| 20  |          | 0    | and this pin.                                                   | "["                                                            |                                                                     |  |
| 28  | CKP2     | 0    | Charge Pump Clock pin                                           | L                                                              |                                                                     |  |
|     |          |      | Do not connect this pin to an external device to draw current   | Pull-up to                                                     |                                                                     |  |
| 29  | V4       | V4   | V4                                                              | 0                                                              | Connect a 2 $2\mu E 40\%$ $\pm 20\%$ capacitor between the CKN2 pin |  |
|     |          |      | and this pin                                                    | CFVDD                                                          |                                                                     |  |
| 30  | CKN2     | 0    | Charge Pump Clock pin                                           | "H" (CPVDD)                                                    |                                                                     |  |
| 00  | 01112    |      | Charge Pump Output Pin                                          |                                                                |                                                                     |  |
|     |          |      | Connect HVDD to this pin externally when using the internal     |                                                                |                                                                     |  |
|     |          | -    | charge pump (CPEN pin = "L"). This pin should also be           | Pull-up to                                                     |                                                                     |  |
| 31  | CPOUT    | 0    | connected to AVSS via a 10uF ceramic capacitor.                 | CPVDD                                                          |                                                                     |  |
|     |          |      | This pin should be open when not using the internal charge      | ••••                                                           |                                                                     |  |
|     |          |      | pump (CPEN pin = "H").                                          |                                                                |                                                                     |  |
|     |          |      | High voltage power input pin                                    |                                                                |                                                                     |  |
|     |          |      | Connect this pin to a load dump protected 12V~16V.              |                                                                |                                                                     |  |
| 32  | HVDD     | Ι    | When CPEN pin="H", HVDD voltage, not a charge pump,             | -                                                              |                                                                     |  |
|     |          |      | makes the analog voltage like a MIC bias voltage and Pre Gain   |                                                                |                                                                     |  |
|     |          |      | Amp etc.                                                        |                                                                |                                                                     |  |
| 33  | VBATM    | I    | Battery Power Monitor Pin                                       | Pull down                                                      |                                                                     |  |

| No. | Pin Name | I/O | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Power Down<br>Status |
|-----|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| 34  | MPWR     | 0   | <ul> <li>MIC Bias Voltage Output Pin<br/>Normally, connect this pin to AVSS via a 10hm resistor and a<br/>10μF ceramic capacitor.</li> <li>* The maximum bias is 9V. The capacitance of the connecting<br/>external capacitor must be a minimum of 3.5uF, including<br/>variation tolerance, including temperature change and bias<br/>voltage difference.</li> <li>The external capacitor must be mounted as close as possible to<br/>the MPWR pin. A variation of a 10hm external resistor must be<br/>within ±10% including allowable value and temperature drift.<br/>At startup, a maximum of 500mA current may flow.</li> </ul> | Pull down            |
| 35  | VREFMP   | 0   | Voltage Reference Pin for MPWR.<br>Connect this pin to AVSS via a 2.2µF capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Pull down            |
| 36  | VREF     | 0   | Voltage Reference Decoupling Pin Connect this pin to AVSS via a $1.0\mu F$ capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Pull down            |
| 37  | AVSS     | -   | Analog Ground pin 0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -                    |
| 38  | AVDD     | -   | Analog Power Supply Pin, $3.0 \sim 3.6V$<br>Normally, connect this pin to AVSS via a $0.1\mu$ F ceramic capacitor<br>in parallel with a $10\mu$ F electrolytic capacitor.                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -                    |
| 39  | IN1P     |     | Ch1 Positive Input Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pull down            |
| 40  | IN1N     | I   | Ch1 Negative Input Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pull down            |
| 41  | IN2P     |     | Ch2 Positive Input Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pull down            |
| 42  | IN2N     | Ι   | Ch2 Negative Input Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pull down            |
| 43  | IN3P     | I   | Ch3 Positive Input Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pull down            |
| 44  | IN3N     |     | Ch3 Negative Input Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pull down            |
| 45  | IN4P     |     | Ch4 Positive Input Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pull down            |
| 46  | IN4N     |     | Ch4 Negative Input Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pull down            |
| 47  | IN5P     |     | Ch5 Positive Input Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pull down            |
| 48  | IN5N     |     | Ch5 Negative Input Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pull down            |

Note 1. All digital input pins should not be left floating.

# Handling of Unused Pins

The unused I/O pins should be connected appropriately.

| Classification | Pin Name                                      | Setting |
|----------------|-----------------------------------------------|---------|
| Analog         | IN1-6P, IN1-6N                                | Open    |
|                | V1, V2, V3, V4, CPOUT, CKP1, CKN1, CKP2, CKN2 | Open    |
|                | MPWR, VBATM                                   | Open    |
| Digital        | SDTO1-3, INT, CDTO                            | Open    |

Note that output pins with no corresponding input data will still receive (and therefore output) non-zero noise data from their respective ADC. Therefore, unused data output pins should be muted via the digital volume feature.

Note that TDM slot layout is fixed – slots with no corresponding input data will contain zeroes if muted, ADC noise data if not muted.

When not using the internal charge pump and the MPWR pin, power up the AK5736 after setting the register address 5EH[7:0] = 7FH and RSTN bit = "1". In register control mode, AK5736's roll over address is 4BH, therefore set the address to 5EH directly.

| 6. Absolute Maximum Ratings |                                      |            |         |                 |          |  |  |
|-----------------------------|--------------------------------------|------------|---------|-----------------|----------|--|--|
| (AVSS = DVSS                | S = CPVSS = 0V; Note 2)              |            |         |                 |          |  |  |
| Parameter                   |                                      | Symbol     | Min.    | Max.            | Unit     |  |  |
| Power                       | Analog (AVDD pin)                    | AVDD       | -0.3    | 5.5             | V        |  |  |
| Supplies                    | Digital Interface (DVDD pin)         | DVDD       | -0.3    | 5.5             | V        |  |  |
| Supplies.                   | Digital Core (VDD18 pin) (Note 3)    | VDD18      | -0.3    | 1.98            | V        |  |  |
|                             | Charge Pump Power Supply Pin         | CPVDD      | -0.3    | 5.5             | V        |  |  |
|                             | High voltage Supply Pin              | HVDD       | -0.3    | 18              | V        |  |  |
| Input Current               | (Any Pin Except Supplies)            | IIN        | -       | ±10             | mA       |  |  |
| IN1-6P, IN1-6               | N Input Voltage (Note 4)             |            |         |                 |          |  |  |
| No protectio                | n resistor                           | VINA       | -0.3    | 10.1            | V        |  |  |
| With protect                | ion resistor (use MPWR pin)          | VINR       | -0.3    | 18              | V        |  |  |
| With protect                | ion resistor (not use MPWR pin)      | VINR       | -0.3    | 48              | V        |  |  |
| VBATM                       | (ATT_VB bit = "0" (default))         |            | -0.3    | 18              | V        |  |  |
|                             | (ATT_VB bit = "1")                   | VINDAT     | -0.3    | 10.1            | v        |  |  |
| Digital Input \             | /oltage                              | VIND       | -0.3    | DVDD+0.3        | V        |  |  |
| Ambient Tem                 | perature (Power applied)             | Та         | -40     | 105             | °C       |  |  |
| Storage Tem                 | perature                             | Tstg       | -65     | 150             | С°       |  |  |
| Note 2 All vol              | tages are with respect to around AVS | S DVSS and | CPVSS m | ist he connecte | d to the |  |  |

Note 2. All voltages are with respect to ground. AVSS, DVSS and CPVSS must be connected to the same analog ground plane.

Note 3. When an external power supply is connected to the VDD18 and the 1.8V LDO is Off, (LDOE pin="L").

Note 4. The maximum voltage depends on the presence or absence of protection resistors. If a short between the battery and analog input is expected, insert a protection resistor. VINA is the voltage at IN1-6P and IN1-6N pins, and VINR is the voltage at the signal source side of the protection resistor. Refer to Recommended External Circuits.

WARNING: Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.

|                                | 7. Recommended Operating Conditions                                                           |               |            |            |              |        |  |
|--------------------------------|-----------------------------------------------------------------------------------------------|---------------|------------|------------|--------------|--------|--|
| (AVSS = DV                     | (SS = CPVSS = 0V; Note 2)                                                                     |               |            |            |              |        |  |
| Parameter Symbol Min. Typ. Max |                                                                                               |               |            | Max.       | Unit         |        |  |
|                                | Analog (AVDD pin)                                                                             | AVDD          | 3.0        | 3.3        | 3.6          | V      |  |
| Power<br>Supplies              | (LDOE pin= "L") (Note 5)<br>Digital Interface (DVDD pin) (Note 6)<br>Digital Core (VDD18 pin) | DVDD<br>VDD18 | 1.7<br>1.7 | 1.8<br>1.8 | 1.98<br>1.98 | V<br>V |  |
|                                | (LDOE pin= "H") (Note 7)<br>Digital Interface (DVDD pin)                                      | DVDD          | 3.0        | 3.3        | 3.6          | V      |  |
|                                | Charge Pump (CPVDD pin) (Note 8)                                                              | CPVDD         | 3.0        | 3.3        | 3.6          | V      |  |
|                                | Analog (HVDD pin) (Note 9)                                                                    | HVDD          | 12         | 14.5       | 16           | V      |  |

Note 2. All voltages are with respect to ground. AVSS, DVSS and CPVSS must be connected to the same analog ground plane.

Note 5. DVDD must be powered up before or at the same time as VDD18 when the LDOE pin="L". The power up sequence between AVDD and DVDD, AVDD and VDD18 are not critical.

Note 6. DVDD should be in the range of VDD18 ±0.1V when the LDOE pin= "L".

Note 7. The internal LDO outputs 1.8V when the LDOE pin="H". The power up sequence between DVDD and AVDD is not critical.

Note 8. Connect the CPVDD pin to AVDD when the CPEN pin="H". If the CPEN pin is "L", the voltage difference between CPVDD and AVDD should be less than 0.1V. There is no restriction on the voltage difference when CPVDD and AVDD rise and fall.

# Asahi**KASEI**

- Note 9. When the internal charge pump is not used and an external power supply is supplied to the HVDD pin, the AK5736 should be reset by setting RSTN bit="0" or PDN pin="L" if the HVDD voltage drops to a value lower than recommended operating conditions or has an instantaneous interruption. This is recommended in order to avoid clicking noises.
- Note 10. Exposed Pad on the back surface of the package must be connected to ground. At least 24 thermal vias should be added when solid ground is applied on one layer, and 8 or more thermal vias are recommended when solid ground is applied on two layers.

WARNING: AKM assumes no responsibility for the usage beyond the conditions in this datasheet.

### 8. Analog Characteristics

(Ta = 25°C; AVDD = DVDD = CPVDD = 3.3V; AVSS = DVSS = CPVSS = 0V; MCLK = 512fs, fs = 48kHz, BICK = 64fs; Signal Frequency = 1kHz; 24bit Data; Measurement frequency = 20Hz ~ 20kHz; HVDD = CPOUT(CPEN pin = "L") / HVDD = 14.5V (CPEN pin = "H"); IN\*P DC level = 6.0V / IN\*N DC level = 3.0V(Differential \*:1, 2, ...,6), IN\*P DC level = 4.5V / IN\*N DC level = 0V(Single-end \*:1, 2, ...,6); unless otherwise specified)

| Parameter     |               |          | Min.                                | Тур.  | Max. | Unit  |      |  |
|---------------|---------------|----------|-------------------------------------|-------|------|-------|------|--|
| ADC Ana       | alog Charact  | eristics | i                                   |       |      |       |      |  |
| Resolutio     | n             |          |                                     | -     | -    | 24    | Bit  |  |
|               |               | PGA      | Differential (Note 11)              | 1.9   | 2.0  | 2.1   | Vrms |  |
| Input Volt    | tago          | 0dB      | Single-ended                        | 0.95  | 1.0  | 1.05  | Vrms |  |
| Input voltage |               | PGA      | Differential (Note 11)              | 0.18  | 0.2  | 0.22  | Vrms |  |
|               |               | 20dB     | Single-ended                        | 0.091 | 0.1  | 0.109 | Vrms |  |
| PGA (Pre      | e Gain Amp)   | Gain ste | p Error                             | -0.3  | 0    | 0.3   | dB   |  |
| Input Imp     | edance        |          |                                     | 0.8   | 1.48 | 2     | MΩ   |  |
|               |               | OdB      | -0.5dBFS Differential               | 86    | 92   | -     |      |  |
|               |               | UUB      | -0.5dBFS Single-ended               | 86    | 92   | -     | ٩D   |  |
|               | 15=40KHZ      | 2040     | -0.5dBFS Differential               | 81    | 87   | -     | uБ   |  |
|               |               | 2006     | -0.5dBFS Single-ended               | 78    | 84   | -     |      |  |
| 5/(N+D)       | (             | OHD      | -0.5dBFS Differential               | 85    | 91   | -     |      |  |
|               | fs=96kHz,     | UUB      | -0.5dBFS Single-ended               | 84    | 90   | -     |      |  |
|               | 192KHZ        |          | -0.5dBFS Differential               | 79    | 85   | -     | dB   |  |
|               | (Note 12)     | 2008     | -0.5dBFS Single-ended               | 75    | 81   | -     |      |  |
|               | fs=48kHz      |          | A-weighted Differential             | 95    | 100  | -     | dB   |  |
|               |               | UUB      | A-weighted Single-ended             | 94    | 99   | -     |      |  |
|               |               | 20dB     | A-weighted Differential             | 90    | 96   | -     |      |  |
| C/N           |               |          | A-weighted Single-ended             | 85    | 91   | -     |      |  |
| 3/IN          | fs=96kHz,     | 0dB      | Flat Differential                   | 90    | 95   | -     |      |  |
|               |               |          | Flat Single-ended                   | 89    | 94   | -     | dB   |  |
|               | (Note 12)     | 20dB     | Flat Differential                   | 81    | 87   | -     | uв   |  |
|               | (11010 12)    | 2000     | Flat Single-ended                   | 75    | 81   | -     |      |  |
|               |               | OdD      | –60dBFS, A-weighted<br>Differential | 95    | 100  | -     |      |  |
| Dunania       | Dener         | UUB      | -60dBFS, A-weighted<br>Single-ended | 94    | 99   | -     |      |  |
| Dynamic       | Range         |          | –60dBFS, A-weighted<br>Differential | 90    | 96   | -     | aв   |  |
|               |               | 20dB     | -60dBFS, A-weighted<br>Single-ended | 85    | 91   | -     |      |  |
| Interchannel  |               | 0dB      | <u>.</u>                            | 90    | 100  | -     | ٩D   |  |
| Isolation     |               | 20dB     |                                     | 70    | 80   | -     | uВ   |  |
| Interchan     | inel          | 0dB      |                                     | -     | 0    | 0.2   | AD   |  |
| Gain Mis      | match         | 20dB     |                                     | -     | 0    | 0.3   | uБ   |  |
| Peak Inp      | ut Voltage (N | ote 13)  |                                     | 0     | -    | 9.5   | V    |  |

Note 11. The voltage difference between IN\*P and IN\*N pins. Input voltage is not proprtional to AVDD.

Note 12. Measurement conditions: frequency = 20Hz ~ 20kHz and MCLK = 256fs (fs = 96kHz) or 128fs (fs = 192kHz).

Note 13. Input voltage range of IN\*P and IN\*N (\*1, 2,..,6) pins that satisfies the above analog characteristics.

(Ta = 25°C; AVDD = DVDD = CPVDD = 3.3V; AVSS = DVSS = CPVSS = 0V; MCLK = 512fs, fs = 48kHz, BICK = 64fs; Signal Frequency = 1kHz; 24bit Data; Measurement frequency = 20Hz ~ 20kHz;, HVDD = CPOUT(CPEN pin = "L") / HVDD = 14.5V (CPEN pin = "H"); IN\*P DC level = 6.0V / IN\*N DC level = 3.0V (Differential mode \*:1, 2, ..., 6), IN\*P DC level = 4.5V / IN\*N DC level = 0V (Single-ended mode \*:1, 2, ..., 6), unless otherwise specified)

| Parameter                   |         |                                               | Min. | Тур. | Max. | Unit |
|-----------------------------|---------|-----------------------------------------------|------|------|------|------|
| CMRR (Note 14)              | 0dB     | Differential (1kHz, 20kHz)                    | 70   | 85   | -    | dB   |
|                             | 20dB    | Differential (1kHz, 20kHz)                    | 70   | 85   | -    |      |
| PSRR (Note 15)              | 0dB     | Differential / Single-ended                   | -    | 80   | -    | ЧD   |
|                             | 20dB    | Differential / Single-ended                   | -    | 100  | -    | uБ   |
| PSMR (Note 16)              | 0dB     | 100mVpp, 1kHz,<br>Differential / Single-ended | -    | -100 | -    | dB   |
| CMMR (Note 17)              | 0dB     | 100mVpp, 1kHz, Differential                   | -    | -100 | -    |      |
| Analog HPF Cutoff Frequency |         | 1.8                                           | 4    | 10   | Hz   |      |
| Peak Input Voltage (N       | ote 18) |                                               | 0    | -    | 9.5  | V    |

Note 14. Input conditions are 1.0 Vpp, (Gain = 0 dB), or 0.1 Vpp, (Gain = 20 dB), signal to the IN\*P pin and the IN\*N pin with the same phase and an input DC level = 4.5 V.

Note 15. PSRR is measured at AVDD and DVDD with 1kHz, 20mVpp input.

- Note 16. This value shows the level of the modulation wave, [dBFS], that appears on, "1kHz input signal ± superimposed noise frequency of the power supply", when a sine wave of 0.1 Vpp is superimposed on the AVDD pin and the DVDD pin, inputting a 1 kHz/- 0.5 dB sine wave to the IN\*P and the IN\*N pins, (\* = 1, 2, ..., 6). The superimposed noise frequency is 0.1kHz, 0.5kHz or 15.5kHz.
- Note 17. This value shows the level of the modulation wave, [dBFS], that appears on, "1kHz input signal ± common mode noise frequency", when a sine wave of 1 kHz / 0.5 dB is input to the IN\*P and the IN\*N pins, (\* 1, 2, ..., 6), in the same phase while the input DC level = 4.5 V, inputting a 0.1 Vpp sine wave to the IN\*P and the IN\*N pins. The common mode noise frequency is 0.1kHz, 0.5kHz or 15.5kHz.
- Note 18. The input voltage range of the IN\*P and the IN\*N pins, (\*1, 2, ..., 6), that satisfies the above analog characteristics.

#### **Definition of CMRR**

1. When Gain = 0dB

CMRR is measured by applying a 1kHz or 20kHz, 1.0Vpp signal to both the IN\*P and the IN\*N pins in phase. CMRR represents the ratio of the input signal 1.0Vpp and the attenuation level.



#### 2. When Gain = 20dB

CMRR is measured by applying a 1kHz or 20kHz, 0.1Vpp signal to both the IN\*P and the IN\*N pins in phase. CMRR represents the ratio of the input signal 0.1Vpp and the attenuation level.



(Ta = 25°C; AVDD = DVDD = CPVDD = 3.3V; AVSS = DVSS = CPVSS = 0V; MCLK = 512fs, fs = 48kHz, BICK = 64fs; HVDD = CPOUT (CPEN pin = "L"), HVDD = 14.5V(CPEN pin = "H"))

| Parameter                           | Min.                | Тур. | Max. | Unit |     |
|-------------------------------------|---------------------|------|------|------|-----|
| MIC Bias Current:                   |                     |      |      |      |     |
|                                     | MBS3-0 bits= "0000" | 4.90 | 5    | 5.10 | V   |
|                                     | MBS3-0 bits= "0001" | 5.39 | 5.5  | 5.61 | V   |
|                                     | MBS3-0 bits= "0010" | 5.88 | 6    | 6.12 | V   |
|                                     | MBS3-0 bits= "0011" | 6.37 | 6.5  | 6.63 | V   |
| (Note 10)                           | MBS3-0 bits= "0100" | 6.86 | 7    | 7.14 | V   |
| (Note 19)                           | MBS3-0 bits= "0101" | 7.35 | 7.5  | 7.65 | V   |
|                                     | MBS3-0 bits= "0110" | 7.84 | 8    | 8.16 | V   |
|                                     | MBS3-0 bits= "0111" | 8.33 | 8.5  | 8.67 | V   |
|                                     | MBS3-0 bits= "1000" | 8.78 | 9    | 9.22 | V   |
| Microphone Current (for 6 channels) |                     | -    | -    | 90   | mA  |
| Output Noise Level (A-weighted)     |                     | -    | -100 | -94  | dBV |

Note 19. When MBS3-0 bits = "0000"/"0001"/"0010"/"0011"/"0100"/"0101"/"0110"/"0111"/"1000", the DC output voltage (typ.) is 1.515/1.667/1.818/1.969/2.121/2.272/2.424/2.575/2.727 × AVDD(V), respectively.

When MBS3-0 bits = "0000"/"0001"/"0010"/"0101"/"0100"/"0101"/"0110"/"0111", the DC output voltage (Min, Max) is  $\pm 2.0\%$  of typical DC output voltage.

When MBS3-0 bits = "1000", the DC output voltage, (Min, Max), is  $\pm 2.5\%$  of typical DC output voltage.

(Ta = 25°C; AVDD = DVDD = CPVDD = 3.0~3.6V; AVSS = DVSS = CPVSS = 0V; MCLK = 512fs, fs = 48kHz, BCLK = 64fs, CPEN pin = "L")

| Parameter              |                      | min | typ | max | Unit |
|------------------------|----------------------|-----|-----|-----|------|
| MIC Bias Current:      |                      |     |     |     |      |
|                        | MBS3-0 bits = "0000" | -   | -   | 50  | mA   |
|                        | MBS3-0 bits = "0001" | -   | -   | 55  | mA   |
|                        | MBS3-0 bits = "0010" | -   | -   | 60  | mA   |
| Microphone Current     | MBS3-0 bits = "0011" | -   | -   | 65  | mA   |
| (for 6 channels total) | MBS3-0 bits = "0100" | -   | -   | 70  | mA   |
|                        | MBS3-0 bits = "0101" | -   | -   | 75  | mA   |
|                        | MBS3-0 bits = "0110" | -   | -   | 80  | mA   |
|                        | MBS3-0 bits = "0111" | -   | -   | 78  | mA   |
|                        | MBS3-0 bits = "1000" | -   | -   | 66  | mA   |

Note 20. Voltage difference between CPVDD and AVDD should be less than 0.1V.

(Ta = 25°C; AVDD = DVDD = CPVDD = 3.0~3.6V; HVDD = 12.0~16.0V; AVSS = DVSS = CPVSS = 0V; MCLK = 512fs, fs = 48kHz, BCLK = 64fs, CPEN in = "H")

| Parameter              | min                  | typ | max | Unit |    |
|------------------------|----------------------|-----|-----|------|----|
| MIC Bias Voltage:      |                      |     |     |      |    |
|                        | MBS3-0 bits = "0000" | -   | -   | 50   | mA |
|                        | MBS3-0 bits = "0001" | -   | -   | 55   | mA |
|                        | MBS3-0 bits = "0010" | -   | -   | 60   | mA |
| Microphono Curront     | MBS3-0 bits = "0011" | -   | -   | 65   | mA |
| (for 6 channels total) | MBS3-0 bits = "0100" | -   | -   | 70   | mA |
|                        | MBS3-0 bits = "0101" | -   | -   | 75   | mA |
|                        | MBS3-0 bits = "0110" | -   | -   | 80   | mA |
|                        | MBS3-0 bits = "0111" | -   | -   | 85   | mA |
|                        | MBS3-0 bits = "1000" | -   | -   | 90   | mA |

(Ta = 25°C; AVDD = DVDD = CPVDD = 3.3V; AVSS = DVSS = CPVSS = 0V; MCLK = 512fs, fs = 48kHz, BICK = 64fs; HVDD = CPOUT (CPEN pin = "L"), HVDD = 14.5V (CPEN pin = "H"))

| Parameter                                          | Min. | Тур. | Max. | Unit |
|----------------------------------------------------|------|------|------|------|
| SAR ADC Characteristics (DC):                      |      |      |      |      |
| Resolution                                         | -    | -    | 12   | Bit  |
| IN*P&IN*N pin Input Voltage (Note 21)              | 0    | -    | 10.1 | V    |
| VBATM pin Input Voltage (Note 22) ATT_VB bit = "0" | 0    | 14.5 | 18   | V    |
| VBATM pin Input Voltage (Note 22) ATT_VB bit = "1" | 0    | -    | 10.1 | V    |
| Integral Nonlinearity (INL) (Note 23)              | -4   | -    | +5   | LSB  |
| Differential Nonlinearity (DNL) A (Note 23)        | -4   | -    | +4   | LSB  |
| IN*P&IN*N pin Attenuation error                    | -1.4 | -    | 1.4  | %    |
| ATT_VB bit = "0"                                   | -1.8 | -    | +1.8 | %    |
| ATT_VB bit = "1"                                   | -1.4 | -    | +1.4 | %    |
| MPWR pin Attenuation error                         | -1.4 | -    | +1.4 | %    |

Note 21. Input signals of IN\*P and IN\*N pins are attenuated by 30% via internal resistance and input to the SAR ADC. The SAR ADC operates with an input voltage to IN\*P, IN\*N pins greater than 330mV. Input signals recognized as full scale are proportional to AVDD, e.g. full scale input is 10V when AVDD = 3.0V and full-scale input voltage will be 11V when AVDD = 3.3V. Do not input a voltage more than 10.1V, since this exceeds the absolute maximum rating. The internal path connected to the MIC Bias Voltage is also attenuated by 30%.

Note 22. When ATT\_VB bit = "0" (default), input signal of the VBATM pin is attenuated by 10% via internal resistance and input to the SAR ADC.

The attenuation ratio will be 30% when ATT\_VB bit = "1".

Note 23. The IN\*P, IN\*N and VBATM pins should be within the conditions stated below to guarantee specified performance.

• IN\*P, IN\*N pin ≥ 330mV

• (ATT\_VB bit = 0): VBATM pin  $\geq$ 1V,

(ATT\_VB bit = 1): VBATM pin ≥330mV

(Ta=25°C; AVDD = DVDD = CPVDD = 3.3V; AVSS = DVSS = CPVSS = 0V)

| Parameter                                            | Min. |       | Max. | Unit |
|------------------------------------------------------|------|-------|------|------|
| Power Supplies                                       |      | - 76- |      | •    |
| Power Supply Current                                 |      |       |      |      |
| Normal operation                                     |      |       |      |      |
| (PDN pin = "H"   DOE pin = "H" CPEN pin = "I ")      |      |       |      |      |
|                                                      | -    | 10    | 14   | mA   |
| DVDD (fs = 48kHz)                                    | -    | 19    | 27   | mA   |
| DVDD (is = 96kHz)                                    | -    | 28    | 39   | mA   |
| DVDD (is = 192kHz)                                   | -    | 28    | 39   | mA   |
| CPVDD (MIC bias current = 80mA)                      | -    | 500   | 550  | mA   |
| Power down (PDN pin = "L", LDOE pin = "H") (Note 24) |      |       |      |      |
| AVDD+DVDD+CPVDD                                      |      | 1     | 100  | μA   |
| Power Supply Current                                 |      |       |      |      |
| Normal operation                                     |      |       |      |      |
| (PDN pin = "H", LDOE pin = "L" CPEN pin = "L")       |      |       |      |      |
| AVDD                                                 | -    | 10    | 14   | mA   |
| DVDD+VDD18 (fs = 48kHz)                              | -    | 19    | 27   | mA   |
| DVDD+VDD18 (fs = 96kHz)                              | -    | 28    | 39   | mA   |
| DVDD+VDD18 (fs = 192kHz)                             | -    | 28    | 39   | mA   |
| CPVDD (MIC bias current = 80mA)                      | -    | 500   | 550  | mA   |
| Power down (PDN pin = "L", LDOE pin = "L") (Note 24) |      |       |      |      |
| AVDD+DVDD+CPVDD+VDD18                                |      | 1     | 100  | μA   |
| Power Supply Current                                 |      |       |      |      |
| Normal operation                                     |      |       |      |      |
| (PDN pin = "H", LDOE pin = "H" CPEN pin = "H")       |      |       |      |      |
| AVDD+CPVDD                                           | -    | 10    | 14   | mA   |
| DVDD (fs = 48kHz)                                    | -    | 19    | 27   | mA   |
| DVDD (fs = 96kHz)                                    | -    | 28    | 39   | mA   |
| DVDD (fs = 192kHz)                                   | -    | 28    | 39   | mA   |
| HVDD (MIC bias current =90mA)                        | -    | 110   | 116  | mA   |
| Power down (PDN pin = "L", LDOE pin = "H") (Note 24) |      |       |      |      |
| AVDD+DVDD+CPVDD+HVDD                                 |      | 1     | 300  | μΑ   |
| Power Supply Current                                 |      |       |      |      |
| Normal operation                                     |      |       |      |      |
| (PDN pin = "H", LDOE pin = "L" CPEN pin = "H")       |      |       |      |      |
| AVDD+CPVDD                                           | -    | 10    | 14   | mA   |
| DVDD+VDD18 (fs = 48kHz)                              | -    | 19    | 27   | mA   |
| DVDD+VDD18 (fs = 96kHz)                              | -    | 28    | 39   | mA   |
| DVDD+VDD18 (fs = 192kHz)                             | -    | 28    | 39   | mA   |
| HVDD (MIC bias current = 90mA)                       | -    | 110   | 116  | mA   |
| Power down (PDN pin = "L", LDOE pin = "L") (Note 24) |      |       |      |      |
| AVDD+DVDD+CPVDD+VDD18+HVDD                           |      | 1     | 300  | μA   |

Note 24. All digital input pins are fixed to DVDD or DVSS. The power supply current of DVDD is in TDM mode.

Note 25. Power consumption of DVDD in normal operation is measured with a 1kHz sine wave applied the IN1P, IN3P, IN5P, IN1N, IN3N and IN5N pins, and 180° phase-shifted 1 kHz sine wave applied to the IN2P, IN4P, IN6P, IN2N, IN4N and IN6N pins.

#### 9. Filter Characteristics

#### ■ ADC Filter Characteristics (fs = 48kHz)

(Ta = -40 ~ +105°C; AVDD = 3.0~3.6V, DVDD = 1.7~1.98V (LDOE pin = "L"), 3.0~3.6V (LDOE pin = "H"), VDD18 = 1.7~1.98V (LDOE pin = "L"), HVDD = CPOUT(CPEN pin = "L") / HVDD = 12~16V(CPEN pin = "H")

| Parameter                                                 | Parameter                    |             |                  | Тур.       | Max.      | Unit |
|-----------------------------------------------------------|------------------------------|-------------|------------------|------------|-----------|------|
| Digital Filter (Decimat<br>(SD bit = "0", SLOW bit        | ion LPF): SHARP RO<br>= "0") | DLL-OFF (F  | igure 2 <b>)</b> |            |           |      |
| Passband (Note 26)                                        | ,<br>+0.001/-0.06dB          | PB          | 0                | -          | 22.0      | kHz  |
| (                                                         | -6.0dB                       |             | -                | 24.4       | -         | kHz  |
| Stopband (Note 26)                                        |                              | SB          | 27.9             | -          | -         | kHz  |
| Stopband Attenuation                                      |                              | SA          | 85               | -          | -         | dB   |
| Group Delay Distortion                                    | 0 ~ 20.0kHz                  | ∆GD         | -                | 0          | -         | 1/fs |
| Group Delay (Note 27)                                     | )                            | GD          | -                | 18.8       | -         | 1/fs |
| <b>Digital Filter (Decimat</b><br>(SD bit= "0", SLOW bit= | ion LPF): SLOW RO<br>="1")   | LL-OFF (Fig | jure 3 <b>)</b>  |            |           |      |
| Passband (Note 26)                                        | +0.001/-0.076dB              | PB          | 0                | -          | 12.5      | kHz  |
|                                                           | -6.0dB                       |             | -                | 21.9       | -         | kHz  |
| Stopband (Note 26)                                        |                              | SB          | 36.5             | -          | -         | kHz  |
| Stopband Attenuation                                      |                              | SA          | 85               | -          | -         | dB   |
| Group Delay Distortion                                    | 0 ~ 20.0kHz                  | ∆GD         | -                | 0          | -         | 1/fs |
| Group Delay (Note 27)                                     | )                            | GD          | -                | 6.6        | -         | 1/fs |
| <b>Digital Filter (Decimat</b><br>(SD bit= "1", SLOW bit= | ion LPF): SHORT DE<br>= "0") | ELAY SHAR   | P ROLL-OF        | F FILTER ( | Figure 4) |      |
| Passband (Note 26)                                        | +0.001/-0.06dB               | PB          | 0                | -          | 22.0      | kHz  |
|                                                           | –6.0dB                       |             | -                | 24.4       | -         | kHz  |
| Stopband (Note 26)                                        |                              | SB          | 27.9             |            | -         | kHz  |
| Stopband Attenuation                                      |                              | SA          | 85               |            | -         | dB   |
| Group Delay Distortion                                    | 0 ~ 20.0kHz                  | ∆GD         | -                | -          | 2.6       | 1/fs |
| Group Delay (Note 27)                                     | )                            | GD          | -                | 4.9        | -         | 1/fs |
| Digital Filter (Decimat<br>(SD bit="1", SLOW bit="        | ion LPF): SHORT DE<br>"1")   | ELAY SLOW   | / ROLL-OFF       | (Figure 5) |           | -    |
| Passband (Note 26)                                        | +0.001/-0.076dB              | PB          | 0                | -          | 12.5      | kHz  |
|                                                           | -6.0dB                       | -           | -                | 21.9       | -         | kHz  |
| Stopband (Note 26)                                        |                              | SB          | 36.5             | -          | -         | kHz  |
| Stopband Attenuation                                      |                              | SA          | 85               | -          | -         | dB   |
| Group Delay Distortion                                    | ∆GD                          | -           | -                | 1.2        | 1/fs      |      |
| Group Delay (Note 27)                                     | GD                           | -           | 4.3              | -          | 1/fs      |      |
| Digital Filter (HPF):                                     |                              |             |                  |            |           |      |
| Frequency Response                                        | -3.0dB                       |             | -                | 2.0        | -         | Hz   |
|                                                           | -0.5dB                       | FR          | -                | 5.0        | -         | Hz   |
| (Note 26)                                                 | –0.1dB                       |             | -                | 13.0       | -         | Hz   |

Note 26. The passband and stopband frequencies scale with fs.

For example, PB (+0.001dB/-0.06dB) =0.46 × fs (SHARP ROLL-OFF).

For example, PB (+0.001dB/-0.076dB) =0.26 × fs (SLOW ROLL-OFF).

Note 27. The delay time introduced by the digital filters. This is the time from the application of an analog signal to the appearance of the L channel MSB on the SDTO*n* pin.

# Asahi KASEI



Figure 2. SHARP ROLL-OFF (fs=48kHz)



Figure 3. SLOW ROLL-OFF (fs=48kHz)



Figure 4. SHORT DELAY SHARP ROLL-OFF (fs=48kHz)



## ■ ADC Filter Characteristics (fs = 96kHz)

(Ta = -40 ~ +105°C; AVDD = 3.0~3.6V, DVDD = 1.7~1.98V (LDOE pin = "L"), 3.0~3.6V (LDOE pin = "H"), VDD18 = 1.7~1.98V (LDOE pin = "L"), HVDD = CPOUT(CPEN pin = "L") / HVDD = 12~16V(CPEN pin = "H")

| Parameter                  |                       | Symbol     | Min.            | Тур.         | Max. | Unit |
|----------------------------|-----------------------|------------|-----------------|--------------|------|------|
| Digital Filter (Decimatio  | on LPF): SHARP RO     | OLL-OFF (  | Figure 6)       |              |      |      |
| (SD bit="0", SLOW bit="0   | ")                    | 1          |                 |              | 1    |      |
| Passband (Note 26) 0.      | 001dB/-0.06dB         | PB         | 0               | -            | 44.1 | kHz  |
| -6                         | 5.0dB                 |            |                 | 48.8         |      | kHz  |
| Stopband (Note 26)         |                       | SB         | 55.7            | -            | -    | kHz  |
| Stopband Attenuation       |                       | SA         | 85              | -            | -    | dB   |
| Group Delay Distortion 0   | ~ 40.0kHz             | ∆GD        | -               | 0            | -    | 1/fs |
| Group Delay (Note 27)      |                       | GD         | -               | 18.8         | -    | 1/fs |
| Digital Filter (Decimatio  | n LPF): SLOW RO       | LL-OFF (Fi | gure 7 <b>)</b> |              |      |      |
|                            |                       |            | 0               |              | 25   |      |
| Passband (Note 26) +0      | 0.0010B/-0.0760B      | PB         | 0               | -            | 25   | KHZ  |
| Stophand (Note 26)         | 0.00D                 | <b>CB</b>  | -               | 43.0         | _    |      |
| Stopband Attenuation       |                       | SA<br>SA   | 85              |              | -    |      |
| Group Delay Distortion 0   | ~ 40 0kHz             |            | -               | 0            | -    | 1/fs |
| Group Delay (Note 27)      | 10.0012               | GD         | -               | 66           | -    | 1/fs |
| Digital Filter (Decimatio  |                       |            |                 | F (Figure 8  | )    | 1/10 |
| (SD bit="1", SLOW bit="0   | )")                   |            |                 | I (Figure o  | ,    |      |
| Passband (Note 26) +0      | ).001dB/-0.06dB       |            | 0               | -            | 44.1 | kHz  |
| -6                         | 6.0dB                 | PB         | -               | 48.8         | -    | kHz  |
| Stopband (Note 26)         |                       | SB         | 55.7            |              | -    | kHz  |
| Stopband Attenuation       |                       | SA         | 85              |              | -    | dB   |
| Group Delay Distortion 0   | ~ 40.0kHz             | ∆GD        | -               | -            | 2.8  | 1/fs |
| Group Delay (Note 27)      |                       | GD         | -               | 4.9          | -    | 1/fs |
| Digital Filter (Decimation | on LPF): SHORT DE     | ELAY SLO   | N ROLL-OF       | F (Figure 9) |      |      |
| (SD bit="1", SLOW bit="1   | ")                    | 1          |                 |              | 1    |      |
| Passband (Note 26) +0      | ).001dB/-0.076dB      | PR         | 0               | -            | 25   | kHz  |
| -6                         | 6.0dB                 |            | -               | 43.8         | -    | kHz  |
| Stopband (Note 26)         |                       | SB         | 73              | -            | -    | kHz  |
| Stopband Attenuation       |                       | SA         | 85              |              | -    | dB   |
| Group Delay Distortion 0   | ∆GD                   | -          | -               | 1.2          | 1/fs |      |
| Group Delay (Note 27)      | GD                    | -          | 4.4             | -            | 1/fs |      |
| Digital Filter (HPF):      | Digital Filter (HPF): |            |                 |              |      |      |
| Frequency Response         |                       | -          | 2.0             |              | Hz   |      |
|                            | –0.5dB                | FR         | -               | 5.0          | -    | Hz   |
| (Note 26)                  | –0.1dB                |            | -               | 13.0         | -    | Hz   |

Note 26. The passband and stopband frequencies scale with fs.

For example, PB (+0.001dB/-0.06dB) =0.46 × fs (SHARP ROLL-OFF).

For example, PB (+0.001dB/-0.076dB) =0.26 × fs (SLOW ROLL-OFF).

Note 27. The delay time introduced by the digital filters. This is the time from the application of an analog signal to the appearance of the L channel MSB on the SDTO*n* pin.

# Asahi KASEI













# ■ ADC Filter Characteristics (fs = 192kHz)

(Ta = -40 ~ +105°C; AVDD = 3.0~3.6V, DVDD = 1.7~1.98V (LDOE pin = "L"), 3.0~3.6V (LDOE pin = "H"), VDD18 = 1.7~1.98V (LDOE pin = "L"), HVDD = CPOUT(CPEN pin = "L") / HVDD = 12~16V(CPEN pin = "H")

| Digital Filter (Decimation LPF): SHARP ROLL-OFF (Figure 10)           (Sb bit= '0", SLOW bit= "0")           Passband         +0.001B/-0.037dB         PB         0         -         83.7         kHz           Stopband (Note 26)         SB         122.9         -         -         kHz           Stopband (Note 26)         SB         122.9         -         -         kHz           Stopband (Note 27)         GD         -         14.4         -         1/fs           Group Delay Distortion 0 ~ 40.0kHz         ΛGD         -         0         -         1/fs           Digital Filter (Decimation LPF): SLOW ROLL-OFF (Figure 11)         (SD bit= "0", SLOW bit= "1")         -         AHz           Yeasband         0.001dB/-0.1dB         PB         0         -         31.5         kHz           Stopband Attenuation         SA         85         -         dB         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0         -         1/fs           Stopband Attenuation         SA         85         -         dB         -         1/fs           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0         -         1/fs <t< th=""><th>Parameter</th><th></th><th></th><th>Symbol</th><th>Min.</th><th>Тур.</th><th>Max.</th><th>Unit</th></t<>                                                                      | Parameter                                        |                               |             | Symbol      | Min.                 | Тур.        | Max.                  | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------------|-------------|-------------|----------------------|-------------|-----------------------|------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Digital Filter (Dec                              | imation                       | LPF): SHARP | ROLL-OF     | F <b>(</b> Figure 10 | )           |                       |      |
| Passband<br>(Note 26)         +0.0018/-0.037dB<br>-6.0dB         PB         0         -         83.7         kHz<br>kHz           Stopband (Note 26)         SB         122.9         -         -         kHz           Stopband Attenuation         SA         85         -         -         dB           Group Delay Distortion 0 ~ 40.0kHz         AGD         -         0         -         1/fs           Digital Filter (Decimation LPF): SLOW ROLL-OFF (Figure 11)         .         1/fs         1/fs         1/fs           Digital Filter (Decimation LPF): SLOW ROLL-OFF (Figure 11)         .         .         .         .         .           (Note 26)         -6.0dB         PB         0         -         .         .         .           Stopband (Note 26)         SB         146         .         .         .         .           Stopband Attenuation         SA         85         .         .         .         .         .           Group Delay Distortion 0 - 40.0kHz         AGD         .         0         -         .         .           Stopband Attenuation         SA         85         .         .         .         .           Group Delay Instortion 0 - 40.0kHz         AGD <td>(SD bit= "0", SLOV</td> <td>V bit= "0"</td> <td>)</td> <td></td> <td></td> <td></td> <td></td> <td></td>                                                                                | (SD bit= "0", SLOV                               | V bit= "0"                    | )           |             |                      |             |                       |      |
| (Note 26)         -6.0dB         1 D         100.2         KHz           Stopband (Note 26)         SB         122.9         -         -         kHz           Stopband Attenuation         SA         85         -         0         1/fs           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0         -         1/fs           Group Delay (Note 27)         GD         -         14.4         -         1/fs           Digital Filter (Decimation LPF): SLOW ROLL-OFF (Figure 11)         (SD bit= "0", SLOW bit= "1")         -         84.4         -           Passband         0.001dB/-0.1dB         PB         0         -         31.5         kHz           (Note 26)         -6.0dB         PB         0         -         85.5         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0         -         1/fs           Group Delay (Note 27)         GD         -         7.3         -         1/fs           Passband         +0.001B/-0.037dB         PB         0         -         83.7         kHz           (Note 26)         -6.0dB         SB         122.9         -         kHz         Stopband (Note 26)                                                                                                                                                                                                              | Passband                                         | +0.001E                       | 3/–0.037dB  | PB          | 0                    | -           | 83.7                  | kHz  |
| Stopband (Note 26)         SB         122.9         -         -         kHz           Stopband Attenuation         SA         85         -         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0         -         1/fs           Digital Filter (Decimation LPF): SLOW ROLL-OFF (Figure 11)         (SD bit= "0", SLOW bit= "1")         -         31.5         kHz           Passband         0.001dB/-0.1dB         PB         0         -         31.5         kHz           (Note 26)         -6.0dB         PB         0         -         31.5         kHz           Stopband Attenuation         SA         85         -         dB         GB         -         1/fs           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0         -         1/fs           Digital Filter (Decimation LPF): SHORT DELAY SHARP ROLL-OFF FILTER (Figure 12)         (SD bit= "1", SLOW bit= "0")         -         kHz           Passband         +0.001B/-0.037dB         PB         0         -         83.7         kHz           (Note 26)         -6.0dB         PB         -         100.2         -         kHz           Stopband (Note 27)         GD         -                                                                                                                                                                                | (Note 26)                                        | -6.0dB                        |             | 1 D         |                      | 100.2       |                       | kHz  |
| Stopband Attenuation         SA         85         -         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0         -         1/fs           Group Delay (Note 27)         GD         -         14.4         -         1/fs           Digital Filter (Decimation LPF): SLOW ROLL-OFF (Figure 11)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Stopband (Note 2                                 | <mark>6</mark> )              |             | SB          | 122.9                | -           | -                     | kHz  |
| Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0         -         1/fs           Group Delay (Note 27)         GD         -         14.4         -         1/fs           Digital Filter (Decimation LPF): SLOW ROLL-OFF (Figure 11)<br>(SD bit= "0", SLOW bit= "1")         -         31.5         kHz           Passband         0.001dB/-0.1dB<br>-6.0dB         PB         0         -         31.5         kHz           Stopband (Note 26)         -6.0dB         SB         146         -         kHz           Stopband Attenuation         SA         85         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0         -         1/fs           Obit= "1", SLOW bit= "0"         GD         -         7.3         -         1/fs           Passband         +0.001B/-0.037dB         PB         0         -         83.7         kHz           Stopband Attenuation         SA         85         -         dB         -         100.2         -           Passband         +0.001B/-0.037dB         PB         0         -         83.7         kHz           Stopband Attenuation         SA         85         -         dB         - <t< td=""><td>Stopband Attenuat</td><td>tion</td><td></td><td>SA</td><td>85</td><td>-</td><td>-</td><td>dB</td></t<>                                                                              | Stopband Attenuat                                | tion                          |             | SA          | 85                   | -           | -                     | dB   |
| Group Delay         (Note 27)         GD         -         14.4         -         1/fs           Digital Filter (Decimation LPF): SLOW ROLL-OFF (Figure 11)         (SD bit= "0", SLOW bit= "1")         -         31.5         kHz           Passband         0.001dB/-0.1dB         PB         0         -         31.5         kHz           (Note 26)         -6.0dB         PB         0         -         31.5         kHz           Stopband (Note 26)         SB         146         -         kHz         Stopband Attenuation         SA         85         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0         -         1/fs           Digital Filter (Decimation LPF): SHORT DELAY SHARP ROLL-OFF FILTER (Figure 12)         (SD bit= "0")         -         83.7         kHz           Passband         +0.001B/-0.037dB         PB         0         -         83.7         kHz           Stopband (Note 26)         SB         122.9         -         -         kHz           Stopband (Note 27)         GD         -         0.3         1/fs           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         -         31.5           Stopband (Note 27) <td< td=""><td>Group Delay Disto</td><td>ortion 0 ~</td><td>40.0kHz</td><td>∆GD</td><td>-</td><td>0</td><td>-</td><td>1/fs</td></td<>                                         | Group Delay Disto                                | ortion 0 ~                    | 40.0kHz     | ∆GD         | -                    | 0           | -                     | 1/fs |
| Digital Filter (Decimation LPF): SLOW ROLL-OFF (Figure 11)           (SD bit= "0", SLOW bit= "1")           Passband         0.001dB/-0.1dB         PB         0         -         31.5         kHz           (Note 26)         -6.0dB         PB         0         -         31.5         kHz           Stopband (Note 26)         SB         146         -         kHz           Stopband Attenuation         SA         85         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0         -         1/fs           Digital Filter (Decimation LPF): SHORT DELAY SHARP ROLL-OFF FILTER (Figure 12)         (SD bit= "0")         -         1/fs           Passband         +0.001B/-0.037dB         PB         0         -         83.7         kHz           (Note 26)         -6.0dB         PB         0         -         83.7         kHz           Stopband (Note 26)         SB         122.9         -         -         kHz           Stopband (Note 26)         SB         122.9         -         dB         Group Delay (Note 27)         GD         -         0.3         1/fs           Digital Filter (Decimation LPF): SHORT DELAY SLOW ROLL-OFF FILTER (Figure 13)         (SD bit "1", SLOW bit                                                                                                                                                     | Group Delay (No                                  | te 27)                        |             | GD          | -                    | 14.4        | -                     | 1/fs |
| (SD bit= "0", SLOW bit= "1")           Passband         0.001dB/-0.1dB         PB         0         -         31.5         kHz           (Note 26)         -6.0dB         SB         146         -         kHz           Stopband (Note 26)         SB         146         -         kHz           Stopband Attenuation         SA         85         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0         -         1/fs           Digital Filter (Decimation LPF): SHORT DELAY SHARP ROLL-OFF FILTER (Figure 12)         (SD bit= "1", SLOW bit= "0")         -         83.7         kHz           Passband         +0.001B/-0.037dB         PB         0         -         83.7         kHz           Stopband (Note 26)         SB         122.9         -         -         kHz           Stopband Attenuation         SA         85         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0.3         1/fs           Stopband Attenuation         SA         85         -         dB           Group Delay (Note 27)         GD         -         6.0         -         1/fs           Digital Filter (Decimation LPF): SHORT D                                                                                                                                                                                       | Digital Filter (Dec                              | imation                       | LPF): SLOW  | ROLL-OFF    | (Figure 11)          |             |                       |      |
| Passband         0.001dB/-0.1dB         PB         0         -         31.5         kHz           Stopband (Note 26)         SB         146         -         kHz           Stopband Attenuation         SA         85         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0         -         1/fs           Digital Filter (Decimation LPF): SHORT DELAY SHARP ROLL-OFF FILTER (Figure 12)         (SD bit= "1", SLOW bit= "0")         -         83.7         kHz           Passband         +0.001B/-0.037dB         PB         0         -         83.7         kHz           (Note 26)         -6.0dB         PB         0         -         83.7         kHz           Stopband (Note 26)         SB         122.9         -         -         kHz           Stopband Attenuation         SA         85         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0.3         1/fs           Group Delay (Note 27)         GD         -         6.0         -         1/fs           Digital Filter (Decimation LPF): SHORT DELAY SLOW ROLL-OFF FILTER (Figure 13)         (SD bit "1", SLOW bit= "1")         -         75.2         -         kHz                                                                                                                                                                       | (SD bit= "0", SLOV                               | <u>V bit= "1"</u>             | )           | 1           |                      | 1           | 1                     |      |
| (Note 26)         -6.0dB          75.2         kHz           Stopband (Note 26)         SB         146         -         kHz           Stopband Attenuation         SA         85         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0         -         1/fs           Digital Filter (Decimation LPF): SHORT DELAY SHARP ROLL-OFF FILTER (Figure 12)<br>(SD bit= "1", SLOW bit= "0")         -         83.7         kHz           Passband         +0.001B/-0.037dB         PB         0         -         83.7         kHz           (Note 26)         -6.0dB         -         100.2         -         kHz           Stopband (Note 26)         SB         122.9         -         -         kHz           Stopband Netenuation         SA         85         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0.3         1/fs           Group Delay (Note 27)         GD         -         6.0         -         1/fs           Digital Filter (Decimation LPF): SHORT DELAY SLOW ROLL-OFF FILTER (Figure 13)         (SD bit "1", SLOW bit= "1")         Stopband         +0.001dB/-0.1dB         PB         0         -         31.5         kHz                                                                                                                                                                       | Passband                                         | 0.001dE                       | 3/–0.1dB    | PB          | 0                    | -           | 31.5                  | kHz  |
| Stopband (Note 26)         SB         146         -         kHz           Stopband Attenuation         SA         85         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         0         -         1/fs           Group Delay (Note 27)         GD         -         7.3         -         1/fs           Digital Filter (Decimation LPF): SHORT DELAY SHARP ROLL-OFF FILTER (Figure 12)<br>(SD bit= "1", SLOW bit= "0")         (Figure 12)         -         1/fs           Passband         +0.001B/-0.037dB         PB         0         -         83.7         kHz           (Note 26)         -6.0dB         PB         0         -         83.7         kHz           Stopband (Note 26)         SB         122.9         -         -         kHz           Stopband Attenuation         SA         85         -         dB           Group Delay (Note 27)         GD         -         6.0         -         1/fs           Digital Filter (Decimation LPF): SHORT DELAY SLOW ROLL-OFF FILTER (Figure 13)         (SD bit "1", SLOW bit= "1")         -         6.0         -         1/fs           Passband         +0.001dB/-0.1dB         PB         0         -         31.5         kHz                                                                                                                                                                       | (Note 26)                                        | -6.0dB                        |             |             |                      | 75.2        |                       | kHz  |
| Stopband AttenuationSA85-dBGroup Delay Distortion 0 ~ 40.0kHz $\Delta$ GD-0-1/fsGroup Delay (Note 27)GD-7.3-1/fsDigital Filter (Decimation LPF): SHORT DELAY SHARP ROLL-OFF FILTER (Figure 12)(SD bit= "1", SLOW bit= "0")-83.7kHzPassband+0.001B/-0.037dBPB0-83.7kHz(Note 26)-6.0dBSB122.9kHzStopband (Note 26)SA85-dBGroup Delay Distortion 0 ~ 40.0kHz $\Delta$ GD0.31/fsGroup Delay (Note 27)GD-6.0-1/fsDigital Filter (Decimation LPF): SHORT DELAY SLOW ROLL-OFF FILTER (Figure 13)<br>(SD bit "1", SLOW bit= "1")PB0-31.5kHzPassband+0.001dB/-0.1dBPB0-31.5kHzKHzStopband (Note 26)SB146-kHzKHzStopband (Note 26)SB146-kHzKHzStopband (Note 26)SB146-0.41/fsGroup Delay Distortion 0 ~ 40.0kHz $\Delta$ GD0.41/fsGroup Delay (Note 27)GD <t< td=""><td>Stopband (Note 2</td><td><mark>6</mark>)</td><td></td><td>SB</td><td>146</td><td>-</td><td></td><td>kHz</td></t<>                                                                                                                                                                                                                                                                                                                                                                     | Stopband (Note 2                                 | <mark>6</mark> )              |             | SB          | 146                  | -           |                       | kHz  |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Stopband Attenuat                                | tion                          |             | SA          | 85                   | -           |                       | dB   |
| Group Delay (Note 27)         GD         -         7.3         -         1/fs           Digital Filter (Decimation LPF): SHORT DELAY SHARP ROLL-OFF FILTER (Figure 12)<br>(SD bit= "1", SLOW bit= "0")         (Figure 12)         (Figure 12)           Passband         +0.001B/-0.037dB         PB         0         -         83.7         kHz           (Note 26)         -6.0dB         PB         0         -         kHz         kHz           Stopband (Note 26)         SB         122.9         -         -         kHz           Stopband Attenuation         SA         85         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         6.0         -         1/fs           Digital Filter (Decimation LPF): SHORT DELAY SLOW ROLL-OFF FILTER (Figure 13)         (SD bit "1", SLOW bit= "1")         Figure 13)         Stopband         KHz           Yobband (Note 26)         -6.0dB         PB         -         75.2         kHz           Stopband (Note 26)         SB         146         -         kHz           Stopband (Note 26)         SB         146         -         kHz           Stopband (Note 27)         GD         -         5.8         -         1/fs           Group Delay (Note 27) </td <td>Group Delay Disto</td> <td>ortion <math>0 \sim </math></td> <td>40.0kHz</td> <td>ΔGD</td> <td>-</td> <td>0</td> <td>-</td> <td>1/fs</td> | Group Delay Disto                                | ortion $0 \sim $              | 40.0kHz     | ΔGD         | -                    | 0           | -                     | 1/fs |
| Digital Filter (Decimation LPF): SHORT DELAY SHARP ROLL-OFF FILTER (Figure 12)           (SD bit= "1", SLOW bit= "0")         Passband         +0.001B/-0.037dB         PB         0         -         83.7         kHz           (Note 26)         -6.0dB         PB         0         -         83.7         kHz           Stopband (Note 26)         SB         122.9         -         -         kHz           Stopband Attenuation         SA         85         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         6.0         -         1/fs           Digital Filter (Decimation LPF): SHORT DELAY SLOW ROLL-OFF FILTER (Figure 13)         (SD bit "1", SLOW bit= "1")         -         31.5         kHz           Passband         +0.001dB/-0.1dB         PB         0         -         31.5         kHz           (Note 26)         -6.0dB         PB         -         75.2         -         kHz           Stopband (Note 26)         SB         146         -         kHz         Stopband Attenuation         SA         85         -         dB           Group Delay Distortion 0 ~ 40.0kHz         ΔGD         -         -         0.4         1/fs           Group Delay (Note 27)                                                                                                                                                                      | Group Delay (Note 27)                            |                               |             | GD          | -                    | 7.3         | -                     | 1/fs |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <b>Digital Filter (Dec</b><br>(SD bit= "1", SLOV | <b>simation</b><br>V bit= "0" | LPF): SHORT | DELAY SH    | HARP ROLI            | -OFF FILTE  | <b>R (</b> Figure 12) |      |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Passband                                         | +0.001                        | B/-0.037dB  | חח          | 0                    | -           | 83.7                  | kHz  |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (Note 26)                                        | -6.0dB                        |             | PD          | -                    | 100.2       | -                     | kHz  |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Stopband (Note 2                                 | <mark>6</mark> )              |             | SB          | 122.9                | -           | -                     | kHz  |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Stopband Attenuat                                | tion                          |             | SA          | 85                   |             | -                     | dB   |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Group Delay Disto                                | ortion 0 ~                    | 40.0kHz     | $\Delta GD$ | -                    | -           | 0.3                   | 1/fs |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Group Delay (No                                  | te 27)                        |             | GD          | -                    | 6.0         | -                     | 1/fs |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Digital Filter (Dec                              | imation                       | LPF): SHORT | DELAY SL    | OW ROLL              | -OFF FILTER | (Figure 13)           |      |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (SD bit "1", SLOW                                | bit= "1")                     |             |             |                      |             |                       |      |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Passband                                         | +0.0010                       | dB/0.1dB    | סס          | 0                    | -           | 31.5                  | kHz  |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (Note 26)                                        | -6.0dB                        |             | PD          | -                    | 75.2        | -                     | kHz  |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Stopband (Note 2                                 | <mark>6</mark> )              |             | SB          | 146                  | -           |                       | kHz  |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Stopband Attenuation                             |                               |             | SA          | 85                   | -           |                       | dB   |
| Group Delay (Note 27)         GD         -         5.8         -         1/fs           Digital Filter (HPF):         -         2.0         -         Hz           Frequency Response         -3.0dB         -         2.0         -         Hz           -0.5dB         FR         -         5.0         -         Hz           (Note 26)         -0.1dB         -         13.0         -         Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Group Delay Distortion 0 ~ 40.0kHz               |                               | ∆GD         | -           | -                    | 0.4         | 1/fs                  |      |
| Digital Filter (HPF):           Frequency Response         -3.0dB         -         2.0         -         Hz           -0.5dB         FR         -         5.0         -         Hz           (Note 26)         -0.1dB         -         13.0         -         Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Group Delay (Note 27)                            |                               |             | GD          | -                    | 5.8         | -                     | 1/fs |
| Frequency Response         -3.0dB         -         2.0         -         Hz           -0.5dB         FR         -         5.0         -         Hz           (Note 26)         -0.1dB         -         13.0         -         Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Digital Filter (HPF                              | =):                           |             |             |                      |             |                       |      |
| -0.5dB         FR         -         5.0         -         Hz           (Note 26)         -0.1dB         -         13.0         -         Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Frequency Response -3.0dB                        |                               |             |             | -                    | 2.0         | -                     | Hz   |
| (Note 26) –0.1dB - 13.0 - Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                  |                               | –0.5dB      | FR          | -                    | 5.0         | -                     | Hz   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | (Note 26)                                        |                               | –0.1dB      |             | -                    | 13.0        | -                     | Hz   |

Note 26. The passband and stopband frequencies scale with fs.

For example, PB (+0.001dB/–0.037dB) =0.436  $\times$  fs (SHARP ROLL-OFF).

For example, PB (+0.001dB/-0.1dB) = 0.164 × fs (SLOW ROLL-OFF).

Note 27. The delay time introduced by the digital filters. This is the time from the application of an analog signal to the appearance of the L channel MSB on the SDTO*n* pin.





Figure 11. SLOW ROLL-OFF (fs=192kHz)



Figure 12. SHORT DELAY SHARP ROLL-OFF (fs=192kHz)



### 10. DC Characteristics

(Ta = -40~105°C; AVDD = 3.0~3.6V, DVDD = 1.7~1.98V (LDOE pin = "L"), 3.0~3.6V (LDOE pin = "H"), VDD18 = 1.7~1.98V (LDOE pin = "L"), CPVDD = 3.0~3.6V, HVDD = CPOUT(CPEN pin = "L") / HVDD = 14.5V(CPEN pin = "H"))

| Parameter                     |           | Symbol | Min.     | Тур. | Max.    | Unit |
|-------------------------------|-----------|--------|----------|------|---------|------|
| DVDD=3.0V ~ 3.6V (LDOE pir    | ו= "H")   |        |          |      |         |      |
| High-Level Input Voltage      | (Note 28) | VIH    | 70%DVDD  | -    |         | V    |
| Low-Level Input Voltage       | (Note 28) | VIL    |          | -    | 30%DVDD | V    |
| High-Level Output Voltage     | (Note 29) |        |          |      |         |      |
| (lout=–100µA)                 |           | VOH    | DVDD-0.5 | -    |         | V    |
| Low-Level Output Voltage      | (Note 29) |        |          |      |         |      |
| (except SDA, INT pin: lout= 1 | 00μA)     | VOL    | -        |      | 0.5     | V    |
| (SDA, INT pin: lout= 3mA)     |           | VOL    | -        |      | 0.4     | V    |
| DVDD=1.7 ~ 1.98V (LDOE pir    | ı= "L")   |        |          |      |         |      |
| High-Level Input Voltage      | (Note 28) | VIH    | 80%DVDD  | -    |         | V    |
| Low-Level Input Voltage       | (Note 28) | VIL    | -        | -    | 20%DVDD | V    |
| High-Level Output Voltage     | (Note 29) |        |          |      |         |      |
| (lout=–100µA)                 |           | VOH    | DVDD-0.3 | -    | -       | V    |
| Low-Level Output Voltage      | (Note 29) |        |          |      |         |      |
| (except SDA, INT pin: lout= 1 | 00µA)     | VOL    |          | -    | 0.3     | V    |
| (SDA, INT pin: lout= 3mA)     |           | VOL    |          | -    | 20%DVDD | V    |
| Input Leakage Current         |           | lin    | -        | -    | ±10     | μA   |

Note 28. MCLK, PDN, BICK (Slave Mode), LRCK (Slave Mode), SPI, LDOE, CAD0/CSN, SCL/CCLK, CPEN, CAD1 (I<sup>2</sup>C mode), TDMI (TDM mode), SDA/CDTI

Note 29. BICK (Master Mode), LRCK (Master Mode), SDTO1, SDTO2, TDMI (Stereo mode), INT, SDA/CDTI (I<sup>2</sup>C mode), CDTO (4-wire mode)

Note 30. Pull-up resistor of pins mentioned in INT pin and SDA pin should be connected to a voltage less than DVDD+0.3V.

## 11. Switching Characteristics

#### System Clocks

#### □ Slave Mode

[Ta = -40~+105°C; AVDD = 3.0~3.6V, 1.7~1.98V, (LDOE pin = "L"), DVDD = 3.0~3.6V, (LDOE pin = "H"), VDD18 = 1.7~1.98V, (LDOE pin = "L"), CPVDD = 3.0~3.6V, HVDD = CPOUT, (CPEN pin = "L"), / HVDD = 14.5V, (CPEN pin = "H"), C<sub>1</sub> = 20pFl

| Parameter         | Symbol | Min.       | Тур. | Max.   | Unit |
|-------------------|--------|------------|------|--------|------|
| MCLK Input Timing |        |            |      |        |      |
| (N <u>ote 31)</u> |        |            |      |        |      |
| Frequency         | fMCLK  | 4.096      | -    | 36.864 | MHz  |
| Pulse Duty Low    | tMCLKL | 40         | -    | -      | %    |
| Pulse Duty High   | tMCLKH | 40         | -    | -      | %    |
| LRCK Input Timing |        |            |      |        |      |
| Stereo Mode       |        |            |      |        |      |
| Frequency (fs)    |        |            |      |        |      |
| Normal Speed      | fsn    |            |      |        |      |
| MCLK 256fs, 384fs |        | 16         | -    | 48     | kHz  |
| MCLK 512fs        |        | 8          | -    | 48     | kHz  |
| Double Speed      | fsd    |            |      |        |      |
| MCLK 256fs, 384fs |        | 48         | -    | 96     | kHz  |
| Quad Speed        | fsq    |            |      |        |      |
| MCLK 128fs, 192fs |        | 96         | -    | 192    | kHz  |
| Duty Cycle        | dLRCK  | 45         | -    | 55     | %    |
| TDM128 Mode       |        |            |      |        |      |
| Frequency (fs)    |        |            |      |        |      |
| Normal Speed      | fsn    |            |      |        |      |
| MCLK 256fs, 384fs |        | 16         | -    | 48     | kHz  |
| MCLK 512fs        |        | 8          | -    | 48     | kHz  |
| Double Speed      | fsd    |            |      |        |      |
| MCLK 256fs, 384fs |        | 48         | -    | 96     | kHz  |
| Quad Speed        | fsq    |            |      |        |      |
| MCLK 128fs, 192fs |        | 96         | -    | 192    | kHz  |
| Pulse Width Low   | tLRCKL | 1/(128fsn) | -    | -      | S    |
|                   |        | 1/(128fsd) | -    | -      | S    |
|                   |        | 1/(128fsq) | -    | -      | s    |
| Pulse Width High  | tLRCKH | 1/(128fsn) | -    | -      | S    |
|                   |        | 1/(128fsd) | -    | -      | S    |
|                   |        | 1/(128fsq) | -    | -      | s    |
| TDM256 Mode       |        |            |      |        |      |
| Frequency (fs)    |        |            |      |        |      |
| Normal Speed      | fsn    |            |      |        |      |
| MCLK 256fs, 384fs |        | 16         | -    | 48     | kHz  |
| MCLK 512fs        |        | 8          | -    | 48     | kHz  |
| Double Speed      | fsd    |            |      |        |      |
| MCLK 256fs, 384fs |        | 48         | -    | 96     | kHz  |
| Pulse Width Low   | tLRCKL | 1/(256fsn) | -    | -      | S    |
|                   |        | 1/(256fsd) | -    | -      | s    |
| Pulse Width High  | tLRCKH | 1/(256fsn) | -    | -      | S    |
|                   |        | 1/(256fsd) | -    | -      | s    |

Note 31. Refer to Table 4 for supported MCLK frequencies in each operation mode.

| Pa | arameter                     | Symbol | Min.       | Тур.       | Max. | Unit |
|----|------------------------------|--------|------------|------------|------|------|
| LF | RCK Input Timing (Continued) | ·      |            |            |      | •    |
|    | TDM512 Mode (fs)             |        |            |            |      |      |
|    | Frequency                    |        |            |            |      |      |
|    | Normal Speed                 | fsn    |            |            |      |      |
|    | MCLK 256fs, 384fs            |        | 16         | -          | 48   | kHz  |
|    | MCLK 512fs                   |        | 8          | -          | 48   | kHz  |
|    | Pulse Width Low              | tLRCKL | 1/(512fsn) | -          | -    | S    |
|    | Pulse Width High             | tLRCKH | 1/(512fsn) | -          | -    | S    |
| BI | CK Input Timing (Note 32)    | •      |            |            |      | •    |
|    | Stereo Mode                  |        |            |            |      |      |
|    | Period                       | tBICK  | -          |            | -    |      |
|    | Normal Speed                 |        | 1/(64fsn)  | -          | -    | s    |
|    | Double Speed                 |        | 1/(64fsd)  | -          | -    | s    |
|    | Quad Speed                   |        | 1/(64fsq)  | -          | -    | s    |
|    | Duty Cycle                   | dBICK  | -          | 50         | -    | %    |
|    | TDM128 Mode                  | •      | •          |            |      | •    |
|    | Period                       | tBICK  |            |            |      |      |
|    | Normal Speed                 |        | -          | 1/(128fsn) | -    | s    |
|    | Double Speed                 |        | -          | 1/(128fsd) | -    | s    |
|    | Quad Speed                   |        | -          | 1/(128fsq) | -    | s    |
|    | Pulse Width Low              | tBICKL |            |            |      |      |
|    | Normal Speed                 |        | 66         | -          | -    | ns   |
|    | Double Speed                 |        | 33         | -          | -    | ns   |
|    | Quad Speed                   |        | 17         | -          | -    | ns   |
|    | Pulse Width High             | tBICKH |            |            |      |      |
|    | Normal Speed                 |        | 66         | -          | -    | ns   |
|    | Double Speed                 |        | 33         | -          | -    | ns   |
|    | Quad Speed                   |        | 17         | -          | -    | ns   |
|    | TDM256 Mode                  |        |            |            |      |      |
|    | Period                       | tBICK  |            |            |      |      |
|    | Normal Speed                 |        | -          | 1/(256fsn) | -    | S    |
|    | Double Speed                 |        | -          | 1/(256fsd) | -    | s    |
|    | Pulse Width Low              | tBICKL |            |            |      |      |
|    | Normal Speed                 |        | 33         | -          | -    | ns   |
|    | Double Speed                 |        | 17         | -          | -    | ns   |
|    | Pulse Width High             | tBICKH |            |            |      |      |
|    | Normal Speed                 |        | 33         | -          | -    | ns   |
|    | Double Speed                 |        | 17         | -          | -    | ns   |
|    | TDM512 Mode                  |        |            |            |      |      |
|    | Period                       | tBICK  |            |            |      |      |
|    | Normal Speed                 |        | -          | 1/(512fsn) | -    | S    |
|    | Pulse Width Low              | tBICKL |            |            |      |      |
|    | Normal Speed                 |        | 17         | -          | -    | ns   |
|    | Pulse Width High             | tBICKH |            |            |      |      |
|    | Normal Speed                 |        | 17         | -          | -    | ns   |

Note 32. BICK rising edge must not occur at the same time as LRCK edge.

#### □ Master Mode

(Ta = -40~+105°C; AVDD = 3.0~3.6V, 1.7~1.98V(LDOE pin = "L"), DVDD = 3.0~3.6V (LDOE pin = "H"), VDD18 = 1.7~1.98V(LDOE pin = "L"), CPVDD = 3.0~3.6V, HVDD = CPOUT(CPEN pin = "L") / HVDD = 14.5V(CPEN pin = "H"), CL = 20pF)

| Parar | neter             | Symbol   | Min.  | Typ.      | Max.   | Unit |
|-------|-------------------|----------|-------|-----------|--------|------|
| MCL   | K Input Timing    |          |       |           |        |      |
|       | lote 33. Note 34) |          |       |           |        |      |
| V.    | Frequency         | fMCLK    | 4.096 | -         | 36.864 | MHz  |
|       | Pulse Width Low   | tMCLKL   | 40    | -         | -      | %    |
|       | Pulse Width High  | tMCLKH   | 40    | -         | -      | %    |
|       | Output Timing     |          | 10    |           |        | 70   |
| S     | tereo Mode        |          |       |           |        |      |
|       | Frequency (fs)    |          |       |           |        |      |
|       | Normal Speed      | fsn      |       |           |        |      |
|       | MCLK 256fs 384fs  | 1011     | 16    | _         | 48     | kH7  |
|       | MCLK 512fs        |          | 8     | _         | 48     | kHz  |
|       | Double Speed      | fsd      | U     |           | -10    | 1112 |
|       | MCLK 256fs 384fs  | 100      | 48    | -         | 96     | kHz  |
|       | Quad Speed        | fsa      | 10    |           | 00     | 1012 |
|       | MCI K 128fs 192fs | 109      | 96    | -         | 192    | kH7  |
|       | Duty Cycle        | dl RCK   |       | 50        | 102    | %    |
| Т     | DM128 Mode        | dertort  |       | 00        |        | 70   |
|       | Frequency (fs)    |          |       |           |        |      |
|       | Normal Speed      | fsn      |       |           |        |      |
|       | MCLK 256fs        | 1011     | 16    | _         | 48     | kH7  |
|       | MCLK 512fs        |          | 8     | _         | 48     | kHz  |
|       | Double Speed      | fsd      | U     |           | -10    | 1112 |
|       | MCLK 256fs        | 100      | 48    | _         | 96     | kH7  |
|       | Quad Speed        | fsa      | 10    |           | 00     | 1012 |
|       | MCLK 128fs        | 109      | 96    | -         | 192    | kH7  |
|       | Pulse Width Low   | tl RCKI  | -     | 1/(4fsn)  | -      | S    |
|       |                   | LEIKOIKE | -     | 1/(4fsd)  | -      | s    |
|       |                   |          | -     | 1/(4fsg)  | -      | s    |
|       | Pulse Width High  | tl RCKH  | -     | 1/(4fsn)  | -      | s    |
|       |                   |          | -     | 1/(4fsd)  | -      | s    |
|       |                   |          | -     | 1/(4fsg)  | -      | s    |
| Т     | DM256 Mode        |          |       | 1,(1104)  |        |      |
|       |                   |          |       |           |        |      |
|       | Normal Speed      | fsn      |       |           |        |      |
|       | MCLK 256fs        |          | 16    | -         | 48     | kHz  |
|       | MCLK 512fs        |          | 8     | -         | 48     | kHz  |
|       | Double Speed      | fsd      | C C   |           |        |      |
|       | MCLK 256fs        | 100      | 48    | -         | 96     | kHz  |
|       | Pulse Width Low   | tl RCKI  | -     | 1/(8fsn)  | -      | s    |
|       |                   |          | _     | 1/(8fsd)  | -      | s    |
|       | Pulse Width High  | tl RCKH  | -     | 1/(8fsn)  | -      | s    |
|       |                   |          | _     | 1/(8fsd)  | -      | s    |
|       | DM512 Mode        | I        |       |           |        |      |
|       | Frequency (fs)    |          |       |           |        |      |
|       | Normal Speed      |          |       |           |        |      |
|       | MCLK 512fs        |          | 8     | _         | 48     | kH7  |
|       | Pulse Width Low   | tLRCKL   | -     | 1/(16fsn) | -      | s    |
|       | Pulse Width High  | tLRCKH   | -     | 1/(16fsn) | -      | s    |

| Para | imeter                    | Symbol | Min. | Тур.      | Max. | Unit |
|------|---------------------------|--------|------|-----------|------|------|
| BIC  | K Output Timing (Note 35) |        |      |           |      |      |
|      | Stereo Mode               |        |      |           |      |      |
|      | Period                    | tBICK  | -    | 1/(64fs)  | -    | S    |
|      | Duty Cycle                | dBICK  | -    | 50        | -    | %    |
|      | TDM128 Mode               |        |      |           |      |      |
|      | Period                    | tBICK  | -    | 1/(128fs) | -    | S    |
|      | Duty Cycle                | dBICK  | -    | 50        | -    | %    |
|      | TDM256 Mode               |        |      |           |      |      |
|      | Period                    | tBICK  | -    | 1/(256fs) | -    | S    |
|      | Duty Cycle                | dBICK  |      | 50        | -    | %    |
|      | TDM512 Mode               |        |      |           |      |      |
|      | Period                    | tBICK  | -    | 1/(512fs) | -    | S    |
|      | Duty Cycle                | dBICK  | -    | 50        | -    | %    |

Note 33. Refer to Table 4 for supported MCLK frequencies in each operation mode.

Note 34. The minimum value of "Pulse Width Low/High" is inversely proportional to the MCLK frequency, with a proportionality constant of 11 x 36.864. Note that 11ns is the minimum supported pulse width when MCLK is 36.864MHz (the maximum supported MCLK frequency). ex) When MCLK = 18.432 MHz, the minimum value of "Pulse Width Low/High" is 11 × 36.864/18.432 = 22ns.

Note 35. BICK duty cycle depends on MCLK duty cycle in TDM mode.

#### Audio Interface

□ **Slave Mode**(Ta = -40~+105°C; AVDD = 3.0~3.6V, 1.7~1.98V(LDOE pin = "L"), DVDD = 3.0~3.6V (LDOE pin = "H"), VDD18 = 1.7~1.98V(LDOE pin = "L"), CPVDD = 3.0~3.6V, HVDD = CPOUT(CPEN pin = "L") / HVDD = 14.5V(CPEN pin = "H"), C<sub>L</sub> = 20pF)

| Param  | neter                                     | Symbol      | Min.        | Тур.        | Max.  | Unit |
|--------|-------------------------------------------|-------------|-------------|-------------|-------|------|
| Stereo | Mode                                      |             |             |             |       |      |
|        | DVDD=1.7V~1.98V                           |             |             |             |       |      |
|        | LRCK to BICK "↑"                          | tLRB        | 30          | -           | -     | ns   |
|        | BICK "↑" to LRCK                          | tBLR        | 30          | -           | -     | ns   |
|        | LRCK to SDTO (MSB Justified)              | tLRS        | -           | -           | 30    | ns   |
|        | BICK "↓" to SDTO                          | tBSD        | -           | -           | 30    | ns   |
|        | DVDD=3.0V~3.6V                            |             |             |             |       |      |
|        | LRCK to BICK "↑"                          | tLRB        | 33          | -           | -     | ns   |
|        | BICK "↑" to LRCK                          | tBLR        | 33          | -           | -     | ns   |
|        | LRCK to SDTO (MSB Justified)              | tLRS        | -           | -           | 28    | ns   |
|        | BICK "↓" to SDTO                          | tBSD        | -           | -           | 28    | ns   |
| TDM12  | 28 (Normal Speed Mode, Double Speed Mode) | , TDM256 (I | Normal Spee | ed Mode)    |       | _    |
|        | DVDD=1.7V~1.98V                           |             |             |             |       |      |
|        | LRCK to BICK "↑"                          | tLRB        | 33          | -           | -     | ns   |
|        | BICK "↑" to LRCK                          | tBLR        | 33          | -           | -     | ns   |
|        | BICK "↑" to SDTO                          | tBSDD       | 5           | -           | 30    | ns   |
|        | TDMI Setup time to BICK "↑"               | tSDS        | 5           | -           | -     | ns   |
|        | TDMI Hold time to BICK "↑"                | tSDH        | 5           | -           | -     | ns   |
|        | DVDD=3.0V~3.6V                            |             |             |             |       |      |
|        | LRCK to BICK "↑"                          | tLRB        | 33          | -           | -     | ns   |
|        | BICK "↑" to LRCK                          | tBLR        | 33          | -           | -     | ns   |
|        | BICK "↓" to SDTO                          | tBSD        | -           | -           | 14    | ns   |
|        | TDMI Setup time to BICK "↑"               | tSDS        | 5           | -           | -     | ns   |
|        | TDMI Hold time to BICK "↑"                | tSDH        | 5           | -           | -     | ns   |
| TDM12  | 28 (Quad Speed Mode), TDM256 (Double Spe  | ed Mode), T | DM512 (Nor  | mal Speed N | Node) |      |
|        | LRCK to BICK " <sup>↑</sup> "             | tLRB        | 16          | _           | -     | ns   |
|        | BICK "↑" to LRCK                          | tBLR        | 16          | -           | -     | ns   |
|        | BICK "↑" to SDTO                          | tBSDD       | 5           | -           | 30    | ns   |
|        | TDMI Setup time to BICK "↑"               | tSDS        | 5           | -           | -     | ns   |
|        | TDMI Hold time to BICK "↑"                | tSDH        | 5           | -           | -     | ns   |

#### □ Master Mode

(Ta=-40~+105°C; AVDD = 3.0~3.6V, 1.7~1.98V(LDOE pin = "L"), DVDD = 3.0~3.6V (LDOE pin = "H"), VDD18 = 1.7~1.98V(LDOE pin = "L"), CPVDD = 3.0~3.6V, HVDD = CPOUT(CPEN pin = "L") / HVDD = 14.5V(CPEN pin = "H"), CL = 20pF)

| Pa | iram                                        | neter                                    | Symbol | Min. | Тур. | Max. | Unit |  |
|----|---------------------------------------------|------------------------------------------|--------|------|------|------|------|--|
| St | ereo                                        | Mode                                     |        |      |      |      |      |  |
|    | Normal Speed, Double Speed, Quad Speed Mode |                                          |        |      |      |      |      |  |
|    |                                             | DVDD=1.7V~1.98V                          |        |      |      |      |      |  |
|    |                                             | BICK "↓" to LRCK                         | tMBLR  | -10  | -    | 10   | ns   |  |
|    |                                             | LRCK to SDTO (MSB Justified)             | tLRS   | -20  | -    | 20   | ns   |  |
|    |                                             | BICK "↓" to SDTO                         | tBSD   | -20  | -    | 20   | ns   |  |
|    |                                             | DVDD=3.0V~3.6V                           |        |      |      |      |      |  |
|    |                                             | BICK "↓" to LRCK                         | tMBLR  | -10  | -    | 10   | ns   |  |
|    |                                             | LRCK to SDTO (MSB Justified)             | tLRS   | -20  | -    | 20   | ns   |  |
|    |                                             | BICK "↓" to SDTO                         | tBSD   | -20  | -    | 20   | ns   |  |
| TC | DM1:                                        | 28, TDM256, TDM512 Mode                  |        |      |      |      |      |  |
|    | No                                          | ormal Speed, Double Speed, Quad Speed Mo | ode    |      |      |      |      |  |
|    |                                             | BICK "↓" to LRCK                         | tMBLR  | -6   | -    | 6    | ns   |  |
|    |                                             | BICK "↓" to SDTO                         | tBSD   | -10  | -    | 10   | ns   |  |
|    |                                             | TDMI Setup time to BICK "↑"              | tSDS   | 5    | -    | -    | ns   |  |
|    |                                             | TDMI Hold time to BICK "↑"               | tSDH   | 5    | -    | -    | ns   |  |

# ■ I<sup>2</sup>C Bus, Power-down, Reset

(Ta = -40~105°C; AVDD = 3.0~3.6V, DVDD = 1.7~1.98V (LDOE pin = "L"), 3.0~3.6V (LDOE pin = "H"), VDD18 = 1.7~1.98V (LDOE pin = "L")), CPVDD=3.0~3.6V, HVDD = 14.5V (CPEN pin = "H"), HVDD = CPOUT(CPEN pin = "L")

| Parameter                                               | Symbol  | Min. | Тур. | Max. | Unit |
|---------------------------------------------------------|---------|------|------|------|------|
| Control Interface Timing (4-wire Mode)                  |         |      |      |      |      |
| CCLK Period                                             | tCCK    | 200  | -    | -    | ns   |
| CCLK Pulse Width Low                                    | tCCKL   | 80   | -    | -    | ns   |
| CCLK pulse Width High                                   | tCCKH   | 80   | -    | -    | ns   |
| CDTI Setup Time                                         | tCDS    | 40   | -    | -    | ns   |
| CDTI Hold Time                                          | tCDH    | 40   | -    | -    | ns   |
| CCSN "H" Time                                           | tCSW    | 150  | -    | -    | ns   |
| CSN Edge to CCLK "↑" (Note 36)                          | tCSS    | 50   | -    | -    | ns   |
| CCLK "↑" to CSN Edge (Note 36)                          | tCSH    | 50   | -    | -    | ns   |
| CCLK " $\downarrow$ " to CDTO, (at Read Command)        | tDCD    | -    | -    | 70   | ns   |
| CSN "↑" to CDTO (Hi-z), (at Read Command), (Note 37)    | tCCZ    | -    | -    | 70   | ns   |
| Control Interface Timing (I <sub>2</sub> C Bus):        |         |      |      |      |      |
| SCL Clock Frequency                                     | fSCL    | -    | -    | 400  | kHz  |
| Bus Free Time Between Transmissions                     | tBUF    | 1.3  | -    | -    | μs   |
| Start Condition Hold Time, (prior to first clock pulse) | tHD:STA | 0.6  | -    | -    | μs   |
| Clock Low Time                                          | tLOW    | 1.3  | -    | -    | μs   |
| Clock High Time                                         | tHIGH   | 0.6  | -    | -    | μs   |
| Setup Time for Repeated Start Condition                 | tSU:STA | 0.6  | -    | -    | μs   |
| SDA Hold Time from SCL Falling, (Note 38)               | tHD:DAT | 0    | -    | -    | μs   |
| SDA Setup Time from SCL Rising                          | tSU:DAT | 0.1  | -    | -    | μs   |
| Rise Time of Both SDA and SCL Lines                     | tR      | -    | -    | 1.0  | μs   |
| Fall Time of Both SDA and SCL Lines                     | tF      | -    | -    | 0.3  | μs   |
| Setup Time for Stop Condition                           | tSU:STO | 0.6  | -    | -    | μs   |
| Pulse Width of Spike Noise Suppressed by Input Filter   | tSP     | 0    | -    | 50   | ns   |
| Capacitive load on bus                                  | Cb      | -    | -    | 400  | рF   |
| Power-down & Reset Timing                               |         |      |      |      |      |
| PDN Accept Pulse Width, (Note 39)                       | tAPD    | 150  | -    | -    | ns   |
| PDN Reject Pulse Width                                  | tRPD    | -    | -    | 30   | ns   |
| RSTN bit "1" to SDTO valid (CPEN pin = "H"), (Note 40)  | tRSTNV  | -    | 2262 | -    | 1/fs |
| RSTN bit "1" to SDTO valid (CPEN pin = "L"), (Note 40)  | tRSTNV  | -    | 3224 | -    | 1/fs |

Note 36. CCLK rising edge must not occur at the same time as CSN edge.

Note 37. Hi-z level is defined at the point when the CDTO pin voltage is changed for 10% from "L" level while it is pulled up to DVDD by 1kΩ.

Note 38. Data must be held for long enough to account for the 300ns rise/fall time of SCL.

Note 39. The AK5736 can be reset by setting the PDN pin to "L" upon power-up. The PDN pin must be held "L", for more than 150ns for a certain reset. The AK5736 is not reset by an "L" pulse less than 30ns.

Note 40. This cycle is the number of LRCK rising edges from writing RSTN bit = "1" when MSN bit is set to "0". It will be -3/fs times shorter if MSN bit is set to "1".

# Timing Diagram









018001042-E-03



Figure 17. Audio Interface Timing (External Master Mode)



Figure 18. Audio Interface Timing (TDM mode & Slave mode)

[AK5736]



Figure 21. WRITE/READ Command Input Timing (4-wire serial mode)



Figure 23. READ Data output timing 1 (4-wire serial mode)

# Asahi**KASEI**



Figure 25. Power-down & Reset Timing

#### **12. Functional Descriptions**

#### ■ Digital Core Power Supply

The digital core of the AK5736 operates with a 1.8V power supply. This 1.8V is generated from DVDD, (3.3V), by an internal LDO regulator. The LDO is powered ON by setting the LDOE pin = "H" and OFF by setting the LDOE pin = "L". When using a 1.8V power supply for DVDD, set the LDOE pin = "L" and input the 1.8V power to the VDD18 pin. A wait time more than 2msec is necessary to access control registers after setting the PDN pin = "L"  $\rightarrow$  "H" for power-up.

#### ■ Master Mode and Slave Mode

Master Mode and Slave Mode are selected by setting the MSN bit. ["1" = Master Mode, "0" = Slave Mode (default)]. In Master mode, the LRCK pin and the BICK pin become output pins. In Slave mode, the LRCK pin and the BICK pins become input pins.

| Clock  | MON bit | CI   | Connection |      |           |  |  |
|--------|---------|------|------------|------|-----------|--|--|
| Mode   |         | MCLK | BICK       | LRCK | Diagram   |  |  |
| Master | 1       | In   | Out        | Out  | Figure 26 |  |  |
| Slave  | 0       | In   | In         | In   | Figure 27 |  |  |
|        |         |      |            |      |           |  |  |



Table 1. Clock Mode

Figure 26: Master Mode



#### System Clock

The AK5736's system clocks (MCLK, BICK and LRCK) are configured via the CKS2-0 and FS2-0 bits.

|           | Master Clock Speed | CKS0 bit | CKS1 bit | CKS2 bit |
|-----------|--------------------|----------|----------|----------|
|           | 128fs              | 0        | 0        | 0        |
|           | 192fs              | 1        | 0        | 0        |
|           | 256fs              | 0        | 1        | 0        |
|           | 384fs              | 1        | 1        | 0        |
| (default) | 512fs              | 0        | 0        | 1        |

Table 2: Master Clock Setting

|          | Sampling Rate                  | FS0 bit | FS1 bit | FS2 bit |
|----------|--------------------------------|---------|---------|---------|
|          | $8$ kHz $\leq$ fs $\leq$ 12kHz | 0       | 0       | 0       |
|          | $12$ kHz < fs $\leq$ 24kHz     | 1       | 0       | 0       |
| (default | $24$ kHz < fs $\leq$ $48$ kHz  | 0       | 1       | 0       |
|          | $48$ kHz < fs $\leq$ 96kHz     | 1       | 1       | 0       |
|          | $96$ kHz < fs $\leq$ $192$ kHz | 0       | 0       | 1       |

Table 3. Sampling Rate Setting

| LRCK    | MCLK (MHz) |             |         |         |         |  |  |
|---------|------------|-------------|---------|---------|---------|--|--|
| fs      | 128fs      | 128fs 192fs |         | 384fs   | 512fs   |  |  |
| 8kHz    | -          | -           | -       | -       | 4.096   |  |  |
| 12kHz   | -          | -           | -       | -       | 6.144   |  |  |
| 16kHz   | -          | -           | 4.096   | 6.144   | 8.192   |  |  |
| 24kHz   | -          | -           | 6.144   | 9.216   | 12.288  |  |  |
| 32kHz   | -          |             |         | 12.288  | 16.384  |  |  |
| 44.1kHz | -          | -           | 11.2896 | 16.9344 | 22.5792 |  |  |
| 48kHz   | -          | -           | 12.288  | 18.432  | 24.576  |  |  |
| 72kHz   | -          | -           | 18.432  | 27.648  | -       |  |  |
| 96kHz   | -          | -           | 24.576  | 36.864  | -       |  |  |
| 144kHz  | 18.432     | 27.648      | -       | -       | -       |  |  |
| 192kHz  | 24.576     | 36.864      | -       | -       | -       |  |  |

(-: Not available)

Table 4. System Clock Example

Apply a 512fs MCLK if the sampling frequency is 8kHz ~ 12kHz.

Relationship between MCLK and TDM mode in TDM master mode is shown in Table 5. The MCLK is divided by 2 and output as BICK in modes marked with a white dot. In these modes, BICK duty cycle is typically 50%. In modes described with a black dot, BICK duty cycle depends on the duty cycle of the MCLK input. Modes described with, "-", are not available since the clock frequency of MCKI input is slower than BICK output.

| MCLK Speed | TDM128 | TDM256 | TDM512 |
|------------|--------|--------|--------|
| 128fs      | •      | -      | -      |
| 192fs      | -      | -      | -      |
| 256fs      | 0      | •      | -      |
| 384fs      | -      | -      | -      |
| 512fs      | 0      | 0      | •      |

(-: Not available)

Table 5. Relationship between MCKI and TDM Modes

#### Clock Stop Detection Circuit

The AK5736 has MCLK, BICK and LRCK stop detection circuits. The MCLK stop detection circuit is engaged when the MCLK frequency drops under 660kHz. In this case, internal circuits except for clock detection circuits, control registers, bias generation circuit and LDO (when LDOE pin = "H") are stopped. BICK, LRCK stop detection circuits are engaged after 2048 MCLK cycles are received with no activity on BICK and LRCK. In this case, internal circuits except for clock detection circuits, control registers, the bias generation circuit, and LDO (when LDOE pin = "H") are stopped.

#### ■ Audio Interface Formats

Eight types of audio interface formats are selectable with the DIF bit and TDM1-0 bits. In all modes the serial data format is MSB first, 2's complement.

Available audio interface formats are different depending on the operation mod (Normal, Double or Quad). Modes described as "Yes" in the table below are supported.

In TDM128 or TDM256 mode, the AK5736 supports up to 8ch outputs, (6ch AK5736 + 2ch external device). In TDM512 mode, the AK5736 supports up to 16ch outputs (6ch AK5736 + 10ch external device).

| Mode | DIF<br>bit | TDM1<br>bit | TDM0<br>bit | BICK  | Normal | Double | Quad | Data Format                       |           |
|------|------------|-------------|-------------|-------|--------|--------|------|-----------------------------------|-----------|
| 0    | 0          | 0           | 0           | 64fs  | Yes    | Yes    | Yes  | Stereo Mode<br>(l <sup>2</sup> S) | (default) |
| 1    | 0          | 0           | 1           | 128fs | Yes    | Yes    | Yes  | TDM128<br>Mode(I <sup>2</sup> S)  |           |
| 2    | 0          | 1           | 0           | 256fs | Yes    | Yes    | -    | TDM256<br>Mode(I <sup>2</sup> S)  |           |
| 3    | 0          | 1           | 1           | 512fs | Yes    | -      | -    | TDM512<br>Mode(I <sup>2</sup> S)  |           |
| 4    | 1          | 0           | 0           | 64fs  | Yes    | Yes    | Yes  | Stereo Mode<br>(MSB Justified)    |           |
| 5    | 1          | 0           | 1           | 128fs | Yes    | Yes    | Yes  | TDM128 Mode<br>(MSB Justified)    |           |
| 6    | 1          | 1           | 0           | 256fs | Yes    | Yes    | -    | TDM256 Mode<br>(MSB Justified)    |           |
| 7    | 1          | 1           | 1           | 512fs | Yes    | -      | -    | TDM512 Mode<br>(MSB Justified)    |           |
|      |            |             |             |       |        |        |      | (-: Not available)                |           |

\*SDTO1~3 data should be captured on a rising edge of BICK.

Table 6. Audio Data Interface Modes Setting



Figure 28. Mode 0 Timing (Stereo Mode (I<sup>2</sup>S))


Figure 29 Mode 1 Timing (TDM128 Mode, I<sup>2</sup>S Compatible)



Figure 30. Mode 2 Timing (TDM256 Mode, I<sup>2</sup>S Compatible)

# Asahi**KASEI**

|               | i.  |          |           |             |           |           |           |           | 512 I     | BICK      |           |                |             |             |             |           | <b>\</b> ' |    |
|---------------|-----|----------|-----------|-------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|----------------|-------------|-------------|-------------|-----------|------------|----|
| LRCK (Master) | 1   |          |           |             |           |           |           |           |           |           |           |                |             |             |             |           |            |    |
| LRCK (Slave)  | ТШ  |          |           |             |           |           |           |           |           |           |           |                |             |             |             |           | ┉┼         |    |
| BICK (512fs)  | ไปป | 1 T İ İ  | กบบปฏ     | u<br>u<br>u |           |           | t A M     |           |           | ut ut ut  | LTT II    | ut ut ut       |             |             | LTTT I      | ut tu tu  | ជារារ      | lf |
| SDTO1 (O)     | 23  | 22 0 2   | 23 22 0   | 23 22 0     | 23 22 0   | 2322 0    | 2322 0    | 2322 0    | 2322 0    | 23 22 0   | 2322 0    | 2322 0         | 2322 0      | 23 22 0     | 23 22 0     | 23 22 0   | 23 22 0    | 23 |
|               | #3  | 3 Data 1 | #3 Data 2 | #3 Data 3   | #3 Data 4 | #3 Data 5 | #3 Data 6 | #2 Data 1 | #2 Data 2 | #2 Data 3 | #2 Data 4 | #2 Data 5      | #2 Data6    | #1 Data 1   | #1 Data 2   | #1 Data 3 | #1 Data 4  |    |
| SDTO2 (O)     | 3   | 32 BICK  | 32 BICK   | 32 BICK     | 32 BICK   | 32 BICK   | 32 BICK   | 32 BICK   | 32 BICK   | 32 BICK   | 32 BICK   | 32 BICK        | 32 BICK     | 32 BICK     | 32 BICK     | 32 BICK   | 32 BICK    | }  |
|               | 1   |          |           |             | -         |           |           |           | -         | 1         |           | 1<br>1         | 1           | 1<br>1<br>1 | 1           | 1         | 1          |    |
| TDMI(I)       | 23  | 22 0 2   | 23 22 0   | 23 22 0     | 23 22 0   | 23 22 0   | 23 22 0   | 23 22 0   | 23 22 0   | 23 22 0   | 23 22 0   | <br>N<br> <br> | 1<br>1<br>1 | <br> <br>   | 1<br>1<br>1 | <br> <br> |            | 23 |
| (#1 SDTO1)    | #2  | 2 Data 1 | #2 Data 2 | #2 Data 3   | #2 Data 4 | #2 Data 5 | #2 Data 6 | #1 Data 1 | #1 Data 2 | #1 Data 3 | #1 Data 4 | Į              |             |             | 1           |           |            |    |
|               | 3   | 32 BICK  | 32 BICK   | 32 BICK     | 32 BICK   | 32 BICK   | 32 BICK   | 32 BICK   | 32 BICK   | 32 BICK   | 32 BICK   |                |             |             |             | '         |            |    |





Figure 32. Mode 4 Timing, (Stereo Mode, MSB Justified)



Figure 33. Mode 5 Timing, (TDM128 mode, MSB justified)





|               |           |           |             |           |                |           |             | 51        | 2 BICK       |                                               |                  |                                                 |             |             |                                                 | ,           | i<br>h |
|---------------|-----------|-----------|-------------|-----------|----------------|-----------|-------------|-----------|--------------|-----------------------------------------------|------------------|-------------------------------------------------|-------------|-------------|-------------------------------------------------|-------------|--------|
| LRCK (Master) | 1         | ]         |             |           |                |           |             |           |              |                                               |                  |                                                 |             |             |                                                 |             | F      |
| LRCK (Slave)  | Ì IIIIIII | İ         |             |           |                |           |             |           |              |                                               |                  |                                                 |             |             |                                                 |             | ţ 🔟    |
| BICK (512fs)  | गिगम      |           | בער ברו הרו | בער עולו  | בידר בערים הרו | ברבר הרק  | בער בער באר |           | בער הקול היו | ברבולות ביות ביות ביות ביות ביות ביות ביות בי |                  | בער באר היות היות היות היות היות היות היות היות |             | בער באר הרב | בער בער ביות ביות ביות ביות ביות ביות ביות ביות | בער הרול    | ļtī    |
| SDTO1 (O)     | 23 22 0   | 23 33 0   | 23 22 0     | 23 22 0   | 2322 0         | 2322 0    | 2322 0      | 2322 0    | 2322 0       | 2322 0                                        | 23 22 0          | 2322 0                                          | 23 22 0     | 23 22 0     | 23 22 0                                         | 23 22 0     | 23 22  |
|               | #3 Data 1 | #3 Data 2 | #3 Data 3   | #3 Data 4 | #3 Data 5      | #3 Data 6 | #2 Data 1   | #2 Data 2 | #2 Data 3    | #2 Data 4                                     | #2 Data 5        | #2 Data6                                        | #1 Data 1   | #1 Data 2   | #1 Data 3                                       | #1 Data 4   |        |
|               | 32 BICK   | 32 BICK   | 32 BICK     | 32 BICK   | 32 BICK        | 32 BICK   | 32 BICK     | 32 BICK   | 32 BICK      | 32 BICK                                       | 32 BICK          | 32 BICK                                         | 32 BICK     | 32 BICK     | 32 BICK                                         | 32 BICK     |        |
| SDTO2 (O)     |           | !         | -           |           |                |           |             |           | <br>         | +                                             | <br>             |                                                 |             | <br>        |                                                 | ¦'          |        |
|               |           |           |             |           |                |           |             | -         |              |                                               | 1                |                                                 |             | 1           | -                                               | 1           |        |
| TDMI(I)       | 23 22 0   | 23 22 0   | 23 22 0     | 23 22 0   | 23 22 0        | 23 22 0   | 23 22 0     | 23 22 0   | 23 22 0      | 23 22 0                                       | <br>  <br>  <br> |                                                 | 1<br>1<br>1 | 1           | 1<br>1<br>1                                     |             | 31 30  |
| (#1 SDTO1)    | #2 Data 1 | #2 Data 2 | #2 Data 3   | #2 Data 4 | #2 Data 5      | #2 Data 6 | #1 Data 1   | #1 Data 2 | #1 Data 3    | #1 Data 4                                     | •                |                                                 | 1<br>1<br>1 | 1           | 1<br>1<br>1                                     | 1<br>1<br>1 |        |
|               | 32 BICK   | 32 BICK   | 32 BICK     | 32 BICK   | 32 BICK        | 32 BICK   | 32 BICK     | 32 BICK   | 32 BICK      | 32 BICK                                       |                  | 1                                               | I           | 1           | I                                               | 1           |        |
|               | `~        |           |             |           |                |           |             |           |              |                                               |                  |                                                 |             |             |                                                 |             |        |

Figure 35. Mode 7 Timing, (TDM512 Mode (MSB Justified))

## Synchronization with Audio System (SYNCDET)

The AK5736 has a SYNCDET circuit for phase synchronization of the data output since it is assumed that multiple AK5736's will be used.

When the clock frequency is changed during operation, there may be a phase mismatch between the external LRCK and data transferring clock that has the same frequency as the internal LRCK generated from external LRCK.

The SYNCDET circuit resets the internal counter and adjusts the phase between LRCK and FsCLK automatically. Then the clocks for the charge pump,  $\Delta\Sigma$ ADC and SAR ADC may stop and detect errors.

# Change the operation clock setting when RSTN bit = "0" and stable clock should be input while RSTN bit = "1".

#### ■ Cascaded Connection in TDM Mode

The AK5736 supports the connection of two cascaded devices in TDM512 mode, as shown in Figure 36. The A/D converted data of all connected AK5736s is output from the SDTO pin of the last AK5736, via this cascaded connection.



Figure 36. Cascaded Connection

# Digital HPF

The AK5736 has a digital high-pass filter (HPF) for DC offset cancellation. The cut-off frequency of the high-pass filter is 2.0Hz, with the maximum sampling frequency in each operation mode set by FS[2:0] bits.

- <FS[2:0] bits = "000"> When fs: 8kHz ≤ fs ≤ 12kHz, Cutoff Frequency fc = 2Hz @ fs=12kHz
- < FS[2:0] bits = "001"> When fs: 12kHz < fs ≤ 24kHz, Cutoff Frequency fc = 2Hz @ fs=24kHz
- < FS[2:0] bits = "010"> When fs: 24kHz < fs ≤ 48kHz, Cutoff Frequency fc = 2Hz @ fs=48kHz
- < FS[2:0] bits = "011"> When fs:  $48kHz < fs \le 96kHz$ , Cutoff Frequency fc = 2Hz @ fs=96kHz
- < FS[2:0] bits = "100"> When fs: 96kHz < fs ≤ 192kHz, Cutoff Frequency fc = 2Hz @ fs=192kHz

The cut-off frequency, (fc), is proportional to the sampling frequency, (fs), for each setting of the FS[2:0] bits.

For example: When FS[2:0] bits = "011" and fs= 44.1kHz, the cutoff frequency "fc" =  $2Hz \times 44.1/48 = 1.84Hz$ .

## ■ Digital Filter Setting

The AK5736 has four types of digital filters. They are selected by the SD bit and SLOW bit.

|           | Filter                               | SLOW bit | SD bit |  |  |  |  |
|-----------|--------------------------------------|----------|--------|--|--|--|--|
| (default) | Sharp Roll-off Filter                | 0        | 0      |  |  |  |  |
|           | Slow Roll-off Filter                 | 1        | 0      |  |  |  |  |
|           | Short Delay Sharp Roll-off Filter    | 0        | 1      |  |  |  |  |
|           | 1 1 Short Delay Slow Roll-off Filter |          |        |  |  |  |  |
|           |                                      | <b></b>  |        |  |  |  |  |

Table 7. Digital Filter Setting

# Digital Volume

The AK5736 has a digital volume setting (168 levels, 1dB per step) that can configured independently for each channel. The digital volume for each channel can be set via the register ATT17-10 bits (1ch), ATT27-20 bits (2ch), ..., ATT67-60 bits (6ch), (Table 8). The value that is set while RSTN bit = "0" will be the default value for the digital volume. The AK5736 starts operation from this default value when the RSTN bit is set to "1". ATT\* bits (\*=1~6ch) are initialized to ATT\* =34H by setting the PDN pin to "L".

| ATT* bits<br>(*1~6ch) | Volume |           |
|-----------------------|--------|-----------|
| 00H                   | 52dB   |           |
| 01H                   | 51dB   |           |
| :                     | :      |           |
| 32H                   | 2dB    |           |
| 33H                   | 1dB    |           |
| 34H                   | 0dB    | (default) |
| 35H                   | -1dB   |           |
| 36H                   | -2dB   |           |
| 37H                   | -3dB   |           |
| :                     | :      |           |
| A6H                   | -114dB |           |
| A7H                   | -115dB |           |
| A8H                   | MUTE   |           |
| A9H                   | MUTE   |           |
| :                     | MUTE   |           |
| FFH                   | MUTE   |           |

| Table 8. D | igital Attenuation | Level |
|------------|--------------------|-------|
|------------|--------------------|-------|

Digital volume transition time is set by ATS[1:0] bits (Table 9). The volume transition set by ATT\* bits (\*=1~6ch) is a soft transition, thus no switching noise occurs during the transition.

| Mode | ATS1 | ATS0 | ATT speed |           |
|------|------|------|-----------|-----------|
| 0    | 0    | 0    | 5376/fs   | (default) |
| 1    | 0    | 1    | 2688/fs   |           |
| 2    | 1    | 0    | 672/fs    |           |
| 3    | 1    | 1    | 336/fs    |           |

Table 9. Transition Time between Set Values of ATT\* bits (\*=1~6ch)

In Mode 0, the volume transition by ATT\* bits (\*=1~6ch) has 5376/fs of soft transition; it takes 5376/fs (112ms@fs=48kHz) to change the volume from 00H (+52dB) to FFH (MUTE).

#### ■ Power Up/Down Sequence Example

In slave mode, the device is released from reset by setting RSTN bit = "1" after MCLK, BICK and LRCK inputs are applied, following the PDN pin = "H". After that, power down state is released by detecting a rising edge of LRCK following a rising edge of MCLK.

In master mode, the device is released from reset when a rising edge of MCLK is detected following RSTN bit = "1" after setting the PDN pin = "H". The initialization cycle begins at this point.

When the CPEN pin = "L" (charge pump enabled), data is shifted out on the SDTO pin  $3324 \times 1/fs$  (in slave mode) or  $3321 \times 1/fs$  (in master mode) after the device is released from reset by setting RSTN bit = "1".

When the CPEN pin = "H" (charge pump disabled), data is shifted out on the SDTO pin  $2262 \times 1/\text{fs}$  (in slave mode) or  $2259 \times 1/\text{fs}$  (in master mode) after the device is released from reset by setting RSTN bit = "1".

During initialization, the ADC output data is "0" in 2's complement. Output data corresponds to the analog input content only after initialization (this takes about one group delay period).



Figure 37. Power Up/Down Sequence, (LDOE pin = "H", CPEN pin = "L")

- (1) Set the PDN pin = "L" → "H" after powering on all the power supplies. The PDN pin must be held at "L" for at least 150ns before setting to "H" after all power is supplied.
- (2) Internal LDO is powered up after setting the PDN = "H", and register access will be available in 2ms.

# Asahi **KASEI**

- (3) After LDO starts up, set RSTN bit = "1" after setting necessary registers such as for clock, audio interface, error diagnosis function, and the output level of the MIC bias voltage settings.
- (4) The internal charge pump powers up after 20msec when the CPEN pin = "L" and fs = 48kHz. With a 48kHz based sampling frequency, 12kHz, 24kHz, 48kHz, 96kHz, and 192kHz power up time is 20msec. With a 32kHz based sampling frequency, 8kHz, 16kHz, 32kHz, 72kHz, and 144kHz time becomes 30msec. When fs = 44.1kHz, time is 21.8ms. The internal charge pump will not be powered up when the CPEN pin = "H". This power-up time is not necessary when not using the internal charge pump and supplying HVDD externally.
- (5) When fs = 48kHz, the MPWR pin and the VREFMP pin rise in 35ms after the internal charge pump is powered up. With a 48kHz based sampling frequency,12kHz, 24kHz, 48kHz, 96kHz, and 192kHz power up time is 35msec. With a 32kHz based sampling frequency, 8kHz, 16kHz, 32kHz, 72kHz and 144kHz, this becomes 52.5msec. When fs = 44.1kHz, the time is 38.1ms.
- (6) The AK5736 outputs data and error detections become enabled after 67ms, (max. @fs=48kHz), by setting the RSTN bit = "1" when the CPEN pin = "L". It will be after 47ms (max. @fs=48kHz) if the CPEN pin = "H".
- (7) There is a Group Delay (GD) on the SDTO output from the ADC input.
- (8) All circuits are powered down by setting the PDN pin = "H"  $\rightarrow$  "L".
- Note: The wait time of (7) is inversely proportional to the maximum sampling frequency, "fs", of the operation mode set by FS[2:0] bits. The wait time until data is output is defined as the time from the input timing of the analog signal to the output timing of the MSB at L channel of the SDTO output.
- Example: When the CPEN pin = "L" and Fs = 32 kHz, a wait time of 67 ms × (48/32) = 100.5 ms is required. The reference wait time at 48 kHz is 67 ms. When the CPEN pin = "L" and fs = 16 kHz, a wait time of 79 ms × (24/16) = 118.5 ms is required. The reference wait time at 24 kHz is 79 ms.

| FS2 | FS1                                                       | FS0 | fs                  | Wait time until Output |  |  |
|-----|-----------------------------------------------------------|-----|---------------------|------------------------|--|--|
| 0   | 0                                                         | 0   | 8kHz ≤ fs ≤ 12kHz   | 103 ms @ 12kHz         |  |  |
| 0   | 0                                                         | 1   | 12kHz < fs ≤ 24kHz  | 79 ms @ 24kHz          |  |  |
| 0   | 1                                                         | 0   | 24kHz < fs ≤ 48kHz  | 67 ms @ 48kHz          |  |  |
| 0   | 1                                                         | 1   | 48kHz < fs ≤ 96kHz  | 61 ms @ 96kHz          |  |  |
| 1   | 0                                                         | 0   | 98kHz < fs ≤ 192kHz | 58 ms @ 192kHz         |  |  |
|     | Table 10 Wait Time until Date is Output (CPEN pin - "I ") |     |                     |                        |  |  |

Table 10. Wait Time until Data is Output, (CPEN pin = "L")

| FS2 | FS1 | FS0 | fs                  | Wait time until Output |
|-----|-----|-----|---------------------|------------------------|
| 0   | 0   | 0   | 8kHz ≤ fs ≤ 12kHz   | 83 ms @ 12kHz          |
| 0   | 0   | 1   | 12kHz < fs ≤ 24kHz  | 59 ms @ 24kHz          |
| 0   | 1   | 0   | 24kHz < fs ≤ 48kHz  | 47 ms @ 48kHz          |
| 0   | 1   | 1   | 48kHz < fs ≤ 96kHz  | 41 ms @ 96kHz          |
| 1   | 0   | 0   | 98kHz < fs ≤ 192kHz | 38 ms @ 192kHz         |

Table 11. Wait Time until Data is Output, (CPEN pin = "H")

#### Analog Input Connection

The analog input connection method is shown in this section. The AK5736 supports line and microphone inputs. 6 differential analog input channels are available. AC or DC connections are selectable at each channel by setting the AC6-1 bits. Analog signals are input into the PGA via differential input pins of each channel. The voltage difference of IN\*P and IN\*N pins will be the input voltage (\* = 1~6). The ADC input range is 2.0Vrms (typ.).

The Input DC operating point of the IN\*P pin must be higher than the IN\*N pin.

1. Microphone Inputs

The connection method for a microphone input application and the AK5736 is shown below. Please follow the diagram of the connected ECM for the MIC bias voltage. The AK5736 is capable of supplying  $5 \sim 9V$ , (in 0.5V steps). Voltage is supplied from the MPWR pin. In the use case of connecting multiple microphones, you must not exceed the maximum current of the MIC Power Supply.

1-1: Electric Condenser Microphone (ECM) Differential Input (DC Connection)

Set AC6-1 bits = "0" when using a DC connection. Normally, the output signal amplitude is proportional to MIC bias voltage with an electric capacitor microphone (ECM). When supplying 9V to the MIC bias voltage, the 2Vrms differential signal can be output from the ECM. In this case, 1Vrms, (2.8V p-p), is input to both the IN\*P pin and the IN\*N pin of the AK5736. Common voltage depends on the connected ECM but normally it will be equivalent to "2/3 x MIC bias voltage" at the IN\*P pin and "1/3 x MIC bias voltage" at the IN\*P pin.



Figure 38. Differential Input DC Connection, (IN\*P/N pins)

1-2: Dynamic MIC Differential Input, (AC Connection)

Set AC6-1 bits = "1" when using AC connection. Common voltage is 2.5V, (typ.), and generated internally.



Figure 39. Differential Input AC Connection (IN\*P/N pins)

1-3: ECM Single-ended Input (DC connection)

Set AC6-1 bits = "0" when using a DC connection. With single-ended input, signal amplitude will be half of the differential input since a signal is input to the IN\*P pin. The available input signal amplitude of the IN\*P pin is 1Vrms (typ.) Common voltage depends on the connected ECM but normally it will be about "1/2 x MIC bias voltage".



Figure 40. Single-ended Input DC Connection, (IN\*P/N pins)

1-4: Dynamic MIC, Single-ended Input (AC Connection)

Set AC6-1 bits = "1" when using an AC connection. Common voltage is 2.5V, (typ.) and generated internally.



Figure 41. Single-ended Input AC Connection, (IN\*P/N pins)

# Asahi**KASEI**

#### 2. Line Input

Normally the output amplitude of an automotive power amplifier is about 10 Vrms (differential), and common voltage is about 7.2V, (assuming a BTL connection with a 14.4 V battery). In this case, the input signal amplitude of each IN\*P pin and IN\*N pin is 5 Vrms, (14.14 V p-p), and common voltage is 7.2 V. The amplitude range is from, "(7.2V + 7.07V) = +14.27V", to, "(7.2V - 7.07V) = 0.13 V". External resistance values (R1 and R2) should be adjusted so that the input signal to IN\*P pin and IN\*N pin will not exceed 2.0Vrms.



Figure 42. Differential Input DC Connection, (IN\*P/N pins)

#### ■ Full Scale Clip Function

As shown in Figure 43, the output becomes full scale when the analog input is over 0dBFS.



Figure 43: Output Signal with an input of 1kHz 2.3Vrms Signal (2Vrms = 0dBFS)

## ■ Pre Gain Amplifier (PGA) for MIC Input

The AK5736 has a PGA for microphone input. Each microphone input gain can be set with the PG13-10 bits, (1ch), PG23-20 bits (2ch), …, PG63-60 bits (6ch) in the range of 0dB, +6dB ~ +20dB, (1dB Step). Set the PG\* bits, (\*=1~6ch), so that the input voltage to the ADC block will not exceed 2.0 Vrms, (ADC full-scale).

| PG*3 | PG*2 | PG*1 | PG*0 | Input Gain |           |
|------|------|------|------|------------|-----------|
| 0    | 0    | 0    | 0    | 0dB        | (default) |
| 0    | 0    | 0    | 1    | 6dB        |           |
| 0    | 0    | 1    | 0    | 7dB        |           |
| 0    | 0    | 1    | 1    | 8dB        |           |
| 0    | 1    | 0    | 0    | 9dB        |           |
| 0    | 1    | 0    | 1    | 10dB       |           |
| 0    | 1    | 1    | 0    | 11dB       |           |
| 0    | 1    | 1    | 1    | 12dB       |           |
| 1    | 0    | 0    | 0    | 13dB       |           |
| 1    | 0    | 0    | 1    | 14dB       |           |
| 1    | 0    | 1    | 0    | 15dB       |           |
| 1    | 0    | 1    | 1    | 16dB       |           |
| 1    | 1    | 0    | 0    | 17dB       |           |
| 1    | 1    | 0    | 1    | 18dB       |           |
| 1    | 1    | 1    | 0    | 19dB       |           |
| 1    | 1    | 1    | 1    | 20dB       |           |

 Table 12. PGA for Microphone Input Gain Setting (\*channel number)



Figure 44. Input Step Construction

## ■ Charge Pump

The AK5736 has an integrated charge pump. The charge pump switching frequency is dependent upon the audio sample rate, as set by the FS[2:0] bits.

| FS[2:0]               | Switching Freq. |
|-----------------------|-----------------|
| 000 (8k ≤ fs ≤ 12k)   | fs x 64         |
| 001 (12k ≤ fs ≤ 24k)  | fs x 32         |
| 010 (24k ≤ fs ≤ 48k)  | fs x 16         |
| 011 (48k ≤ fs ≤ 96k)  | fs x 8          |
| 100 (96k ≤ fs ≤ 192k) | fs x 4          |

The internal charge pump boosts the CPVDD voltage to generate the MIC bias voltage and analog voltage such as for a PGA, etc. Boosted voltage is output from the CPOUT pin. When using the charge pump, set the CPEN pin = "L" (Internal Generation Mode), and connect the CPOUT pin with the HVDD pin. The charge pump is not powered up when setting the CPEN pin = "H" (Outside Supply Mode). In this case, the external power supply should be connected to the HVDD pin. External capacitors should be connected to as shown in Figure 45.



Figure 45. Charge Pump Connection Diagram (CPEN pin = "L")

When the CPEN pin = "L" (Internal Generation Mode), it is recommended that the trace which connects the CPOUT pin with the HVDD pin is close as physically possible to a 10uF capacitor.



Figure 46. Recommended Pattern (CPEN pin = "L")

# Handling of HVDD Pin and CPOUT pin

1. Internal Charge Pump is Enabled (CPEN pin = "L")

| Pin Name | Action                               |
|----------|--------------------------------------|
| HVDD     | Connect to the CPOUT pin externally. |
| CPOUT    | Connect to the HVDD pin externally.  |

2. Internal Charge Pump is Disabled (CPEN pin = "H") The CPVDD pin must be connected to the AVDD pin externally.

| Pin Name | Action                              |
|----------|-------------------------------------|
| HVDD     | Connect to the HVDD pin externally. |
| CPOUT    | OPEN                                |

## ■ MIC Bias Voltage

MIC bias voltage is set by the MBS[3:0] bits in a range of 5 ~ 9 V (0.5V steps), and is output on the MPWR pin. The MPWR pin should be connected to AVSS via a 1 $\Omega$  resistor and a 10 $\mu$ F ceramic capacitor. The VREFMP pin should be connected to AVSS via a 2.2 $\mu$ F ceramic capacitor. (Figure 68)

| MBS3-0  | Bias Voltage       |           |
|---------|--------------------|-----------|
| 00H     | 5V                 | (default) |
| 01H     | 5.5V               |           |
| 02H     | 6V                 |           |
| 03H     | 6.5V               |           |
| 04H     | 7V                 |           |
| 05H     | 7.5V               |           |
| 06H     | 8V                 |           |
| 07H     | 8.5V               |           |
| 08H     | 9V                 |           |
| 09H-0FH | Typ 4.5kΩ          |           |
|         | pulldown           |           |
|         | (Power down state) |           |

Table 13. MIC Bias Voltage Setting

## Error Detection Function

The AK5736 drives the INT pin "L" when one of the following nine error conditions is detected. The error status registers (11H  $\sim$  17H), which reflect the ADC input's error status, are updated simultaneously. Errors 1-5 are detectable only in DC connection mode. Errors 6-9 can be detected at any time. The INT pin outputs an OR-ed signal based on the below nine interrupt events.

Error conditions can be masked by setting the appropriate mask bit (18H~1DH). In this case, the masked error will not be reflected at the INT pin. The INT pin should be pulled up to DVDD via a  $10k\Omega$  resistor.

| No. | Error Status                                                    | Error Status<br>Register | Mask<br>Register |
|-----|-----------------------------------------------------------------|--------------------------|------------------|
| 1   | OPEN: Input Open                                                | OPEN* (*1~6)             | MOPEN* (*1~6)    |
| 2   | SHTD: Short between Positive and Negative Inputs                | SHTD* (*1~6)             | MSHTD* (*1~6)    |
| 3   | SHTG: Short to Ground                                           | SHTG* (*1~6)             | MSHTG* (*1~6)    |
| 4   | SHMB: Short to MIC Bias Voltage                                 | SHMB* (*1~6)             | MSHMB* (*1~6)    |
| 5   | SHTV: Short to Battery                                          | SHTV* (*1~6)             | MSHTV* (*1~6)    |
| 6   | OVDET: MIC Bias Overvoltage                                     | OVDET                    | -                |
|     | [11.9V (typ.), not depending on the setting of MIC bias voltage |                          |                  |
|     | level, (MBS3-0 bits)]                                           |                          |                  |
| 7   | OIDET: MIC Bias Overcurrent, [Threshold: 350mA (typical)]       | OIDET                    | -                |
| 8   | OVCP: Charge Pump Under Voltage                                 | OVCP                     | -                |
|     | [CPOUT Voltage = 5~7V (typical)]                                |                          |                  |
| 9   | OVTP: Over temperature (Threshold: 160°C or more)               | OVTP                     | -                |

Table 14: Error Statuses, Error Status Registers, and Mask Registers

Note 41. When a mask register bit is set to "0" (error condition not masked), the corresponding error status register bit will be set to "1" when an error is detected. If the mask register bit is set to "1" (error condition masked), the corresponding error status register bit will read as "0."

| No. | Error<br>Status | DC Connection<br>(Differential/Single-ended) | AC Connection<br>(Differential/Single-ended) |
|-----|-----------------|----------------------------------------------|----------------------------------------------|
| 1   | OPEN            | Yes                                          | N/A                                          |
| 2   | SHTD            | Yes                                          | N/A                                          |
| 3   | SHTG            | Yes                                          | N/A                                          |
| 4   | SHMB            | Yes                                          | N/A                                          |
| 5   | SHTV            | Yes                                          | N/A                                          |
| 6   | OVDET           | Yes                                          | Yes                                          |
| 7   | OIDET           | Yes                                          | Yes                                          |
| 8   | OVCP            | Yes                                          | Yes                                          |
| 9   | OVTP            | Yes                                          | Yes                                          |

#### Table 15. Detectable Error Status

N/A: Not Available

<Internal Circuit State at Error Detection and Error Status Release>

1. Errors 1-5

Internal circuits are not powered down when errors are detected. These error statuses can be released by setting INTR bit = "1", or RSTN bit = "0".

#### 2. Errors 6-8

The behavior of internal circuits upon detection of an error condition is selected by ERRPDSEL bit (2EH). If ERRPDSEL bit = "0", internal circuits are not powered down when errors are detected. It is recommended that the ERRPDSEL bit is changed during RSTN bit = "0". These error statuses can be cleared by setting INTR bit = "1", or RSTN bit = "L".

If ERRPDSEL bit = "1", internal circuits are powered down when errors are detected. In this mode, error status registers are not reset since control registers are not powered down. The INT pin drives "L". These error statuses can be cleared by setting RSTN bit = "0" or PDN pin = "L".

#### 3. Error 9

Internal circuits are powered down when this error is detected. At this time, error status registers are not reset since control registers are not powered down, and the INT pin outputs "L". This error status can be released by setting RSTN bit = "0", or PDN pin = "L".

| No    | Error Status                    | Internal Circuit States of Error Status                                                                              | Error Release Conditions                                                                                                                                |
|-------|---------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 - 5 | OPEN, SHTD,<br>SHTG, SHMB, SHTV | Not powered down                                                                                                     | INTR bit = "1" or RSTN bit ="0"                                                                                                                         |
| 6 - 8 | OVDET, OIDET,<br>OVCP           | <ol> <li>Case: ERRPDSEL bit = "0"<br/>Not powered down</li> <li>Case: ERRPDSEL bit = "1"<br/>Powered down</li> </ol> | <ol> <li>Case: ERRPDSEL bit = "0"<br/>INTR bit = "1" or RSTN bit = "0"</li> <li>Case: ERRPDSEL bit = "1"<br/>RSTN bit = "0" or PDN pin = "L"</li> </ol> |
| 9     | OVTP                            | Powered down                                                                                                         | RSTN bit = "0" or PDN pin = "L"                                                                                                                         |

| <b>T</b> 1 1 4 0 |              |          | <u>~</u> · ·· |         |         | . –     | <u> </u> |
|------------------|--------------|----------|---------------|---------|---------|---------|----------|
| Table 16:        | State of the | Internal | Circuit       | and How | to Rese | t Error | Status   |

Note 42. The internal circuit includes the ADC, Error detection circuits 1-8, MIC bias voltage generator, and charge pump.

#### 1. Detectable Error State

The integrated error detection circuit detects connection errors for the microphone by monitoring the DC level of the microphone input signal. The detectable error status is described below.

1-1. Input Open

An Input Open is detected when the voltage of an IN\*P pin approaches the MPWR pin level, (MIC bias voltage), and the electrical potential of an IN\*N pin approaches GND level. The error status is detected when the voltage of an IN\*P pin is within the range of MPWR  $\pm$  Vth and the voltage of an IN\*N pin is under Vth. The threshold voltage (Vth) can be set via register address 1FH [3:0] bits for simple detection (SARTH bit = "0"), and is set from register address 24H [7:0] and 25H [7:4] bits for high accuracy detection (SARTH bit = "1").

Short to MIC Bias Voltage, (1-4 SHMB), is detected If only IN\*P pin is open. Short to ground, (1-3 SHTG) is detected if only IN\*N pin is open.

Error detection criteria is the readout value of MPWR (Address: 4AH and 4BH) when REFSEL bit = "0" (Address: 08H, D1)

| Fault Conditions                 | Conditions                            |
|----------------------------------|---------------------------------------|
| Positive and Negative Input Open | $MPWR - Vth \le IN^*P \le MPWR + Vth$ |
|                                  | and                                   |
|                                  | IN*N ≤ Vth                            |

Error detection criteria is the readout value of VBATM voltage, (Address: 48H and 49H), when the REFSEL bit = "1", (Address: 08H, D1).

| Fault Conditions                 | Conditions                             |
|----------------------------------|----------------------------------------|
| Positive and Negative Input Open | $VBATM - Vth \le IN*P \le VBATM + Vth$ |
|                                  | and                                    |
|                                  | IN*N ≤ Vth                             |



Figure 47. Positive and Negative Input OPEN



Note: Short to MIC Bias Voltage, (1-4. SHMB), is detected if only an IN\*P pin is open. Figure 48. Positive Input OPEN



Note: Short to Ground, (1-3. SHTG), is detected if only an IN\*N pin is open.

Figure 49. Negative Input OPEN



If both resistance elements that are connected to microphone input and MPWR pin are open, the INT pin is pulled down by internal resistance, (Typ. 1.4 M $\Omega$ ), and short to ground is detected.

Figure 50: Positive and Negative Input OPEN with MPWR pin Open

## 1-2. SHTD: Short between Positive and Negative Inputs

The voltage of each pin will be equal to ("MIC bias voltage"/2) when the positive input pin (IN\*P pin) and a negative input pin (IN\*N pin) are shorted together. The error status is detected when the voltage difference of IN\*P and IN\*N pins goes below the threshold voltage (Vth) set in the register settings. The threshold voltage can be set via register address 20H, [3:0] bits for simple detection, (SARTH bit = "0") and set by register address 27H, [7:0] bits and 28H, [7:4] bits for high accuracy detection (SARTH bit = "1").

| Fault Condition                            | Condition          |
|--------------------------------------------|--------------------|
| Short Between Positive and Negative Inputs | IN*P – IN*N  ≤ Vth |



Figure 51. Positive and Negative Input Shorted

#### 1-3. SHTG: Short to Ground

When input pins (IN\*P/N pins) are shorted to ground, the voltage approaches 0V. An error status is detected if the voltage of the pin goes under the threshold voltage (Vth). The threshold voltage (Vth) can be set via register address 21H [3:0] bits for simple detection (SARTH bit = "0") and it is set by register address 28H [7:0] and 29H [7:4] bits for high accuracy detection (SARTH bit = "1").

| Fault Condition                | Condition  |
|--------------------------------|------------|
| Positive Input Short to Ground | IN*P ≤ Vth |



Figure 52. Positive Input Short to GND



Internal Vehicle Amp Unit

Figure 53. Negative Input Short to GND

#### 1-4. SHMB: Short to MIC Bias Voltage

When input pins (IN\*P/N pins) are shorted to MPWR (MIC bias voltage), the input approaches the MIC bias voltage. An error status is detected if the voltage of the pin goes higher than "MPWR – Vth". The threshold voltage (Vth) can be set via register address 22H [3:0] bits for simple detection (SARTH bit = "0"), and it is set by register address 2CH [7:0] and 2DH [7:4] bits for high accuracy detection (SARTH bit = "1").

Error detection criteria for the read value of MPWR, (Address: 4AH and 4BH), when REFSEL bit = "0", (Address: 08H, D1)

| Fault Conditions          | Conditions         |
|---------------------------|--------------------|
| Short to MIC bias voltage | INP/N ≥ MPWR - Vth |

Error detection criteria for the readout value of VBATM voltage, (Address: 48H and 49H), when REFSEL bit = "1" (Address: 08H, D1).

| Fault Conditions          | Conditions           |
|---------------------------|----------------------|
| Short to MIC bias voltage | IN*P/N ≥ VBATM - Vth |



Figure 54. Short to Mic Bias Voltage

#### 1-5. SHTB: Short to Battery

When the input pins (IN\*P/N pins) are shorted to the battery, their voltage approaches the battery voltage. An error status is detected if the voltage at the pin becomes higher than "MPWR + Vth". The threshold voltage (Vth) can be set via register address 23H [3:0] bits for simple detection (SARTH bit = "0") and set via register address 2AH [7:0] and 2BH [7:4] bits for high accuracy detection (SARTH bit = "1"). If a short with a battery is expected, insert protection resistors between the signal input terminals and INxP / N pins to avoid electrical stress on the device. (Refer to Table 19)



Figure 55. External Protection Circuit for Battery Short

Error detection criteria for the read value of MPWR voltage, (Address: 4AH and 4BH), when REFSEL bit = "1" (Address: 08H, D1)

| Fault Conditions | Conditions         |
|------------------|--------------------|
| Short to Battery | INP/N ≥ MPWR + Vth |

Error detection criteria for the read value of VBATM voltage, (Address: 48H and 49H), when REFSEL bit = "1" (Address: 08H, D1)

| Fault Conditions | Conditions           |
|------------------|----------------------|
| Short to Battery | IN*P/N ≥ VBATM + Vth |



Figure 56. Short to Battery

#### 2. Error Detection Settings

There are two ways to set the threshold voltage (Vth) for error detection. When SARTH bit = "0", nine threshold voltage settings (Table 17) are available by setting TOP3-0, TSD3-0, TSG3-0, TSB3-0 and TSV3-0 bits. When the SARTH bit = "1", threshold Voltage can be set with a 12-bit straight binary code with full scale of AVDD for high accuracy error detection.

#### 2-1. Threshold Voltage Setting

#### Simple Error Detection with Nine Threshold Steps (SARTH bit = "0")

Threshold voltage, (Vth), for error detection can be set from the TOP3-0, TSD3-0, TSG3-0, TSB3-0 and TSV3-0 bits. Input signals to the IN\*P pin and IN\*N pin will be attenuated by 0.3 times the internal resistance and input to the ADC. Therefore, the threshold voltage at SAR ADC input ranges from, "100mV  $\times$  0.3 = (30mV)" to "900mV  $\times$  0.3 = (270mV)".

| bit3-0  | Threshold Voltage |           |
|---------|-------------------|-----------|
| 00H     | 100mV             |           |
| 01H     | 200mV             |           |
| 02H     | 300mV             | (default) |
| 03H     | 400mV             |           |
| 04H     | 500mV             |           |
| 05H     | 600mV             |           |
| 06H     | 700mV             |           |
| 07H     | 800mV             |           |
| 08H     | 900mV             |           |
| 09H-0FH | (Reserved)        |           |

 Table 17. Error Monitor Threshold Setting

#### <u>High Accuracy Setting via 12-bit Code (SARTH bit = "1")</u>

The threshold voltage in the high accuracy mode can be set from a 12-bit straight binary code, (Address: 24H-2DH), which the full scale is AVDD. When AVDD = 3.3V, the minimum value of the threshold voltage is 3.3V/4095 = 0.81mV. Vth becomes "n/4095× 3.3V". "n" is the set value in 24H-2DH. e.g.) When THOP12-1 bits is, "00000000011", Vth =  $3/4095 \times 3.3 = 2.43$ mV.

#### 2-2. Continuous Error Detection Setting

To prevent false triggering of a fault event, continuous detection times to distinguish the error status can be set. The AK5736 detects error status when detecting an error for the number of times set by INT1-0 bits, and outputs the status to Error Monitor Registers (11-17H) and (30-4BH). In this case, the INT pin drives "L".

| INT1 bit | INT0 bit | Error Detection Number                            |           |
|----------|----------|---------------------------------------------------|-----------|
| 0        | 0        | Error determination is made by 1 times Detection  | (default) |
| 0        | 1        | Error determination is made by 5 times Detection  |           |
| 1        | *        | Error determination is made by 10 times Detection |           |
|          |          | (*: Don't care)                                   |           |

Table 18. Number of Times for Continuous Error Detection

## 3. Error Detection Sequence



Figure 57. Error Detection Timing

Notes:

- (1) The AK5736 executes error detection on 1ch 14ch, (VBATM, MPWR, IN1P, IN1N, IN2P, IN2N •
   IN6P, IN6N) in this order. The detection cycle of the error detection circuit, "T (ch→2ch→...→
  - 14ch $\rightarrow$ 1ch)" depends on the sampling frequency (fs).
  - fs:  $8kHz \le fs \le 48kHz$ , T =  $23 \times 1/fs[sec]$

fs: 48kHz < fs  $\leq$  96kHz, T =  $45 \times 1/fs[sec]$ 

- fs:  $96kHz < fs \le 192kHz$ , T =  $89 \times 1/fs[sec]$
- (2) The error status register becomes "1" when input pin, MIC bias, charge pump, or over temperature errors are detected. Once the error status register becomes "1", it holds that status until it is reset by the INTR bit = "1". In this case, the internal ADC is not reset by INTR bit = "1".
- (3) An OR-ed result is output to the INT pin when error detection is executed on analog input 1ch -14ch. Detection result can be masked via MSHTV\*, MSHTG\*, MSHMB\*, MSHTD\*, and MOPEN\* (\*: 1-6) bits, (Address = 0C - 0FH), and masked error conditions will not reflect to the error status registers.
- (4) Status of the INT pin and error status registers are reset by setting INTR bit = "1" except when MIC bias overvoltage, MIC bias overcurrent, Charge pump under voltage, or over temperature error is detected. When writing, "1" to the INTR bit or setting RSTN bit = "0", the INTR bit automatically will return to, "0" within one cycle of error detection (1).

When ERRPDSEL bit = "0", errors except for over temperature can be reset by setting INTR bit = "1". Over temperature error can be reset by setting RSTN bit = "0".

When ERRPDSEL bit = "1", MIC bias overvoltage, MIC bias overcurrent, Charge pump under voltage, or over temperature error states can be reset by setting RSTN bit = "0".

(5) In the case the internal circuit is powered down, (Table 16), reset the AK5736 by setting RSTN bit = "0" or the PDN pin = "L".

Register Control Interface

By using the SPI pin, it is possible to switch the operation mode between, "4-wire serial control mode, (SPI pin = H)", and, "I2C Bus control mode, (SPI pin = L)". The SPI pin state must not be changed while the AK5736 is in operation.

(1) 4-wire Serial Control Mode, (SPI pin = "H")

The internal registers may be either written or read from the 4-wire µP interface pins: CSN, CCLK, CDTI & CDTO. The data consists of Chip address, (1bit, C1 is fixed to "1"), Read/Write (1bit), Register address (MSB first, 7bits) and Control data (MSB first, 7bits). Address and data is clocked in on the rising edge of CCLK and data is clocked out on the falling edge. For write operations, data is written on a rising edge of CSN after the 16th rising edge of CCLK counting from a falling edge of CSN. For read operations, the CDTO output goes to high impedance state after a low-to-high transition of CSN. The maximum speed of CCLK is 5MHz. Setting the PDN pin= "L" resets the registers to their default values.

Data will not be written with a format other than 16 times CCLK while CSN is, "L", such as 15 times CCLK or 17 times CCLK.

For read operations, data will be output after a rising edge of CSN if CCLK is not transitioned 16 times while CSN is "L". The AK5736 outputs data until D1, (Figure 58), if the CCLK cycle is finished in 15 times and CSN rises.



Figure 58. 4-wire Serial Control I/F Timing

#### (2). I<sup>2</sup>C Bus Control Mode (SPI pin = "L")

The AK5736 supports the fast-mode I<sup>2</sup>C bus, (max: 400kHz).

#### (2)-1. WRITE Operation

Figure 59 shows the data transfer sequence for the I<sup>2</sup>C-bus mode. All commands are preceded by a START condition. A HIGH to LOW transition on the SDA line while SCL is HIGH indicates a START condition, (Figure 65). After the START condition, a slave address is sent. This address is 7 bits long followed by the eighth bit that is a data direction bit (R/W). The most significant five bits of the slave address are fixed as "00100". The next bits are CAD1 and CAD0, (device address bits). These bits identify the specific device on the bus. The hard-wired input pins, (CAD1/0 pins), set these device address bits, (Figure 60). If the slave address matches that of the AK5736, the AK5736 generates an acknowledge and the operation is executed. The master must generate the acknowledge-related clock pulse and release the SDA line, (HIGH), during the acknowledge clock pulse, (Figure 66). R/W bit = "1" indicates that the read operation is to be executed. "0" indicates that the write operation is to be executed.

The second byte consists of the control register address of the AK5736. The format is MSB first, and those most significant 1-bit is fixed to zero, (Figure 61). The data after the second byte contains control data. The format is MSB first, 8bits, (Figure 62). The AK5736 generates an acknowledge after each byte is received. Data transfer is always terminated by a STOP condition generated by the master. A LOW to HIGH transition on the SDA line while SCL is HIGH defines a STOP condition, (Figure 65).

The AK5736 can perform more than one byte write operation per sequence. After receipt of the third byte the AK5736 generates an acknowledge and awaits the next data. The master can transmit more than one byte instead of terminating the write cycle after the first data byte is transferred. After receiving each data packet, the internal 6-bit address counter is incremented by one, and the next data is automatically taken into the next address. If the address exceeds, "4BH", prior to generating a stop condition, the address counter will, "roll over", to, "00H" and the previous data will be overwritten.

The data on the SDA line must remain stable during the HIGH period of the clock. The HIGH or LOW state of the data line can only be changed when the clock signal on the SCL line is LOW, (Figure 67), except for the START and STOP conditions.



Figure 62. Byte Structure after the Second Byte

#### (2)-2. READ Operation

Set the R/W bit = "1" for the READ operation of the AK5736. After transmission of data, the master can read the next address' data by generating an acknowledge instead of terminating the write cycle after the receipt of the first data word. After receiving each data packet, the internal 6-bit address counter is incremented by one, and the next data is automatically taken into the next address. If the address exceeds, "4BH", prior to generating a stop condition, the address counter will "roll over" to "00H" and the data of 00H will be read out.

The AK5736 supports two basic read operations: Current Address Read and Random Address Read.

#### (2)-2-1. Current Address Read

The AK5736 contains an internal address counter that maintains the address of the last word accessed, incremented by one. Therefore, if the last access, (either a read or write), was to address, "n", the next CURRENT READ operation would access data from the address, "n+1". After receipt of the slave address with R/W bit "1", the AK5736 generates an acknowledge, transmits 1-byte of data to the address set by the internal address counter and increments the internal address counter by 1. If the master does not generate an acknowledge but generates a stop condition instead, the AK5736 ceases transmission.



#### (2)-2-2. Random Address Read

The random read operation allows the master to access any memory location at random. Prior to issuing a slave address with the R/W bit ="1", the master must execute a "dummy" write operation first. The master issues a start request, a slave address, (R/W bit = "0"), and then the register address to read. After the register address is acknowledged, the master immediately reissues the start request and the slave address with the R/W bit ="1". The AK5736 then generates an acknowledge, 1 byte of data and increments the internal address counter by 1. If the master does not generate an acknowledge but generates a stop condition instead, the AK5736 ceases transmission.



Figure 64. Random Address Read







Figure 67. Bit Transfer on the I<sup>2</sup>C Bus

# Register Map

| Addr | Register Name                  | D7    | D6     | D5     | D4     | D3     | D2     | D1     | D0     | R/W | def |
|------|--------------------------------|-------|--------|--------|--------|--------|--------|--------|--------|-----|-----|
| 00H  | Mic. PGA1                      | 0     | 0      | STD1   | 0      | PG13   | PG12   | PG11   | PG10   | R/W | 00  |
| 01H  | Mic. PGA2                      | 0     | 0      | STD2   | 0      | PG23   | PG22   | PG21   | PG20   | R/W | 00  |
| 02H  | Mic. PGA3                      | 0     | 0      | STD3   | 0      | PG33   | PG32   | PG31   | PG30   | R/W | 00  |
| 03H  | Mic. PGA4                      | 0     | 0      | STD4   | 0      | PG43   | PG42   | PG41   | PG40   | R/W | 00  |
| 04H  | Mic. PGA5                      | 0     | 0      | STD5   | 0      | PG53   | PG52   | PG51   | PG50   | R/W | 00  |
| 05H  | Mic. PGA6                      | 0     | 0      | STD6   | 0      | PG63   | PG62   | PG61   | PG60   | R/W | 00  |
| 06H  | General Setting 1              | SLOW  | SD     | ATS1   | ATS0   | DIF    | TDM1   | TDM0   | RSTN   | R/W | 00  |
| 07H  | General Setting 2              | 0     | FS2    | FS1    | FS0    | CKS2   | CKS1   | CKS0   | SARTH  | R/W | 28  |
| 08H  | General Setting 3              | MBS3  | MBS2   | MBS1   | MBS0   | 0      | 0      | REFSEL | ATT_VB | R/W | 00  |
| 09H  | Master Slave                   | 0     | MSN    | 0      | 0      | 0      | 0      | 0      | 0      | R/W | 00  |
| 0AH  | SAR ERR RST                    | 0     | 0      | 0      | 0      | 0      | 0      | 0      | INTR   | R/W | 00  |
| 0BH  | ADC1 Digital<br>Volume Control | ATT17 | ATT16  | ATT15  | ATT14  | ATT13  | ATT12  | ATT11  | ATT10  | R/W | 34  |
| 0CH  | ADC2 Digital<br>Volume Control | ATT27 | ATT26  | ATT25  | ATT24  | ATT23  | ATT22  | ATT21  | ATT20  | R/W | 34  |
| 0DH  | ADC3 Digital<br>Volume Control | ATT37 | ATT36  | ATT35  | ATT34  | ATT33  | ATT32  | ATT31  | ATT30  | R/W | 34  |
| 0EH  | ADC4 Digital<br>Volume Control | ATT47 | ATT46  | ATT45  | ATT44  | ATT43  | ATT42  | ATT41  | ATT40  | R/W | 34  |
| 0FH  | ADC5 Digital<br>Volume Control | ATT57 | AT56   | ATT55  | ATT54  | ATT53  | ATT52  | ATT51  | ATT50  | R/W | 34  |
| 10H  | ADC6 Digital<br>Volume Control | ATT67 | ATT66  | ATT65  | ATT64  | ATT63  | ATT62  | ATT61  | ATT60  | R/W | 34  |
| 11H  | Monitor Summary                | 0     | 0      | ADC6   | ADC5   | ADC4   | ADC3   | ADC2   | ADC1   | R   | 00  |
| 12H  | Monitor ADC1                   | 0     | OVDET  | OIDET  | SHTV1  | SHMB1  | SHTG1  | SHTD1  | OPEN1  | R   | 00  |
| 13H  | Monitor ADC2                   | 0     | OVTP   | OVCP   | SHTV2  | SHMB2  | SHTG2  | SHTD2  | OPEN2  | R   | 00  |
| 14H  | Monitor ADC3                   | 0     | 0      | 0      | SHTV3  | SHMB3  | SHTG3  | SHTD3  | OPEN3  | R   | 00  |
| 15H  | Monitor ADC4                   | 0     | 0      | 0      | SHTV4  | SHMB4  | SHTG4  | SHTD4  | OPEN4  | R   | 00  |
| 16H  | Monitor ADC5                   | 0     | 0      | 0      | SHTV5  | SHMB5  | SHTG5  | SHTD5  | OPEN5  | R   | 00  |
| 17H  | Monitor ADC6                   | 0     | 0      | 0      | SHTV6  | SHMB6  | SHTG6  | SHTD6  | OPEN6  | R   | 00  |
| 18H  | Mask ADC1                      | DETST | INT[1] | INT[0] | MSHTV1 | MSHMB1 | MSHTG1 | MSHTD1 | MOPEN1 | R/W | 00  |
| 19H  | Mask ADC2                      | 0     | 0      | 0      | MSHTV2 | MSHMB2 | MSHTG2 | MSHTD2 | MOPEN2 | R/W | 00  |
| 1AH  | Mask ADC3                      | 0     | 0      | 0      | MSHTV3 | MSHMB3 | MSHTG3 | MSHTD3 | MOPEN3 | R/W | 00  |
| 1BH  | Mask ADC4                      | 0     | 0      | 0      | MSHTV4 | MSHMB4 | MSHTG4 | MSHTD4 | MOPEN4 | R/W | 00  |
| 1CH  | Mask ADC5                      | 0     | 0      | 0      | MSHTV5 | MSHMB5 | MSHTG5 | MSHTD5 | MOPEN5 | R/W | 00  |
| 1DH  | Mask ADC6                      | 0     | 0      | 0      | MSHTV6 | MSHMB6 | MSHTG6 | MSHTD6 | MOPEN6 | R/W | 00  |

| Addr | Register Name                          | D7       | D6          | D5          | D4          | D3          | D2          | D1          | D0          | R/W | def |
|------|----------------------------------------|----------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-----|-----|
| 1EH  | Input Mode Select                      | 0        | 0           | AC6         | AC5         | AC4         | AC3         | AC2         | AC1         | R/W | 00  |
| 1FH  | SAR Threshold setting<br>OPEN          | 0        | 0           | 0           | 0           | TOP[3]      | TOP[2]      | TOP[1]      | TOP[0]      | R/W | 02  |
| 20H  | SAR Threshold setting<br>SHTD          | 0        | 0           | 0           | 0           | TSD[3]      | TSD[2]      | TSD[1]      | TSD[0]      | R/W | 02  |
| 21H  | SAR Threshold setting<br>SHTG          | 0        | 0           | 0           | 0           | TSG[3]      | TSG[2]      | TSG[1]      | TSG[0]      | R/W | 02  |
| 22H  | SAR Threshold setting<br>SHMB          | 0        | 0           | 0           | 0           | TSB[3]      | TSB[2]      | TSB[1]      | TSB[0]      | R/W | 02  |
| 23H  | SAR Threshold setting<br>SHTV          | 0        | 0           | 0           | 0           | TSV[3]      | TSV[2]      | TSV[1]      | TSV[0]      | R/W | 02  |
| 24H  | SAR OPEN Threshold<br>High byte        | THOP_12  | THOP_<br>11 | THOP<br>_10 | THOP_<br>09 | THOP_<br>08 | THOP_<br>07 | THOP_<br>06 | THOP_<br>05 | R/W | 06  |
| 25H  | SAR OPEN Threshold<br>Low byte         | THOP_04  | THOP_<br>03 | THOP<br>_02 | THOP_<br>01 | 0           | 0           | 0           | 0           | R/W | F0  |
| 26H  | SAR P/N SHORT<br>Threshold High byte   | THSD_12  | THSD_<br>11 | THSD_<br>10 | THSD_<br>09 | THSD_<br>08 | THSD_<br>07 | THSD_<br>06 | THSD_<br>05 | R/W | 06  |
| 27H  | SAR P/N SHORT<br>Threshold Low byte    | THSD_04  | THSD_<br>03 | THSD_<br>02 | THSD_<br>01 | 0           | 0           | 0           | 0           | R/W | F0  |
| 28H  | SAR GND SHORT<br>Threshold High byte   | THSG_12  | THSG_<br>11 | THSG<br>_10 | THSG_<br>09 | THSG_<br>08 | THSG_<br>07 | THSG_<br>06 | THSG_<br>05 | R/W | 06  |
| 29H  | SAR GND SHORT<br>Threshold Low byte    | THSG_04  | THSG_<br>03 | THSG<br>_02 | THSG_<br>01 | 0           | 0           | 0           | 0           | R/W | F0  |
| 2AH  | SAR VBAT SHORT<br>Threshold High byte  | THSV_12  | THSV_<br>11 | THSV_<br>10 | THSV_<br>09 | THSV_<br>08 | THSV_0<br>7 | THSV_<br>06 | THSV_<br>05 | R/W | 06  |
| 2BH  | SAR VBAT SHORT<br>Threshold Low byte   | THSV_04  | THSV_<br>03 | THSV_<br>02 | THSV_<br>01 | 0           | 0           | 0           | 0           | R/W | F0  |
| 2CH  | SAR VBIAS SHORT<br>Threshold High byte | THSM_12  | THSM_<br>11 | THSM<br>_10 | THSM_<br>09 | THSM_<br>08 | THSM_<br>07 | THSM_<br>06 | THSM_<br>05 | R/W | 06  |
| 2DH  | SAR VBIAS SHORT<br>Threshold Low byte  | THSM_04  | THSM_<br>03 | THSM<br>_02 | THSM_<br>01 | 0           | 0           | 0           | 0           | R/W | F0  |
| 2EH  | Error State Select                     | ERRPDSEL | 0           | 0           | 0           | 0           | 0           | 0           | 0           | R/W | 00  |
| 2FH  | Reserved                               | 0        | 0           | 0           | 0           | 0           | 0           | 0           | 0           | R/W | 00  |
| 30H  | SAR IN1+ High byte                     | A1P12    | A1P11       | A1P10       | A1P09       | A1P08       | A1P07       | A1P06       | A1P05       | R   | 00  |
| 31H  | SAR IN1+ Low byte                      | A1P04    | A1P03       | A1P02       | A1P01       | 0           | 0           | 0           | 0           | R   | 00  |
| 32H  | SAR IN1- High byte                     | A1N12    | A1N11       | A1N10       | A1N09       | A1N08       | A1N07       | A1N06       | A1N05       | R   | 00  |
| 33H  | SAR IN1- Low byte                      | A1N04    | A1N03       | A1N02       | A1N01       | 0           | 0           | 0           | 0           | R   | 00  |
| 34H  | SAR IN2+ High byte                     | A2P12    | A2P11       | A2P10       | A2P09       | A2P08       | A2P07       | A2P06       | A2P05       | R   | 00  |
| 35H  | SAR IN2+ Low byte                      | A2P04    | A2P03       | A2P02       | A2P01       | 0           | 0           | 0           | 0           | R   | 00  |
| 36H  | SAR IN2- High byte                     | A2N12    | A2N11       | A2N10       | A2N09       | A2N08       | A2N07       | A2N06       | A2N05       | R   | 00  |
| 37H  | SAR IN2- Low byte                      | A2N04    | A2N03       | A2N02       | A2N01       | 0           | 0           | 0           | 0           | R   | 00  |
| 38H  | SAR IN3+ High byte                     | A3P12    | A3P11       | A3P10       | A3P09       | A3P08       | A3P07       | A3P06       | A3P05       | R   | 00  |
| 39H  | SAR IN3+ Low byte                      | A3P04    | A3P03       | A3P02       | A3P01       | 0           | 0           | 0           | 0           | R   | 00  |
| 3AH  | SAR IN3- High byte                     | A3N12    | 1N11        | A3N10       | A3N09       | A3N08       | A3N07       | A3N06       | A3N05       | R   | 00  |
| 3BH  | SAR IN3- Low byte                      | A3N04    | A3N03       | A3N02       | A3N01       | 0           | 0           | 0           | 0           | R   | 00  |

| Addr | Register Name          | D7      | D6      | D5      | D4      | D3      | D2      | D1      | D0      | R/W | def |
|------|------------------------|---------|---------|---------|---------|---------|---------|---------|---------|-----|-----|
| 3CH  | SAR IN4+ High byte     | A4P12   | A4P11   | A4P10   | A4P09   | A4P08   | A4P07   | A4P06   | A4P05   | R   | 00  |
| 3DH  | SAR IN4+ Low byte      | A4P04   | A4P03   | A4P02   | A4P01   | 0       | 0       | 0       | 0       | R   | 00  |
| 3EH  | SAR IN4- High byte     | A4N12   | A4N11   | A4N10   | A4N09   | A4N08   | A4N07   | A4N06   | A4N05   | R   | 00  |
| 3FH  | SAR IN4- Low byte      | A4N04   | A4N03   | A4N02   | A4N01   | 0       | 0       | 0       | 0       | R   | 00  |
| 40H  | SAR IN5+ High byte     | A5P12   | A5P11   | A5P10   | A5P09   | A5P08   | A5P07   | A5P06   | A5P05   | R   | 00  |
| 41H  | SAR IN5+ Low byte      | A5P04   | A5P03   | A5P02   | A5P01   | 0       | 0       | 0       | 0       | R   | 00  |
| 42H  | SAR IN5- High byte     | A5N12   | A5N11   | A5N10   | A5N09   | A5N08   | A5N07   | A5N06   | A5N05   | R   | 00  |
| 43H  | SAR IN5- Low byte      | A5N04   | A5N03   | A5N02   | A5N01   | 0       | 0       | 0       | 0       | R   | 00  |
| 44H  | SAR IN6+ High byte     | A6P12   | A6P11   | A6P10   | A6P09   | A6P08   | A6P07   | A6P06   | A6P05   | R   | 00  |
| 45H  | SAR IN6+ Low byte      | A6P04   | A6P03   | A6P02   | A6P01   | 0       | 0       | 0       | 0       | R   | 00  |
| 46H  | SAR IN6- High byte     | A6N12   | A6N11   | A6N10   | A6N09   | A6N08   | A6N07   | A6N06   | A6N05   | R   | 00  |
| 47H  | SAR IN6- Low byte      | A6N04   | A6N03   | A6N02   | A6N01   | 0       | 0       | 0       | 0       | R   | 00  |
| 48H  | SAR VBAT High<br>byte  | VBAT12  | VBAT11  | VBAT10  | VBAT09  | VBAT08  | VBAT07  | VBAT06  | VBAT05  | R   | 00  |
| 49H  | SAR VBAT Low<br>byte   | VBAT04  | VBAT03  | VBAT02  | VBAT01  | 0       | 0       | 0       | 0       | R   | 00  |
| 4AH  | SAR VBIAS High<br>byte | VBIAS12 | VBAIS11 | VBIAS10 | VBIAS09 | VBIAS08 | VBIAS07 | VBIAS06 | VBIAS05 | R   | 00  |
| 4BH  | SAR VBIAS Low<br>byte  | VBIAS04 | VBIAS03 | VBIAS02 | VBIAS01 | 0       | 0       | 0       | 0       | R   | 00  |
| 5AH  | Test                   | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | R/W | 00  |
| 5BH  | Test                   | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | R/W | 00  |
| 5CH  | Test                   | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | R/W | 00  |
| 5DH  | Test                   | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | R/W | 00  |
| 5EH  | Power down control     | PDMP_N  | 1       | 1       | 1       | 1       | 1       | 1       | 1       | R/W | FF  |
| 5FH  | Test                   | 1       | 1       | 1       | 1       | 1       | 1       | 1       | 1       | R/W | FF  |

Note: • Do not write to the registers called "Test" or to any addresses beyond "5FH". Leave them at the default setting. Malfunctions may occur by writing "0" to these bits.

• Auto increment function is functional until the address 4BH, so the address counter will be set to "00H" after accessing "4BH". Therefore, the address "5EH" must be accessed explicitly.

• Bits indicated as 0 in each address must contain a "0" value. Malfunctions may occur by writing, "1", to those bits. Bits indicated as 1 in each address must contain a, "1", value. Malfunctions May occur by writing, "0", to those bits.

• When the PDN pin is pulled "L" all registers are initialized to their default values.

• When RSTN bit is set to "0" the internal timing is reset, but registers are not initialized to their default values.

# Register Definitions

| Addr | Register Name | D7  | D6  | D5   | D4  | D3   | D2   | D1   | D0   |
|------|---------------|-----|-----|------|-----|------|------|------|------|
| 00H  | Mic. PGA1     | 0   | 0   | STD1 | 0   | PG13 | PG12 | PG11 | PG10 |
| 01H  | Mic. PGA2     | 0   | 0   | STD2 | 0   | PG23 | PG22 | PG21 | PG20 |
| 02H  | Mic. PGA3     | 0   | 0   | STD3 | 0   | PG33 | PG32 | PG31 | PG30 |
| 03H  | Mic. PGA4     | 0   | 0   | STD4 | 0   | PG43 | PG42 | PG41 | PG40 |
| 04H  | Mic. PGA5     | 0   | 0   | STD5 | 0   | PG53 | PG52 | PG51 | PG50 |
| 05H  | Mic. PGA6     | 0   | 0   | STD6 | 0   | PG63 | PG62 | PG61 | PG60 |
|      | R/W           | R/W | R/W | R/W  | R/W | R/W  | R/W  | R/W  | R/W  |
|      | Default       | 0   | 0   | 0    | 0   | 0    | 0    | 0    | 0    |

STD\*: Input Select (single–ended or differential)

0: Differential (default)

1: Single-ended

#### PGA\*3-\*0: Microphone Pre-Gain Amplifier Gain Setting, (Table 12) Default value is "0000" (0dB).

| Addr | Register Name     | D7   | D6  | D5   | D4   | D3  | D2   | D1   | D0   |
|------|-------------------|------|-----|------|------|-----|------|------|------|
| 06H  | General Setting 1 | SLOW | SD  | ATS1 | ATS0 | DIF | TDM1 | TDM0 | RSTN |
|      | R/W               | R/W  | R/W | R/W  | R/W  | R/W | R/W  | R/W  | R/W  |
|      | Default           | 0    | 0   | 0    | 0    | 0   | 0    | 0    | 0    |

- SLOW: Slow Roll-off Filter Enable (Table 7)
  - 0: Sharp roll-off filter (default)
  - 1: Slow roll-off filter
- SD: Short delay Filter Enable (Table 7)
  - 0: Sharp roll-off filter (default)
  - 1: Short delay filter
- ATS1-0: ADC Digital attenuator transition time setting (Table 9) Default value is "00".
- DIF: Audio Data Interface Modes (Table 6)
  - 0: IIS (default)
  - 1: Left Justified

## TDM: TDM Mode Select (Table 6)

- 00: Normal mode (default)
- 01: TDM128 mode
- 10: TDM256 mode
- 11: TDM512 mode
- RSTN: Internal Timing Reset
  - 0: Reset (default)

Internal clock timings are reset, but all other registers are not reset to their default value and R/W access is still allowed.

1: Normal Operation

| Addr | Register Name     | D7  | D6  | D5  | D4  | D3   | D2   | D1   | D0    |
|------|-------------------|-----|-----|-----|-----|------|------|------|-------|
| 07H  | General Setting 2 | 0   | FS2 | FS1 | FS0 | CKS2 | CKS1 | CKS0 | SARTH |
|      | R/W               | R/W | R/W | R/W | R/W | R/W  | R/W  | R/W  | R/W   |
|      | Default           | 0   | 0   | 1   | 0   | 1    | 0    | 0    | 0     |

SARTH: SAR Error check mode select

0: Simple check mode (4bit code) (default)

1: Highly precise check (12bit code)

CKS[2:0]: Master Clock setting (Table 2) Default value is "00" (512fs).

FS[2:0]: Master Clock setting (Table 3) Default value is "010" ( $24kHz < fs \le 48kHz$ ).

| Addr | Register Name     | D7   | D6   | D5   | D4   | D3  | D2  | D1     | D0     |
|------|-------------------|------|------|------|------|-----|-----|--------|--------|
| 08H  | General Setting 3 | MBS3 | MBS2 | MBS1 | MBS0 | 0   | 0   | REFSEL | ATT_VB |
|      | R/W               | R/W  | R/W  | R/W  | R/W  | R/W | R/W | R/W    | R/W    |
|      | Default           | 0    | 0    | 0    | 0    | 0   | 0   | 0      | 0      |

ATT\_VB: VBATM pin Attenuation (Note 22)

0: 10% Attenuation (default)

1: 30% Attenuation

**REFSEL:** Criteria Setting

#### 0: Using MIC bias voltage for OPEN\*, SHMB\*, SHTV\* error detection (default)

| Error Name | Fault Conditions                 | Conditions                           |
|------------|----------------------------------|--------------------------------------|
| OPEN*      | Positive and Negative Input Open | $MPWR - Vth \le IN*P \le MPWR + Vth$ |
|            |                                  | and                                  |
|            |                                  | IN*N ≤ Vth                           |
| SHMB*      | Short to MIC Bias Voltage        | IN*P/N ≥ MPWR - Vth                  |
| SHTV*      | Short to Battery                 | IN*P/N ≥ MPWR + Vth                  |

#### 1: Using VBATM for OPEN\*, SHMB\*, SHTV\* error detection

| Error Name | Fault Conditions                 | Conditions                                 |
|------------|----------------------------------|--------------------------------------------|
| OPEN*      | Positive and Negative Input Open | VBATM - Vth $\leq$ IN*P $\leq$ VBATM + Vth |
|            |                                  | and                                        |
|            |                                  | IN*N ≤ Vth                                 |
| SHMB*      | Short to MIC Bias Voltage        | IN*P/N ≥ VBATM - Vth                       |
| SHTV*      | Short to Battery                 | IN*P/N ≥ VBATM + Vth                       |

MBS[3:0]: MIC Bias Voltage Setting (Table 13) Default value is "0000" (5V).

| Addr    | Register Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|---------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|
| 09H     | Master Slave  | 0   | MSN | 0   | 0   | 0   | 0   | 0   | 0   |
| R/W     |               | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Default |               | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

MSN: Master & Slave Mode Select (Table 1)

0: Slave Mode (default)

1: Master Mode

| Addr | Register Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0   |
|------|---------------|-----|-----|-----|-----|-----|-----|-----|------|
| 0AH  | SAR ERR RST   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | INTR |
| R/W  |               | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W  |
|      | Default       | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0    |

INTR: INT pin Reset

0: Normal Operation (default)

1: Reset

Error Monitor Registers (11-17H) and (30-4BH) are initialized.

| Addr | Register Name                  | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|------|--------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0BH  | ADC1 Digital<br>Volume Control | ATT17 | ATT16 | ATT15 | ATT14 | ATT13 | ATT12 | ATT11 | ATT10 |
| 0CH  | ADC2 Digital<br>Volume Control | ATT27 | ATT26 | ATT25 | ATT24 | ATT23 | ATT22 | ATT21 | ATT20 |
| 0DH  | ADC3 Digital<br>Volume Control | ATT37 | ATT36 | ATT35 | ATT34 | ATT33 | ATT32 | ATT31 | ATT30 |
| 0EH  | ADC4 Digital<br>Volume Control | ATT47 | ATT46 | ATT45 | ATT44 | ATT43 | ATT42 | ATT41 | ATT40 |
| 0FH  | ADC5 Digital<br>Volume Control | ATT57 | ATT56 | ATT55 | ATT54 | ATT53 | ATT52 | ATT51 | ATT50 |
| 10H  | ADC6 Digital<br>Volume Control | ATT67 | ATT66 | ATT65 | ATT64 | ATT63 | ATT62 | ATT61 | ATT60 |
|      | R/W                            | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
|      | Default                        | 0     | 0     | 1     | 1     | 0     | 1     | 0     | 0     |

ATT[\*7:0]: MIC Bias Voltage Setting (Table 8) Default value is "00110100" (0dB).

| Addr | Register Name      | D7 | D6 | D5   | D4   | D3   | D2   | D1   | D0   |
|------|--------------------|----|----|------|------|------|------|------|------|
| 11H  | Monitor<br>Summary | 0  | 0  | ADC6 | ADC5 | ADC4 | ADC3 | ADC2 | ADC1 |
| R/W  |                    | R  | R  | R    | R    | R    | R    | R    | R    |
|      | Default            | 0  | 0  | 0    | 0    | 0    | 0    | 0    | 0    |

Error Monitor for each ADC

0: No error detected. (default)1: Error detected.

| Addr    | Register Name | D7 | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|---------|---------------|----|-------|-------|-------|-------|-------|-------|-------|
| 12H     | Monitor ADC1  | 0  | OVDET | OIDET | SHTV1 | SHMB1 | SHTG1 | SHTD1 | OPEN1 |
| 13H     | Monitor ADC2  | 0  | OVTP  | OVCP  | SHTV2 | SHMB2 | SHTG2 | SHTD2 | OPEN2 |
| 14H     | Monitor ADC3  | 0  | 0     | 0     | SHTV3 | SHMB3 | SHTG3 | SHTD3 | OPEN3 |
| 15H     | Monitor ADC4  | 0  | 0     | 0     | SHTV4 | SHMB4 | SHTG4 | SHTD4 | OPEN4 |
| 16H     | Monitor ADC5  | 0  | 0     | 0     | SHTV5 | SHMB5 | SHTG5 | SHTD5 | OPEN5 |
| 17H     | Monitor ADC6  | 0  | 0     | 0     | SHTV6 | SHMB6 | SHTG6 | SHTD6 | OPEN6 |
| R/W     |               | R  | R     | R     | R     | R     | R     | R     | R     |
| Default |               | 0  | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Error Status Monitor

0: No error detected (default)1: Error detected.
| Addr | Register Name | D7    | D6     | D5     | D4     | D3     | D2     | D1     | D0      |
|------|---------------|-------|--------|--------|--------|--------|--------|--------|---------|
| 18H  | Mask ADC1     | DETST | INT[1] | INT[0] | MSHTV1 | MSHMB1 | MSHTG1 | MSHTD1 | MOPEN1  |
| 19H  | Mask ADC2     | 0     | 0      | 0      | MSHTV2 | MSHMB2 | MSHTG2 | MSHTD2 | MOPEN2  |
| 1AH  | Mask ADC3     | 0     | 0      | 0      | MSHTV3 | MSHMB3 | MSHTG3 | MSHTD3 | MOPEN3  |
| 1BH  | Mask ADC4     | 0     | 0      | 0      | MSHTV4 | MSHMB4 | MSHTG4 | MSHTD4 | MOPEN4  |
| 1CH  | Mask ADC5     | 0     | 0      | 0      | MSHTV5 | MSHMB5 | MSHTG5 | MSHTD5 | MOPEN5  |
| 1DH  | Mask ADC6     | 0     | 0      | 0      | MSHTV6 | MSHMB6 | MSHTG6 | MSHTD6 | MOPEN46 |
|      | R/W           | R/W   | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W     |
|      | Default       | 0     | 0      | 0      | 0      | 0      | 0      | 0      | 0       |

MSH\*, MOPEN\*: Error Monitor Mask

0: No mask (default)

1: Mask error

INT[1:0]: Number of Times for Continuous Error Detection (Table 18)

DETST: Operation Setting of Error Detection Circuit

- 0: Error detection circuit and SAR ADC keep operation after detecting error. (default)
- 1: Error detection circuit and SAR ADC stop operation after detecting error.

| Addr    | Register Name     | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|---------|-------------------|-----|-----|-----|-----|-----|-----|-----|-----|
| 1EH     | Input Mode Select | 0   | 0   | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 |
| R/W     |                   | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| Default |                   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

AC\*: Analog Input Mode (AC or DC Connection) Select

0: DC Connection Mode (default)

1: AC Connection Mode

| Addr | Register Name                 | D7  | D6  | D5  | D4  | D3     | D2     | D1     | D0     |
|------|-------------------------------|-----|-----|-----|-----|--------|--------|--------|--------|
| 1FH  | SAR Threshold<br>setting OPEN | 0   | 0   | 0   | 0   | TOP[3] | TOP[2] | TOP[1] | TOP[0] |
| 20H  | SAR Threshold<br>setting SHTD | 0   | 0   | 0   | 0   | TSD[3] | TSD[2] | TSD[1] | TSD[0] |
| 21H  | SAR Threshold<br>setting SHTG | 0   | 0   | 0   | 0   | TSG[3] | TSG[2] | TSG[1] | TSG[0] |
| 22H  | SAR Threshold<br>setting SHMB | 0   | 0   | 0   | 0   | TSB[3] | TSB[2] | TSB[1] | TSB[0] |
| 23H  | SAR Threshold<br>setting SHTV | 0   | 0   | 0   | 0   | TSV[3] | TSV[2] | TSV[1] | TSV[0] |
|      | R/W                           | R/W | R/W | R/W | R/W | R/W    | R/W    | R/W    | R/W    |
|      | Default                       | 0   | 0   | 0   | 0   | 0      | 0      | 1      | 0      |

# 1F-23H: Simple Error Detection Threshold Setting (Table 17)

Default value is "00000010" (300mV). This setting is valid when SARTH bit = "0". Nine values of threshold voltage can be selected. The threshold setting is applied to all channels.

| Addr | Register Name       | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|------|---------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0411 | SAR OPEN            | THOP_ | THOP_ | THOP_ | THOP_ | THOP_ | THOP_ | THOP_ | THOP_ |
| 24H  | Threshold High byte | 12    | 11    | 10    | 09    | 08    | 07    | 06    | 05    |
|      | R/W                 | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
|      | Default             | 0     | 0     | 0     | 0     | 0     | 1     | 1     | 0     |
|      |                     |       |       |       |       |       |       |       |       |
| Addr | Register Name       | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
| 2511 | SAR OPEN            | THOP_ | THOP_ | THOP_ | THOP_ | 0     | 0     | 0     | 0     |
| 201  | Threshold Low byte  | 04    | 03    | 02    | 01    | 0     | 0     | 0     | 0     |
|      | R/W                 | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
|      | Default             | 1     | 1     | 1     | 1     | 0     | 0     | 0     | 0     |
|      |                     |       |       |       |       |       |       |       |       |
| Addr | Register Name       | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
| 261  | SAR P/N SHORT       | THSD_ | THSD_ | THSD_ | THSD_ | THSD_ | THSD_ | THSD_ | THSD_ |
| 201  | Threshold High byte | 12    | 11    | 10    | 09    | 08    | 07    | 06    | 05    |
|      | R/W                 | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
|      | Default             | 0     | 0     | 0     | 0     | 0     | 1     | 1     | 0     |
|      |                     |       |       |       |       |       |       |       | -     |
| Addr | Register Name       | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
| 07⊔  | SAR P/N SHORT       | THSD_ | THSD_ | THSD_ | THSD_ | 0     | 0     | 0     | 0     |
| 21 П | Threshold Low byte  | 04    | 03    | 02    | 01    | 0     | 0     | 0     | 0     |
|      | R/W                 | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
|      | Default             | 1     | 1     | 1     | 1     | 0     | 0     | 0     | 0     |
|      |                     |       |       |       |       |       |       |       | _     |
| Addr | Register Name       | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
| ാരപ  | SAR GND SHORT       | THSG_ | THSG_ | THSG_ | THSG_ | THSG_ | THSG_ | THSG_ | THSG_ |
| 2011 | Threshold High byte | 12    | 11    | 10    | 09    | 08    | 07    | 06    | 05    |
|      | R/W                 | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
|      | Default             | 0     | 0     | 0     | 0     | 0     | 1     | 1     | 0     |

| Addr | Register Name       | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|------|---------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 2011 | SAR GND SHORT       | THSG_ | THSG_ | THSG_ | THSG_ | 0     | 0     | 0     | 0     |
| 290  | Threshold Low byte  | 04    | 03    | 02    | 01    | U     | 0     | U     | 0     |
|      | R/W                 |       | R/W   |
|      | Default             | 1     | 1     | 1     | 1     | 0     | 0     | 0     | 0     |
| _    |                     |       |       |       |       |       |       |       |       |
| Addr | Register Name       | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
| 210  | SAR VBAT SHORT      | THSV_ | THSV_ | THSV_ | THSV_ | THSV_ | THSV_ | THSV_ | THSV_ |
| ΖАП  | Threshold High byte | 12    | 11    | 10    | 09    | 08    | 07    | 06    | 05    |
|      | R/W                 | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
|      | Default             | 0     | 0     | 0     | 0     | 0     | 1     | 1     | 0     |
| _    |                     |       |       |       |       |       |       |       |       |
| Addr | Register Name       | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
| 201  | SAR VBAT SHORT      | THSV_ | THSV_ | THSV_ | THSV_ | 0     | 0     | 0     | 0     |
| ∠⊳п  | Threshold Low byte  | 04    | 03    | 02    | 01    | U     | 0     | U     | 0     |
|      | R/W                 | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
|      | Default             | 1     | 1     | 1     | 1     | 0     | 0     | 0     | 0     |
| _    |                     |       |       |       |       |       |       |       |       |
| Addr | Register Name       | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
| 201  | SAR VBIAS SHORT     | THSM_ | THSM_ | THSM_ | THSM_ | THSM_ | THSM_ | THSM_ | THSM_ |
| 2011 | Threshold High byte | 12    | 11    | 10    | 09    | 08    | 07    | 06    | 05    |
|      | R/W                 | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
|      | Default             | 0     | 0     | 0     | 0     | 0     | 1     | 1     | 0     |
|      |                     |       |       |       |       |       |       |       |       |
| Addr | Register Name       | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
| 201  | SAR VBIAS SHORT     | THSM_ | THSM_ | THSM_ | THSM_ | 0     | 0     | 0     | 0     |
| 2011 | Threshold Low byte  | 04    | 03    | 02    | 01    | U     | U     | U     | U     |
|      | R/W                 | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
|      | Default             | 1     | 1     | 1     | 1     | 0     | 0     | 0     | 0     |

24H-2DH: High Accuracy Error Detection Threshold Setting

Default value of High byte is, "00000110"

Default value of Low byte is, "11110000"

This setting is valid when SARTH bit = "1". Threshold voltage of the SAR ADC can be set by a 12-bit straight binary code with AVDD full scale. The threshold setting is applied to all channels.

When AVDD = 3.3V, the minimum value of the threshold voltage is 3.3V/4096 = 0.81mV.

| Addr | Register Name      | D7       | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|------|--------------------|----------|-----|-----|-----|-----|-----|-----|-----|
| 2EH  | Error State Select | ERRPDSEL | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
|      | R/W                | R/W      | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
|      | Default            | 0        | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

ERRPDSEL: Error State Select (Table 16)

Error state of internal circuits when MIC bias overvoltage, MIC bias overcurrent or charge pump undervoltage is detected can be selected.

0: Active (default)

1: Power down

| Addr | Register Name       | D7      | D6      | D5      | D4      | D3      | D2      | D1      | D0      |
|------|---------------------|---------|---------|---------|---------|---------|---------|---------|---------|
| 30H  | SAR IN1 +High byte  | A1P12   | A1P11   | A1P10   | A1P09   | A1P08   | A1P07   | A1P06   | A1P05   |
| 31H  | SAR IN1 +Low byte   | A1P04   | A1P03   | A1P 02  | A1P01   | 0       | 0       | 0       | 0       |
| 32H  | SAR IN1 -High byte  | A1N12   | A1N11   | A1N10   | A1P09   | A1P08   | A1P07   | A1P06   | A1P05   |
| 33H  | SAR IN1 -Low byte   | A1N04   | A1N03   | A1N02   | A1N01   | 0       | 0       | 0       | 0       |
| 34H  | SAR IN2 +High byte  | A2P12   | A2P11   | A2P10   | A2P09   | A2P08   | A2P07   | A2P06   | A2P05   |
| 35H  | SAR IN2 +Low byte   | A2P04   | A2P03   | A2P 02  | A2P01   | 0       | 0       | 0       | 0       |
| 36H  | SAR IN2 -High byte  | A2N12   | A2N11   | A2N10   | A2P09   | A2P08   | A2P07   | A2P06   | A2P05   |
| 37H  | SAR IN2 -Low byte   | A2N04   | A2N03   | A2N02   | A2N01   | 0       | 0       | 0       | 0       |
| 38H  | SAR IN3 +High byte  | A3P12   | A3P11   | A3P10   | A3P09   | A3P08   | A3P07   | A3P06   | A3P05   |
| 39H  | SAR IN3 +Low byte   | A3P04   | A3P03   | A3P 02  | A3P01   | 0       | 0       | 0       | 0       |
| 3AH  | SAR IN3 -High byte  | A3N12   | A3N11   | A3N10   | A3P09   | A3P08   | A3P07   | A3P06   | A3P05   |
| 3BH  | SAR IN3 -Low byte   | A3N04   | A3N03   | A3N02   | A3N01   | 0       | 0       | 0       | 0       |
| 3CH  | SAR IN4 +High byte  | A4P12   | A4P11   | A4P10   | A4P09   | A4P08   | A4P07   | A4P06   | A4P05   |
| 3DH  | SAR IN4 +Low byte   | A4P04   | A4P03   | A4P 02  | A4P01   | 0       | 0       | 0       | 0       |
| 3EH  | SAR IN4 -High byte  | A4N12   | A4N11   | A4N10   | A4P09   | A4P08   | A4P07   | A4P06   | A4P05   |
| 3FH  | SAR IN4 -Low byte   | A4N04   | A5N03   | A4N02   | A4N01   | 0       | 0       | 0       | 0       |
| 40H  | SAR IN5 +High byte  | A5P12   | A5P11   | A5P10   | A5P09   | A5P08   | A5P07   | A5P06   | A5P05   |
| 41H  | SAR IN5 +Low byte   | A5P04   | A5P03   | A5P 02  | A5P01   | 0       | 0       | 0       | 0       |
| 42H  | SAR IN5 -High byte  | A5N12   | A5N11   | A5N10   | A5P09   | A5P08   | A5P07   | A5P06   | A5P05   |
| 43H  | SAR IN5 -Low byte   | A5N04   | A5N03   | A5N02   | A5N01   | 0       | 0       | 0       | 0       |
| 44H  | SAR IN6 +High byte  | A6P12   | A6P11   | A6P10   | A6P09   | A6P08   | A6P07   | A6P06   | A6P05   |
| 45H  | SAR IN6 +Low byte   | A6P04   | A6P03   | A6P 02  | A6P01   | 0       | 0       | 0       | 0       |
| 46H  | SAR IN6 -High byte  | A6N12   | A6N11   | A6N10   | A6P09   | A6P08   | A6P07   | A6P06   | A6P05   |
| 47H  | SAR IN6 -Low byte   | A6N04   | A6N03   | A6N02   | A6N01   | 0       | 0       | 0       | 0       |
| 48H  | SAR VBAT High byte  | VBAT12  | VBAT11  | VBAT10  | VBAT09  | VBAT08  | VBAT07  | VBAT06  | VBAT05  |
| 49H  | SAR VBAT Low byte   | VBAT04  | VBAT03  | VBAT02  | VBAT01  | 0       | 0       | 0       | 0       |
| 4AH  | SAR VBIAS High byte | VBIAS12 | VBIAS11 | VBIAS10 | VBIAS09 | VBIAS08 | VBIAS07 | VBIAS06 | VBIAS05 |
| 4BH  | SAR VBIAS Low byte  | VBIAS04 | VBIAS03 | VBIAS02 | VBIAS01 | 0       | 0       | 0       | 0       |
|      | R/W                 | R       | R       | R       | R       | R       | R       | R       | R       |
|      | Default             | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |

## SAR Raw Data Read

Default value is "00000000".

Read out Low bytes before High bytes when reading the addresses above. To prevent data mismatch of Low byte and High byte, the AK5736 High byte and Low byte will not be updated once High byte is read until reading other addresses. Therefore, addresses from 30H to 4BH should be read continuously. Do not stop the data read; there is a possibility of data mismatch of High and Low bytes, or the data might not be updated.

| Addr | Register Name      | D7     | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|------|--------------------|--------|-----|-----|-----|-----|-----|-----|-----|
| 5EH  | Power down control | PDMP_N | 1   | 1   | 1   | 1   | 1   | 1   | 1   |
|      | R/W                | R/W    | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
|      | Default            | 1      | 1   | 1   | 1   | 1   | 1   | 1   | 1   |

PDMP\_N: MIC Bias Voltage Power Down Negative

0: Power down

1: Power up (default)



Figure 68. Typical Connection Diagram

The resistors surrounded by the dotted line are protection resistors, intended to address a potential short between the battery and the analog input pins. These resistors are not necessary when a battery short is not expected.

#### Analog input pin protection resistor

If a battery short at the INxP / N pin input is expected, insert a protection resistor between the signal input terminal and the INxP / N pins.

#### Battery short is not assumed

When the voltage applied to INxP / N pins is up to 10.1 V, no protection resistor is required.



Figure 69. No Battery Short

#### Battery short is assumed

Insert a protection resistor between the signal input terminal and INxP / N pins. The voltage VINR that can be applied to the input terminal is up to 18V.



Figure 70. Battery Short using Built-in Microphone Bias

When the internal mic. bias circuit is not used, the voltage VINR is up to 48V.



Figure 71. Battery Short using Built-in Microphone Bias

# Asahi**KASEI**

#### **Choose protection resistor**

The recommended resistance value of the protection resistor  $R_{lim}$  and the required rated power are shown in the table below. Use resistors with a tolerance of 10% or less.

|                  |               | Short \     | /oltage   |        |
|------------------|---------------|-------------|-----------|--------|
| R <sub>lim</sub> | 18V           | 30V         | 42V       | 48V    |
| 220Ω             | $\geq$ 0.25W  | -           | -         | -      |
| 270Ω             | $\geq$ 0.2W   | -           | -         | -      |
| 330Ω             | $\geq$ 0.2W   | -           | -         | -      |
| 390Ω             | ≥ 0.125W      | -           | -         | -      |
| 470Ω             | ≥ 0.125W      | -           | -         | -      |
| 560Ω             | $\geq$ 0.1W   | -           | -         | -      |
| 680Ω             | $\geq$ 0.1W   | $\geq 1W$   | -         | -      |
| 820Ω             | $\geq 0.063W$ | $\geq 1W$   | -         | -      |
| 1000Ω            | ≥ 0.05W       | $\geq 0.5W$ | -         | -      |
| 1200Ω            | $\geq 0.05W$  | ≥ 0.5W      | ≥ 1.5W    | -      |
| 1500Ω            | $\geq 0.05W$  | $\geq$ 0.5W | $\geq 1W$ | ≥ 1.5W |

-: Not Available

 Table 19. Rated Power of Protection Resistor

## ■ Internal circuit protection resistor

If a battery short at the INxP / N pin input is expected, pull down the CPVDD pin with a resistor of  $10k\Omega$  or less.

If the INxP / N pin input is shorted to the battery while the CPVDD power is off, the voltage from the battery is applied to the internal circuitry (which has a low tolerance for high voltages) through the internal path from the MPWR pin. This may damage the internal circuitry. By pulling down the CPVDD pin with  $10k\Omega$  or less, destruction can be prevented. If the internal mic bias circuit (MPWR pin) is not used, the CPVDD pin pull-down resistor is not required, even if a battery short is expected.

#### 14. Package

#### Outline Dimensions

48-pin QFN (Unit: mm)



#### Material & Lead Finish

Package Molding Compound: Epoxy Resin Lead Frame Material: Cu Pin Surface Treatment: Solder, (Pb free), Plate

#### Marking



- 1) Pin #1 indication
- 2) Date Code: XXXXXXX (7 digits)
- 3) Marketing Code: AK5736VN
- 4) AKM Logo

## 15. Ordering Guide

AK5736VN AKD5736 -40 ~ 105°C 48-pin QFN Evaluation Board for AK5736

|          |          | 1                | 6. Re | evision History                                            |
|----------|----------|------------------|-------|------------------------------------------------------------|
|          | Devision | Deces            | Dere  | Contonto                                                   |
|          | Revision | Reason           | Page  | Contents                                                   |
| 18/03/27 | 00       | FIRST Edition    | 4     |                                                            |
| 18/04/12 | 01       | Specification    | 4     |                                                            |
|          |          | Change           | 1     | 10hm resistor in parallel with a 10F                       |
|          |          |                  |       | → 10hm resistor and a 10F                                  |
|          |          |                  | 8     | VINBAT                                                     |
|          |          |                  |       | VTT_VB bit = "H" : 10V →10.1V                              |
|          |          | Error Correction | 8     | VTT_VB bit = "L" $\rightarrow$ "0"                         |
|          |          |                  |       | VTT_VB bit = "H" $\rightarrow$ "1"                         |
|          |          |                  | 11    | The below sentence was deleted.                            |
|          |          |                  |       | The VREFMP pin has an internal resistor, (typ:             |
|          |          |                  |       | 187.5kohm, max: 255kohm).                                  |
|          |          |                  | 25    | The below sentence was deleted.                            |
|          |          |                  |       | Note 32-34 The AK5736 should be in                         |
|          |          |                  | 05    | Quad/Double/Normal Speed mode.                             |
|          |          | Description      | 25    | I he below note was added.                                 |
|          |          | Addition         | 50    | It is a case that when the duty of MULK is 50%.            |
|          |          | Enor Conection   | 59    | $V(I) = 3/4095 \times 23.3 = 2.4311V.$                     |
| 40/04/40 | 00       |                  |       | $\rightarrow$ V(I) = 3/4095 × 3.3 = 2.43(I)V.              |
| 19/04/12 | 02       | Error Correction | 3     | $ N5N \rightarrow N5P $                                    |
|          |          | Error Correction | 12    | VBAIM pin Attenuation error                                |
|          |          |                  |       | $+186 \rightarrow +1.8$                                    |
|          |          | Description and  | 21,   | Specification of MCLK on page 21, 23 and page 34 was       |
|          |          | Specification    | 23    | unified because there was difference in their description. |
|          |          | Change           |       | The specification of Table 4 "System Clock Example" on     |
|          |          |                  |       | page 34 was not changed.                                   |
|          |          |                  |       | (Page 21, 23)                                              |
|          |          |                  |       | Description of MCLK input timing was simplified            |
|          |          |                  |       | In master mode, MCI K 3 072MHz is not available when       |
|          |          |                  |       | MCLK = 384fs, and $MCLK 27.648$ MHz is not available       |
|          |          |                  |       | when MCLK = $512$ fsn. 256fsd. 128fsg.                     |
|          |          |                  |       | The minimum MCLK frequency was changed to                  |
|          |          |                  |       | 4.096MHz.                                                  |
|          |          |                  |       | Note 30, 32 and 33 were added.                             |
|          |          | Specification    | 39    | Mode switching must be executed when RSTN bit ="0".        |
|          |          | Change           |       |                                                            |
|          |          | Error Correction | 51    | Description was changed.                                   |
|          |          |                  |       | "Errors 1-5 are only detectable when the microphone is     |
|          |          |                  |       | connected as shown in recommended examples,                |
|          |          |                  |       | (Figure38, Figure40)."                                     |
|          |          |                  |       | → Errors 1-5 are detectable only in DU connection          |
| 10/11/04 | 02       | Specification    | 0     | III00e.                                                    |
| 19/11/21 | US       | Change           | ŏ     | NJ_6D IN1_6N Input Voltage                                 |
|          |          | Change           |       | Added rating when connecting protection resistor           |
|          |          | Specification    | 11    | ADC Analog Characteristics                                 |
|          |          | Change           |       | PSRR (20dB) typ 80dB $\rightarrow$ 100dB                   |
|          |          | Specification    | 59    | SHTB: Short to Battery                                     |
|          |          | Change           | 00    | Removed the Zener diode from the protection circuit        |
|          |          |                  |       | example.                                                   |

| Date | e (Y/M/D) | Revision | Reason               | Page      | Contents                                                                                                                         |
|------|-----------|----------|----------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------|
| 19/1 | 1/21      | 03       | Description<br>added | 77-<br>79 | Recommended External Circuits<br>Added protection resistors to connection diagram.<br>Added description of protection resistors. |

## **IMPORTANT NOTICE**

- 0. Asahi Kasei Microdevices Corporation ("AKM") reserves the right to make changes to the information contained in this document without notice. When you consider any use or application of AKM product stipulated in this document ("Product"), please make inquiries the sales office of AKM or authorized distributors as to current status of the Products.
- 1. All information included in this document are provided only to illustrate the operation and application examples of AKM Products. AKM neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of AKM or any third party with respect to the information in this document. You are fully responsible for use of such information contained in this document in your product design or applications. AKM ASSUMES NO LIABILITY FOR ANY LOSSES INCURRED BY YOU OR THIRD PARTIES ARISING FROM THE USE OF SUCH INFORMATION IN YOUR PRODUCT DESIGN OR APPLICATIONS.
- 2. The Product is neither intended nor warranted for use in equipment or systems that require extraordinarily high levels of quality and/or reliability and/or a malfunction or failure of which may cause loss of human life, bodily injury, serious property damage or serious public impact, including but not limited to, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. Do not use Product for the above use unless specifically agreed by AKM in writing.
- 3. Though AKM works continually to improve the Product's quality and reliability, you are responsible for complying with safety standards and for providing adequate designs and safeguards for your hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of the Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption.
- 4. Do not use or otherwise make available the Product or related technology or any information contained in this document for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). When exporting the Products or related technology or any information contained in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. The Products and related technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 5. Please contact AKM sales representative for details as to environmental matters such as the RoHS compatibility of the Product. Please use the Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. AKM assumes no liability for damages or losses occurring as a result of noncompliance with applicable laws and regulations.
- 6. Resale of the Product with provisions different from the statement and/or technical features set forth in this document shall immediately void any warranty granted by AKM for the Product and shall not create or extend in any manner whatsoever, any liability of AKM.
- 7. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of AKM.

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Asahi Kasei Microdevices:

AK5736VN