PERICOM®

# PI3VDP411LSA

## Dual Mode DisplayPort<sup>™</sup> to DVI/HDMI<sup>™</sup> Electrical bridge (Level Shifter)

#### Features

- → Converts low-swing AC coupled differential input to HDMI<sup>™</sup> rev 1.3 compliant open-drain current steering Rx terminated differential output
- → HDMI Level shifting operation up to 2.5Gbps per lane (250MHz pixel clock)
- ➔ Integrated 50-ohm termination resistors for AC-coupled differential inputs.
- ➔ Provide Output Squelch function to turn off TMDS common mode output buffer when TMDS clock is not present
- ➔ Enable/Disable feature to turn off TMDS outputs to enter low-power state.
- ➔ Output slew rate control on TMDS outputs to minimize EMI
- ➔ Integrated Active / Passive DDC level shifters (3.3V source to 5V sink)
- ➔ Transparent operation: no re-timing or configuration required
- → Level shifter for HPD signal from HDMI/DVI connector
- ➔ Integrated pull-down on HPD\_sink input guarantees "input low" when no display is plugged in
- → 3.3V Power supply required
- → TMDS output enable control
- → ESD protection on all I/O pins
  - □ 4kV HBM
  - □ ±8kV contact ESD protection on the following pins
    - $\rightarrow$  OUT\_Dx±
    - $\rightarrow$  SDA\_SINK, SCL\_SINK
      - $\rightarrow$  HPD\_SINK
- ➔ Packaging (Pb-free & Green available):
  - □ 48 TQFN, 7mm × 7mm (ZBE)

#### Description

Pericom Semiconductor's PI3VDP411LSA provides the ability to use a Dual-mode DisplayPort<sup>™</sup> transmitter in HDMI<sup>™</sup> mode. This flexibility provides the user a choice of how to connect to their favorite display. All signal paths accept AC coupled video signals. The PI3VDP411LSA converts this AC coupled signal into an HDMI rev 1.3 compliant signal with proper signal swing. This conversion is automatic and transparent to the user.

Output squelch function is provided for each channel. When output channel is enable (OE#=0) and operating, that TMDS pixel clock input signal determines whether the output is enabled. When no TMDS pixel clock is present, TMDS output channel will be disabled.

The PI3VDP411LSA supports up to 2.5Gbps, which provides 12bits of color depth per channel, as indicated in HDMI rev 1.3.



#### Pin Configuration (48-Pin TQFN)

### **Block Diagram**



#### **Pin Description**

| Pin                                     | Name            | I/O Type | Description                                                                                                                   | Descriptions                                                                                                                             |          |                                                                                                             |  |  |  |
|-----------------------------------------|-----------------|----------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------|--|--|--|
| 1, 5, 12, 18, 24,<br>27, 31, 36, 37, 43 | GND             | POWER    | GROUND                                                                                                                        | GROUND                                                                                                                                   |          |                                                                                                             |  |  |  |
| 2, 11, 15, 21, 26,<br>33, 40, 46        | V <sub>DD</sub> | POWER    | POWER, 3.3                                                                                                                    | POWER, 3.3V ±10%                                                                                                                         |          |                                                                                                             |  |  |  |
| 3, 4                                    | SR0, SR1        | Ι        | Slew Rate Control. Acceptable connections to SRx pin are: resistor to 3.3V or short to GND. (internal 200K $\Omega$ pull-LOW) |                                                                                                                                          |          |                                                                                                             |  |  |  |
| 6, 35                                   | NC              | 0        | No Connect                                                                                                                    | No Connect                                                                                                                               |          |                                                                                                             |  |  |  |
| 7                                       | HPD_SOURCE      | 0        |                                                                                                                               | HPD_SOURCE: 0V to 3.3V (nominal) output signal. HPD_Sink input can be as high as 5V and then HPD_Source will output no higher than 3.3V. |          |                                                                                                             |  |  |  |
|                                         |                 |          | 3.3V DDC Da                                                                                                                   | ata I/O                                                                                                                                  | Pulled   | l up by external termination to 3.3V.                                                                       |  |  |  |
|                                         |                 |          | DDC_EN                                                                                                                        | DDC                                                                                                                                      | BSEL     | DDC level shifter type                                                                                      |  |  |  |
|                                         |                 |          | Low                                                                                                                           | X                                                                                                                                        |          | DISABLE DDC level shifter                                                                                   |  |  |  |
|                                         |                 |          |                                                                                                                               |                                                                                                                                          |          | Passive level shifter ENABLE                                                                                |  |  |  |
| 8                                       | SDA_SOURCE      | I/O      | High Low Connected to                                                                                                         |                                                                                                                                          |          | Connected to SDA_SINK through voltage-<br>limiting integrated NMOS passgate                                 |  |  |  |
|                                         |                 |          |                                                                                                                               |                                                                                                                                          |          | Active level shifter ENABLE                                                                                 |  |  |  |
|                                         |                 |          | High                                                                                                                          | h High                                                                                                                                   |          | Connected to SDA_SINK through bi-direc-<br>tion buffer                                                      |  |  |  |
|                                         |                 |          | 3.3V DDC Da                                                                                                                   | ata I/O                                                                                                                                  | Pulled   | l up by external termination to 3.3V.                                                                       |  |  |  |
|                                         |                 |          | DDC_EN                                                                                                                        | DDC                                                                                                                                      | BSEL     | DDC level shifter type                                                                                      |  |  |  |
|                                         |                 |          | Low                                                                                                                           | X                                                                                                                                        |          | DISABLE DDC level shifter                                                                                   |  |  |  |
| 9                                       | SCL_SOURCE      | I/O      | High                                                                                                                          | Low                                                                                                                                      |          | Passive level shifter ENABLE<br>Connected to SCL_SINK through voltage-<br>limiting integrated NMOS passgate |  |  |  |
|                                         |                 |          | High                                                                                                                          | High                                                                                                                                     |          | Active level shifter ENABLE<br>Connected to SCL_SINK through bi-direction<br>buffer                         |  |  |  |
|                                         |                 |          | Active DDC I                                                                                                                  | level sh                                                                                                                                 | ifter er | hable pin. (internal 200KΩ pull-LOW)                                                                        |  |  |  |
|                                         |                 |          | DDCBSEL                                                                                                                       |                                                                                                                                          | DDC      | path                                                                                                        |  |  |  |
| 10                                      | DDCBSEL         | I        | Low (0V)                                                                                                                      |                                                                                                                                          |          | ve DDC level shifter                                                                                        |  |  |  |
|                                         |                 |          | High (3.3V)                                                                                                                   |                                                                                                                                          |          | e DDC level shifter                                                                                         |  |  |  |
| 13                                      | OUT_D4+         | 0        | HDMI 1.3 co<br>signal with O                                                                                                  | -                                                                                                                                        |          | OS output. OUT_D4+ makes a differential output                                                              |  |  |  |
| 14                                      | OUT_D4-         | 0        |                                                                                                                               | mplian                                                                                                                                   | t TMD    | OS output. OUT_D4- makes a differential output                                                              |  |  |  |
| 16                                      | OUT_D3+         | 0        |                                                                                                                               | mplian                                                                                                                                   | t TMD    | OS output. OUT_D3+ makes a differential output                                                              |  |  |  |
| 17                                      | OUT_D3-         | 0        | HDMI 1.3 co<br>signal with O                                                                                                  |                                                                                                                                          |          | OS output. OUT_D3- makes a differential output                                                              |  |  |  |

| Pin | Name     | I/O Type | Description                                                                                                                                                                                                                                 | Descriptions                                                                            |                          |                                                                                                               |          |  |  |
|-----|----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------|----------|--|--|
| 19  | OUT_D2+  | 0        |                                                                                                                                                                                                                                             | HDMI 1.3 compliant TMDS output. OUT_D2+ makes a differential output signal with OUT_D2  |                          |                                                                                                               |          |  |  |
| 20  | OUT_D2-  | 0        |                                                                                                                                                                                                                                             | HDMI 1.3 compliant TMDS output. OUT_D2- makes a differential output signal with OUT_D2+ |                          |                                                                                                               |          |  |  |
| 22  | OUT_D1+  | 0        |                                                                                                                                                                                                                                             | HDMI 1.3 compliant TMDS output. OUT_D1+ makes a differential output signal with OUT_D1  |                          |                                                                                                               |          |  |  |
| 23  | OUT_D1-  | 0        |                                                                                                                                                                                                                                             | HDMI 1.3 compliant TMDS output. OUT_D1- makes a differential output signal with OUT_D1+ |                          |                                                                                                               |          |  |  |
|     |          |          | Enable for level shifter path.                                                                                                                                                                                                              |                                                                                         |                          |                                                                                                               |          |  |  |
| 25  | 0.7.4    | Ŧ        | OE#                                                                                                                                                                                                                                         | IN_D Terr                                                                               | mination                 | OUT_D Outputs                                                                                                 | ]        |  |  |
| 25  | OE#      | Ι        | 1                                                                                                                                                                                                                                           | > 100KΩ                                                                                 |                          | High-Z                                                                                                        | _        |  |  |
|     |          |          | 0                                                                                                                                                                                                                                           | 50Ω                                                                                     |                          | Active                                                                                                        | ]        |  |  |
|     |          |          | 5V DDC Clo                                                                                                                                                                                                                                  | ock I/O. Pulled                                                                         | d up by ex               | ternal termination to 5V                                                                                      | <i>.</i> |  |  |
|     |          |          | DDC_EN                                                                                                                                                                                                                                      | DDCBSEL                                                                                 | DDC le                   | vel shifter type                                                                                              |          |  |  |
|     |          |          | Low                                                                                                                                                                                                                                         | X                                                                                       | DISABI                   | LE DDC level shifter                                                                                          |          |  |  |
| 28  | SCL_SINK | I/O      | High                                                                                                                                                                                                                                        | Low                                                                                     | Connec                   | Passive level shifter ENABLE<br>Connected to SCL_SOURCE through voltage-<br>limiting integrated NMOS passgate |          |  |  |
|     |          |          | High                                                                                                                                                                                                                                        | High                                                                                    | Connec                   | Active level shifter ENABLE<br>Connected to SCL_SOURCE through bi-<br>direction buffer                        |          |  |  |
|     |          |          | 5V DDC Da                                                                                                                                                                                                                                   | ta I/O. Pulled                                                                          | up by exte               | ernal termination to 5V.                                                                                      |          |  |  |
|     |          |          | DDC_EN                                                                                                                                                                                                                                      | DDCBSEL                                                                                 | L DDC level shifter type |                                                                                                               |          |  |  |
|     |          |          | Low                                                                                                                                                                                                                                         | X                                                                                       |                          | LE DDC level shifter                                                                                          |          |  |  |
| 29  | SDA_SINK | I/O      | High                                                                                                                                                                                                                                        | Low                                                                                     | Connec                   | level shifter ENABLE<br>ted to SDA_SOURCE th<br>integrated NMOS passg                                         |          |  |  |
|     |          |          | High                                                                                                                                                                                                                                        | High                                                                                    | Connec                   | Active level shifter ENABLE<br>Connected to SDA_SOURCE through bi-<br>direction buffer                        |          |  |  |
| 30  | HPD_SINK | Ι        | Low Frequency, 0V to 5V (nominal) input signal. This signal comes from the TMDS connector. Voltage High indicates "plugged" state; voltage low indicated "unplugged". HPD_SINK is pulled down by an integrated 100K ohm pull-down resistor. |                                                                                         |                          |                                                                                                               |          |  |  |
|     |          |          | Enables DD                                                                                                                                                                                                                                  | C level shifter                                                                         | path                     |                                                                                                               |          |  |  |
|     |          |          | DDC_EN                                                                                                                                                                                                                                      |                                                                                         |                          | Passgate                                                                                                      |          |  |  |
| 32  | DDC_EN   | Ι        | Low (0V)                                                                                                                                                                                                                                    |                                                                                         |                          | Disable                                                                                                       |          |  |  |
|     |          |          | High (3.3V)                                                                                                                                                                                                                                 | )                                                                                       |                          | Enable                                                                                                        |          |  |  |

| Pin | Name   | I/O Type | Descriptions                                                                           |  |  |  |
|-----|--------|----------|----------------------------------------------------------------------------------------|--|--|--|
|     |        |          | TMDS clock detection setting                                                           |  |  |  |
|     |        |          | Pulled up by external termination to 3.3V or short to GND.                             |  |  |  |
|     |        |          | SQSEL Clock Monitor Pin                                                                |  |  |  |
| 34  | SQSEL  | Ι        | Device monitor HDMI pixel clock on Pin38/39                                            |  |  |  |
|     |        |          | (Channel IN_D1±)                                                                       |  |  |  |
|     |        |          | Device monitor DVI pixel clock on Pin 47/48                                            |  |  |  |
|     |        |          | (Channel IN_D4±)                                                                       |  |  |  |
| 38  | IN_D1- | Ι        | Low-swing diff input from DP Tx outputs. IN_D1- makes a differential pair with IN_D1+. |  |  |  |
| 39  | IN_D1+ | Ι        | Low-swing diff input from DP Tx outputs. IN_D1+ makes a differential pair with IN_D1   |  |  |  |
| 41  | IN_D2- | Ι        | Low-swing diff input from DP Tx outputs. IN_D2- makes a differential pair with IN_D2+. |  |  |  |
| 42  | IN_D2+ | Ι        | Low-swing diff input from DP Tx outputs. IN_D2+ makes a differential pair with IN_D2   |  |  |  |
| 44  | IN_D3- | Ι        | Low-swing diff input from DP Tx outputs. IN_D3- makes a differential pair with IN_D3+. |  |  |  |
| 45  | IN_D3+ | Ι        | Low-swing diff input from DP Tx outputs. IN_D3+ makes a differential pair with IN_D3   |  |  |  |
| 47  | IN_D4- | Ι        | Low-swing diff input from DP Tx outputs. IN_D4- makes a differential pair with IN_D4+. |  |  |  |
| 48  | IN_D4+ | Ι        | Low-swing diff input from DP Tx outputs. IN_D4+ makes a differential pair with IN_D4   |  |  |  |

| SR1 | SR0 | Rise/Fall Time (Typ) |  |  |  |  |  |  |
|-----|-----|----------------------|--|--|--|--|--|--|
| 1   | 1   | 140ps                |  |  |  |  |  |  |
| 1   | 0   | 130ps                |  |  |  |  |  |  |
| 0   | 1   | 120ps                |  |  |  |  |  |  |
| 0   | 0   | 110ps                |  |  |  |  |  |  |

#### Truth Table (Slew Rate control function)

#### **Test Setup Condition**

 $V_{DD}$  = 3.3V, Ambient temperature 25°C Rise/Fall time is from 20% to 80% on Rising/Falling edge Date rate: 620 Mbps Input: 1V differential peak-to-peak clock pattern Equalization : 3dB

## **Table 1: OE Pin Description**

| OE#                       | Device State                                                                                                                                                                                                                                                                                                                                              | Comments                                                                                                                                                                                                                                                                                                                          |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Asserted (low voltage)    | Differential input buffers and output buffers enabled. Input impedance = $50\Omega$                                                                                                                                                                                                                                                                       | Normal functioning state for IN_D to OUT_D level shifting function.                                                                                                                                                                                                                                                               |
| Unasserted (high voltage) | <ul> <li>Low-power state.</li> <li>Differential input buffers and termination<br/>are disabled.</li> <li>Differential inputs are in a high<br/>impedance state.</li> <li>OUT_D level-shifting outputs are<br/>disabled.</li> <li>OUT_D level-shifting outputs are in high<br/>impedance state.</li> <li>Internal bias currents are turned off.</li> </ul> | <ul> <li>Intended for lowest power condition when:</li> <li>No display is plugged in or</li> <li>The level shifted data path is disabled<br/>HPD_SINK input and HPD_SOURCE<br/>output are not affected by OE# SCL_<br/>SOURCE, SCL_SINK, SDA_SOURCE<br/>and SDA_SINK signals and functions<br/>are not affected by OE#</li> </ul> |

| Item                               | Rating                  |
|------------------------------------|-------------------------|
| Supply Voltage to Ground Potential | 5.5V                    |
| All Inputs and Outputs             | -0.5V to $V_{DD}$ +0.5V |
| Ambient Operating Temperature      | -40 to +85°C            |
| Storage Temperature                | -65 to +150°C           |
| Junction Temperature               | 150°C                   |
| Soldering Temperature              | 260°C                   |

#### **Absolute Maximum Ratings** (Over operating free-air temperature range)

Stress beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device.

## **Electrical Characteristics**

#### Table: Power Supplies and Temperature Range

| Symbol                  | Parameter                                       | Min | Тур | Max | Units       | Comments   |
|-------------------------|-------------------------------------------------|-----|-----|-----|-------------|------------|
| V <sub>DD</sub>         | 3.3V Power supply                               | 3.0 | 3.3 | 3.6 | V           |            |
| Icc                     | Max Current                                     |     |     | 100 | mA          |            |
| I <sub>CC_squelch</sub> | Supply Current when no<br>TMDS clock present    |     | 8   |     | mA          |            |
| I <sub>CCQ</sub>        | Standby Current                                 |     |     | 2   | mA          | OE# = HIGH |
| T <sub>CASE</sub>       | Case temperature range for operation with spec. | -40 |     | 85  | Celsius (°) |            |

| Table: Diffe           | Table: Differential Input Characteristics forIN_Dx signals |       |     |       |       |                                                                                                                                                                              |  |  |  |  |
|------------------------|------------------------------------------------------------|-------|-----|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Symbol                 | Parameter                                                  | Min   | Тур | Max   | Units | Comments                                                                                                                                                                     |  |  |  |  |
| T <sub>bit</sub>       | UI, Unit Interval                                          | 360   |     |       | ps    | T <sub>bit</sub> is determined by the display mode. Nominal<br>bit rate ranges from 250Mbps to 2.5Gbps per lane.<br>Nominal Tbit at 2.5 Gbps = 400 ps. 360ps = 400ps-<br>10% |  |  |  |  |
| V <sub>RX_DIFF</sub>   | Input Differential Volt-<br>age Level                      | 0.175 |     | 1.200 | V     | See note 1 below                                                                                                                                                             |  |  |  |  |
| T <sub>RX_EYE</sub>    | Minimum Eye Width at IN_D input pair                       | 0.8   |     |       | Tbit  |                                                                                                                                                                              |  |  |  |  |
| V <sub>CM-ACp-p</sub>  | AC Peak Common<br>Mode Input Voltage                       |       |     | 100   | mV    | See note 2 below                                                                                                                                                             |  |  |  |  |
| Z <sub>RX_DC</sub>     |                                                            | 40    | 50  | 60    | Ω     | Required IN_D+ as well as IN_D- DC impedance (50 ±20% tolerance).                                                                                                            |  |  |  |  |
| Z <sub>RX-Bias</sub>   |                                                            | 0     |     | 2.0   | V     | Intended to limit power-up stress on chipset's PCIE output buffers.                                                                                                          |  |  |  |  |
| Z <sub>RX_HIGH-Z</sub> |                                                            | 100   |     |       | kΩ    | Differential inputs must be in a high impedance state when OE# is HIGH.                                                                                                      |  |  |  |  |

1.  $V_{RX-DIFF} = 2x|V_{RX-D} - V_{RX-D}|$  Applies to IN\_Dx signals

2.  $V_{CM-AC-p-p} = |V_{RX-D} - V_{RX-D}|/2 - V_{RX-CM-DC}$ 

 $V_{RX-CM-DC} = DC(avg) \text{ of } |V_{RX-D+} + V_{RX-D-}|/2$ 

V<sub>CM-AC-p-p</sub> includes all frequencies above 30 kHz.

#### **TMDS Outputs**

The level shifter's TMDS outputs are required to meet HDMI 1.3 specifications.

The HDMI 1.3 Specification is assumed to be the correct reference in instances where this document conflicts with the HDMI 1.3 specification.

| Table 2: Diff           | Table 2: Differential Output Characteristics for TMDS_OUT signals |                        |                        |                        |       |                                                                                                                                                                                                    |  |  |  |  |
|-------------------------|-------------------------------------------------------------------|------------------------|------------------------|------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Symbol                  | Parameter                                                         | Min                    | Тур                    | Max                    | Units | Comments                                                                                                                                                                                           |  |  |  |  |
| V <sub>H</sub>          | Single-ended high<br>level output voltage                         | V <sub>DD</sub> -10mV  | V <sub>DD</sub>        | V <sub>DD</sub> +10mV  | V     | $V_{DD}$ is the DC termination voltage<br>in the HDMI or DVI Sink. $V_{DD}$ is<br>nominally 3.3V                                                                                                   |  |  |  |  |
| VL                      | Single-ended low level<br>output voltage                          | V <sub>DD</sub> -600mV | V <sub>DD</sub> -500mV | V <sub>DD</sub> -400mV | V     | The open-drain output pulls down from $V_{DD}$ .                                                                                                                                                   |  |  |  |  |
| V <sub>SWING</sub>      | Single ended output<br>swing voltage                              | 425                    | 500                    | 600                    | mV    | Swing down from TMDS termina-<br>tion voltage (3.3V ±10%)                                                                                                                                          |  |  |  |  |
| I <sub>OFF</sub>        | Single-ended current<br>in high-Z state                           |                        |                        | 50                     | μΑ    | Measured with TMDS outputs pulled up to $V_{DD}$ Max _(3.6V) through 50 $\Omega$ resistors.                                                                                                        |  |  |  |  |
| Tskew-intra             | Intra-pair differential<br>skew                                   |                        |                        | 30                     | ps    | This differential skew budget is in<br>addition to the skew presented be-<br>tween D+ and D- paired input pins.<br>HDMI revision 1.3 source allowable<br>intrapair skew is 0.15 T <sub>bit</sub> . |  |  |  |  |
| T <sub>skew-inter</sub> | Inter-pair lane-to-lane<br>output skew                            |                        |                        | 100                    | ps    | This lane-to-lane skew budget is in<br>addition to skew between differen-<br>tial input pairs                                                                                                      |  |  |  |  |
| T <sub>JIT</sub>        | Jitter added to TMDS signals                                      |                        |                        | 25                     | ps    | Jitter budget for TMDS signals as<br>they pass through the level shifter.<br>25ps = 0.056 at 2.25 Gbps                                                                                             |  |  |  |  |

#### 2. D:# (10) ..... THE OUT . 1 . c

#### TMDS output oscillation elimination

The inputs already incorporate a squelch circuit. Therefore, nothing is needed from application standpoint to eliminate TMDS output oscillation when there is no TMDS input present. The IC will do this automatically.

| Table 3: HF          | Table 3: HPD Characteristics             |     |     |                 |       |                                                                                                           |  |  |  |  |
|----------------------|------------------------------------------|-----|-----|-----------------|-------|-----------------------------------------------------------------------------------------------------------|--|--|--|--|
| Symbol               | Parameter                                | Min | Тур | Max             | Units | Comments                                                                                                  |  |  |  |  |
| V <sub>IH-HPD</sub>  | Input High Level                         | 2.0 | 5.0 | 5.3             | V     | Low-speed input changes state on cable plug/<br>unplug                                                    |  |  |  |  |
| VIL-HPD              | HPD_sink Input Low<br>Level              | 0   |     | 0.8             | V     |                                                                                                           |  |  |  |  |
| I <sub>IN-HPD</sub>  | HPD_sink Input Leakage<br>Current        |     |     | 70              | μA    | Measured with HPD_sink at $V_{\rm IH\text{-}HPD}$ max and $V_{\rm IL\text{-}HPD}$ min                     |  |  |  |  |
| Voh-hpd              | HPD_source Output<br>High-Level          | 2.5 |     | V <sub>DD</sub> | V     | $V_{DD} = 3.3V \pm 10\%$<br>$I_{OH} = -4mA(MIN) / -8mA(MAX)$                                              |  |  |  |  |
| V <sub>OL-HPD</sub>  | HPD_source Output Low-<br>Level          | 0   |     | 0.4             | V     | $I_{OL} = 4mA(MIN) / 8mA(MAX)$                                                                            |  |  |  |  |
| T <sub>HPD</sub>     | HPD_sink to HPD_source propagation delay |     |     | 200             | ns    | Time from HPD_sink changing state to<br>HPD_source changing state. Includes HPD_<br>source rise/fall time |  |  |  |  |
| T <sub>RF-HPDB</sub> | HPD_source rise/ fall time               | 1   |     | 20              | ns    | Time required to transition from $V_{OH-HPDB}$ to $V_{OL-HPDB}$ or from $V_{OL-HPDB}$ to $V_{OH-HPDB}$    |  |  |  |  |

| Symbol           | Parameter                                                     | Min                | Тур         | Max                | Units         | Comments                                                                                                                                                                                      |
|------------------|---------------------------------------------------------------|--------------------|-------------|--------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>IH</sub>  | Input High Level                                              | 2.0                |             | V <sub>DD</sub>    | V             | TMDS enable input changes state on cable plug/unplug                                                                                                                                          |
| V <sub>IL</sub>  | Input Low Level                                               | 0                  |             | 0.8                | V             |                                                                                                                                                                                               |
| I <sub>IN</sub>  | Input Leakage Current                                         |                    |             | 10                 | μΑ            | Measured with input at $V_{\text{IH-EN}}$ max and $V_{\text{IL-EN}}$ min                                                                                                                      |
| Table 5: Te      | rmination Resistor                                            |                    |             |                    |               |                                                                                                                                                                                               |
| Symbol           | Parameter                                                     | Min                | Тур         | Max                | Units         | Comments                                                                                                                                                                                      |
| R <sub>HPD</sub> | HPD_sink input pull-<br>down resistor.                        | 100K               |             |                    | Ω             | Guarantees HPD_sink is LOW when no display is plugged in.                                                                                                                                     |
| Symbol           | DC I/O Voltage Levels (DD0                                    |                    |             |                    |               | -                                                                                                                                                                                             |
| Symbol           |                                                               |                    |             |                    |               |                                                                                                                                                                                               |
| Vol_src          | Parameter       Output voltage Low on       Source side       | <b>Min</b><br>0.45 | Тур         | <b>Max</b><br>0.65 | Units       V | <b>Comments</b><br>External pull-up to 3.3V from $1.5K\Omega$ to $2K\Omega$<br>$\pm 5\%$ ,                                                                                                    |
|                  |                                                               |                    | Тур         |                    |               | External pull-up to 3.3V from 1.5K $\Omega$ to 2K $\Omega$                                                                                                                                    |
|                  | Output voltage Low on                                         |                    |             |                    |               | External pull-up to 3.3V from 1.5KΩ to 2KΩ<br>±5%,<br>VOL_SRC - VIH_SRC > 50mV when pull up                                                                                                   |
| Vol_src          | Output voltage Low on<br>Source side<br>Output voltage Low on |                    | 1yp<br>0.45 | 0.65               | V             | External pull-up to 3.3V from $1.5K\Omega$ to $2K\Omega \pm 5\%$ ,<br>VOL_SRC - VIH_SRC > 50mV when pull up<br>from $1.5K\Omega$ to $2K\Omega$<br>External pull-up to 3.3V or 5V from 1.5K to |

| Symbol          | Parameter        | Min | Тур | Max | Units | Comments                 |
|-----------------|------------------|-----|-----|-----|-------|--------------------------|
| V <sub>IH</sub> | Input High Level |     | 3.3 |     | V     | External pull-up to 3.3V |
| V <sub>IL</sub> | Input Low Level  |     | 0   |     | V     | Short to GND             |

## Packaging Mechanical: 48-Pin TQFN (ZB)



**19-0191** 

Note:

1.For latest package info, please check: http://www.pericom.com/support/packaging/packaging-mechanicals-and-thermal-characteristics 2.The exposed die paddle size is 3.6x3.6mm for PI3VDP411LSAZBE.

#### **Ordering Information**

| Ordering Code   | Package Code | Package Type                 |
|-----------------|--------------|------------------------------|
| PI3VDP411LSAZBE | ZB           | Pb-free & Green, 48-pin TQFN |

1. Thermal characteristics can be found on the company web site at www.pericom.com/packaging/

2. E = Pb-free and Green

3. Adding an X suffix = Tape/Reel

PERICOM<sup>®</sup>

#### IMPORTANT NOTICE

1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH RE-GARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MER-CHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.

3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.

4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.

5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/termsand-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.

7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.

8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.

9. This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-and-conditions/ important-notice

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. All other trademarks are the property of their respective owners. © 2023 Diodes Incorporated. All Rights Reserved.

#### www.diodes.com

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

**Diodes Incorporated:** 

PI3VDP411LSAZBE-2017 PI3VDP411LSAZBEX-2017