

# PCI Express® 2.0, 2-lane Exchange Switch

### **Features**

• 8 Differential Channel (2-lane) Exchange Switch

• PCI Express® 2.0 performance, 5.0 Gbps

• Low Bit-to-Bit Skew: 10ps (between +/- signals)

• Low Crosstalk: -28dB @ 2.5 GHz (5Gbps)

• Low Insertion Loss: -2.1dB @ 2.5 GHz (5Gbps)

•  $V_{DD}$  Operating Range: +1.5V to +1.8V  $\pm 10\%$ 

• ESD Tolerance: 2kV HBM

• Packaging: 42-contact TQFN (ZH42)

### **Truth Table**

| Function              | SEL | OE# |
|-----------------------|-----|-----|
| Ax = Bx $Cx = Dx$     | L   | 0   |
| Ax = Dx $Cx = Bx$     | Н   | 0   |
| Ax, Bx, Cx, DX = Hi-Z | X   | 1   |

## **Description**

Pericom Semiconductor's PI2PCIE2442 is a differential exchange switch featuring pass-through pinout. It supports two full PCI Express lanes operating at 5.0Gbps PCIe® 2.0 performance.

With the select control input low, Port A connects to Port B, and Port C connects to port D for an 8-channel differential pass-though. When the select control input is high Port A connects to Port D, and Port B connects to Port C.

### **Block Diagram**



## Pin Diagram



14-0034 1 www.pericom.com 03/25/14



## **Pin Description**

| Pin #                     | Pin Name        | I/O | Description                                                                                                                    |  |
|---------------------------|-----------------|-----|--------------------------------------------------------------------------------------------------------------------------------|--|
| 1<br>2                    | A0+<br>A0-      | I/O | Signal I/O, Channel 0, Port A                                                                                                  |  |
| 5<br>6                    | A1+<br>A1-      | I/O | Signal I/O, Channel 1, Port A                                                                                                  |  |
| 10<br>11                  | A2+<br>A2-      | I/O | Signal I/O, Channel 2, Port A                                                                                                  |  |
| 14<br>15                  | A3+<br>A3-      | I/O | Signal I/O, Channel 3, Port A                                                                                                  |  |
| 38<br>37                  | B0+<br>B0-      | I/O | Signal I/O, Channel 0, Port B                                                                                                  |  |
| 34<br>33                  | B1+<br>B1-      | I/O | Signal I/O, Channel 1, Port B                                                                                                  |  |
| 29<br>28                  | B2+<br>B2-      | I/O | Signal I/O, Channel 2, Port B                                                                                                  |  |
| 25<br>24                  | B3+<br>B3-      | I/O | Signal I/O, Channel 3, Port B                                                                                                  |  |
| 3 4                       | C0+<br>C0-      | I/O | Signal I/O, Channel 0, Port C                                                                                                  |  |
| 7<br>8                    | C1+<br>C1-      | I/O | Signal I/O, Channel 1, Port C                                                                                                  |  |
| 12<br>13                  | C2+<br>C2-      | I/O | Signal I/O, Channel 2, Port C                                                                                                  |  |
| 16<br>17                  | C3+<br>C3-      | I/O | Signal I/O, Channel 3, Port C                                                                                                  |  |
| 36<br>35                  | D0+<br>D0-      | I/O | Signal I/O, Channel 0, Port D                                                                                                  |  |
| 32<br>31                  | D1+<br>D1-      | I/O | Signal I/O, Channel 1, Port D                                                                                                  |  |
| 27<br>26                  | D2+<br>D2-      | I/O | Signal I/O, Channel 2, Port D                                                                                                  |  |
| 23<br>22                  | D3+<br>D3-      | I/O | Signal I/O, Channel 3, Port D                                                                                                  |  |
| 41                        | OE#             | I   | Output Enable, active low. When OE# = 0 the device I/O is enabled. When OE#=1, all I/O are high impedance                      |  |
| 9                         | SEL             | I   | Operation mode Select (when SEL=0: $A \rightarrow B$ , $C \rightarrow D$ , when SEL=1: $A \rightarrow D$ , $C \rightarrow B$ ) |  |
| 18, 20, 30, 40, 42        | V <sub>DD</sub> | Pwr | 1.5V to 1.8V (±0.1V) Positive Supply Voltage                                                                                   |  |
| 19, 21, 39, Center<br>Pad | GND             | Pwr | Power ground                                                                                                                   |  |



### **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature                | -65°C to +150°C |
|------------------------------------|-----------------|
| Supply Voltage to Ground Potential | 0.5V to +2.5V   |
| DC Input Voltage                   |                 |
| DC Output Current                  | 120mA           |
| Power Dissipation                  |                 |
|                                    |                 |

**Note:** Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## **Power Supply Characteristics**

| Parameters | Description                    | Test Conditions <sup>(1)</sup>                   | Min. | <b>Typ.</b> <sup>(2)</sup> | Max. | Units |
|------------|--------------------------------|--------------------------------------------------|------|----------------------------|------|-------|
| $I_{DD}$   | Quiescent Power Supply Current | $V_{DD} = Max., V_{IN} = GND \text{ or } V_{DD}$ |      |                            | 400  | μA    |

#### **Notes:**

- 1. For Max. or Min. conditions, use appropriate value specified under Electrical Characteristics for the applicable device type.
- 2. Typical values are at  $V_{DD} = 1.8V$ ,  $T_A = 25$ °C ambient and maximum loading.

## DC Electrical Characteristics for Switching over Operating Range

 $(T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}, V_{DD} = 1.5\text{V to } 1.8\text{V} \pm 10\%)$ 

| Parameter           | Description                                                 | Test Conditions                                        | Min                    | Typ <sup>(1)</sup> | Max                       | Units |
|---------------------|-------------------------------------------------------------|--------------------------------------------------------|------------------------|--------------------|---------------------------|-------|
| V <sub>IH</sub>     | Input HIGH Voltage, SEL and OE#                             | Guaranteed HIGH level                                  | 0.65 x V <sub>DD</sub> |                    |                           |       |
| $v_{\mathrm{IL}}$   | Input LOW Voltage, SEL and OE#                              | Guaranteed LOW level                                   | -0.5                   |                    | 0.35 x<br>V <sub>DD</sub> | V     |
| V <sub>IK</sub>     | Clamp Diode Voltage, SEL and OE#                            | $V_{DD} = Max., I_{IN} = -18mA$                        |                        | -0.7               | -1.2                      |       |
| IIH                 | Input HIGH Current, SEL and OE#                             | $V_{DD} = Max., V_{IN} = V_{DD}$                       |                        |                    | ±5                        |       |
| ΙΙL                 | Input LOW Current, SEL and OE#                              | $V_{DD} = Max., V_{IN} = GND$                          |                        |                    | ±5                        | μA    |
|                     |                                                             | $V_{\rm O}/V_{\rm I} > 95\%$ , $R_{\rm L} = 10$ K-Ohms | -0.4                   |                    | 2.5                       | V     |
| VI <sub>DC</sub>    | DC Signal Voltage Range, channel I/O $(A_x, B_x, C_x, D_x)$ | $V_{\rm O}/V_{\rm I} > 80\%$ , $R_{\rm L} = 50$ -Ohms  | -0.3                   |                    | 1.2                       |       |
| $R_{ON}$            | Channel On Resistance                                       | $V_{DD} = Min., V_{IN} = 1.3V, I_{IN} = 40mA$          |                        |                    | 10                        | Ohm   |
| C <sub>ON(AB)</sub> | Channel On Capacitance                                      | $V_{IN} = 0, V_{DD} = 1.8V$                            |                        | 2.2                | 3.0                       | pF    |

#### Note:

Typical values are at V<sub>DD</sub> = 1.8V, T<sub>A</sub> = 25°C ambient and maximum loading.



## **Switching Characteristics**

 $(T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C}, V_{DD} = 1.5\text{V to } 1.8\text{V} \pm 10\%)$ 

| Paramenter                       | Description                                                   |     | Тур. | Max.  | Units |  |
|----------------------------------|---------------------------------------------------------------|-----|------|-------|-------|--|
| tpZH, tpZL                       | Line Enable Time - SEL to A <sub>N</sub> , B <sub>N</sub> 0.5 |     | 8    | na    |       |  |
| tpHZ, tPLZ                       | Line Disable Time - SEL to A <sub>N</sub> , B <sub>N</sub>    | 0.5 |      | 8     | 8 ns  |  |
| t <sub>b-b</sub>                 | Bit-to-bit skew within same differential pair                 |     |      | 4     | ng    |  |
| t <sub>ch</sub> -t <sub>ch</sub> | Channel-to-channel timing skew                                |     |      | 35 ps |       |  |

## **Dynamic Electrical Characteristics Over the Operating Range**

 $(T_A = -40^{\circ} \text{ to } +85^{\circ}\text{C}, V_{DD} = 1.5\text{V to } 1.8\text{V} \pm 10\%)$ 

| Parameter                              | Description                              | Test Conditions                                        | Min. | Typ.(1) | Max. | Units |
|----------------------------------------|------------------------------------------|--------------------------------------------------------|------|---------|------|-------|
| BW                                     | Bandwidth (-3dB)                         |                                                        |      | 3.4     |      | GHz   |
|                                        |                                          | Insertion loss 1.5dB, V <sub>IN</sub> =0.6Vpp, DC=0V   | 1.6  |         |      |       |
| V                                      | Max Signal Fre-                          | Insertion loss 1.5dB, V <sub>IN</sub> =0.6Vpp, DC=0.9V | 1.6  |         |      | ]<br> |
| $V_{IF}$                               | quency Range                             | Insertion loss 3dB, V <sub>IN</sub> =0.6Vpp, DC=0V     | 3.0  |         |      | GHz   |
|                                        |                                          | Insertion loss 3dB, V <sub>IN</sub> =0.6Vpp, DC=0.9V   | 3.0  |         |      |       |
|                                        |                                          | R <sub>L</sub> = 50, f=625MHz, sin wave, DC=0V         | 1.2  |         |      | Vpp   |
| P-1dB 1 dB Compression<br>Input Signal | 1                                        | R <sub>L</sub> = 50, f=625MHz, sin wave, DC=0.45V      | 2.0  |         |      |       |
|                                        | $R_L = 50$ , f=625MHz, sin wave, DC=0.9V | 2.4                                                    |      |         | ]    |       |
| R <sub>LOSS</sub>                      | Return Loss                              | f = 2.5 GHz                                            |      | -18     |      |       |
| V                                      | Charactelle                              | f = 2.5 GHz                                            |      | -28     |      | ]     |
| $X_{TALK}$                             | Crosstalk                                | f = 100  MHz                                           |      | -60     |      | ]     |
| O <sub>IRR</sub>                       | OFF Isolation                            | f = 2.5 GHz                                            |      | -22     |      | dB    |
|                                        |                                          | f = 100 MHz                                            |      | -55     |      | ]     |
| I <sub>LOSS</sub>                      | Differential Insertion Loss              | f = 2.5 GHz                                            | -2.1 |         |      |       |

#### Notes:

<sup>1.</sup> Guaranteed by design. Typical values are at  $V_{DD} = 1.8V$ ,  $T_A = 25$ °C ambient and maximum loading.





Crosstalk ( $V_{DD} = 1.8V, 25^{\circ}C$ )



Differential Off Isolation( $V_{DD} = 1.8V$ ,  $T_A = 25$ °C)





Insertion Loss ( $V_{DD} = 1.8V, 25^{\circ}C$ )



Differential Return Loss ( $V_{DD} = 1.8V, 25^{\circ}C$ )







Diff. Insertion Loss and Return Test Circuit

**Diff. Off Isolation Test Circuit** 

Diff. Near End Xtalk Test Circuit

## Test Circuit for Electrical Characteristics (1-5)



### **Switch Positions**

| Test                                | Switch              |
|-------------------------------------|---------------------|
| t <sub>PLZ</sub> , t <sub>PZL</sub> | 2 x V <sub>DD</sub> |
| t <sub>PHZ</sub> , t <sub>PZH</sub> | GND                 |
| Prop Delay                          | Open                |

#### **Notes:**

- C<sub>L</sub> = Load capacitance: includes jig and probe capacitance.
- 2.  $R_T$  = Termination resistance: should be equal to  $Z_{OUT}$  of the Pulse Generator
- 3. Output 1 is for an output with internal conditions such that the output is low except when disabled by the output control. output 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- 4. All input impulses are supplied by generators having the following characteristics: PRR  $\leq$  MHz,  $Z_O = 50\Omega$ ,  $t_R \leq$  2.5ns,  $t_F \leq$  2.5ns.
- 5. The outputs are measured one at a time with one transition per measurement.

### **Switching Waveforms**



**Voltage Waveforms Enable and Disable Times** 

14-0034 7 www.pericom.com 03/25/14



## Packaging Mechanical: 42-Contact TQFN (ZH)



12-0529

For latest package info, please check: http://www.pericom.com/products/packaging/mechanicals.php

## **Ordering Information**

| Ordering Code   | Package Code | Package Description                                  |
|-----------------|--------------|------------------------------------------------------|
| PI2PCIE2442ZHEX | ZH           | 42-contact, Thin Fine Pitch Quad Flat No-Lead (TQFN) |

#### Notes:

- 1. Thermal characteristics can be found on the company web site at www.pericom.com/packaging/
- 2. E = Lead-free and green
- 2. X suffix = tape and reel

Pericom Semiconductor Corporation • 1-800-435-2336 • www.pericom.com

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## **Diodes Incorporated:**

PI2PCIE2442ZHEX PI2PCIE2442ZHE PI3L301DKEX PI2PCIE2442ZHE-2017 PI2PCIE2442ZHEX-2017