



1.8V 20Gbps USB4/TBT4/DP2.0 DP-Alt Linear ReDriver with AUX-SBU Switch

#### **Features**

- 4-to-4 linear ReDriver™ channel configuration with CTLE gain compensation up to 16dB @20Gbps
- Configurable for USB4 Gen 3 (20Gbps single port or dual port), TBT4 (20.625Gbps single port or dual port), USB4 Gen 2 (10Gbps x1 or x2), 1-port USB4 Gen 3/2-lane DP2.0 (UHBR20/UHBR13, UHBR10), 4-lane DP2.0 (UHBR20/UHBR13/UHBR10)
- Default Hi-Z for high speed channels and SBU pins compliant to USB-C<sup>®</sup> Safe State
- Ultra low latency (< 300ps) for better interoperability and data throughput
- Individual controls on CTLE gain(6 to 16dB @10Ghz), Flat Gain(-4 to +2dB)
- Integrated AUX channel crossbar switch for side band signal
- Type-C connector flip and non-flip plug support
- I2C Slave support with speed up to 1MHz
- Low Power USB and DisplayPort active U0 (300mW), and USB Deep Slumber mode U1/U2/U3 (3mW), Modern Standby (1.8mW)
- Single Power Supply: 1.8V +/-5%
- Industrial Temperature Support: -40°C to +85°C
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative.

https://www.diodes.com/quality/product-definitions/

- Packaging (Pb-free & Green):
  - Tiny 32-pin WLGA 2.85mm x 4.5mm (0.4 mm pitch)

### **Applications**

- Laptop, Desktop and AIO PCs
- Workstation and Server
- Docking Station
- Display Monitor
- Gaming Console
- Active Cable

### Description

The DIODES™ PI2DPX2020 is a 20Gbps non-blocking USB Type-C DP-Alt mode linear ReDriver in a 4-to-4 configuration operated by a 1.8V power supply. It supports multiple operation modes through I2C bus settings for single-port USB4 Gen 3, dual-port USB4 Gen 3x2, 1-port USB4 Gen 3/2-lane DP2.0 (UHBR20) and 4-lane DP2.0 (UHBR20). It swaps the high speed channels under the flip and non-flip plug connection in compliance to Type-C connector with the integrated AUX crossbar switch for SBU pins.

The non-blocking linear ReDriver design ensures that the differential signals conveying pre-shoot and de-emphasis equalization waveforms from the transmitter side to the receiver side help optimize the overall channel link adjustment conducted by the system transmitter and receiver that has been equipped with DFE. The CTLE equalizers are implemented at the inputs of the ReDriver to compensate the channel loss and reduce the ISI jitters. The programmable flat gain adjustments support the eye diagram opening.

The CTLE EQ gains and flat gains are individually programmable on each channel for flexible tuning via the I2C register settings. The on-chip signal detector and DP AUX Listener enable the ReDriver to enter the USB power saving mode or the DP D3 power down mode to further reduce standby power consumption.

## **Ordering Information**

| Ordering Number | Package Code | Description          |
|-----------------|--------------|----------------------|
| PI2DPX2020FLAEX | FLA          | 32-Pin, W-LGA4528-32 |

#### Notes:

1

- No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.
- 4. E = Pb-free and Green
- 5. X suffix = Tape/Reel





## **Revision History**

| Date          | Revision | Description                                                                                             |
|---------------|----------|---------------------------------------------------------------------------------------------------------|
| December 2020 | 1        | Preliminary Datasheet Release Updated DC/AC specs, Description and Package Drawing                      |
| February 2021 | 2        | Updated Package Drawing                                                                                 |
| October 2021  | 3        | Updated Power Consumption Updated Feature, Description, Power Configuration, Return Loss, and Crosstalk |
| April 2022    | 4        | Updated Maximum Ratings Datasheet Released Removed Figure 8 Noise Test Configuration                    |
| June 2022     | 5        | Updated Part Marking                                                                                    |







Short Channel System with USB Type-C Connector Application – USB3.2 G2/DP2.0(UHBR20)



Long Channel System with USB Type-C Connector Application





## **Block Diagram**







## Pin Configuration (Top-Side View)



### **Pin Description**

| Pin #                       | Pin Name  | Type   | Description                                                                                                                             |  |  |
|-----------------------------|-----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Power and GND               |           |        |                                                                                                                                         |  |  |
| 6, 14, 22, 30               | VDD18     | Power  | 1.8V power supply, ±5%                                                                                                                  |  |  |
| 3, 9, 19, 25, Center<br>Pad | GND       | Ground | Supply ground                                                                                                                           |  |  |
| Control Pins                |           |        |                                                                                                                                         |  |  |
| 12                          | SCL       | I      | SCL is I2C control bus clock. Open-drain structure.                                                                                     |  |  |
| 13                          | SDA       | I/O    | SDA is I2C control bus data. Open-drain structure.                                                                                      |  |  |
|                             |           |        | Chip Enable. With internal $300 \mathrm{k}\Omega$ pull-up resistor.                                                                     |  |  |
| 15                          | EN        | I      | "Low": Chip Power Down                                                                                                                  |  |  |
|                             |           |        | "High": Normal Operation (Default)                                                                                                      |  |  |
| 16                          | ADDR      | I      | The I2C address select. 4-level input pin. With internal $100 \mathrm{K}\Omega$ pull-up and $200 \mathrm{K}\Omega$ pull-down resistors. |  |  |
|                             |           |        | External Pulldown resistor value is $68 \mathrm{K}\Omega$ .                                                                             |  |  |
| High Speed I/O Pi           | ns        |        |                                                                                                                                         |  |  |
| 18,                         | CON_RX1N, |        | Type-C receptacle RX/TX Channel CML input/output terminals.                                                                             |  |  |
| 17                          | CON_RX1P  | I/O    | With selectable input termination between $50\Omega$ to internal VbiasRx, $78k\Omega$ to internal VbiasRx or $78k\Omega$ to GND.        |  |  |
| 27,                         | CON_RX2P, | 1/0    | With selectable output termination between $50\Omega$ , $6k\Omega$ to internal VbiasTx or                                               |  |  |
| 26                          | CON_RX2N  |        | Hi-Z                                                                                                                                    |  |  |





## **Pin Description Cont.**

| Pin#          | Pin Name   | Type | Description                                                                                                           |  |  |  |
|---------------|------------|------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|
| 21,           | CON_TX1N,  |      |                                                                                                                       |  |  |  |
| 20            | CON_TX1P   |      | CML output terminals. With selectable output termination between $50\Omega$ , $6k\Omega$ to                           |  |  |  |
| 24,           | CON_TX2P,  | О    | internal VbiasTx or Hi-Z                                                                                              |  |  |  |
| 23            | CON_TX2N   |      |                                                                                                                       |  |  |  |
| 1,            | AP_TX2P,   |      | Type-C receptacle RX/TX Channel CML input/output terminals.                                                           |  |  |  |
| 2             | AP_TX2N,   | 1/0  | With selectable input termination between 50 $\Omega$ to VDD, 78k $\Omega$ to internal Vbi-                           |  |  |  |
| 10,           | AP_TX1N,   | I/O  | asRx or $78k\Omega$ to GND. With selectable output termination between $50\Omega$ , $6k\Omega$ to internal VbiasTx or |  |  |  |
| 11            | AP_TX1P    |      | Hi-Z                                                                                                                  |  |  |  |
| 4,            | AP_RX2P,   |      |                                                                                                                       |  |  |  |
| 5             | AP_RX2N    | I    | CML input terminals. With selectable input termination between $50\Omega$ to internal                                 |  |  |  |
| 7,            | AP_RX1N,   | 1    | VbiasRx, $78k\Omega$ to internal VbiasRx or $78k\Omega$ to GND.                                                       |  |  |  |
| 8             | AP_RX1P    |      |                                                                                                                       |  |  |  |
| Side Band Sig | gnal Pins  |      |                                                                                                                       |  |  |  |
| 29, 28        | SBU1, SBU2 | I/O  | Type-C connector SBU signal connections                                                                               |  |  |  |
| 31, 32        | AUXP, AUXN | I/O  | DisplayPort AUX CH differential signal connections                                                                    |  |  |  |

www.diodes.com





## **Operation Mode**

Table 1. Configuration Table

| OP_MODE<3:0>    | AP_TX2            | AP_RX2            | AP_RX1            | AP_TX1            | AUXP | AUXN | Mode                                |  |
|-----------------|-------------------|-------------------|-------------------|-------------------|------|------|-------------------------------------|--|
| 0000            | X                 | X                 | X                 | X                 | X    | X    | Safe State (Hi-Z)                   |  |
| 0001            | X                 | X                 | X                 | X                 | X    | X    | Safe State (Hi-Z)                   |  |
| 0010            | CON_RX2<br>(DP0)  | CON_TX2<br>(DP1)  | CON_TX1<br>(DP2)  | CON_RX1<br>(DP3)  | SBU1 | SBU2 | 4-lane DP + AUX                     |  |
| 0011            | CON_RX2<br>(DP3)  | CON_TX2<br>(DP2)  | CON_TX1<br>(DP1)  | CON_RX1<br>(DP0)  | SBU2 | SBU1 | 4-lane DP + AUX (flipped)           |  |
| 0100            | X                 | X                 | CON_TX1           | CON_RX1           | X    | X    | Single port USB4                    |  |
| 0101            | CON_RX2           | CON_TX2           | X                 | X                 | X    | X    | Single port USB4 (flipped)          |  |
| 0110            | CON_RX2<br>(DP0)  | CON_TX2<br>(DP1)  | CON_TX1<br>(USB4) | CON_RX1<br>(USB4) | SBU1 | SBU2 | 2-lane DP + USB4 + AUX              |  |
| 0111            | CON_RX2<br>(USB4) | CON_TX2<br>(USB4) | CON_TX1<br>(DP1)  | CON_RX1<br>(DP0)  | SBU2 | SBU1 | 2-lane DP + USB4 + AUX<br>(flipped) |  |
| 1000            | CON_RX2<br>(USB4) | CON_TX2<br>(USB4) | CON_TX1<br>(DP1)  | CON_RX1<br>(DP0)  | SBU1 | SBU2 | USB4 + 2-lane DP + AUX              |  |
| 1001            | CON_RX2<br>(DP0)  | CON_TX2<br>(DP1)  | CON_TX1<br>(USB4) | CON_RX1<br>(USB4) | SBU2 | SBU1 | USB4 + 2-lane DP +AUX<br>(flipped)  |  |
| <1010> ~ <1011> | -                 | -                 | -                 | -                 | -    | -    | Reserved                            |  |
| 1100            | CON_RX2           | CON_TX2           | CON_TX1           | CON_RX1           | X    | X    | Dual-port USB4 or USB3.2<br>Gen2x2  |  |
| <1101> ~ <1111> | -                 | -                 | -                 | -                 | -    | -    | Reserved                            |  |

Notes: 1) <0000> default at power on.

### I/O Termination Resistance under Different Conditions

| Symbol                      | Parameter                                | Resistance      | Units |
|-----------------------------|------------------------------------------|-----------------|-------|
| RX Terminal                 |                                          |                 |       |
| R <sub>in-pd</sub>          | Input res at EN=0                        | 78k to VbiasRx  | Ω     |
| R <sub>in-ch_pd</sub>       | Input res at channel PD/safe mode (EN=1) | 78k to VbiasRx  | Ω     |
| R <sub>in-Active</sub>      | Input res at active mode condition       | 50 to VbiasRx1  | Ω     |
| R <sub>in-Slumber</sub>     | Input res in slumber mode 1)             | 50 to VbiasRx1  | Ω     |
| R <sub>in-DeepSlumber</sub> | Input res in Deep slumber mode 1)        | 50 to VbiasRx1  | Ω     |
| R <sub>in-RxDet</sub>       | Input res in Unplug mode 1)              | 78k to VbiasRx2 | Ω     |
| R <sub>in-DP-standby</sub>  | Input res in DP standby mode             | 78k to VbiasRx  | Ω     |
| R <sub>in-DP-active</sub>   | Input res in DP active mode              | 50 to VbiasRx1  | Ω     |
| R <sub>in-DP-D3</sub>       | Input res in DP D3 mode                  | 78k to VbiasRx  | Ω     |
| TX Terminal                 |                                          |                 |       |
| R <sub>out-pd</sub>         | Output res at EN=0                       | 78k to VbiasTx  | Ω     |





| Symbol                       | Parameter                                 | Resistance     | Units |
|------------------------------|-------------------------------------------|----------------|-------|
| R <sub>in-ch_pd</sub>        | Output res at channel PD/safe mode (EN=1) | 78k to VbiasTx | Ω     |
| R <sub>out-Active</sub>      | Output res at active mode condition       | 50 to VDD      | Ω     |
| R <sub>out-Slumber</sub>     | Output res in slumber mode 2)             | 6k to VbiasTx1 | Ω     |
| R <sub>out-DeepSlumber</sub> | Output res in Deep slumber mode 2)        | 6k to VbiasTx2 | Ω     |
| R <sub>out-RxDet</sub>       | Output res in Unplug mode 2)              | 6k to VbiasTx2 | Ω     |
| R <sub>out-DP-standby</sub>  | Output res in DP standby mode             | 78k to VbiasTx | Ω     |
| R <sub>out-DP-active</sub>   | Output res in DP active mode              | 50 to VDD      | Ω     |
| R <sub>out-DP-D3</sub>       | Output res in DP D3 mode                  | 78k to VbiasTx | Ω     |

#### Notes:

- 1) The value of Rin will be updated only after the receiver evaluation. Thus, the value can be  $50\Omega$  or  $78k\Omega$ .
- 2) The value of Rout will be updated only after the receiver evaluation. Thus, the value can be  $50\Omega$  or  $6k\Omega$ .

#### **USB Mode**

In the low power mode, the signal detector will still be monitoring the input channel. If a channel is in low power mode and the input signal is detected, the corresponding channel will wake-up immediately. If a channel is in low power mode and the signal detector is idle longer than 6ms, the receiver detection loop will be active again. If a load is not detected, then the Channel will move to Device Unplug Mode and monitor the load continuously. If a load is detected, it will return to Low Power Mode, and the receiver detection will be active again in 6ms.

#### **DisplayPort Mode**

By default, all channels will go to active mode if HPD bit = 1. The ON/OFF of each DP channel is controlled by the Aux lane count.



Figure 1. DisplayPort Main Link Connection Diagram





### **DisplayPort Main Link**

The electrical sub-block of a DP Main-Link consists of up to four differential pairs. The DP TX drives doubly terminated, AC-coupled differential pairs in a manner compliant with the Main-Link Transmitter electrical specification.



Figure 2. DisplayPort Operation Modes

Table 2. Description of DP Operating Mode

| PM_State | Mode                 | Description                                                                                                                                                                                                                                     |
|----------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | Power Down Mode      | Lowest power consumption (most circuitries are off); all outputs are high-impedance; All inputs are ignored. AUX listener is turned OFF.                                                                                                        |
| 2        | Standby Mode         | Low power consumption (AUX listener is OFF); Main Link outputs are disabled                                                                                                                                                                     |
| 3        | Active Mode          | Data transfer (normal operation);<br>AUX listener is active. The AUX listener is actively monitoring for Link Training unless it is<br>disabled through I2C interface. After power-up and in active mode, all Main Link outputs are<br>enabled. |
| 4        | D3 Power Saving Mode | Low power consumption(AUX listener is active); Main Link outputs are disabled                                                                                                                                                                   |





### DisplayPort AUX Channel

The AUX CH of DP is a half-duplex, bidirectional channel. The DP device with DPTX such as a Source device is the master of the AUX CH (called AUX CH Requester), while the device with DPRX such as a Sink device is the slave (AUX CH Replier). As the master, the Source device must initiate a Request Transaction, to which the Sink device responds with a Reply Transaction. The system design of a DFP\_D on a USB Type-C connector connected to a UFP\_D on a USB Type-C connector using a USB Type-C to USB Type-C Cable. The  $2M\Omega$  pull-down resistors on SBU1 and SBU2 are representative of the leakage of ESD and EMI/RFI components including termination to ensure no floating nodes, and are intended to show compliance with SBU Termination in USB Type-C r1.1. The plug orientation switch may be replaced by AUX polarity inversion logic in the DisplayPort transmitter or receiver, controlled by the plug orientation detection mechanism associated with the USB Type-C Receptacle. Note: The 3.3V levels in the Adapters are derived from VCONN because not all DisplayPort UFP\_D devices provide DP\_PWR.



Figure 3. DisplayPort AUX Channel Connection





### CTLE Equalization, Flat Gain and Chip Enable Controls

Table 3. CTLE Equalization Gain (Typical Values at FG = 0dB)

| EQ<2:0> | Equalizer Setting (dB) |          |         |          |         |          |         |          |  |
|---------|------------------------|----------|---------|----------|---------|----------|---------|----------|--|
| HEX     | @0.81GHz               | @1.35GHz | @2.7GHz | @4.05GHz | @5.0GHz | @6.75GHz | @8.5GHz | @10.0GHz |  |
| 000     | -0.1                   | -0.1     | 0.1     | 0.7      | 1.3     | 2.7      | 4.4     | 6.0      |  |
| 001     | 0                      | 0        | 0.6     | 1.6      | 2.5     | 4.5      | 6.7     | 8.5      |  |
| 010     | 0.1                    | 0.2      | 1.3     | 2.8      | 4.1     | 6.5      | 8.9     | 10.8     |  |
| 011     | 0.2                    | 0.6      | 2.2     | 4.3      | 5.8     | 8.5      | 11.0    | 12.7     |  |
| 100     | 0.4                    | 1.1      | 3.5     | 6.0      | 7.7     | 10.4     | 12.7    | 14.2     |  |
| 101     | 0.7                    | 1.7      | 4.8     | 7.6      | 9.3     | 11.9     | 13.9    | 15.2     |  |
| 110     | 1.2                    | 2.6      | 6.3     | 9.2      | 10.8    | 13.1     | 14.8    | 15.8     |  |
| 111     | 1.6                    | 3.5      | 7.5     | 10.4     | 11.8    | 13.9     | 15.3    | 16.2     |  |

Note: F: Floating, R: External resistor to ground.

Table 4. Flat Gain Setting (FG)

| I2C Regist | er FG[1:0] | Flat Gain Setting |  |  |
|------------|------------|-------------------|--|--|
| 0          | 0          | -4 dB             |  |  |
| 0          | 1          | -2 dB             |  |  |
| 1          | 0          | +0 dB (Default)   |  |  |
| 1          | 1          | +2 dB             |  |  |

Table 5. Chip Enable Control

| I2C Register Setting or<br>EN Pin (pin #15) | Channel Operation |  |  |
|---------------------------------------------|-------------------|--|--|
| 0                                           | Disabled          |  |  |
| 1                                           | Enabled (Default) |  |  |

Table 6. Device Slave Address Settings

| Quad-Level Input Pin ADDR | I <sup>2</sup> C 7 Bit Slave Address |   |   |   |   |   |   |
|---------------------------|--------------------------------------|---|---|---|---|---|---|
| L                         | 1                                    | 0 | 1 | 0 | 0 | 0 | 0 |
| R                         | 1                                    | 0 | 1 | 0 | 0 | 0 | 1 |
| F                         | 1                                    | 0 | 1 | 0 | 0 | 1 | 0 |
| Н                         | 1                                    | 0 | 1 | 0 | 0 | 1 | 1 |





## **Maximum Ratings**

(Above which useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature                                             |
|-----------------------------------------------------------------|
| Junction Temperature +125°C                                     |
| Supply Voltage to Ground Potential –0.5V to VDD+0.3V            |
| Voltage Input to High Speed Differential Pins $-0.5V$ to VDD    |
| Voltage Input to Low Speed Pins (SCL, SDA) $-0.5$ V to $+3.3$ V |
| Voltage Input to Low Speed Pins                                 |
| (AUXP/N, SBU1, SBU2)0.5V to 3.3V                                |
| Voltage Input to Low Speed Pins (EN)0.5V to VDD+0.3V            |
| ESD, HBM                                                        |
| ESD CDM                                                         |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### Thermal Information

| Symbol   | Parameter                              | 32-Pin X2QFN Package | Units |
|----------|----------------------------------------|----------------------|-------|
| Theta JA | Junction to Ambient Thermal Resistance | 49.7                 | °C/W  |

### **Recommended Operating Conditions**

| Symbol                | Parameter                      | Min.   | Тур. | Max. | Units |
|-----------------------|--------------------------------|--------|------|------|-------|
| $V_{\mathrm{DD}}$     | Supply Voltage                 | 1.71   | 1.8  | 1.89 | V     |
| V <sub>DD_Noise</sub> | Power Supply Noise Up to 50MHz | _      | _    | 50   | mVpp  |
| $V_{RX\_CM}$          | Input Source Common-Mode Noise | _      | _    | 150  | mVpp  |
| Cac_coupling          | System AC Coupling Capacitance | 75     | _    | 265  | nF    |
| $T_A$                 | Ambient Temperature            | -40(1) | _    | +85  | °C    |

Note:

### **Power Consumption**

| Symbol                 | Parameter                                                            | Min. | Тур. | Max. | Units |
|------------------------|----------------------------------------------------------------------|------|------|------|-------|
| I <sub>ON_U3_2DP</sub> | 1-port USB4 Gen 2.0/3.0 & 2-lane DPI 1.4/2.0                         |      | 160  | 220  | mA    |
| I <sub>ON_4DP</sub>    | 4-lane DP2.0                                                         |      | 160  | 220  | mA    |
| I <sub>ON_USBx1</sub>  | 1-port USB4 Gen 2.0/3.0 x1                                           |      | 80   | 110  | mA    |
| I <sub>ON_USBx2</sub>  | 2-port USB Gen 2.0/3.0 x2                                            |      | 160  | 220  | mA    |
| $I_{U1\_U2}$           | USB U1/U2 power saving mode ( per channel)                           |      | 4    | 6    | mA    |
| $I_{U3}$               | USB U3 power saving mode (per channel)                               |      | 0.3  | 0.4  | mA    |
| $I_{D3}$               | Display Port D3 power down mode                                      |      | 1    | 1.6  | mA    |
| $I_{RxDet}$            | No connection                                                        |      | 250  | 350  | uA    |
| I <sub>MStdby</sub>    | Modern standby mode, all Channels powered down thru I <sup>2</sup> C |      | 200  | 300  | uA    |
| $I_{ENB}$              | Disabled mode ( EN= Low)                                             |      | 8    | 30   | uA    |

<sup>1.</sup> The minimum temperature -40°C guaranteed by design





### AC/DC Characteristics

### $(VDD = 1.8 \pm 5\%, T_A = -40^{\circ}C \text{ to } 85^{\circ}C)$

| Symbol                              | Parameter                                                                                          | Conditions                                                     | Min.   | Typ. | Max. | Units |
|-------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--------|------|------|-------|
| $V_{ m DD}$                         | Supply Voltage                                                                                     | _                                                              | 1.71   | 1.8  | 1.89 | V     |
| Receiver (RX                        | K) (100 $\Omega$ differential) Electrical S                                                        | pecification                                                   |        |      |      |       |
| R <sub>RX-DIFF-DC</sub>             | DC Differential Input Impedance                                                                    |                                                                | 72     |      | 120  | Ω     |
| R <sub>RX-SINGLE-</sub><br>DC       | DC single ended input impedance to guarantee RxDet                                                 | Measured with respect to<br>GND over a voltage of 500mV<br>max | 18     |      | 30   | Ω     |
| Z <sub>RX-HIZ-DC-</sub><br>PD       | DC input CM input impedance for V>0 during reset or power down                                     | (Vcm=0 to 500mV)                                               | 25     |      |      | kΩ    |
| Cac_coupling                        | AC coupling capacitance                                                                            |                                                                | 75     |      | 265  | nF    |
| Transmitter                         | (TX) Electrical Specification                                                                      |                                                                |        |      |      |       |
| V <sub>TX-DIFF-PP</sub>             | Output differential p-p voltage<br>Swing                                                           | Differential Swing  V <sub>TX-D+</sub> - V <sub>TX-D-</sub>    |        |      | 1    | Vppd  |
| R <sub>TX-DIFF-DC</sub>             | DC Differential TX Impedance                                                                       |                                                                | 72     |      | 120  | Ω     |
| V <sub>TX-RCV-DET</sub>             | The amount of Voltage change allowed during RxDet                                                  | Type-C Tx Spec +/-60mA                                         |        |      | 600  | mV    |
| Cac-coupling                        | AC coupling capacitance                                                                            |                                                                | 75     |      | 265  | nF    |
| R <sub>TX-DC-CM</sub>               | Common mode DC output Impedance                                                                    |                                                                | 18     |      | 30   | Ω     |
| I <sub>TX-SHORT</sub>               | Transmitter short circuit current limit                                                            |                                                                |        |      | 60   | mA    |
| V <sub>TX-C</sub>                   | Common-Mode Voltage                                                                                | V <sub>TX-D+</sub> + V <sub>TX-D-</sub>   /2                   | VDD-1V |      | VDD  | V     |
| V <sub>TX-DC-CM</sub>               | Instantaneous allowed DC common mode voltage at the connector side of the AC coupling capacitors   | V <sub>TX-D+</sub> + V <sub>TX-D-</sub>   /2                   | 0      |      | VDD  | V     |
| V <sub>TX-CM-AC-</sub><br>PP-Active | Active mode TX AC common mode voltage                                                              | $V_{TX-D+} + V_{TX-D-}$ for amplitude                          |        |      | 100  | mVpp  |
| V_elec_idle                         | Peak voltage during transmit electrical idle (one-side voltage opening of the differential signal) |                                                                |        |      | 20   | mV    |
| Channel Peri                        | formance                                                                                           |                                                                |        |      |      |       |
| $T_{pd}$                            | Latency                                                                                            | From input to output                                           |        | 60   | 150  | ps    |





### AC/DC Characteristics Cont.

| Symbol                                                                                                                                                                                                      | Parameter                             | Conditions                                    | Min. | Тур.  | Max. | Units                                                 |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------------------------------|------|-------|------|-------------------------------------------------------|--|
|                                                                                                                                                                                                             |                                       | EQ<2:0> = 000                                 |      | 6     |      |                                                       |  |
|                                                                                                                                                                                                             |                                       | EQ<2:0> = 001                                 |      | 8.5   |      |                                                       |  |
|                                                                                                                                                                                                             |                                       | EQ<2:0> = 010                                 |      | 10.8  |      |                                                       |  |
|                                                                                                                                                                                                             | Peaking gain (Compensation            | EQ<2:0> = 011                                 |      | 12.7  |      | JD.                                                   |  |
| $G_{P\_USB}$                                                                                                                                                                                                | at 10GHz, relative to 100MHz,         | EQ<2:0> = 100                                 |      | 14.2  |      | UD                                                    |  |
| GP_USB  GF  Vsw_100M  Vsw_10G  DDNEXT  DDFEXT (2)  VNOISE_IN                                                                                                                                                | 100mV <sub>p-p</sub> sine wave input) | EQ<2:0> = 101                                 |      | 15.2  |      | dB  dB  dB  mVppd mVppd dB dB  dB  dB  dB  dB  dB  dB |  |
|                                                                                                                                                                                                             |                                       | EQ<2:0> = 110                                 |      | 15.8  |      |                                                       |  |
|                                                                                                                                                                                                             |                                       | EQ<2:0> = 111                                 |      | 16.2  |      |                                                       |  |
|                                                                                                                                                                                                             |                                       | Variation around typical                      | -2   |       | +2   | dB                                                    |  |
|                                                                                                                                                                                                             |                                       | FG<1:0> = 00                                  |      | -4    |      |                                                       |  |
|                                                                                                                                                                                                             |                                       | FG<1:0> = 01                                  |      | -2    |      | 1D                                                    |  |
| $G_{\mathrm{F}}$                                                                                                                                                                                            | Flat gain (100MHz, EQ<2:0>=000)       | FG<1:0> = 10                                  |      | 0     |      | dB                                                    |  |
| G <sub>P_USB</sub> G <sub>P_USB</sub> G <sub>P_USB</sub> F  A  II  V <sub>Sw_100M</sub> C  DDNEXT  DDFEXT (2)  DDFEXT (2)  VNOISE_IN  II  VNOISE_OUT  C  S11DM  II  S11CM  II  S22DM  C  C  C  LFPS and Unp |                                       | FG<1:0> = 11                                  |      | +2    |      |                                                       |  |
|                                                                                                                                                                                                             |                                       | Variation around typical                      | -2   |       | +2   | dB                                                    |  |
| V <sub>sw_100M</sub>                                                                                                                                                                                        | Output linear swing (at 100MHz)       | EQ<2:0>=000                                   |      | 910   |      | mVppd                                                 |  |
| V <sub>sw_10G</sub>                                                                                                                                                                                         | Output linear swing (at 10GHz)        | EQ<2:0>=000                                   |      | 1000  |      | mVppd                                                 |  |
|                                                                                                                                                                                                             | Differential near-end crosstalk       | 100MHz to 10GHz, Fig. 6                       |      | -30   | -20  | dB                                                    |  |
| DDFEXT (2)                                                                                                                                                                                                  | Differential far-end crosstalk        | 100MHz to 10GHz, Fig. 7                       |      | -30   | -20  | dB                                                    |  |
| GP_USB  GF  Vsw_100M  Vsw_10G  DDNEXT  DDFEXT (2)  VNOISE_IN  VNOISE_OUT  S11DM  S11CM  S22DM  S22CM  LFPS and Un                                                                                           |                                       | 100MHz to 10GHz,<br>EQ<2:0>=000, FG<1:0>=10   |      | 0.6   |      |                                                       |  |
| V <sub>NOISE_IN</sub>                                                                                                                                                                                       | Input-referred noise                  | 100MHz to 10GHz,<br>EQ<2:0>=111, FG<1:0>=10   |      | 0.3   |      | - mV <sub>RMS</sub>                                   |  |
| 37                                                                                                                                                                                                          | Outrost referred asia                 | 100MHz to 10GHz,<br>EQ<2:0>=000, FG<1:0>=10   |      | 0.3   |      |                                                       |  |
| V <sub>sw_100M</sub> V <sub>sw_100</sub> DDNEXT  DDFEXT (2)  I  VNOISE_IN  S11DM  S11CM  S22DM  I  I  I  I  I  I  I  I  I  I  I  I  I                                                                       | Output-referred noise                 | 100MHz to 10GHz,<br>EQ<2:0>=111, FG<1:0>=10   |      | 0.5   |      | mv <sub>RMS</sub>                                     |  |
| S11DM                                                                                                                                                                                                       | Input differential mode return loss   | 10MHz to 10GHz differential mode              |      | -11.5 | -8.1 | dB                                                    |  |
| S11CM                                                                                                                                                                                                       | Input common mode return loss         | 1GHz to 10GHz common mode                     |      | -10   | -5   | dB                                                    |  |
| S22DM                                                                                                                                                                                                       | Output differential mode return loss  | 10MHz to 10GHz differential mode              |      | -12.5 | -8.1 | dB                                                    |  |
| S22CM                                                                                                                                                                                                       | Output common mode return loss        | 1GHz to 10GHz common mode                     |      | -8    | -4   | dB                                                    |  |
| LFPS and U                                                                                                                                                                                                  | nplug Detectors Electrical Specific   | ation                                         |      |       |      |                                                       |  |
| F <sub>TH</sub>                                                                                                                                                                                             | LFPS frequency detector               | Detect the frequency of the input CLK pattern | 100  |       | 400  | MHz                                                   |  |





### AC/DC Characteristics Cont.

| Symbol                               | Parameter                                                      | Conditions                                                                                                 | Min.   | Тур. | Max. | Units |
|--------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------|------|------|-------|
| V <sub>RX-LFPS</sub> -<br>DET-DIFF-P | Deep Slumber Mode detect threshold                             | LFPS signal threshold in U1/U2/U3 mode, the input impedance is set to $50\Omega$                           | 100    |      | 300  | mVppd |
| V <sub>TH_UPLUG</sub>                | Unplug Mode detect threshold                                   | LFPS signal threshold in Unplug mode. The input impedance is set to $78K\Omega$ .                          | 200    |      | 600  | mVppd |
| V <sub>TH_AM</sub>                   | Active Mode Detector Threshold                                 | Signal threshold in Active and Slumber mode                                                                | 170    |      | 270  | mVppd |
| T <sub>ON_UPLUG</sub>                | Turn-on time of Unplug Mode                                    | TX pin to RX pin latency when input signal is LFPS                                                         |        |      | 20   | μs    |
| T <sub>ON_DSM</sub>                  | Turn-On time of Deep Slumber<br>Mode                           | TX pin to RX pin latency when input signal is LFPS                                                         |        |      | 5    | μs    |
| T <sub>ON_SM</sub>                   | Turn-On time of Slumber mode                                   | TX pin to RX pin latency<br>when input signal is LFPS,<br>5Gbps, 10Gbps data                               |        |      | 20   | ns    |
| T <sub>RXDET_ON</sub>                | RX_DET response time                                           | RX termination changes from $78 K\Omega$ to $50\Omega$                                                     |        |      | 15   | ms    |
| TON_SAVE                             | Ton from USB power saving mode to active mode (U1/U2/U3 to U0) | Resume time from U1/U2/U3 back to U0 from LFPS detection. The termination resistor remains at $50\Omega$ . |        |      | 5    | μs    |
| T <sub>mode_USB_</sub>               | Configuration transition time from USB mode to DP mode         | From register bit written to mode swap.                                                                    |        |      | 500  | μs    |
| $T_{mode\_DP}$                       | Configuration time from DP mode to USB mode                    | From register bit written to mode swap.                                                                    |        |      | 500  | μs    |
| DisplayPort                          | Electrical Specification                                       |                                                                                                            |        |      |      |       |
| V <sub>TX-C</sub>                    | Common-Mode Voltage                                            | V <sub>TX-D+</sub> + V <sub>TX-D-</sub>   /2                                                               | VDD-1V |      | VDD  | V     |
| V <sub>TX-AC-CM</sub><br>HBR_RBR     | TX AC common mode voltage for HRB and RBR                      | Measured using an 8b/10b                                                                                   |        |      | 20   | mVrms |
| V <sub>TX-AC-</sub><br>CM_HBR2       | TX AC common mode voltage for HBR2                             | pattern with 50% transition density                                                                        |        |      | 30   | mVrms |
| V <sub>TX-DIFFp-p-</sub><br>Level0   | Differential peak-to-peak output voltage swing Level 0         | Tested with Pre-emphasis at                                                                                | 0.34   | 0.4  | 0.46 | V     |
| V <sub>TX-DIFFp-p-</sub><br>Level1   | Differential peak-to-peak output<br>voltage swing Level 1      | Level 0= 0dB<br>Level 1= 3.5dB                                                                             | 0.51   | 0.6  | 0.68 | V     |
| V <sub>TX-DIFFp-p-</sub><br>Level2   | Differential peak-to-peak output voltage swing Level 2         | Level 2= 6.0 dB                                                                                            | 0.69   | 0.8  | 0.92 | V     |





### AC/DC Characteristics Cont.

| Symbol                          | Parameter                                            | Conditions                                                                                                                                        | Min. | Typ. | Max.  | Units |
|---------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------|
|                                 | UHBR20(20Gbps) TP2                                   |                                                                                                                                                   |      |      | 0.45  | UI    |
|                                 | UHBR13(13.5Gbps) TP2                                 |                                                                                                                                                   |      |      | 0.45  | UI    |
| _                               | UHBR10(10Gbps) TP2                                   | Measured at Transmit output.                                                                                                                      |      |      | 0.38  | UI    |
| Tj TX Total<br>Jitter           | HBR3 (8.1Gbps)                                       | Prechannel loss from 2.5dB                                                                                                                        |      |      | 0.27  | UI    |
| Jittei                          | HBR2 (5.4Gbps)                                       | to 13dB                                                                                                                                           |      |      | 0.27  | UI    |
|                                 | HBR (2.7Gbps)                                        |                                                                                                                                                   |      |      | 0.294 | UI    |
|                                 | RBR (1.62Gbps)                                       |                                                                                                                                                   |      |      | 0.18  | UI    |
| AUX Chann                       | el Crossbar Switch and AUX Liste                     | ner Electrical Specification                                                                                                                      |      |      |       |       |
| V <sub>AUXDC</sub>              | AUX switch voltage range                             |                                                                                                                                                   | 0    |      | 3.3   | V     |
| V <sub>AUX-DIFF</sub> _<br>PEAK | AUX switch peak-to-peak voltage                      |                                                                                                                                                   | 0.29 |      | 1.38  | V     |
| BW                              | -3dB bandwidth                                       |                                                                                                                                                   | 100  |      |       | MHz   |
| R <sub>on</sub>                 | The Resistance of AUX On                             | VCC = 1.8V; VI = 0 to 0.4V<br>for AUXp; VI = 2.4V to 3.3V<br>for AUXn<br>Tests shall be performed in<br>both normal and inverted<br>orientations. |      |      | 10    | Ω     |
| C <sub>in</sub>                 | Input capacitance at SBU1, SBU2, AUXP or AUXN        |                                                                                                                                                   |      |      | 10    | pF    |
| I <sub>leak</sub>               | Input leakage current at SBU1,<br>SBU2, AUXP or AUXN | Measured at Vin(max)=3.3V                                                                                                                         |      |      | 15    | μΑ    |
| $I_{ m off}$                    | Back current protection limit                        | When VDD is OFF and input voltage is 3.3V                                                                                                         |      |      | 10    | uA    |
| T <sub>on</sub>                 | AUX switch turn-on time                              | From USB mode to DP mode transition                                                                                                               |      |      | 500   | μs    |
| $T_{ m off}$                    | AUX switch turn-off time                             | From DP mode to USB mode transition                                                                                                               |      |      | 500   | μs    |
| VT <sub>(AUX_lis-</sub>         | Threshold of the AUX listener                        | VCC = 1.8V                                                                                                                                        | 100  |      | 220   | mVPPd |

#### Note:

<sup>1.</sup> Measured using a vector-network analyzer (VNA) with -30dBm power level applied to the adjacent input. The VNA detects the signal at the output of the victim channel. All other inputs and outputs are terminated with  $50\Omega$ .

<sup>2.</sup> Subtract the channel gain from the total gain to derive the actual crosstalk







Figure 4. Definition of Peak-to-peak Differential Voltage



Figure 5. NEXT Crosstalk Definition



Figure 6. NEXT Channel-isolation Test Configuration







Figure 7. NEXT Channel-isolation Test Configuration



Figure 8 Channel Measurement Setup



Figure 9. High-speed Channel Test Circuit







Figure 10. Intra and Inter-pair Differential Skew Definition





## **12C Electrical Specification and Timing**

Characteristics of the SDA and SCL I/O Stages

| 0 1 1             | D                                                                 | 0 1:::                                                                   | This Silicon                  |                | Fast-mode Plus Spec           |                | TT. 14 |
|-------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------|----------------|-------------------------------|----------------|--------|
| Symbol            | Parameter                                                         | Conditions                                                               | Min.                          | Max.           | Min.                          | Max.           | Units  |
| $V_{\rm IL}$      | LOW-level input voltage                                           |                                                                          | -0.5                          | $0.3V_{ m DD}$ | -0.5                          | $0.3V_{ m DD}$ | V      |
| $V_{\mathrm{IH}}$ | HIGH-level input voltage                                          |                                                                          | $0.7 V_{ m DD}$               |                | $0.7 V_{ m DD}$               |                | V      |
| V <sub>hys</sub>  | Hysteresis of Schmitt trigger inputs                              |                                                                          | $0.05 \mathrm{V}_\mathrm{DD}$ |                | 0.05V <sub>DD</sub>           |                | V      |
| $V_{OL1}$         | LOW-level output voltage 1                                        | Open-drain or open-collector at 3mA sink current;<br>V <sub>DD</sub> >2V | 0                             | 0.4            | 0                             | 0.4            | V      |
| I <sub>OL</sub>   | LOW-level output current                                          | V <sub>OL</sub> =0.4V                                                    | 20                            |                | 20                            |                | mA     |
| t <sub>of</sub>   | Output fall time from $V_{IH}$ - min to $V_{ILmax}$               |                                                                          | 12                            | 120            | 20×(V <sub>DD</sub><br>/5.5V) | 120            | ns     |
| $t_{\mathrm{SP}}$ | Pulse width of spikes that must be suppressed by the input filter |                                                                          | 0                             | 50             | 0                             | 50             | ns     |
| I <sub>i</sub>    | Input current each I/O pin                                        | 0.1V <sub>DD</sub> <v<sub>I &lt; 0.9V<sub>DDmax</sub></v<sub>            | -10                           | +10            | -10                           | +10            | uA     |
| C <sub>i</sub>    | Capacitance for each I/O pin                                      |                                                                          |                               | 10             |                               | 10             | pF     |

### Characteristics of the SDA and SCL Bus Lines the Devices

| C11                 | D                                                | Constitution of                                        | This S | Silicon | Fast-mode                     | T.T. *4 . |       |
|---------------------|--------------------------------------------------|--------------------------------------------------------|--------|---------|-------------------------------|-----------|-------|
| Symbol              | Parameter                                        | Conditions                                             | Min.   | Max.    | Min.                          | Max.      | Units |
| $f_{SCL}$           | SCL clock frequency                              |                                                        | 10     | 1000    | 0                             | 1000      | kHz   |
| t <sub>HD;STA</sub> | Hold time (repeated) START condition             | After this period, the first clock pulse is generated. | 0.26   | -       | 0.26                          | -         | us    |
| $t_{ m LOW}$        | LOW period of the SCL clock                      |                                                        | 0.5    | -       | 0.5                           | -         | us    |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                     |                                                        | 0.26   | -       | 0.26                          | -         | us    |
| t <sub>SU;STA</sub> | Set-up time for a repeated START condition       |                                                        | 0.26   | -       | 0.26                          | -         | us    |
| t <sub>SU;DAT</sub> | Data set-up time                                 |                                                        | 50     |         | 50                            | -         | ns    |
| t <sub>r</sub>      | Rise time of both SDA and SCL signals            |                                                        |        | 120     | -                             | 120       | ns    |
| $t_{\mathrm{f}}$    | Fall time of both SDA and SCL signals            |                                                        | 12     | 120     | 20×(V <sub>DD</sub><br>/5.5V) | 120       | ns    |
| t <sub>SU;STO</sub> | Set-up time for STOP condition                   |                                                        | 0.26   | -       | 0.26                          | -         | us    |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition |                                                        | 0.5    | -       | 0.5                           | -         | us    |





### Characteristics of the SDA and SCL Bus Lines the Devices Cont.

| C1 .1               | D                                 | Conditions                                       | This Silicon    |      | Fast-mode Plus Spec            |      | TT. M. |
|---------------------|-----------------------------------|--------------------------------------------------|-----------------|------|--------------------------------|------|--------|
| Symbol              | Parameter                         |                                                  | Min.            | Max. | Min.                           | Max. | Units  |
| C <sub>b</sub>      | Capacitive load for each bus line |                                                  | -               | 550  | -                              | 550  | pF     |
| t <sub>VD;DAT</sub> | Data valid time                   |                                                  | -               | 0.45 | -                              | 0.45 | us     |
| t <sub>VD;ACK</sub> | Data valid acknowledge time       |                                                  | -               | 0.45 | -                              | 0.45 | us     |
| $V_{nL}$            | Noise margin at the LOW level     | For each connected device (including hysteresis) | $0.1 V_{ m DD}$ |      | $0.1 \mathrm{V}_{\mathrm{DD}}$ | -    | V      |
| $V_{nH}$            | Noise margin at the HIGH level    | For each connected device (including hysteresis) | $0.2 V_{ m DD}$ |      | 0.2V <sub>DD</sub>             | -    | V      |

Characteristics of the SDA and SCL I/O Stages

| 0 1 1             | D                                                                       | 0 1:::                                                                                   | Standar            | d-mode         | Fast-n                                       | node                 | Fast-mo                                      | de Plus            | TT *4 |
|-------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------------|----------------|----------------------------------------------|----------------------|----------------------------------------------|--------------------|-------|
| Symbol            | Parameter                                                               | Conditions                                                                               | Min.               | Max.           | Min.                                         | Max.                 | Min.                                         | Max.               | Units |
| $V_{\rm IL}$      | LOW-level input voltage(1)                                              |                                                                                          | -0.5               | $0.3V_{ m DD}$ | -0.5                                         | $0.3V_{\mathrm{DD}}$ | -0.5                                         | $0.3V_{ m DD}$     | V     |
| $V_{\mathrm{IH}}$ | HIGH-level input voltage(1)                                             |                                                                                          | 0.7V <sub>DD</sub> | (2)            | $0.7 \mathrm{V_{DD}}$                        | (2)                  | $0.7V_{ m DD}^{(1)}$                         | (2)                | V     |
| V <sub>hys</sub>  | Hysteresis of Schmitt trigger inputs                                    |                                                                                          |                    |                | $0.05 \mathrm{V}_\mathrm{DD}$                |                      | $0.05 \mathrm{V}_\mathrm{DD}$                |                    | V     |
| V <sub>OL1</sub>  | LOW-level output voltage 1                                              | Open-drain or open-<br>collector at 3mA sink<br>current; V <sub>DD</sub> > 2V            | 0                  | 0.4            | 0                                            | 0.4                  | 0                                            | 0.4                | V     |
| V <sub>OL2</sub>  | LOW-level output voltage 2                                              | Open-drain or open-<br>collector at 2mA sink<br>current <sup>(3)</sup> ; $V_{DD} \le 2V$ |                    |                | 0                                            | $0.2 V_{ m DD}$      | 0                                            | $0.2 V_{ m DD}$    | V     |
| T                 | LOWI 1                                                                  | V <sub>OL</sub> =0.4V                                                                    | 3                  |                | 3                                            |                      | 20                                           |                    |       |
| $I_{OL}$          | LOW-level output current                                                | $V_{\rm OL} = 0.6 V^{(4)}$                                                               |                    |                | 6                                            |                      |                                              |                    | mA    |
| $t_{of}$          | Output fall time from $V_{IHmin}$ to $V_{ILmax}$                        |                                                                                          |                    | 250(5)         | 20×(V <sub>DD</sub><br>/5.5V) <sup>(6)</sup> | 250 <sup>(5)</sup>   | 20×(V <sub>DD</sub><br>/5.5V) <sup>(6)</sup> | 120(7)             | ns    |
| $t_{\mathrm{SP}}$ | Pulse width of spikes that must<br>be suppressed by the input<br>filter |                                                                                          |                    |                | 0                                            | 50(8)                | 0                                            | 50(8)              | ns    |
| I <sub>i</sub>    | Input current each I/O pin                                              | $0.1 V_{\mathrm{DD}} < V_{\mathrm{I}} < 0.9 V_{\mathrm{D}}$                              | -10                | +10            | -10 <sup>(9)</sup>                           | +10 <sup>(9)</sup>   | -10 <sup>(9)</sup>                           | +10 <sup>(9)</sup> | μΑ    |
| C <sub>i</sub>    | Capacitance for each I/O pin <sup>(10)</sup>                            |                                                                                          |                    | 10             |                                              | 10                   |                                              | 10                 | pF    |

#### Note:

- $1. \ Some \ legacy \ Standard-mode \ devices \ had \ fixed \ input \ levels \ of \ V_{IL} = 1.5 V \ and \ V_{IH} = 3.0 V. \ Refer \ to \ component \ datasheet.$
- 2. Maximum  $V_{IH} = V_{DD(max)} + 0.5 V$  or 5.5V, which ever is lower. See component datasheet.
- 3. The same resistor value to drive 3mA at 3.0V V<sub>DD</sub> provides the same RC time constant when using <2V V<sub>DD</sub> with a smaller current draw.
- $4. In order to drive full bus load at 400 kHz, 6 mA I_{OL} is required at 0.6 V V_{OL}. Parts not meeting this specification can still function, but not at 400 kHz and 400 pF.$
- 5. The maximum  $t_f$  for the SDA and SCL bus lines quoted in Table 10 (300ns) is longer than the specified maximum  $t_{of}$  for the output stages (250ns). This allows series protection resistors (R<sub>S</sub>) to be connected between the SDA/SCL pins and the SDA/SCL bus lines as shown in Figure 45 without exceeding the maximum specified  $t_f$ .





- 7. In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- 8. Input filters on the SDA and SCL inputs suppress noise spikes of less than 50ns.
- 9. If  $V_{\mathrm{DD}}$  is switched off, I/O pins of Fast-mode and Fast-mode Plus device must not obstruct the SDA and SCL lines.
- 10. Special purpose device such as multiplexers and switches may exceed this capacitance because they connect multiple paths together.



Figure 11. I2C I/O Stage Noise Margin

#### Characteristics of the SDA and SCL Bus Line for Standard, Fast, and Fast-mode Plus I2C-bus Device (1)

| C1 .1                 | Demonstra                                                     | Constitution of                                        | Standard-mode |         | Fast-mode                     |             | Fast-mode Plus                               |         | Ilmita |  |
|-----------------------|---------------------------------------------------------------|--------------------------------------------------------|---------------|---------|-------------------------------|-------------|----------------------------------------------|---------|--------|--|
| Symbol                | Parameter                                                     | Conditions                                             | Min.          | Max.    | Min.                          | Max.        | Min.                                         | Max.    | Units  |  |
| $f_{SCL}$             | SCL clock frequency                                           |                                                        | 0             | 100     | 0                             | 400         | 0                                            | 1000    | KHz    |  |
| t <sub>HD;STA</sub>   | Hold time (repeated) START condition                          | After this period, the first clock pulse is generated. | 4.0           |         | 0.6                           |             | 0.26                                         |         | μs     |  |
| $t_{LOW}$             | LOW period of the SCL clock                                   |                                                        | 4.7           |         | 1.3                           |             | 0.5                                          |         | μs     |  |
| t <sub>HIGH</sub>     | HIGH period of the SCL clock                                  |                                                        | 4.0           |         | 0.6                           |             | 0.26                                         |         | μs     |  |
| t <sub>SU;STA</sub>   | Set-up time for a repeated START condition                    |                                                        | 4.7           |         | 0.6                           |             | 0.26                                         |         | μs     |  |
| t <sub>HD;DAT</sub>   | Data hold time <sup>(2)</sup>                                 | CBUS compatible masters                                | 5.0           |         |                               |             |                                              |         | μs     |  |
| 112,2111              |                                                               | I2C-Bus Devices                                        | 0(3)          | (4)     | 0(3)                          | (4)         | 0                                            |         | •      |  |
| t <sub>SU;DAT</sub>   | Data set-up time                                              |                                                        | 250           |         | 100(5)                        |             | 50                                           |         | ns     |  |
| t <sub>r</sub>        | Rise time of both SDA and SCL signals                         |                                                        |               | 1000    | 20                            | 300         |                                              | 120     | ns     |  |
| t <sub>f</sub>        | Fall time of both SDA and SCL signals <sup>(3)(6)(7)(8)</sup> |                                                        |               | 300     | 20×(V <sub>DD</sub><br>/5.5V) | 300         | 20×(V <sub>DD</sub><br>/5.5V) <sup>(9)</sup> | 120(8)  | ns     |  |
| t <sub>SU;STO</sub>   | Set-up time for STOP condition                                |                                                        | 4.0           |         | 0.6                           |             | 0.26                                         |         | μs     |  |
| $t_{\mathrm{BUF}}$    | Bus free time between a STOP and START condition              |                                                        | 4.7           |         | 1.3                           |             | 0.5                                          |         | μs     |  |
| C <sub>b</sub>        | Capacitive load for each bus line <sup>(10)</sup>             |                                                        |               | 400     |                               | 400         |                                              | 550     | pF     |  |
| $t_{\mathrm{VD;DAT}}$ | Data valid time <sup>(11)</sup>                               |                                                        |               | 3.45(4) |                               | $0.9^{(4)}$ |                                              | 0.45(4) | μs     |  |





| Cl1                 | D                                              | C 1:4:                                           | Standard-mode      |         | Fast-mode          |        | Fast-mode Plus     |         | 17    |
|---------------------|------------------------------------------------|--------------------------------------------------|--------------------|---------|--------------------|--------|--------------------|---------|-------|
| Symbol              | Parameter                                      | Conditions                                       | Min.               | Max.    | Min.               | Max.   | Min.               | Max.    | Units |
| t <sub>VD;ACK</sub> | Data valid acknowledge<br>time <sup>(12)</sup> |                                                  |                    | 3.45(4) |                    | 0.9(4) |                    | 0.45(4) | μs    |
| $V_{nL}$            | Noise margin at the LOW level                  | For each connected device (including hysteresis) | 0.1V <sub>DD</sub> |         | 0.1V <sub>DD</sub> |        | 0.1V <sub>DD</sub> |         | V     |
| $V_{nH}$            | Noise margin at the HIGH level                 | For each connected device (including hysteresis) | 0.2V <sub>DD</sub> |         | 0.2V <sub>DD</sub> |        | 0.2V <sub>DD</sub> |         | V     |

#### Note:

- 1. All values referred to  $V_{IH(min)}\,(0.3V_{DD})$  and  $V_{IL(max)}\,(0.7V_{DD})$  levels.
- 2. t<sub>HD:DAT</sub> is the data hold time that is measured from the falling edge of SCL, applies to data in transmission and the acknowledge.
- 3. A device must internally provide a hold time of at least 300ns for the SDA signal (with respect to the  $V_{IH(min)}$  of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 4. The maximum  $t_{\text{HD:DAT}}$  could be 3.45 $\mu$ s and 0.9 $\mu$ s for Standard-mode and Fast-mode, but must be less than the maximum of  $t_{\text{VD:DAT}}$  or  $t_{\text{VD:DAT}}$  or  $t_{\text{VD:ACK}}$  by a transition time. This maximum must only be met if the device does not stretch the LOW period ( $t_{\text{LOW}}$ ) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- 5. A Fast-mode  $I^2C$ -bus device can be used in a Standard-mode  $I^2C$ -bus system, but the requirement  $t_{SU:DAT}$  250ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU:DAT} = 1000 + 250 = 1250$ ns (according to the Standard-mode  $I^2C$ -bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.
- 6. If mixed with Hs-mode device, faster fall times according to Table XX are allowed.
- 7. The maximum  $t_f$  for the SDA and SCL bus lines is specified at 300ns. The maximum fall time for the SDA output stage  $t_f$  is specified are 250ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified  $t_f$ .
- 8. In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- 9. Necessary to be backwards compatible to Fast-mode.
- 10. The maximum bus capacitance allowable may vary from this value depending on the actual operating voltage and frequency of the application. Section XX discusses techniques for coping with higher bus capacitances.
- 11. tvs:DAT = time for data signal from SCL LOW to SDA output (HIGH or LOW, depending on which one is worse).
- 12. tyS:ACK = time for Acknowledgement signal from SCL LOW to SDA output (HIGH or LOW, depending on which one is worse).



Figure 12. Definition of timing for F/S-mode devices on the I2C bus.





## **Detailed Programming Registers**

#### **I2C Slave Address Selections**

|    |    |    | I2C Slav | ve Address Ass | ignment |    |               |
|----|----|----|----------|----------------|---------|----|---------------|
| A6 | A5 | A4 | A3       | A2             | A1      | A0 | ADDR (Pin 16) |
| 1  | 0  | 1  | 0        | 0              | 0       | 0  | L             |
| 1  | 0  | 1  | 0        | 0              | 0       | 1  | M             |
| 1  | 0  | 1  | 0        | 0              | 1       | 0  | F             |
| 1  | 0  | 1  | 0        | 0              | 1       | 1  | Н             |



#### Indexed Read



### Indexed Write

### **I2C Register Definitions**

| DI IL 0 (Rev | DITEO (Revision and vendor in Register) |                    |                    |  |  |
|--------------|-----------------------------------------|--------------------|--------------------|--|--|
| Bit          | Туре                                    | Power-up Condition | Comment            |  |  |
| 7            | RO                                      | 0                  |                    |  |  |
| 6            | RO                                      | 0                  | Payisian ID 0000   |  |  |
| 5            | RO                                      | 0                  | Revision ID = 0000 |  |  |
| 4            | RO                                      | 0                  |                    |  |  |
| 3            | RO                                      | 0                  |                    |  |  |
| 2            | RO                                      | 0                  | Vendor ID = 0011   |  |  |
| 1            | RO                                      | 1                  | vendor 1D = 0011   |  |  |
| 0            | RO                                      | 1                  |                    |  |  |





| BYTE 1 (Dev | vice Type/Devi | ice ID Register)   |                                    |
|-------------|----------------|--------------------|------------------------------------|
| Bit         | Туре           | Power-up Condition | Comment                            |
| 7           | RO             | 0                  |                                    |
| 6           | RO             | 0                  | D                                  |
| 5           | RO             | 0                  | Reserved                           |
| 4           | RO             | 1                  |                                    |
| 3           | RO             | 0                  |                                    |
| 2           | RO             | 0                  | D: ID 0011                         |
| 1           | RO             | 1                  | Device ID = 0011                   |
| 0           | RO             | 1                  |                                    |
| BYTE 2 (Byt | e Count Regis  | ter 32 Bytes)      |                                    |
| Bit         | Туре           | Power-up Condition | Comment                            |
| 7           | RO             | 0                  |                                    |
| 6           | RO             | 0                  |                                    |
| 5           | RO             | 1                  |                                    |
| 4           | RO             | 0                  | 12C Desigton Prote Count 22 hortes |
| 3           | RO             | 0                  | I2C Register Byte Count = 32 bytes |
| 2           | RO             | 0                  |                                    |
| 1           | RO             | 0                  |                                    |
| 0           | RO             | 0                  |                                    |
| BYTE 3 (Cha | nnel assignme  | ent of RXDET_EN#)  |                                    |
| Bit         | Туре           | Power-up Condition | Comment                            |
| 7           | R/W            | 0                  |                                    |
| 6           | R/W            | 0                  | Operation Mode Setting             |
| 5           | R/W            | 0                  | Refer to Table Configuration Table |
| 4           | R/W            | 0                  |                                    |
| 3           | R/W            | 0                  | Reserved                           |
|             |                |                    | Enable/Disable RXDET_EN#           |
| 2           | R/W            | 0                  | 0 – RXDET is Enabled.              |
|             |                |                    | 1 – RXDET is Disabled.             |
| 1           | R/W            | 1                  | Reserved                           |
| 0           | R/W            | 1                  | Reserved                           |





| BYTE 4 (Ov | erride the Pow | ver Down Control)  |                                                |                                                                                                                                                                                                                                                                                                                                                                       |
|------------|----------------|--------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit        | Туре           | Power-up Condition | Control Affected                               | Comment                                                                                                                                                                                                                                                                                                                                                               |
| 7          | R/W            | 0                  |                                                | CON3 power down override 0 – Do not force the CON3 to power down state 1 – Force the CON3 to power down state                                                                                                                                                                                                                                                         |
| 6          | R/W            | 0                  |                                                | CON2 power down override  0 – Do not force the CON2 to power down state  1 – Force the CON2 to power down state                                                                                                                                                                                                                                                       |
| 5          | R/W            | 0                  |                                                | CON1 power down override  0 – Do not force the CON1 to power down state  1 – Force the CON1 to power down state                                                                                                                                                                                                                                                       |
| 4          | R/W            | 0                  |                                                | CON0 power down override<br>0 – Do not force the CON0 to power down state<br>1 – Force the CON0 to power down state                                                                                                                                                                                                                                                   |
| 3          | R/W            | 0                  |                                                | Reserved                                                                                                                                                                                                                                                                                                                                                              |
| 2          | R/W            | 1                  | IN_HPD_I2CMODE_<br>EN                          | Select the HPD feature is controlled by either I2C register or IN_HPD pin  0 – PIN mode. The HPD feature is controlled by the IN_HPD pin.  1 – I2C mode. The HPD feature is controlled by the I2C register byte4<1>.                                                                                                                                                  |
| 1          | R/W            | 0                  | IN_HPD_ActiveHigh_<br>EN# or<br>IN_HPD_I2CMODE | When IN_HPD_I2CMODE_EN=0. This feature bit control the relationship between the HPD status and the setting of the IN_HPD pin.  0 – The HPD is asserted when IN_HPD pin is HIGH.  1 – The HPD is asserted when IN_HPD pin is LOW.  When IN_HPD_I2CMODE_EN=1. This feature bit controls the HPD status by the I2C method  0 - HPD is de-asserted.  1 - HPD is asserted. |
| 0          | R/W            | 0                  |                                                | Reserved                                                                                                                                                                                                                                                                                                                                                              |





| BYTE 5 (Equ | ıalization and | Flat Gain Setting of CON | 0)                           |
|-------------|----------------|--------------------------|------------------------------|
| Bit         | Туре           | Power-up Condition       | Comment                      |
| 7           | R/W            | 0                        | Reserved                     |
| 6           | R/W            | 0                        | CON0_EQ<2> Equalizer setting |
| 5           | R/W            | 0                        | CON0_EQ<1> Equalizer setting |
| 4           | R/W            | 0                        | CON0_EQ<0> Equalizer setting |
| 3           | R/W            | 1                        | CON0_FG<1> Flat gain setting |
| 2           | R/W            | 0                        | CON0_FG<0> Flat gain setting |
| 1           | R/W            | 0                        | Reserved                     |
| 0           | R/W            | 0                        | Reserved                     |
| BYTE 6 (Equ | ıalization and | Flat Gain Setting of CON |                              |
| Bit         | Туре           | Power-up Condition       | Comment                      |
| 7           | R/W            | 0                        | Reserved                     |
| 6           | R/W            | 0                        | CON1_EQ<2> Equalizer setting |
| 5           | R/W            | 0                        | CON1_EQ<1> Equalizer setting |
| 4           | R/W            | 0                        | CON1_EQ<0> Equalizer setting |
| 3           | R/W            | 1                        | CON1_FG<1> Flat gain setting |
| 2           | R/W            | 0                        | CON1_FG<0> Flat gain setting |
| 1           | R/W            | 0                        | Reserved                     |
| 0           | R/W            | 0                        | Reserved                     |
| BYTE 7 (Equ | ıalization and | Flat Gain Setting of CON | 2)                           |
| Bit         | Туре           | Power-up Condition       | Comment                      |
| 7           | R/W            | 0                        | Reserved                     |
| 6           | R/W            | 0                        | CON2_EQ<2> Equalizer setting |
| 5           | R/W            | 0                        | CON2_EQ<1> Equalizer setting |
| 4           | R/W            | 0                        | CON2_EQ<0> Equalizer setting |
| 3           | R/W            | 1                        | CON2_FG<1> Flat gain setting |
| 2           | R/W            | 0                        | CON2_FG<0> Flat gain setting |
| 1           | R/W            | 0                        | Reserved                     |
| 0           | R/W            | 0                        | Reserved                     |
|             |                |                          |                              |

27





| BYTE 8 (Eq | ualization and | Flat Gain Setting of CON | (3)                                                                                  |
|------------|----------------|--------------------------|--------------------------------------------------------------------------------------|
| Bit        | Туре           | Power-up Condition       | Comment                                                                              |
| 7          | R/W            | 0                        | Reserved                                                                             |
| 6          | R/W            | 0                        | CON3_EQ<2> Equalizer setting                                                         |
| 5          | R/W            | 0                        | CON3_EQ<1> Equalizer setting                                                         |
| 4          | R/W            | 0                        | CON3_EQ<0> Equalizer setting                                                         |
| 3          | R/W            | 1                        | CON3_FG<1> Flat gain setting                                                         |
| 2          | R/W            | 0                        | CON3_FG<0> Flat gain setting                                                         |
| 1          | R/W            | 0                        | Reserved                                                                             |
| 0          | R/W            | 0                        | Reserved                                                                             |
| BYTE 9 (AU | JX Flip Contro | 1)                       |                                                                                      |
| Bit        | Туре           | Power-up Condition       | Comment                                                                              |
| 7          | R/W            | 0                        | Reserved                                                                             |
| 6          | R/W            | 1                        | Reserved                                                                             |
| 5          | R/W            | 1                        | Reserved                                                                             |
| 4          | R/W            | 0                        | Reserved                                                                             |
| 3          | R/W            | 0                        | Reserved                                                                             |
| 2          | R/W            | 0                        | Reserved                                                                             |
| 1          | R/W            | 0                        | AUX flip for CON_AUXP/N and AUXP/N 0 – Flip is disabled 1 – Flip is enabled          |
| 0          | R/W            | 0                        | DP FLIP DP flip for ALL CONx channels 0 – DP Flip is Disabled 1 – DP Flip is Enabled |
| 3YTE 10 (R | eserved)       |                          |                                                                                      |
| Bit        | Туре           | Power-up Condition       | Comment                                                                              |
| 7          | R/W            | 1                        |                                                                                      |
| 6          | R/W            | 1                        |                                                                                      |
| 5          | R/W            | 1                        |                                                                                      |
| 4          | R/W            | 1                        |                                                                                      |
| 3          | R/W            | 1                        | Reserved                                                                             |
| 2          | R/W            | 1                        |                                                                                      |
| 1          | R/W            | 0                        |                                                                                      |
| 0          | R/W            | 0                        |                                                                                      |





| BYTE 11 (Re | eserved)         |                    |                  |                                                   |  |  |
|-------------|------------------|--------------------|------------------|---------------------------------------------------|--|--|
| Bit         | Туре             | Power-up Condition | Comment          |                                                   |  |  |
| 7           | R/W              | 1                  |                  |                                                   |  |  |
| 6           | R/W              | 1                  |                  |                                                   |  |  |
| 5           | R/W              | 1                  |                  |                                                   |  |  |
| 4           | R/W              | 1                  |                  |                                                   |  |  |
| 3           | R/W              | 1                  | Reserved         |                                                   |  |  |
| 2           | R/W              | 1                  |                  |                                                   |  |  |
| 1           | R/W              | 0                  |                  |                                                   |  |  |
| 0           | R/W              | 0                  | 1                |                                                   |  |  |
| BYTE 12 (R  | eserved)         |                    |                  |                                                   |  |  |
| Bit         | Туре             | Power-up Condition | Comment          |                                                   |  |  |
| 7           | R/W              | 0                  |                  |                                                   |  |  |
| 6           | R/W              | 0                  |                  |                                                   |  |  |
| 5           | R/W              | 1                  |                  |                                                   |  |  |
| 4           | R/W              | 1                  |                  |                                                   |  |  |
| 3           | R/W              | 0                  | Reserved         |                                                   |  |  |
| 2           | R/W              | 0                  |                  |                                                   |  |  |
| 1           | R/W              | 0                  |                  |                                                   |  |  |
| 0           | R/W              | 1                  |                  |                                                   |  |  |
| BYTE 13 (Po | ower State of th | ne Channel CON0/1) |                  |                                                   |  |  |
| Bit         | Туре             | Power-up Condition | Control Affected | Comment                                           |  |  |
| 7           | RO               | 0                  | CON0_State<2>    | For the channel operating mode                    |  |  |
| 6           | RO               | 0                  | CON0_State<1>    | 000 – PD (Power down mode)                        |  |  |
| 5           | RO               | 0                  | CON0_State<0>    | 001 – PowerON (Power on ramping mode)             |  |  |
| 4           | RO               | 0                  | Reserved         | 010 - UPM_Short (UPM less than 328ms)             |  |  |
| 3           | RO               | 0                  | CON1_State<2>    | 011 – UPM_Long (UPM more than 328ms)              |  |  |
| 2           | RO               | 0                  | CON1_State<1>    | 100 - UPM_Active (Unplug active mode)             |  |  |
| 1           | RO               | 0                  | CON1_State<0>    | 101 - DSM (U1/U2/U3 power saving mode)            |  |  |
| 0           | RO               | 0                  | Reserved         | 110 – SM (Slumber Mode)<br>111 - AM (active mode) |  |  |





| BYTE 14 (Po | ower State of th | e Channel CON2/3)       |                  |                                                   |
|-------------|------------------|-------------------------|------------------|---------------------------------------------------|
| Bit         | Туре             | Power-up Condition      | Control Affected | Comment                                           |
| 7           | RO               | 0                       | CON2_State<2>    | For the channel operating mode                    |
| 6           | RO               | 0                       | CON2_State<1>    | 000 – PD (Power down mode)                        |
| 5           | RO               | 0                       | CON2_State<0>    | 001 – PowerON (Power on ramping mode)             |
| 4           | RO               | 0                       | Reserved         | 010 – UPM_Short (UPM less than 328ms)             |
| 3           | RO               | 0                       | CON3_State<2>    | 011 – UPM_Long (UPM more than 328ms)              |
| 2           | RO               | 0                       | CON3_State<1>    | 100 - UPM_Active (Unplug active mode)             |
| 1           | RO               | 0                       | CON3_State<0>    | 101 - DSM (U1/U2/U3 power saving mode)            |
| 0           | RO               | 0                       | Reserved         | 110 – SM (Slumber Mode)<br>111 - AM (active mode) |
| BYTE 15 (L  | FPS Detector M   | Ionitor and Channel Pow | er Down Monitor) |                                                   |
| Bit         | Туре             | Power-up Condition      | Comment          |                                                   |
| 7           | RO               | 1                       | CON3_USB_LFPS#   | Has meaning for USB3.x application                |
| 6           | RO               | 1                       | CON2_USB_LFPS#   | only. CONx_USB_LFPS#                              |
| 5           | RO               | 1                       | CON1_USB_LFPS#   | 0-LFPS data                                       |
| 4           | RO               | 1                       | CON0_USB_LFPS#   | 1-5/10Gbps USB3.x data                            |
| 3           | RO               | 1                       | PD_CON3_MON      |                                                   |
| 2           | RO               | 1                       | PD_CON2_MON      | Monitors the PD condition of each                 |
| 1           | RO               | 1                       | PD_CON1_MON      | channel.                                          |
|             |                  |                         |                  |                                                   |

PD\_CON0\_MON

RO





| Bit     | Туре | Power-up Condition | Comment                                                                                                                 |  |  |
|---------|------|--------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|
| 7       | RO   | 1                  | Reserved                                                                                                                |  |  |
| 6       | RO   | 1                  | Reserved                                                                                                                |  |  |
| 5       | RO   | 0                  | AUX_IDLE_DET# Detect the AUX activities "0" – Idle "1" – has activities                                                 |  |  |
| 4       | RO   | 1                  | DP_HPD The condition of IN_HPD 0 - De-asserted 1 - Asserted Notes: When DP_HPD_PIN_EN#=1, then, this value is 1 always. |  |  |
| 3       | RO   | 1                  | AP0_RX_SEL "0" AP0 is TX terminal. "1" AP0 is RX terminal                                                               |  |  |
| 2       | RO   | 1                  | AP3_RX_SEL "0" AP3 is TX terminal. "1" AP3 is RX terminal                                                               |  |  |
| 1       | RO   | 0                  | CON0_RX_SEL  "0" CON0 is TX terminal. "1" CON0 is RX terminal                                                           |  |  |
| 0       | RO   | 0                  | CON3_RX_SEL "0" CON3 is TX terminal. "1" CON3 is RX terminal                                                            |  |  |
| SYTE 17 |      |                    |                                                                                                                         |  |  |
| Bit     | Туре | Power-up Condition | Comment                                                                                                                 |  |  |
| 7       | RO   | 0                  |                                                                                                                         |  |  |
| 6       | RO   | 0                  |                                                                                                                         |  |  |
| 5       | RO   | 0                  |                                                                                                                         |  |  |
| 4       | RO   | 1                  | p 1                                                                                                                     |  |  |
| 3       | RO   | 0                  | Reserved                                                                                                                |  |  |
| 2       | RO   | 1                  |                                                                                                                         |  |  |
| 1       | RO   | 0                  |                                                                                                                         |  |  |
| 0       | RO   | 0                  |                                                                                                                         |  |  |





| BYTE 18 (DPCD Address 00101h: Lane Count Set) |      |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|-----------------------------------------------|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit                                           | Туре | Power-up Condition | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| 7                                             | RO   | 0                  | LANE_COUNT_SET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 6                                             | RO   | 0                  | Main-Link Lane Count = Value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| 5                                             | RO   | 0                  | Bit<4:0>LANE_COUNT_SET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 4                                             | RO   | 0                  | Three values are supported. All other values are RESERVED.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 3                                             | RO   | 0                  | Note: Because the upstream device is required to set this value within the —MAX_LINK_RATE register (DPCD Address 00001h), there is no power-on                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 2                                             | RO   | 1                  | reset default value for this field. It is suggested to program this field to 1h.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| 1                                             | RO   | 0                  | (See the Note within the description for the LINK_BW_SET register (DPCD Address 00100h.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 0                                             | RO   | 0                  | 1h = 1 lane (Lane 0 only) 2h = 2 lanes (Lanes 0 and 1 only) 4h = 4 lanes A Source device may choose any lane count as long as it does not exceed the capability of the DPRX.  For DPCD Ver.1.0: Bits <7:5> = RESERVED. Read all 0's. For DPCD Ver.1.1: Bits <6:5> = RESERVED. Read all 0's. Bit 7 = ENHANCED_FRAME_EN 0 = Enhanced Framing symbol sequence is not enabled. 1 = Enhanced Framing symbol sequence for BS and SR is enabled. Applicable to SST-only mode. A DPTX must set this bit to 1 when the DPRX has the ENHANCED_FRAME_CAP bit in the MAX_LANE_COUNT register (DPCD Address 00002h, bit 7) set to 1. |  |  |  |  |  |

#### BYTE 19 - 30 (Reserved)

| BYTE 31 (DI | BYTE 31 (DPCD Address 00600h: SET DP Power) |                    |                                                                                             |  |  |  |  |  |  |
|-------------|---------------------------------------------|--------------------|---------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Bit         | Туре                                        | Power-up Condition | Comment                                                                                     |  |  |  |  |  |  |
| 7           | RO                                          | 0                  | SET_POWER_STATE                                                                             |  |  |  |  |  |  |
| 6           | RO                                          | 0                  | Bit 2:0                                                                                     |  |  |  |  |  |  |
| 5           | RO                                          | 0                  | -001 = Set local Sink device and all downstream Sink devices to D0 (normal operation mode). |  |  |  |  |  |  |
| 4           | RO                                          | 0                  | 010 = Set local Sink device and all downstream Sink devices to D3 (power-                   |  |  |  |  |  |  |
| 3           | RO                                          | 0                  | down mode).<br>101 = Set Main-Link for local Sink device and all downstream Sink devices    |  |  |  |  |  |  |
| 2           | RO                                          | 0                  | to D3 (power-down mode), keep AUX block fully powered, ready to reply                       |  |  |  |  |  |  |
| 1           | RO                                          | 0                  | within a Response Timeout period of 300us.                                                  |  |  |  |  |  |  |
| 0           | RO                                          | 1                  | All other values are RESERVED.                                                              |  |  |  |  |  |  |





## **Application Schematics**



Figure 13. Type-C Coupling Capacitor Connection Diagram



Figure 14. Type-C DFP Application Schematic





## **Packaging Mechanical**

32-WLGA (FLA)



22-0634

For latest package information:

 $See \ http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/.$ 





## **Device Naming Information**



## **Part Marking**







### Tape & Reel Materials and Design

#### Carrier Tape

The pocketed carrier tape is made of conductive polystyrene plus carbon material (or equivalent). The surface resistivity is  $106\Omega$ /sq. maximum. Pocket tapes are designed so that the component remains in position for automatic handling after cover tape is removed. Each pocket has a hole in the center for automated sensing if the pocket is occupied or not, thus facilitating device removal. Sprocket holes along the edge of the center tape enable direct feeding into automated board assembly equipment. See figures 3 and 4 for carrier tape dimensions.

#### Cover Tape

Cover tape is made of anti-static transparent polyester film. The surface resistivity is  $107\Omega/\text{sq}$ . Minimum to  $1011\Omega/\text{sq}$ . maximum. The cover tape is heat-sealed to the edges of the carrier tape to encase the devices in the pockets. The force to peel back the cover tape from the carrier tape shall be a MEAN value of 20gm to 80gm (2N to 0.8N).

#### Reel

The device loading orientation is in compliance with EIA-481, current version (Figure 2). The loaded carrier tape is wound onto either a 13-inch reel (Figure 4) or 7-inch reel. The reel is made of Antistatic High-Impact Polystyrene. The surface resistivity  $107\Omega/\text{sq.}$  minimum to  $1011\Omega/\text{sq.}$  maximum.



Tape & Reel Label Information



Tape Leader and Trailer Pin 1 Orientations







Standard Embossed Carrier Tape Dimensions

## **Tape & Reel Dimensions**

#### **Constant Dimensions**

| Constant Dimensions |              |                      |                |                |                |       |                      |         |                      |
|---------------------|--------------|----------------------|----------------|----------------|----------------|-------|----------------------|---------|----------------------|
| TAPE SIZE           | $D_0$        | D <sub>1</sub> (Min) | E <sub>1</sub> | P <sub>0</sub> | P <sub>2</sub> | R (2) | S <sub>1</sub> (Min) | T (Max) | T <sub>1</sub> (Max) |
| 8mm                 | 1.5 +0.1-0.0 | 1.0                  |                | 4.0 ± 0.1      | $2.0 \pm 0.05$ | 25    | 0.6                  | 0.6     | 0.1                  |
| 12mm                |              | 1.5                  | $1.75 \pm 0.1$ |                |                | 30    |                      |         |                      |
| 16mm                |              |                      |                |                | $2.0 \pm 0.1$  |       |                      |         |                      |
| 24mm                |              |                      |                |                |                |       |                      |         |                      |
| 32mm                |              | 2.0                  |                |                |                | 50    | N/A <sup>(3)</sup>   |         |                      |
| 44mm                |              |                      |                |                | $2.0 \pm 0.15$ |       |                      |         |                      |

#### Variable Dimensions

| TAPE SIZE | P <sub>1</sub>                                   | B <sub>1</sub> (Max) | E <sub>2</sub> (Min) | F               | So                         | T <sub>2</sub> (Max) | W (Max)    | A <sub>0</sub> , B <sub>0</sub> &K <sub>0</sub> |
|-----------|--------------------------------------------------|----------------------|----------------------|-----------------|----------------------------|----------------------|------------|-------------------------------------------------|
| 8mm       | Specific per package                             |                      | 6.25                 | $3.5 \pm 0.05$  |                            | 2.5                  | 8.3        |                                                 |
| 12mm      | type. Refer to FR-0221<br>(Tape and Reel Packing | 8.2                  | 10.25                | $5.5 \pm 0.05$  | N/A <sup>(4)</sup> 6.5 8.0 | 6.5                  | 12.3       |                                                 |
| 16mm      | Information) or visit                            | 10.1                 | 14.25                | $7.5 \pm 0.1$   |                            | 8.0                  | 16.3       |                                                 |
| 24mm      | www.diodes.com/assets/                           | 20.1                 | 22.25                | $11.5 \pm 0.1$  |                            | 24.3                 | See Note 1 |                                                 |
| 32mm      | MediaList-Attachments/<br>Diodes-Tape-Reel-Tube. | 23.0                 | N/A                  | $14.2 \pm 0.1$  | $28.4 \pm 0.1$             | 12.0                 |            |                                                 |
| 44mm      | pdf                                              | 35.0                 | N/A                  | $20.2 \pm 0.15$ | $40.4 \pm 0.1$             | 16.0                 | 44.3       |                                                 |

#### NOTES:

- 1. A<sub>0</sub>, B<sub>0</sub>, and K<sub>0</sub> are determined by component size. The cavity must restrict lateral movement of component to 0.5mm maximum for 8mm and 12mm wide tape and to 1.0mm maximum for 16mm, 24mm, 32mm, and 44mm wide carrier. The maximum component rotation within the cavity must be limited to 200 maximum for 8 and 12 mm carrier tapes and 100 maximum for 16mm through 44mm.
- 2. Tape and components will pass around reel with radius "R" without damage.
- 3.  $S_1$  does not apply to carrier width  $\geq$ 32mm because carrier has sprocket holes on both sides of carrier where  $D_0 \geq S_1$ .
- 4.  $S_0$  does not exist for carrier  $\leq$ 32mm because carrier does not have sprocket hole on both side of carrier.







### Reel Dimensions By Tape Size

| TAPE SIZE | A              | N (Min) (1)   | $W_1$            | W <sub>2</sub> (Max) | W <sub>3</sub>                     | B (Min) | С                 | D (Min) |
|-----------|----------------|---------------|------------------|----------------------|------------------------------------|---------|-------------------|---------|
| 8mm       | 178 ± 2.0mm or | 60 ± 2.0mm or | 8.4 +1.5/-0.0mm  | 14.4mm               |                                    |         |                   |         |
| 12mm      | 330 ± 2.0mm    | 100 ± 2.0mm   | 12.4 +2.0/-0.0mm | 18.4mm               |                                    |         |                   |         |
| 16mm      |                |               | 16.4 +2.0/-0.0mm | 22.4mm               | Shall Accommodate                  | 1.5     | 12.0 . 0.5 / 0.2  | 20.2    |
| 24mm      | 330 ± 2.0mm    | 100 ± 2.0mm   | 24.4 +2.0/-0.0mm | 30.4mm               | Tape Width Without<br>Interference | 1.5mm   | 13.0 +0.5/-0.2 mm | 20.2mm  |
| 32mm      |                |               | 32.4 +2.0/-0.0mm | 38.4mm               |                                    |         |                   |         |
| 44mm      |                |               | 44.4 +2.0/-0.0mm | 50.4mm               |                                    |         |                   |         |

#### NOTE:

<sup>1.</sup> If reel diameter A=178  $\pm$ 2.0mm, then the corresponding hub diameter (N(min) will by 60  $\pm$ 2.0mm. If reel diameter A=330 $\pm$ 2.0mm, then the corresponding hub diameter (N(min)) will by 100 $\pm$ 2.0mm.





#### **IMPORTANT NOTICE**

- 1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
- 2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.
- 3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.
- 4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.
- 5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- 6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
- 7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but
  may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
- 8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.
- 9. This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-and-conditions/important-notice

DIODES is a trademark of Diodes Incorporated in the United States and other countries.

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries.

© 2022 Diodes Incorporated. All Rights Reserved.

www.diodes.com

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Diodes Incorporated:

PI2DPX2020FLAEX