

# Self-Powered Single-Channel Isolated GaN FET Driver with Regulated Bipolar Output Drive

## FEATURES AND BENEFITS

- Transformer isolation barrier
- Power-Thru integrated isolated bias
  No need for high-side bootstrap
  No need for external secondary-side bias
- AEC-Q100 Grade 2 qualification
- Bipolar drive output with adjustable regulated positive rail
- Built-in primary-side 3.3 V REF bias output
- 50 ns propagation delay
- Supply voltage 10.8 V < V<sub>DRV</sub> < 13.2 V
- Undervoltage lockout on primary  $V_{DRV}$  and secondary  $V_{SEC}$
- Enable pin with fast response
- Continuous ON capability—no need to recycle IN or recharge bootstrap capacitor
- CMTI > 100 V/ns dv/dt immunity
- Creepage distance 8.4 mm
- Safety regulatory approvals
  - $\Box$  5 kV RMS V<sub>ISO</sub> per UL 1577
  - $\square$  8 kV pk  $V_{IOTM}$  maximum transient isolation voltage
  - $\hfill\square$  1 kV pk maximum working isolation voltage

## **APPLICATIONS**

- AC-DC and DC-DC converters: Totem-pole PFC, LLC half-/full-bridge, SR drive, multi-level converters, phase-shifted full-bridge
- Automotive: EV chargers, OBC
- Industrial: Data center, transportation, robotics, audio, motors
- Clean Energy: Micro-, string, and solar inverters

## DESCRIPTION

The AHV85111 isolated gate driver is optimized for driving GaN FETs in multiple applications and topologies. An isolated dual positive/negative output bias supply is integrated into the driver, eliminating the need for any external gate drive auxiliary bias supply or high-side bootstrap. The bipolar output rails, with adjustable and regulated positive rail, improves dv/dt immunity, greatly simplifies the system design, and reduces EMI through reduced total common-mode (CM) capacitance. It also allows the driving of a floating switch in any location in a switching power topology.

The driver has fast propagation delay and high peak source/ sink capability to efficiently drive GaN FETs in high-frequency designs. High CMTI combined with isolated outputs for both bias power and drive make it ideal in applications requiring isolation, level-shifting, or ground separation for noise immunity.

The device is available in a compact low-profile surface-mount NH package. Several protection features are integrated, including undervoltage lockout on primary and secondary bias rails,

Continued on next page ...

## PACKAGE



10 mm × 7.66 mm × 2.41 mm 12-pin low-profile surface mount *Not to scale* 

## **TYPICAL APPLICATION**



Figure 1: Typical AHV85111 half-bridge application—eliminates high-side bootstrap

## **DESCRIPTION** (continued)

internal pull-down on IN pin and OUTPD pin, fast response enable input, overtemperature shutdown, and OUT pulse synchronization with first IN rising edge after enable (avoids asynchronous runt pulses).

#### **SELECTION GUIDE**

| Part Number   | Switch     | # of Channels | Output  | Qualification       | Package                                                       | Tape & Reel Detail  |
|---------------|------------|---------------|---------|---------------------|---------------------------------------------------------------|---------------------|
| AHV85111KNHTR | E-Mode GaN | 1             | Bipolar | AEC-Q100<br>Grade 2 | 10 mm × 7.66 mm × 2.41 mm<br>12-pin low-profile surface mount | 13-inch 1500 pieces |
| AHV85111KNHLU | E-Mode GaN | 1             | Bipolar |                     | 10 mm × 7.66 mm × 2.41 mm<br>12-pin low-profile surface mount | 13-inch 200 pieces  |

#### ABSOLUTE MAXIMUM RATINGS [1]

| Characteristic         | Symbol                                | Notes                         | Rating                        | Unit |
|------------------------|---------------------------------------|-------------------------------|-------------------------------|------|
| Drive Supply Voltage   | V <sub>DRV</sub>                      | VDRV, wrt to GND              | V <sub>GND</sub> – 0.5 to 15  | V    |
| Input Data             | V <sub>IN</sub>                       | IN, wrt to GND                | V <sub>GND</sub> – 0.5 to 15  | V    |
| Enable                 | V <sub>EN</sub>                       | EN, wrt to GND                | V <sub>GND</sub> – 0.5 to 15  | V    |
| Select                 | V <sub>SEL</sub>                      | SEL to GND; internal use only | V <sub>GND</sub> – 0.5 to 15  | V    |
| Reference Voltage      | V <sub>REF</sub>                      | 3.3 V reference, wrt GND      | V <sub>GND</sub> – 0.5 to 4   | V    |
| Feedback Voltage       | V <sub>FB</sub>                       | 1.225 V feedback, wrt SOURCE  | V <sub>SECN</sub> – 0.5 to 15 | V    |
| Output Drive Pull-Up   | V <sub>OUTPU</sub>                    | OUTPU to SOURCE               | V <sub>SECN</sub> – 0.5 to 15 | V    |
| Output Drive Pull-Down | V <sub>OUTPD</sub>                    | OUTPD to SOURCE               | V <sub>SECN</sub> – 0.5 to 15 | V    |
| Isolated Bias Supply   | V <sub>SECP</sub> - V <sub>SECN</sub> | Total rail                    | –0.5 to 15                    | V    |
| Junction Temperature   | TJ                                    |                               | -40 to 150                    | °C   |
| Storage Temperature    | T <sub>STG</sub>                      |                               | -40 to 150                    | °C   |

<sup>[1]</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD RATINGS**

| Characteristic       | Symbol           | Test Conditions | Value | Unit |
|----------------------|------------------|-----------------|-------|------|
| Human Body Model     | V <sub>HBM</sub> |                 | ±2    | kV   |
| Charged Device Model | V <sub>CDM</sub> |                 | ±500  | V    |

#### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information

| Characteristic                         | Symbol           | Test Conditions <sup>[1]</sup>                            | Value | Unit |
|----------------------------------------|------------------|-----------------------------------------------------------|-------|------|
| Junction-to-Ambient Thermal Resistance | R <sub>θJA</sub> | 4-layer PCB based on JEDEC standard, with no thermal vias | 102   | °C/W |

<sup>[1]</sup>Additional thermal information available on the Allegro website.



#### RECOMMENDED OPERATING CONDITIONS: Valid at -40°C < T<sub>J</sub> < 125°C, 10.8 V < V<sub>DRV</sub> < 13.2 V, C<sub>SEC(NET)</sub> = 47 nF,

C<sub>OUT</sub> = 1 nF, unless otherwise stated. [1][2]

| Characteristics                        | Symbol             | Test Conditions                                                                                  | Min.             | Typ. <sup>[3]</sup> | Max.                                  | Unit |
|----------------------------------------|--------------------|--------------------------------------------------------------------------------------------------|------------------|---------------------|---------------------------------------|------|
| SUPPLY VOLTAGE PINS                    |                    |                                                                                                  |                  |                     | · · · · · · · · · · · · · · · · · · · |      |
| Drive Supply Voltage                   | V <sub>DRV</sub>   |                                                                                                  | 10.8             | _                   | 13.2                                  | V    |
| INPUT PINS                             |                    |                                                                                                  |                  |                     | · · · · · · · · · · · · · · · · · · · |      |
| Input Data                             | V <sub>IN</sub>    |                                                                                                  | V <sub>GND</sub> | _                   | V <sub>DRV</sub>                      | V    |
| Enable Active High                     | V <sub>EN</sub>    |                                                                                                  | V <sub>GND</sub> | _                   | V <sub>DRV</sub>                      | V    |
| Select                                 | V <sub>SEL</sub>   | Internal use only                                                                                | $V_{GND}$        | _                   | V <sub>DRV</sub>                      | V    |
| OUTPUT PINS                            |                    |                                                                                                  |                  |                     |                                       |      |
| Isolated Supply Referenced to SOURCE   | V <sub>SECP</sub>  |                                                                                                  | -                | _                   | 6                                     | V    |
| isolated Supply Referenced to SOURCE   | V <sub>SECN</sub>  |                                                                                                  | -6               | _                   | -                                     | V    |
|                                        | C <sub>SECP</sub>  | External capacitance connected between VSECP and SOURCE pins; external $C_{OUT}$ = 1 nF          | 22 [4]           | 100                 | 300 [5]                               | nF   |
| VSEC Pin Capacitor CSEC <sup>[3]</sup> | C <sub>SECN</sub>  | External capacitance connected between VSECN and SOURCE pins; external $C_{OUT}$ = 1 nF          | 22 [4]           | 100                 | 300 [5]                               | nF   |
|                                        | C <sub>SECPN</sub> | External capacitance connected between<br>VSECP and VSECN pins; external C <sub>OUT</sub> = 1 nF | 22 [4]           | 100                 | 300 [5]                               | nF   |
| Reference                              | V <sub>REF</sub>   | 3V3 rail decoupling capacitor pin                                                                | V <sub>GND</sub> | _                   | 3.3                                   | V    |
| REF Pin Capacitor CREF                 | C <sub>REF</sub>   | External capacitor connected between REF and GND pin                                             | 100              | _                   | 1000                                  | nF   |
| Junction Temperature                   | TJ                 |                                                                                                  | -40              | _                   | 125                                   | °C   |

<sup>[1]</sup>  $C_{SEC(NET)}$  is the net equivalent of  $C_{SECP}$  in series with  $C_{SECN}$ , i.e.,  $(C_{SECP} \times C_{SECN}) / (C_{SECP} + C_{SECN})$ . <sup>[2]</sup> Not tested in production; guaranteed by design and bench characterization.

<sup>[3]</sup> Typical values should be chosen to match the ratio of V<sub>SECP</sub> to V<sub>SECN</sub>.

<sup>[4]</sup> Smaller C<sub>SEC</sub> values than the recommended typical value can give higher voltage ripple on C<sub>SEC</sub>.

<sup>[5]</sup> Larger C<sub>SEC</sub> values will mean longer startup times.



#### **ISOLATION CHARACTERISTICS**

| Characteristic                            | Symbol            | Test Conditions                                                                                                                                                   | Value             | Unit                               |
|-------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------|
| General                                   |                   |                                                                                                                                                                   |                   |                                    |
| External Clearance                        | CLR               | Shortest terminal-to-terminal distance through air                                                                                                                | 8.4               | mm                                 |
| External Creepage                         | CPG               | Shortest terminal-to-terminal distance across the package surface                                                                                                 | 8.4               | mm                                 |
| Distance Through Insulation               | DTI               | Internal insulation thickness                                                                                                                                     | 200               | μm                                 |
| Comparative Tracking Index                | СТІ               | According to IEC 60112                                                                                                                                            | 400 to<br>599     | V                                  |
| Material Group                            | MG                | According to IEC 60664-1                                                                                                                                          | П                 | -                                  |
| Overvoltage Category                      |                   | Per IEC 60664-1 at 600 V line voltage                                                                                                                             | I–IV              | _                                  |
| Maximum Reinforced Working Voltage [1][2] | V <sub>IORM</sub> | Maximum approved working voltage for basic insulation according to UL 62368-1:2014 (Edition 2)                                                                    | 1000              | V <sub>PK</sub><br>V <sub>DC</sub> |
|                                           |                   | to OL 62366-1.2014 (Edition 2)                                                                                                                                    | 700               | V <sub>RMS</sub>                   |
| Maximum Impulse Voltage                   | V <sub>IMP</sub>  | Tested to UL 62368 Table D1 circuit 3                                                                                                                             | 8000              | V <sub>PK</sub>                    |
| Maximum Transient Isolation Voltage       | V <sub>IOTM</sub> | 60 second rating, 100% production test, 1 second at 6000 $V_{\text{RMS}}$                                                                                         | 7000              | V <sub>PK</sub>                    |
| Maximum Surge Isolation Voltage           | V <sub>IOSM</sub> | Tested with to UL 62368 Table D1 circuit 3 in oil at 1.6 $\times$ rating                                                                                          | 8000              | V <sub>PK</sub>                    |
| Partial Discharge                         | 9 <sub>PD</sub>   | Method B1: At routine test (100% production) and preconditioning (type test), $V_{ini} = V_{IOTM}$ , $t_{ini} = 1$ s; $V_m = 1.875 \times V_{IORM}$ , $t_m = 1$ s | ≤5                | рС                                 |
| Barrier Capacitance, Input to Output      | CIO               | $V_{IO}$ = 0.5 × sin (2 $\pi$ ft), f = 1 MHz                                                                                                                      | <1                | pF                                 |
| Insulation Resistance, Input to Output    | R <sub>IO</sub>   |                                                                                                                                                                   | >10 <sup>12</sup> | Ω                                  |
| Climatic Classification                   |                   |                                                                                                                                                                   | 40/105/21         | _                                  |
| UL1577                                    |                   | ·                                                                                                                                                                 | <u>.</u>          |                                    |
| Withstand Isolation Voltage               | V <sub>ISO</sub>  | 60 second rating, 100% production test, 1 second at 6000 $\mathrm{V}_{\mathrm{RMS}}$                                                                              | 5000              | V <sub>RMS</sub>                   |

<sup>[1]</sup> Pending certification to UL 62368 Edition 2.

<sup>[2]</sup> Working Voltage evaluated for use at Pollution Degree 2 and Material Group II.

#### **MSL RATING**

| Device   | MSL Rating | Maximum Floor Life at Standard Ambient<br>(30°C/60%RH) | Maximum Peak Reflow<br>Temperature | Pre-Reflow Bake<br>Requirement |
|----------|------------|--------------------------------------------------------|------------------------------------|--------------------------------|
| AHV85111 | MSL-3      | 168 hours                                              | 260°C                              | Per JEDEC J-STD-033C           |

Per JEDEC J-STD-033C, the AHV85111 devices are rated MSL3. This MSL3 rating means that once the sealed production packaging is opened, the devices must be reflowed within a "floor-life" of 168 hours (1 week) if they are stored in under standard ambient conditions (30°C and 60% relative humidity (RH)).

The peak reflow temperature should not exceed the maximum specified in MSL Rating table.

If the devices are exposed to the standard ambient for more than 168 hours, they must be baked before reflow to remove any excess moisture in the package and prevent damage during reflow soldering. The required bake times and temperatures are detailed in IPC/JEDEC standard J-STD-033C. If the devices are exposed to higher temperature and/or RH compared to the standard ambient of 30°C/60% RH, the floor-life will be shortened due to the increased rate of moisture absorption. If the actual ambient conditions exceed the standard ambient, it is recommended that parts should always be baked per IEC/JEDEC J-STD-033C before reflow as a precaution to avoid potential device damage during reflow soldering.



# Self-Powered Single-Channel Isolated GaNFET Driver with Regulated Bipolar Output Drive



#### Figure 2: AHV85111 Block Diagram

## PINOUT DIAGRAM AND TERMINAL LIST TABLE

|      |   |    | 1      |
|------|---|----|--------|
| SEL  | 1 | 12 | OUTPU  |
| EN   | 2 | 11 | OUTPD  |
| IN   | 3 | 10 | SOURCE |
| VDRV | 4 | 9  | VSECN  |
| REF  | 5 | 8  | VSECP  |
| GND  | 6 | 7  | FB     |
|      |   |    |        |

#### Package NH Pinout (Top View)

#### **Terminal List Table**

| Number | Name   | Function                                                                                                                        |
|--------|--------|---------------------------------------------------------------------------------------------------------------------------------|
| 1      | SEL    | Internal use only—this pin <u>must</u> be tied high to VDRV.                                                                    |
| 2      | EN     | Bidirectional enable pin; see Figure 3.                                                                                         |
| 3      | IN     | PWM input; see Electrical Characteristics table.                                                                                |
| 4      | VDRV   | Ground referenced voltage supply; this voltage indirectly sets the total output-side bias rail amplitude.                       |
| 5      | REF    | Connection for external decoupling capacitor for internal REF rail; can be used to power external low current loads up to 2 mA. |
| 6      | GND    | Ground pin for input/primary side.                                                                                              |
| 7      | FB     | Feedback pin to adjust the regulated V <sub>SECP</sub> level.                                                                   |
| 8      | VSECP  | Positive regulated isolated gate drive bias rail; external decoupling capacitor referenced to SOURCE.                           |
| 9      | VSECN  | Negative unregulated isolated gate drive bias rail; external decoupling capacitor referenced to SOURCE.                         |
| 10     | SOURCE | Isolated output return pin.                                                                                                     |
| 11     | OUTPD  | Isolated output drive pull-down pin; see Electrical Characteristics table.                                                      |
| 12     | OUTPU  | Isolated output drive pull-up pin; see Electrical Characteristics table.                                                        |



#### **ELECTRICAL CHARACTERISTICS:** Valid at -40°C < $T_J$ < 125°C, 10.8 V < $V_{DRV}$ < 13.2 V, $C_{SEC(NET)}$ = 47 nF, $C_{OUT}$ = 1 nF,

unless otherwise stated [1]

| Characteristics                                    | Symbol                 | Test Conditions                                                    | Min. | Тур.  | Max. | Unit |
|----------------------------------------------------|------------------------|--------------------------------------------------------------------|------|-------|------|------|
| SUPPLY CURRENTS                                    |                        | ·                                                                  | ·    |       |      |      |
| VDRV Disable Current                               | I <sub>DRV_DIS</sub>   | V <sub>IN</sub> = 0, EN = 0                                        | _    | 1     | 1.3  | mA   |
| VDRV Quiescent Current                             | I <sub>DRV_Q</sub>     | V <sub>IN</sub> = 0, EN = 1                                        | _    | 2     | 3.4  | mA   |
| VDRV Switching Current                             | I <sub>DRV_SW</sub>    | f <sub>S</sub> = 120 kHz, EN = 1                                   | _    | 9.5   | 13   | mA   |
| INPUT PINS                                         |                        |                                                                    |      |       |      |      |
| Input Data – Logic Low                             | V <sub>IN(L)</sub>     |                                                                    | -    | -     | 0.8  | V    |
| Input Data – Logic High                            | V <sub>IN(H)</sub>     |                                                                    | 2.0  | -     | _    | V    |
| Input Data Hysteresis                              | V <sub>IN(HYS)</sub>   |                                                                    | -    | 300   | _    | mV   |
| Enable Active High – Logic Low                     | V <sub>EN(L)</sub>     |                                                                    | _    | -     | 0.8  | V    |
| Enable Active High – Logic High                    | V <sub>EN(H)</sub>     |                                                                    | 2.0  | -     | _    | V    |
| Enable Active High – Hysteresis                    | V <sub>EN(HYS)</sub>   |                                                                    | _    | 400   | _    | mV   |
| Internal On-Chip Pull-Down<br>Resistance On IN Pin | R <sub>IN</sub>        | T <sub>A</sub> = 25°C                                              | _    | 300   | -    | kΩ   |
| FB Pin Voltage <sup>[2]</sup>                      | V <sub>FB</sub>        | FB pin reference wrt VSECP                                         | 1.1  | 1.225 | 1.35 | V    |
| OUTPUT PINS                                        |                        |                                                                    |      |       |      |      |
| OUTPU Pull-Up Resistance                           | R <sub>PU</sub>        |                                                                    | 1.5  | 2.8   | 3.5  | Ω    |
| OUTPD Pull-Down Resistance                         | R <sub>PD</sub>        |                                                                    | 0.5  | 1.0   | 1.7  | Ω    |
| Reference Voltage                                  | V <sub>REF</sub>       | Regulation level                                                   | -    | 3.30  | _    | V    |
| Reference Current                                  | I <sub>REF</sub>       | Available source current                                           | -    | 2     | _    | mA   |
| High Level Source Current <sup>[2]</sup>           | I <sub>SOURCE</sub>    | $V_{SEC}$ = 5.4 V, $R_{ext_{pu}}$ = 0 $\Omega$ , $C_{OUT}$ = 10 nF | -    | 2     | _    | A    |
| Low Level Sink Current <sup>[2]</sup>              | I <sub>SINK</sub>      | $V_{SEC}$ = 5.4 V, $R_{ext_{pd}}$ = 0 $\Omega$ , $C_{OUT}$ = 10 nF | -    | 4     | _    | A    |
| PRIMARY UNDERVOLTAGE LOCK                          | OUT                    |                                                                    |      |       |      |      |
| VDRV UV Threshold, Rising [3]                      | V <sub>DRV_UVH</sub>   |                                                                    | 9.5  | 10.0  | 10.5 | V    |
| VDRV UV Threshold, Falling <sup>[3]</sup>          | V <sub>DRV_UVL</sub>   |                                                                    | 8.8  | 9.3   | 9.8  | V    |
| VDRV UV Hysteresis                                 | V <sub>DRV_UVHYS</sub> |                                                                    | 0.5  | 0.7   | 0.9  | V    |
| SECONDARY UNDERVOLTAGE LC                          | оскоит                 |                                                                    |      |       |      |      |
| VSEC UV Threshold, Rising                          | V <sub>SEC_UVH</sub>   |                                                                    | 4    | 4.4   | 4.9  | V    |
| VSEC UV Threshold, Falling                         | V <sub>SEC_UVL</sub>   |                                                                    | 3.7  | 4.1   | 4.5  | V    |
| VSEC UV Hysteresis                                 | V <sub>SEC_UVHYS</sub> |                                                                    | 0.2  | 0.3   | 0.4  | V    |
| OVERTEMPERATURE PROTECTIO                          | ON                     |                                                                    |      |       |      |      |
| Overtemperature Threshold, Rising                  | T <sub>SD</sub>        |                                                                    | 150  | 155   | 160  | °C   |
| Overtemperature Hysteresis                         | T <sub>SD(HYS)</sub>   |                                                                    | -    | 30    | -    | °C   |

<sup>[1]</sup> Not cold tested in production (-40°C); guaranteed by design and bench characterization.

<sup>[2]</sup> Not tested in production; guaranteed by design and bench characterization.

 $^{[3]}$  When  $V_{\text{DRV}}$  is below the UVLO threshold, the driver output is actively held low.



#### **SWITCHING CHARACTERISTICS:** Valid at -40°C < $T_J$ < 125°C, 10.8 V < $V_{DRV}$ < 13.2 V, $C_{SEC(NET)}$ = 47 nF, $C_{OUT}$ = 1 nF,

unless otherwise stated [1]

|                                                                                                  |                      | i                                                        | ,    |      |      |      |  |
|--------------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------|------|------|------|------|--|
| Characteristics                                                                                  | Symbol               | Test Conditions                                          | Min. | Тур. | Max. | Unit |  |
| PROPAGATION TIMES                                                                                |                      |                                                          |      |      |      |      |  |
| Propagation Delay, High To Low                                                                   | t <sub>PHL</sub>     | $R_{ext_pu} = 2 \Omega$                                  | _    | 50   | 100  | ns   |  |
| Propagation Delay, Low To High                                                                   | t <sub>PLH</sub>     | $R_{\text{ext}_{pd}} = 2 \Omega$                         | -    | 50   | 100  | ns   |  |
| RISE AND FALL TIMES                                                                              |                      |                                                          |      |      |      |      |  |
| Rise Time                                                                                        | t <sub>r</sub>       | R <sub>ext_pu</sub> = 0 Ω, 20-80%                        | _    | 9    | 15   | ns   |  |
| Fall Time                                                                                        | t <sub>f</sub>       | R <sub>ext_pd</sub> = 0 Ω, 20-80%                        | -    | 7    | 15   | ns   |  |
| Shortest ON Time Allowable [2]                                                                   | t <sub>pw(on)</sub>  | The ON time should never be less than specified minimum  | 100  | _    | _    | ns   |  |
| Shortest OFF Time Allowable [2]                                                                  | t <sub>pw(off)</sub> | The OFF time should never be less than specified minimum | 100  | _    | -    | ns   |  |
| STARTUP TIME                                                                                     | - ^                  | ·                                                        | •    |      |      |      |  |
| Wait Time Before First IN Edge<br>is Delivered After V <sub>DRV</sub> is Within<br>Specification | t <sub>start</sub>   |                                                          | -    | -    | 250  | μs   |  |

 $^{[1]}$  Not cold tested in production (–40°C); guaranteed by design and bench characterization.

<sup>[2]</sup> Not tested in production; guaranteed by design and bench characterization.



# Self-Powered Single-Channel Isolated GaNFET Driver with Regulated Bipolar Output Drive

#### **Typical IC Characteristics Curves**





# Self-Powered Single-Channel Isolated GaNFET Driver with Regulated Bipolar Output Drive

#### Typical IC Characteristics Curves, continued





## Self-Powered Single-Channel Isolated GaNFET Driver with Regulated Bipolar Output Drive

### FUNCTIONAL DESCRIPTION

The AHV85111 is a self-powered isolated gate driver. Allegro's patented Power-Thru technology allows the transfer of both PWM signal and gate power across a single transformer-based isolation barrier. This eliminates the need to provide an isolated bias supply to power the isolated side of the driver, greatly simplifying the system design. Only decoupling capacitors and programming resistors are required on the isolated side to generate the bipolar positive and negative gate drive rails  $V_{\rm SECP}$  and  $V_{\rm SECN}$ .

The AHV85111 driver has been optimized for driving the gate of typical Schottky-gate Enhancement-mode (E-mode) GaN FETs, such as those available from GaN Systems, Innoscience, ST, Nexperia, GaN Power International, Taiwan Semiconductor, Rohm and others. An online FET selection tool can be downloaded from the Allegro website to assist system designers, to check compatibility of various FET devices with the driver.

The isolated  $V_{\rm SECP}$  positive bias rail is locally regulated, using an external resistor divider connect to the FB pin. The balance of the secondary bias voltage becomes the unregulated negative rail  $V_{\rm SECN}$ .

However, the  $V_{SEC}$  rails do vary with effective loading of the gate of FET being driven; as  $V_{SEC}$  levels fall, more charge is available to be delivered to the secondary side, while the charge consumed by the FET gate decreases with falling  $V_{SEC}$  levels. Therefore, the  $V_{SEC}$  rails will droop as far as needed until the charge delivered matches the charge consumed. For this reason, it is also very important to minimize the amount of charge diverted into any external loads. For example, a very low bias power external circuit can be powered using  $V_{SEC}$ , but the consumption should be minimal, to minimize the charge diverted away from the gate of FET. Similarly, if a gate-source pull-down resistor is desired on the load FET (to prevent false turn-on in the case of a manufacturing fault, such as an open-circuit gate turn-on resistor), the resistor value should be as large as possible. The recommended value is 100 k $\Omega$ , to minimize DC loading on V<sub>SEC</sub>. Since DC load current converts to equivalent charge as  $Q = I \times t$ , DC loading effects will become significantly more pronounced at lower PWM frequency, as the time duration t gets longer. In particular, it should be noted that the driver will attempt to regulate the positive rail V<sub>SECP</sub> as priority, with the balance of charge diverted to create the negative rail V<sub>SECN</sub>. In certain situations, such as low V<sub>DRV</sub>, high load FET Q<sub>G</sub>, excessive external loading of V<sub>SEC</sub>, high load FET gate leakage current I<sub>GSS</sub>, or a combination of these, there may be be insufficient charge available to create a sufficient or even any negative V<sub>SECN</sub>.

Since there is just a single magnetic isolation barrier to transfer both PWM signal and gate power, this also greatly reduces the total parasitic capacitance between the primary-side and isolatedside, to typically < 1 pF total for both signal and power channels. This is much less than the typical total parasitic capacitance value for a solution using a conventional isolated gate driver with a separate isolated DC-DC bias supply, where the capacitance contribution from the DC-DC isolation transformer could be as high as 10 pF or more. This reduction in isolation capacitance greatly reduces the level of noise injected back into the low-voltage control circuit by the high-voltage and high dv/dt switching nodes in the power stage half-bridge legs, reduces system level Common-Mode (CM) EMI, and saves on power loss that occurs through repetitive charging and discharging of this parasitic capacitance between the high bus voltage level and ground.



# Self-Powered Single-Channel Isolated GaNFET Driver with Regulated Bipolar Output Drive

## **APPLICATIONS INFORMATION**

### **Bidirectional Enable/Disable EN Pin**

EN is a bidirectional open-drain pin which requires an external resistor pull-up to the VDRV pin. The EN pin allows for management of startup and fault conditions between the PWM controller and multiple drivers, through use of a shared enable EN line. Either the PWM controller or the driver can pull the EN pin low via the EN bus, as shown in Figure 3. When the EN pin is pulled low (either externally or internally), this forces the driver into a mode where the IN pin signal is ignored, and the OUT pins are disabled and actively pulled low. When the EN pin goes high, normal driver operation is enabled.

In the event of an internal driver fault condition, such as UVLO or normal startup delay, the EN pin is actively pulled low internally by the driver. This driver pull-down can be detected by the PWM controller and used as a flag for an external fault, or to flag that the driver is ready, and PWM can commence.

The shared EN line is typically wired-AND with the controller EN pin, as shown in Figure 3. Multiple drivers can be connected in parallel with the controller on the shared EN line, such that all connected drivers will hold the EN line low until <u>all</u> drivers <u>and</u> the PWM controller have released their own EN pin, ensuring smooth safe startup of the system.



# Figure 3: Example Wired-AND connection between driver and controller

Note that the EN pin has no internal pull-up or pull-down—the open-drain configuration relies on an external pull-up resistor for normal operation. Similarly, the EN pin must be actively pulled low externally to disable the driver. The EN pin should <u>never</u> be left floating or connected directly to VDRV or any other system bias voltage; a pull-up resistor <u>must</u> be used. The EN pin should be connected to VDRV through a pull-up resistor in a recommended range of 10 to 100 k $\Omega$ . The EN pin dv/dt when being pulled low or high should be at least 0.1 V/µs.

When the EN pin is pulled low, the driver output is disabled, and pulls down the OUTPD pin, regardless of the IN pin level (high

or low). The driver goes to a low-power standby mode, and the isolated VSECP and VSEPN bias rails are allowed to discharge. The rate of decay of  $V_{SECP}$  and  $V_{SECN}$  depends on the value of the  $C_{SECP}$  and  $C_{SECN}$  capacitors.

When the EN pin is subsequently pulled high, the driver will re-enable, and the isolated VSEC bias rail will start to recharge. Even if the IN pin is connected to a PWM signal, the OUT pins will not respond until the VSECP rail exceeds the secondary UVLO threshold. The rate of rise of  $V_{SECP}$  depends on the PWM frequency at the IN pin. Worst-case slowest rise time is when IN = 0, using the slowest internal energy transfer mode. In this mode, the rise time will be approximately 250 µs for equivalent  $C_{SEC}$  of 47 nF to charge from zero to the rising UVLO threshold.

#### Startup and Shutdown Procedure

Any PWM signal applied to IN must remain low until  $V_{DRV} > UV$ threshold, to avoid parasitic charging of the  $V_{DRV}$  rail through the IN pin internal ESD structures. After  $V_{DRV}$  exceeds the UV rising threshold, a startup time delay  $t_{START}$  is required to allow all internal circuits to initialize and stabilize. During  $t_{START}$ , any IN signal inputs are ignored. EN internal pull-down will remain active during  $t_{START}$ , and will release (i.e., go open-drain) only when  $V_{DRV}$  has reached its UVLO voltage level, all on-chip voltages are stabilized, there is no overtemperature fault, and the internal  $t_{START}$  timer has elapsed. Thus, the EN pin can be used via a shared EN line to flag when  $t_{START}$  has elapsed, and the driver is ready to respond to PWM signals at the IN pin, as outlined above.

Typical startup waveforms are shown in Figure 4.







Once  $V_{DRV}$  drops below UVLO falling threshold, the enable signal is pulled down and the driver output shuts down. The rate of decay of  $V_{SEC}$  is determined by the VSEC capacitance as shown in Figure 5.



Figure 5: Shutdown Mechanism

#### **Refresh Pulse Mechanism**

In cases when IN-PWM signal frequency is low or when IN is set to continuous 1 or 0, in order to prevent VSEC voltage decay, the AHV85111 implements an internal clock of 12  $\mu$ s (t<sub>REFRESH</sub>). When t<sub>REFRESH</sub> elapses, the driver recharges VSEC rail to maintain output voltage. This condition persists until IN changes state as shown in Figure 6.



Figure 6: AHV85111 Refresh Mechanism

### **VSECP Voltage Setpoint**

As shown in Figure 7, the feedback (FB) pin is used in conjunction with two resistors  $R_{FB1}$  and  $R_{FB2}$  to set the regulated output voltage between VSECP and SOURCE pins.



# Figure 7: Rfb1 and Rfb2 used to set the desired VSECP-to-SOURCE positive bias rail regulation level

Decoupling capacitors CSECP and CSECN are connected from VSECP to SOURCE and VSECN to SOURCE respectively, to supply the peak gate charge and discharge currents. In addition, a capacitor CSECPN should be connected directly from VSECP to VSECN to ensure stability of the internal LDO—a value of 100 nF is recommended. A small noise filter cap is also recommended to be placed from FB to SOURCE to improve  $V_{SECP}$  regulation robustness to noise. Typically 100 pF is recommended for  $R_{FB2} = 100 \text{ k}\Omega$ 

Table 1 shows resistance values (nearest E96 standard value) and associated outputs for an input voltage of  $V_{DRV} = 12$  V, for typical  $V_{SECP}$  target setpoints. For other required  $V_{SECP}$  levels, Equation 1 can be used to calculate the required value for  $R_{FB1}$ , assuming that the  $V_{DRV}$  level is high enough to allow  $V_{SECP}$  to regulate.

| V <sub>SECP</sub> – V <sub>SOURCE</sub> (V) | Rfb1 (kΩ) |
|---------------------------------------------|-----------|
| 5.0                                         | 32.4      |
| 5.4                                         | 29.4      |
| 6.0                                         | 25.5      |

Equation 1:

$$R_{FB1} = \frac{R_{FB2}}{\frac{V_{SESCP}}{V_{FB}} - 1}$$

The positive output voltage is regulated on-chip with respect to the SOURCE pin, at the level set by choice of  $R_{FB2}$ , assuming that the  $V_{DRV}$  level is sufficient to allow regulation at the target



V<sub>SECP</sub> level. The remaining voltage overhead, unregulated, is the negative voltage drive (stored on CSECN).

Figure 8 shows curves of the typical positive output voltage range

level is too low to allow  $V_{\mbox{\scriptsize SECP}}$  to achieve regulation,  $V_{\mbox{\scriptsize SECN}}$  will be clamped to zero. Once the V<sub>DRV</sub> level is sufficient to allow V<sub>SECP</sub> to regulate, and excess secondary bias voltage will then appear on the negative rail V<sub>SECN</sub>.

as a function of the input voltage  $V_{DRV}$ . Note that if the  $V_{DRV}$ 



(a) IN = 0







## **Operating Frequency and Thermal Derating**

The maximum recommended PWM frequency is 1 MHz. However, the device internal dissipation, application PCB layout, and ambient temperature must also be taken into account to ensure that the internal recommended  $T_{I(MAX)}$  of 125°C is not exceeded.

The thermal derating curves of Figure 9 are based on the device thermal performance using JEDEC-standard PCB footprint and PCB design (layer count and size of copper planes for heatsinking). The actual thermal performance in the end system design should always be verified, since every system is different in terms of exact PCB design and ambient airflow from natural or forced convection.

Because of the required creepage distance under the IC package to meet system safety requirements, it is not allowed to put a large copper plane under the IC for heatsinking purposes. Instead, it is recommended that the primary-side GND pins and secondary-side SOURCE pins be connected to appropriate ground planes on each side, and to maximize the size of these planes to maximize thermal performance. Multiple thermal vias to larger inner-layer ground planes can also help improve thermal performance.

The effective gate capacitance  $C_{OUT}$  that loads the OUTx drive pins can be estimated from the GaN FET datasheet. The FET total charge  $Q_{G(TOT)}$  is usually specified in nC, for a given  $V_{GS}$  voltage swing.

$$C_{OUT} = -\frac{Q_{G(TOT)}}{V_{GS}}$$

Knowing the value of  $C_{OUT}$ , the expected level of the secondary supply rail  $V_{SEC}$  can be estimated from  $V_{SEC}$  vs. Frequency from Typical IC Characteristics curve. From  $C_{OUT}$ ,  $V_{SEC}$  and the required PWM frequency  $F_{SW}$ , the total gate power can be calculated as follows:

$$P_{GATE} = f_{SW} \times C_{OUT} \times V_{SEC}^2$$

Note that  $V_{SEC}$  in this case is the full  $V_{GS}$  voltage swing from posirtive to negative, i.e.,  $V_{GS} = V_{SECP} - V_{SECN}$ . In practice, the system design will likely use external gate resistors to con-

trol the FET turn-on and turn-off speed. The gate-drive power consumption  $P_{GATE}$  will be dissipated by the internal driver FET resistances and the external resistors, apportioned by the ratio of the resistances. The larger the value of the external resistors, the higher the power dissipation in those resistors, and the lower the dissipation in the internal driver resistances. To simplify the thermal estimates, and to add in design margin, it is assumed that all of the P<sub>GATE</sub> power is dissipated inside the driver package.

The internal driver stage MOSFETs will consume drive power, and they will have switching losses, so there is an efficiency factor that needs to be accounted for when estimating the internal power consumed when delivering the  $P_{GATE}$  power.

Finally, the internal isolated bias power stage consumes power. As well as the IC quiescent power consumption, there are also drive, conduction and switching losses in the internal power FETs that drive and rectify the energy transfer through the internal isolation transformer, as well as the conduction and core losses of the transformer. These losses scale approximately linearly with PWM frequency.

Combining all of these loss mechanisms, the total package power dissipation (in mW) can be estimated using the following empirical formula, where  $f_{SW}$  is in kHz and  $P_{GATE}$  is in mW. This assumes a fixed  $V_{DRV}$  level of 12 V.

$$P_{DISS} = 0.67 \times f_{SW} + \frac{P_{GATE}}{0.7}$$

Using the standard JEDEC thermal impedances in the thermal characteristics table, the maximum allowed ambient temperature  $T_A$  can be estimated from:

$$T_{A(MAX)} = T_{J(MAX)} - P_{DISS} \times R_{TH(JA)}$$

Alternatively, Figure 9 can be used to graphically estimate the allowable  $T_{A(MAX)}$  as a function of  $F_{SW}$  and  $C_{OUT}$ . The online FET selection tool can also be used to estimate expected driver temperature rise over ambient, and maximum allowed  $T_A$ .



# Self-Powered Single-Channel Isolated GaNFET Driver with Regulated Bipolar Output Drive



Figure 9: AHV85111 thermal derating curve as a function of load capacitance C<sub>OUT</sub> and PWM frequency f<sub>SW</sub>

#### WORKED EXAMPLE

What follows is an example calculation, based on the APEK85111KNH-02-T-MH evaluation board. Assume the target switching frequency is 400 kHz, and the required maximum ambient temperature is 85°C.

The FET used on the board is a GS-66508-B from GaN Systems. From the GaN datasheet, the  $Q_{G(TOT)}$  is specified at 6.1 nC at 6 V V<sub>GS</sub> swing. Therefore, the equivalent C<sub>OUT</sub> is:

$$C_{OUT} = \frac{6.1}{6} = 1.0 \ nF$$

Assuming  $V_{SECP}$  is set to 5.4 V, from Figure 8b, for this value of  $C_{OUT}$ , the total  $V_{SEC}$  level can be estimated as approximately 8.4 V ( $V_{SECP} = 5.4$  V,  $V_{SECN} = -2.8$  V). Note that the full  $V_{GS}$  swing must be used to estimate the gate power dissipation.

$$P_{GATE} = 400 \text{ kHz} \times 1.0 \text{ nF} \times 8.4^2 = 28.2 \text{ mW}$$

From this, the total package power dissipation can be estimated:

$$P_{DISS} = 0.67 \times 400 + \frac{28.2}{0.7} = 272 \text{ mW}$$

Now the maximum allowed ambient temperature can be verified to ensure that it meets the system requirement:

$$T_{A(MAX)} = 125 - 0.272 \times 102 = 97.3^{\circ}C$$

This equation shows that the design can meet the required maxi-

mum ambient temperature. However, as noted above, this uses  $R_{TH(JA)}$  estimates based on standardized JEDEC footprints and PCB layouts; the actual thermal performance must be verified in each individual application.

The maximum allowed ambient temperature can also be readily estimated from the curves in Figure 9. Using  $F_{SW}$  of 400 kHz, and  $C_{OUT}$  of approximately 1.0 nF, the estimate  $T_{A(MAX)}$  is approximately 98°C, which is close the calculated result using the empirical loss estimation.

## V<sub>DRV</sub> and C<sub>SEC</sub> Design Guidelines

The output gate drive amplitude is always less than  $V_{DRV}$  due to internal impedances and voltage drops.

The total secondary-side bias rail,  $V_{SECP} - V_{SECN}$ , depends on the  $V_{DRV}$  level applied on the primary, and effective  $C_{LOAD}$  presented by the GaN FET being driven.  $C_{LOAD} = Q_{G(TOT)} / V_{GATE}$ , i.e., the total gate charge at a specified  $V_{GATE}$ , divided by  $V_{GATE}$ .  $C_{ISS}$  is not an equivalent measure of  $C_{LOAD}$ .  $C_{ISS}$  is a small signal equivalent capacitance, whereas  $C_{LOAD}$  is a large-signal equivalent.

The recommended value for  $C_{SEC(NET)}$  is approximately 10 to 20 times  $C_{LOAD}$  (the equivalent gate capacitance), to give approximately 5% to 10% switching ripple on the  $V_{SEC}$  rails. Other values are possible; however, lower values will result in higher ripple. Larger  $C_{SEC(NET)}$  value will require a longer startup time. The maximum recommended value of  $C_{SEC(NET)} = 100$  nF should not be exceeded.



## **Typical Application Example**

Figure 10 shows a typical application for driving a GaN transistor with a bipolar drive arrangement.



### Figure 10: APEK85111KNH-02-T-MH schematic for driving a GaN transistor with a bipolar drive arrangement.

APEK85111KNH-02-T-MH is a design example for half bridge gate driver with GaN transistors. There is also a bipolar output drive configuration for additional protection against false turn-on events. The design parameters are shown in Table 2.

| ble 2: Design Parameters    |           |      |
|-----------------------------|-----------|------|
| Parameter                   | Value     | Unit |
| V <sub>DRV</sub>            | 10.8–13.2 | V    |
| Maximum Switching Frequency | 1000 [1]  | kHz  |
| C <sub>SEC(NET)</sub>       | 50        | nF   |
| VSECP Voltage               | 5.4       | V    |
| V <sub>SEC RIPPLE</sub>     | 5–10      | %    |

<sup>[1]</sup> Frequency depends on factors like heat sinking, temperature, high voltage decoupling capacitance and IN PWM duty cycle range.



# Self-Powered Single-Channel Isolated GaNFET Driver with Regulated Bipolar Output Drive

## PCB LAYOUT

## Layout Guidelines

The following are some key points to consider while doing the PCB layout for the best performance with AHV85111:

- Place the AHV85111 gate driver as close as possible to the transistor. This is necessary to minimize the path of the high peak currents. This arrangement will also minimize the loop inductance and noise injection on the gate signals.
- Ensure that the resistors connected between the isolated output drive pins to the gate of the transistor are high-power rated and have high power surge withstanding capability.
- Decoupling capacitors must be connected close to the VDRV/GND, REF/GND, VSECP/SOURCE, and VSECN/SOURCE pin-pairs.
- The path connecting to the source of the transistor should be minimized to avoid large parasitic inductances.

The layout should have good thermal relief to help dissipate heat from the gate driver to the PCB. It is recommended to use vias to maximize thermal conductivity.

Further detailed PCB layout guidelines are available in the application note Design and Application Guide for the AHV85111.

## Layout Example



Figure 11: Example PCB Layout



## SYSTEM IMMUNITY TO EXTERNAL TRANSIENTS

During various system-level events, large transient currents can flow for short periods. Examples of this include lightning surge testing to IEC61000-4-5, and system-level ESD testing to IEC61000-4-2. During these events, the large transient currents that flow can also create large stray magnetic fields, and these can also couple unintentionally to the isolated gate driver.

It is recommended to use the driver enable (EN) pin to achieve a power-train "safe-state" during such external transient events. An example of the use of this safe-state architecture is shown in Figure 12, for a Totem-Pole PFC power stage. When a surge event is detected, the system controller inhibits the PWM gate drive signal to both GaN and MOS legs, and also pulls down the open-drain Enable (EN) lines to all drivers. This puts the power train into a safe state and ensures a robust response to the surge event.

For further details, refer to the application note Design and Application Guide for the AHV85111.



Figure 12: Block diagram of system level surge-detection inhibit signal; used to disable isolated gate drivers using the EN pins



### PACKAGE OUTLINE DRAWING

## For Reference Only – Not for Tooling Use





#### STANDARD BRANDING REFERENCE VIEW



Line 1: Part Number Line 2: Logo A, 4 digit Date Code Line 3: Assembly Lot Number

#### PCB LAYOUT REFERENCE VIEW



Reference Land Pattern Layout. All pads are a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances (reference EIA/JEDEC Standard JESD51-5)

#### Figure 13: AHV85111 NH Package Outline





#### **Revision History**

| Number | Date               | Description                                                                                                                                                                                                                                                                                                        |
|--------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -      | September 13, 2023 | Initial release                                                                                                                                                                                                                                                                                                    |
| 1      | July 22, 2024      | Updated Functional Block Diagram (page 5), Functional Description (page 10), Typical IC Characteristics Curves (page 9, lower right), Figure 7 (page 12), Figure 8 (page 13), and Operating Frequency and Thermal Derating section (page 14); removed Effect of Temperature on V <sub>SEC</sub> section (page 13). |

Copyright 2024, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

For the latest version of this document, visit our website:

www.allegromicro.com



# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Allegro MicroSystems:

AHV85111KNHLU AHV85111KNHTR