# **DMOS Full-Bridge Motor Driver** #### **FEATURES AND BENEFITS** - Low R<sub>DS(on)</sub> outputs - Overcurrent protection - Motor lead short-to-supply protection - Short-to-ground protection - Sleep function - Synchronous rectification - Diagnostic output - Internal undervoltage lockout (UVLO) - Crossover-current protection #### **PACKAGES:** Package EU, 16-pin QFN with Exposed Thermal Pad Not to scale #### **DESCRIPTION** Designed for PWM (pulse-width modulated) control of DC motors, the A3950 is capable of peak output currents to $\pm 2.8$ A and operating voltages to 36 V. PHASE and ENABLE input terminals are provided for use in controlling the speed and direction of a DC motor with externally applied PWM control signals. Internal synchronous rectification control circuitry is provided to lower power dissipation during PWM operation. Internal circuit protection includes motor lead short-to-supply/short-to-ground, thermal shutdown with hysteresis, undervoltage monitoring of $V_{BB}$ and $V_{CP}$ , and crossover-current protection. The A3950 is supplied in a thin profile (<1.2 mm overall height) 16-pin TSSOP package (LP), and a very thin (0.75 mm nominal height) QFN package. Both packages provide an exposed pad for enhanced thermal dissipation, and are lead (Pb) free with 100% matte tin leadframe plating. #### **Typical Application Diagrams** Package LP # A3950 # **DMOS Full-Bridge Motor Driver** #### **SELECTION GUIDE** | Part Number | Packing | Package | |--------------|-------------------------------|---------------------------------------| | A3950SLPTR-T | 13 in. reel, 4000 pieces/reel | 16-pin TSSOP with exposed thermal pad | | A3950SEUTR-T | 7 in. reel, 1500 pieces/reel | 16-pin QFN with exposed thermal pad | #### **ABSOLUTE MAXIMUM RATINGS** | Characteristic | Symbol | Notes | Rating | Units | |-------------------------------|----------------------|-------------------------|------------|-------| | Load Supply Voltage | $V_{BB}$ | | 36 | V | | Output Current | I <sub>OUT</sub> | | 2.8 | Α | | Transient Output Current | I <sub>OUT</sub> | T <sub>W</sub> < 500 ns | 6 | Α | | Sense Voltage | V <sub>SENSE</sub> | | ±500 | mV | | VBB to OUTx | | | 36 | V | | OUTx to SENSE | | | 36 | V | | Logic Input Voltage | V <sub>IN</sub> | | -0.3 to 7 | V | | Operating Ambient Temperature | T <sub>A</sub> | Range S | -20 to 85 | °C | | Maximum Junction Temperature | T <sub>J</sub> (max) | | 150 | °C | | Storage Temperature | T <sub>stg</sub> | | -40 to 125 | °C | #### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information | Characteristic | Symbol | Test Conditions* | Value | Units | |----------------------------|------------------|------------------------------------------------------------------------------------------------|-------|-------| | | R <sub>eJA</sub> | Preliminary: EU package, 4-layer PCB based on JEDEC standard | 30 | °C/W | | Package Thermal Resistance | | LP package, 4-layer PCB based on JEDEC standard | 34 | °C/W | | | | LP package, 2-layer PCB with 3.8 in. <sup>2</sup> copper both sides, connected by thermal vias | 43 | °C/W | <sup>\*</sup>Additional thermal data available on the Allegro Web site. #### **FUNCTIONAL BLOCK DIAGRAM** #### PINOUT DIAGRAMS AND TERMINAL LIST TABLE **LP-16 Pinout Diagram** #### **Terminal List Table** | Name | Number | | Description | | | |--------|--------|------|---------------------------------------------------------|--|--| | Name | EU LP | | Description | | | | NFAULT | 15 | 1 | Fault output, open drain | | | | MODE | 16 | 2 | Logic input | | | | PHASE | 1 | 3 | Logic input for direction control | | | | GND | 2, 12 | 4,13 | Ground | | | | SLEEP | 3 | 5 | Logic input | | | | ENABLE | 4 | 6 | Logic input | | | | OUTA | 6 | 7 | DMOS full-bridge output A | | | | SENSE | 7 | 8 | Power return | | | | VBB | 8 | 9 | Load supply voltage | | | | OUTB | 9 | 10 | DMOS full-bridge output B | | | | CP1 | 10 | 11 | Charge pump capacitor terminal | | | | CP2 | 11 | 12 | Charge pump capacitor terminal | | | | VCP | 13 | 14 | Reservoir capacitor terminal | | | | VREG | 14 | 15 | Regulator decoupling terminal | | | | NC | 5 | 16 | No connection | | | | Pad | _ | _ | Exposed pad for thermal dissipation connect to GND pins | | | ### **ELECTRICAL CHARACTERISTICS:** Valid at $T_J = 25$ °C, $V_{BB} = 8$ to 36 V, unless noted otherwise | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Units | |--------------------------------|---------------------------------------------|------------------------------------------------------------------|------|-------|------|-------| | | | f <sub>PWM</sub> < 50 kHz | _ | 6 | 8.5 | mA | | Motor Supply Current | I <sub>BB</sub> | Charge pump on, outputs disabled | _ | 3 | 4.5 | mA | | | | Sleep mode | _ | _ | 10 | μA | | PHASE, ENABLE, MODE Input | V <sub>IH</sub> | | | - | _ | V | | Voltage | V <sub>IL</sub> | | - | - | 0.8 | V | | SLEED Input Voltage | V <sub>IH</sub> | | | _ | _ | V | | SLEEP Input Voltage | V <sub>IL</sub> | | _ | _ | 0.8 | V | | DHASE MODE Input Current [4] | I <sub>IH</sub> | V <sub>IN</sub> = 2.0 V | _ | <1.0 | 20 | μA | | PHASE, MODE Input Current [1] | I <sub>IL</sub> | V <sub>IN</sub> = 0.8 V | -20 | <-2.0 | 20 | μA | | ENARI E Input Current | I <sub>IH</sub> | V <sub>IN</sub> = 2.0 V | _ | 40 | 100 | μA | | ENABLE Input Current | I <sub>IL</sub> | V <sub>IN</sub> = 0.8 V | _ | 16 | 40 | μΑ | | SLEEP Input Current | I <sub>IH</sub> | V <sub>IN</sub> = 2.7 V | _ | 27 | 50 | μΑ | | SLEEF IIIput Guirent | I <sub>IL</sub> | V <sub>IN</sub> = 0.8 V | _ | <1 | 10 | μA | | NFAULT Output Voltage | | | | _ | 0.4 | V | | Input Hysteresis, except SLEEP | V <sub>IHys</sub> | | 100 | 150 | 250 | mV | | | | Source driver, I <sub>OUT</sub> = -2.8 A, T <sub>J</sub> = 25°C | _ | 0.35 | 0.48 | Ω | | Output On Posistones | D | Source driver, I <sub>OUT</sub> = -2.8 A, T <sub>J</sub> = 125°C | _ | 0.55 | 0.8 | Ω | | Output On Resistance | R <sub>DS(on)</sub> | Sink driver, I <sub>OUT</sub> = 2.8 A, T <sub>J</sub> = 25°C | _ | 0.3 | 0.43 | Ω | | | | Sink driver, I <sub>OUT</sub> = 2.8 A, T <sub>J</sub> = 125°C | _ | 0.45 | 0.7 | Ω | | Body Diode Forward Voltage [1] | V <sub>f</sub> | Source diode, I <sub>f</sub> = -2.8 A | _ | _ | 1.4 | V | | Dody Diode Forward Voltage (1) | v f | Sink diode, I <sub>f</sub> = 2.8 A | _ | _ | 1.4 | V | | Propagation Delay Time | 4 | PWM, change to source or sink ON | _ | 600 | _ | ns | | Fropagation Delay Time | t <sub>pd</sub> | PWM, change to source or sink OFF | _ | 100 | _ | ns | | Crossover Delay | t <sub>COD</sub> | | _ | 500 | _ | ns | | PROTECTION CIRCUITRY | | | | | | | | UVLO Threshold | V <sub>UV</sub> | V <sub>BB</sub> increasing | _ | 6.5 | _ | V | | UVLO Hysteresis | V <sub>UVHys</sub> | | _ | 250 | _ | mV | | Overcurrent Threshold [2] | I <sub>OCP</sub> | | 3 | _ | _ | Α | | Overcurrent Protection Period | t <sub>OCP</sub> | | _ | 1.2 | _ | ms | | Thermal Warning Temperature | Thermal Warning Temperature T <sub>JW</sub> | | _ | 160 | _ | °C | | Thermal Warning Hysteresis | T <sub>JWHys</sub> | Recovery = T <sub>JW</sub> – T <sub>JWHys</sub> | | 15 | _ | °C | | Thermal Shutdown Temperature | T <sub>JTSD</sub> | Temperature increasing | _ | 175 | _ | °C | | Thermal Shutdown Hysteresis | T <sub>JTSDHys</sub> | Recovery = T <sub>JTSD</sub> – T <sub>JTSDHys</sub> | _ | 15 | _ | °C | <sup>[1]</sup> For input and output current specifications, negative current is defined as coming out of (sourcing) the specified device pin. <sup>[2]</sup> Overcurrent protection is tested at 25°C in a restricted range and guaranteed by characterization. #### **TIMING DIAGRAM: PWM CONTROL** #### TIMING DIAGRAM: OVERCURRENT CONTROL #### **FUNCTIONAL DESCRIPTION** **Device Operation**. The A3950 is designed to operate one DC motor. The output drivers are all low $R_{DS(on)}$ N-channel DMOS drivers that feature internal synchronous rectification to reduce power dissipation. PHASE and ENABLE inputs allow two-wire control with an additional MODE pin for the brake function. A low current Sleep mode is provided to minimize power consumption when the driver is disabled. In addition, the driver also has built-in protection from short-to-ground, short-to-battery, and shorted load events. **Logic Inputs.** If logic inputs are pulled up to $V_{DD}$ , it is good practice to use a high value pull-up resistor in order to limit current to the logic inputs should an overvoltage event occur. Logic inputs include: SLEEP, MODE, PHASE, and ENABLE. The voltage on any logic input cannot exceed the specified maximum of 7 V. **VREG**. This supply voltage is used to run the sink-side DMOS outputs. VREG is internally monitored and in the case of a fault condition, the outputs of the device are disabled. The VREG pin should be decoupled with a $0.22 \, \mu F$ capacitor to ground. Charge Pump. The charge pump is used to generate a supply above $V_{BB}$ to drive the source-side DMOS gates. A 0.1 $\mu F$ ceramic monolithic capacitor should be connected between CP1 and CP2 for pumping purposes. A 0.1 $\mu F$ ceramic monolithic capacitor should be connected between VCP and VBB to act as a reservoir to run the high-side DMOS devices. The VCP voltage level is internally monitored and, in the case of a fault condition, the outputs of the device are disabled. **Shutdown**. In the event of a fault due to excessive junction temperature, or low voltage on VCP or VREG, the outputs of the device are disabled until the fault condition is removed. At power-on the UVLO circuit disables the drivers. **Sleep Mode**. Control input SLEEP is used to minimize power consumption when the A3950 is not in use. This disables much of the internal circuitry, including the regulator and charge pump. A logic low setting puts the device into Sleep mode, and a logic high setting allows normal operation. After coming out of Sleep mode, provide a 1 ms interval before applying PWM signals, to allow the charge pump to stabilize. **MODE**. Control input MODE is used to toggle between fast decay mode and slow decay mode. A logic high puts the device in slow decay mode. Synchronous rectification is always enabled. **Braking**. The braking function is implemented by driving the device in slow decay mode via the MODE setting and applying an enable chop command. Because it is possible to drive current in both directions through the DMOS switches, this configuration effectively shorts out the motor generated BEMF as long as the ENABLE chop mode is asserted. The maximum current can be approximated by $V_{BEMF}/R_L$ . Care should be taken to insure that the maximum ratings of the device are not exceeded in worse case braking situations: high speed and high-inertia loads. **Diagnostic Output**. The NFAULT pin signals a problem with the chip via an open drain output. A motor fault, undervoltage condition, or $T_J > 160^{\circ}\text{C}$ will drive the pin active low. This output is not valid when SLEEP puts the device into minimum power dissipation mode. **TSD**. Two die temperature monitors are integrated on the chip. As die temperature increases towards the maximum, a thermal #### Control Logic Table [1] | Pin | | | | | | Franchica | | |-------|--------|------|-------|------|------|------------------------------------------|--| | PHASE | ENABLE | MODE | SLEEP | OUTA | OUTB | Function | | | 1 | 1 | Х | 1 | Н | L | Forward | | | 0 | 1 | Х | 1 | L | Н | Reverse | | | Х | 0 | 1 | 1 | L | L | Brake (slow decay) | | | 1 | 0 | 0 | 1 | L | Н | Fast Decay Synchronous Rectification [2] | | | 0 | 0 | 0 | 1 | Н | L | Fast Decay Synchronous Rectification [2] | | | Х | Х | Х | 0 | Z | Z | Sleep Mode | | <sup>[1]</sup> X indicates "don't care," Z indicates high impedance. <sup>[2]</sup> To prevent reversal of current during fast decay synchronous rectification, outputs go to the high impedance state as the current approaches 0 A. # **DMOS Full-Bridge Motor Driver** warning signal will be triggered at 160°C. This fault drives the NFAULT low, but does not disable the operation of the chip. If the die temperature increases further, to approximately 175°C, the full-bridge outputs will be disabled until the internal temperature falls below a hysteresis of 15°C. **Overcurrent Protection**. Referring to the figures below, the voltage on the output pins relative to supply are monitored to ensure that the motor lead is not shorted to supply or ground. If a short is detected, the full-bridge outputs are turned off, flag NFAULT is driven low, and a 1.2 ms fault timer is started. After this 1.2 ms period, $t_{\rm OCP}$ , the device will then be allowed to follow the input commands and another turn-on is attempted. If there is still a fault condition, the cycle repeats. If, after $t_{\rm OCP}$ expires, it is determined that the short condition is not present, the NFAULT pin is released and normal operation resumes. Shorted load condition, output current waveform is shown along with the NFAULT output. Shorted load condition illustrating repetitive cycles with a 1.2 ms delay. #### **APPLICATIONS INFORMATION** **Power Dissipation.** First order approximation of power dissipation in the A3950 can be calculated by first examining the power dissipation in the full-bridge during each of the operation modes. The A3950 features synchronous rectification, a feature that effectively shorts out the body diode by turning on the low $R_{DS(on)}$ DMOS driver during the decay cycle. This significantly reduces power dissipation in the full-bridge. In order to prevent shoot-through, where both - 1 Drive current - (2) Fast decay with synchronous rectification (reverse) - 3 Slow decay with synchronous rectification (brake) Figure 1. Current Decay Patterns source and sink driver are on at the same time, the A3950 implements a 500 ns typical crossover delay time. For this period, the body diode in the decay current path conducts the current until the DMOS driver turns on. This does affect power dissipation and should be considered in high current, high ambient temperature applications. In addition, motor parameters and switching losses can add power dissipation that could affect critical applications. **Drive Current**. This current path is through source DMOS driver, motor winding, and sink DMOS driver. Power dissipation is I<sup>2</sup>R loses in one source and one sink DMOS driver, as shown in the following equation: $$P_D = I^2 (R_{DS(on)Source} + R_{DS(on)Sink})$$ (1) Fast Decay with Synchronous Rectification. This decay mode is equivalent to a phase change where the opposite drivers are switched on. When in fast decay, the motor current is not allowed to go negative (direction change). Instead, as the current approaches zero, the drivers turn off. The power calculation is the same as the drive current calculation, equation 1: **Slow Decay SR (Brake Mode)**. In this decay mode, both sink drivers turn on, allowing the current to circulate through the sink drivers and the load. Power dissipation is I<sup>2</sup>R loses in the two sink DMOS drivers: $$P_D = I^2 (2 \times R_{DS(an)Sink}) \tag{2}$$ ## **DMOS Full-Bridge Motor Driver** **SENSE Pin.** A low value resistor can be placed between the SENSE pin and ground for current sensing purposes. To minimize ground-trace IR drops in sensing the output current level, the current sensing resistor should have an independent ground return to the star ground point. This trace should be as short as possible. For low value sense resistors, the IR drops in the PCB can be significant, and should be taken into account. When selecting a value for the sense resistor be sure not to exceed the maximum voltage on the SENSE pin of $\pm 500$ mV. **Ground**. A star ground should be located as close to the A3950 as possible. The copper ground plane directly under the exposed thermal pad makes a good location for the star ground point. The exposed pad can be connected to ground for this purpose. **Layout.** The printed circuit board should use a heavy ground-plane. For optimum electrical and thermal performance, the A3950 must be soldered directly onto the board. On the underside of the A3950 package is an exposed pad, which provides a path for enhanced thermal dissipation. The thermal pad should be soldered directly to an exposed surface on the PCB. Thermal vias are used to transfer heat to other layers of the PCB. The load supply pin, VBB, should be decoupled with an electrolytic capacitor (typically $100~\mu F$ ) in parallel with a ceramic capacitor placed as close as possible to the device. The ceramic capacitors between VCP and VBB, connected to VREG, and between CP1 and CP2, should be as close to the pins of the device as possible, in order to minimize lead inductance. EU package shown #### PACKAGE OUTLINE DRAWINGS # For Reference Only – Not for Tooling Use (Reference Allegro DWG-0000222 Rev. 4 or JEDEC MO-220WGGC.) (Reference Allegro DWG-0000222 Rev. 4 or JEDEC MO-220WGGC.) Dimensions in millimeters – NOT TO SCALE. Exact case and lead configuration at supplier discretion within limits shown. A Terminal #1 mark area Exposed thermal pad (reference only, terminal #1 identifier appearance at supplier discretion) Reference land pattern layout (reference IPC7351 QFN65P400X400X80-17W2M) All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIAJEDEC Standard JESD51-5) Coplanarity includes exposed thermal pad and terminals Branding scale and appearance at supplier discretion. PCB Layout Reference View Standard Branding Reference View Lines 1, 2, 3 = 6 characters Line 1: Part Number Line 2: 4 digit Date Code Line 3: Characters 5, 6, 7, 8 of Assembly Lot Number Pin 1 Dot top left Center align #### LP Package, 16 Pin TSSOP with Exposed Thermal Pad For Reference Only – Not for Tooling Use (Reference JEDEC MO-153 ABT; Allegro DWG-0000379, Rev. 3) Dimensions in millimeters - NOT TO SCALE Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown Reference land pattern layout (reference IPC7351 SOP65P640X110-17M); All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5) Branding scale and appearance at supplier discretion Standard Branding Reference View Line 1, 2 = 7 characters Line 3 = 5 characters Line 1: Part Number Line 2: Logo A, 4 digit Date Code Line 3: Characters 5, 6, 7, 8 of Assembly Lot Number ### A3950 # **DMOS Full-Bridge Motor Driver** #### **Revision History** | Number | Date | Description | |--------|------------------|-------------------------------------------------------------------------| | 7 | June 11, 2014 | Added Transient Output Current to Abs. Max. Ratings | | 8 | November 1, 2019 | Minor editorial updates | | 9 | November 1, 2021 | Updated EU-16 package drawing (page 12); added pinout diagrams (page 4) | | 10 | November 4, 2022 | Updated LP-16 package drawing (page 13) | Copyright 2022, Allegro MicroSystems. Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. Copies of this document are considered uncontrolled documents. For the latest version of this document, visit our website: www.allegromicro.com # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: Allegro MicroSystems: A3950SEUTR-T