## Memory FRAM

# 4M (512 K $\times$ 8) Bit SPI

# MB85RS4MLY(AEC-Q100 Compliant)

#### DESCRIPTION

MB85RS4MLY is a FRAM (Ferroelectric Random Access Memory) chip in a configuration of 524,288 words  $\times$  8 bits, using the ferroelectric process and silicon gate CMOS process technologies for forming the nonvolatile memory cells. This product is specifically targeted for high-temperature environment such as automotive applications.

MB85RS4MLY adopts the Serial Peripheral Interface (SPI).

The MB85RS4MLY is able to retain data without using a back-up battery, as is needed for SRAM. The memory cells used in the MB85RS4MLY can be used for 10<sup>13</sup> read/write operations, which is a significant improvement over the number of read and write operations supported by Flash memory and E<sup>2</sup>PROM. As MB85RS4MLY does not need any waiting time in writing process, the write cycle time of MB85RS4MLY is much shorter than that of Flash memories or E<sup>2</sup>PROM.

#### **■ FEATURES**

Bit configuration : 524,288 words × 8 bits
 Serial Sector Region : 256 words × 8 bits

In this region, data storage after (by) three times reflow based on

JEDEC MSL-3 standard condition is guaranteed.

• Unique ID

• Serial Number : 64 bits

In this region, data storage after (by) three times reflow based on

JEDEC MSL-3 standard condition is guaranteed.

• Serial Peripheral Interface : SPI (Serial Peripheral Interfaces)

Correspondent to SPI mode 0 (0, 0) and mode 3 (1, 1)

Operating frequency
 High endurance
 Data retention
 50 MHz (Max)
 10<sup>13</sup> times / byte
 10 years (+85 °C)

2 .75years (+105 °C)

0.85 years (+125 °C) or more

Under evaluation for more than 2.5years(+125 °C)

Operating power supply voltage : 1.7 V to 1.95 V

• Low power consumption : Operating power supply current 3.5 mA (Max@50 MHz)

Standby current 340 µA (Max)

Operation ambient temperature range : − 40 °C to +125 °C

Package : 8-pin plastic DFN 5mm × 6mm

RoHS compliant



#### **■ PIN ASSIGNMENT**



#### **■ PIN FUNCTIONAL DESCRIPTIONS**

| Pin No. | Pin Name | Functional description                                                                                                                                                                                                                                                                                                                              |
|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | CS       | Chip Select pin This is an input pin to make chips select. When $\overline{CS}$ is "H" level, device is in deselect (standby) status and SO becomes High-Z. Inputs from other pins are ignored for this time. When $\overline{CS}$ is "L" level, device is in select (active) status. $\overline{CS}$ has to be "L" level before inputting op-code. |
| 3       | WP       | Write Protect pin This is a pin to control writing to a status register. The writing of status register (see "■ STATUS REGISTER") is protected in related with WP and WPEN. See "■WRITING PROTECT" for detail.                                                                                                                                      |
| 7       | RESET    | RESET pin This is an input pin to make chip reset. When RESET is "L" level, device is reset and SPI interface status is initialized. During power on transition, it is required to keep RESET "L" level.                                                                                                                                            |
| 6       | SCK      | Serial Clock pin This is a clock input pin to input/output serial data. SI is loaded synchronously to a rising edge, SO is output synchronously to a falling edge.                                                                                                                                                                                  |
| 5       | SI       | Serial Data Input pin This is an input pin of serial data. This inputs op-code, address, and writing data.                                                                                                                                                                                                                                          |
| 2       | SO       | Serial Data Output pin This is an output pin of serial data. Reading data of FRAM memory cell array and status register data are output. This is High-Z during standby.                                                                                                                                                                             |
| 8       | VDD      | Supply Voltage pin                                                                                                                                                                                                                                                                                                                                  |
| 4       | VSS      | Ground pin                                                                                                                                                                                                                                                                                                                                          |
| DIE PAD | _        | It is allowed for the DIE PAD on the bottom of the DFN8 package to be floating (no connection to anything) or to be connected to VSS.                                                                                                                                                                                                               |

#### **■ BLOCK DIAGRAM**



#### ■ SPI MODE

MB85RS4MLY corresponds to the SPI mode 0 (CPOL = 0, CPHA = 0), and SPI mode 3 (CPOL = 1, CPHA = 1).



#### ■ SERIAL PERIPHERAL INTERFACE (SPI)

MB85RS4MLY works as a slave of SPI. More than 2 devices can be connected by using microcontroller equipped with SPI port. By using a microcontroller not equipped with SPI port, SI and SO can be bus connected to use.



#### **■ STATUS REGISTER**

| Bit No. | Bit Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7       | WPEN     | Status Register Write Protect This is a bit composed of nonvolatile memories (FRAM). WPEN protects writing to a status register (refer to "■ WRITING PROTECT") relating with WP input. Writing with the WRSR command and reading with the RDSR command are possible.                                                                                                                                                                                                                                                                                                                                                                                      |
| 6 to 4  | _        | Not Used Bits These are bits composed of nonvolatile memories, writing with the WRSR command is possible. These bits are not used but they are read with the RDSR command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3       | BP1      | Block Protect This is a bit composed of nonvolatile memory. This defines size of write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2       | BP0      | protect block for the WRITE command (refer to "■ BLOCK PROTECT"). Writing with the WRSR command and reading with the RDSR command are possible.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1       | WEL      | Write Enable Latch This indicates FRAM Array and status register are writable. The WREN command is for setting, and the WRDI command is for resetting. With the RDSR command, reading is possible but writing is not possible with the WRSR command. WEL is reset after the following operations.  After power ON.  After WRDI command recognition.  After transition of RESET pin from "L" to "H" level.  Achieving continuous writing mode, WEL is not reset after following operations making it possible to execute writing commands continuously.  After WRSR command recognition.  After WRSN command recognition.  After SSWR command recognition. |
| 0       | 0        | This is a bit fixed to "0".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### ■ OP-CODE

MB85RS4MLY accepts 16 kinds of command specified in op-code. Op-code is  $\underline{a}$  code composed of 8 bits shown in the table below. Do not input invalid codes other than those codes. If  $\overline{CS}$  is risen while inputting op-code, the command are not performed.

| Name  | Description              | Op-code    |
|-------|--------------------------|------------|
| WREN  | Set Write Enable Latch   | 0000 0110в |
| WRDI  | Reset Write Enable Latch | 0000 0100в |
| RDSR  | Read Status Register     | 0000 0101в |
| WRSR  | Write Status Register    | 0000 0001в |
| READ  | Read Memory Code         | 0000 0011в |
| WRITE | Write Memory Code        | 0000 0010в |
| FSTRD | Fast Read Memory Code    | 0000 1011в |
| RDID  | Read Device ID           | 1001 1111в |
| RUID  | Read Unique ID           | 0100 1100в |
| WRSN  | Write Serial Number      | 1100 0010в |
| RDSN  | Read Serial Number       | 1100 0011в |
| SSWR  | Write Special Sector     | 0100 0010в |
| SSRD  | Read Special Sector      | 0100 1011в |
| FSSRD | Fast Read Special Sector | 0100 1001в |
|       |                          | 1100 1110в |
| RFU   | Reserved                 | 1100 1111в |
|       |                          | 1100 1100в |

#### **■ COMMAND**

#### • WREN

The WREN command sets WEL (Write Enable Latch) bit to 1. WEL has to be set with the WREN command before writing operation (WRSR command, WRITE command, WRSN command and SSWR command).



#### • WRDI

The WRDI command resets WEL (Write Enable Latch) bit to 0. Writing operation (WRSR command, WRITE command, WRSN command and SSWR command) are not performed when WEL is reset.



#### • RDSR

The RDSR command reads status register data. After op-code of RDSR is input to SI, 8-cycle clock is input to SCK. The SI value is invalid for this time. SO is output synchronously to a falling edge of SCK. In the RDSR command, repeated reading of status register is enabled by sending SCK continuously before rising of CS.



#### • WRSR

The WRSR command writes data to the nonvolatile memory bit of status register. After performing WRSR op-code to a SI pin, 8 bits writing data is input. WEL (Write Enable Latch) is not able to be written with WRSR command. A SI value correspondent to bit 1 is ignored. Bit <u>0 of</u> the status register is fixed to "0" and cannot be written. The SI value corresponding to <u>bit 0</u> is ignored. WP signal level shall be fixed before performing WRSR command, and do not change the <u>WP</u> signal level until the end of command sequence.



#### • READ

The READ command reads FRAM memory cell array data. Arbitrary 24 bits address and op-code of READ are input to SI. The 5-bit upper address bit is invalid. Then, 8-cycle clock is input to SCK. SO is output synchronously to the falling edge of SCK. While reading, the SI value is invalid. When  $\overline{\text{CS}}$  is risen, the READ command is completed, but keeps on reading with automatic address increment which is enabled by continuously sending clocks to SCK in unit of 8 cycles before  $\overline{\text{CS}}$  rising. When it reaches the most significant address, it rolls over to the starting address, and reading cycle keeps on infinitely.



#### • WRITE

The WRITE command writes data to FRAM memory cell array. WRITE op-code, arbitrary 24 bits of address and 8 bits of writing data are input to SI. The 5-bit upper address bit is invalid. When 8 bits of writing data is input, data is written to FRAM memory cell array. Risen  $\overline{CS}$  will terminate the WRITE command, but if you continue sending the writing data for 8 bits each before  $\overline{CS}$  rising, it is possible to continue writing with automatic address increment. When it reaches the most significant address, it rolls over to the starting address, and writing cycle can be continued infinitely.



#### FSTRD

The FSTRD command reads FRAM memory cell array data. Arbitrary 24 bits address and op-code of FSTRD are input to SI followed by 8 bits dummy. The 5-bit upper address bit is invalid. Then, 8-cycle clock is input to SCK. SO is output synchronously to the falling edge of SCK. While reading, the SI value is invalid. When CS is risen, the FSTRD command is completed, but keeps on reading with automatic address increment which is enabled by continuously sending clocks to SCK in unit of 8 cycles before CS rising. When it reaches the most significant address, it rolls over to the starting address, and reading cycle keeps on infinitely.



#### • RDID

The RDID command reads fixed Device ID. After performing RDID op-code to SI, 32-cycle clock is input to SCK. The SI value is invalid for this time. SO is output synchronously to a falling edge of SCK. The output is in order of Manufacturer ID (8bit)/Continuation code (8bit)/Product ID (1st Byte)/Product ID (2nd Byte). In the RDID command, 32-bit Device ID is output by continuously sending SCK clock, and SO holds the output state of the last bit until  $\overline{\text{CS}}$  is risen.



#### • RUID

The RUID command reads an unique ID which is defined in 64bits for each device. After performing RUID op-code to SI, 64-cycle clock is input to SCK. The SI value is invalid for this time. SO is output synchronously to a falling edge of SCK.

The unique ID is stable between before and after reflow. Refer "■ REFLOW CONDITIONS AND FLOOR LIFE" for the reflow condition.



#### •WRSN

The WRSN command writes data to serial number region which is allowed to write only one time. After performing WRSN op-code to SI, 64bits of writing data is input. Once wrote, the serial number region is protected, disabling to overwrite even when issuing WRSN command.

WP signal level shall be fixed before performing WRSN command, and do not change the WP signal level until the end of command sequence.



#### •RDSN

The RDSN command reads 64 bits of serial number which is written using WRSN command. After performing RDSN op-code to SI, 64-cycle clock to SCK. The SI value is invalid for this time. SO is output synchronously to a falling edge of SCK. When reading serial number from devices which no WRSN command is executed, "0" for all bits are output.

The serial number is stable between before and after reflow. Refer "■ REFLOW CONDITIONS AND FLOOR LIFE" for the reflow condition.



#### • SSWR

The SSWR command writes data to special sector (a special region of 256 Byte in FRAM). SSWR op-code, arbitrary 24 bits address and 8-bit writing data are input to SI. The 16-bit upper address is invalid. When input of 8-bit writing data is completed, it starts writing data to special sector. Risen  $\overline{CS}$  will terminate the SSWR command, but if you continue the writing data for each before  $\overline{CS}$  rising, it is possible to continue writing with automatic address increment. When it reaches the most significant address, roll over is not happen, the data hereafter is ignored.

The data in special sector is stable between before and after reflow. Refer "■ REFLOW CONDITIONS AND FLOOR LIFE" for the reflow condition.



#### • SSRD

The SSRD command reads data from special sector (a special region of 256 Byte in FRAM). SSWR opcode and arbitrary 24 bits address are input to SI. The 16-bit upper address is invalid. Then, 8-cycle clock is input to SCK. SO is output synchronously to the falling edge of SCK. While reading, the SI value is invalid. When  $\overline{\text{CS}}$  is risen, the SSRD command is completed, but keeps on reading with automatic address increment which is enabled by continuously sending clocks to SCK in unit of 8 cycles before  $\overline{\text{CS}}$  rising. When it reaches the most significant address, roll over is not happen.

The data in special sector is stable between before and after reflow. Refer "■ REFLOW CONDITIONS AND FLOOR LIFE" for the reflow condition.



#### • FSSRD

The SSRD command reads data from special sector (a special region of 256 Byte in FRAM). SSWR opcode and arbitrary 24 bits address are input to SI followed by 8 bits dummy. The 16-bit upper address is invalid. Then, 8-cycle clock is input to SCK. SO is output synchronously to the falling edge of SCK. While reading, the SI value is invalid. When  $\overline{\text{CS}}$  is risen, the SSRD command is completed, but keeps on reading with automatic address increment which is enabled by continuously sending clocks to SCK in unit of 8 cycles before  $\overline{\text{CS}}$  rising. When it reaches the most significant address, roll over is not happen.

The data in special sector is stable between before and after reflow. Refer "■ REFLOW CONDITIONS AND FLOOR LIFE" for the reflow condition.



#### **■ BLOCK PROTECT**

Writing protect block for WRITE command is configured by the value of BP0 and BP1 in the status register.

| BP1 | BP0 | Protected Block              |
|-----|-----|------------------------------|
| 0   | 0   | None                         |
| 0   | 1   | 60000н to 7FFFFн (upper 1/4) |
| 1   | 0   | 40000н to 7FFFFн (upper 1/2) |
| 1   | 1   | 00000н to 7FFFFн (all)       |

#### **■ WRITING PROTECT**

Writing operation of the WRITE command and the WRSR command are protected with the value of WEL, WPEN, WP as shown in the table.

| WEL | WPEN | WP | Protected Blocks | Unprotected Blocks | Status Register |
|-----|------|----|------------------|--------------------|-----------------|
| 0   | Х    | Х  | Protected        | Protected          | Protected       |
| 1   | 0    | Х  | Protected        | Unprotected        | Unprotected     |
| 1   | 1    | 0  | Protected        | Unprotected        | Protected       |
| 1   | 1    | 1  | Protected        | Unprotected        | Unprotected     |

#### ■ ABSOLUTE MAXIMUM RATINGS

| Parameter                     | Symbol          | Rat         | Unit                  |      |
|-------------------------------|-----------------|-------------|-----------------------|------|
| Parameter                     | Symbol          | Min         | Max                   | Unit |
| Power supply voltage*         | V <sub>DD</sub> | - 0.5       | + 2.5                 | V    |
| Input voltage*                | Vin             | - 0.5       | V <sub>DD</sub> + 0.5 | V    |
| Output voltage*               | Vоит            | - 0.5       | V <sub>DD</sub> + 0.5 | V    |
| Operation ambient temperature | TA              | - 40        | + 125                 | °C   |
| Storage temperature           | Tstg            | <b>- 55</b> | + 150                 | °C   |

<sup>\*:</sup> These parameters are based on the condition that Vss is 0 V.

WARNING: Semiconductor devices may be permanently damaged by application of stress (including, without limitation, voltage, current or temperature) in excess of absolute maximum ratings.

Do not exceed any of these ratings.

#### ■ RECOMMENDED OPERATING CONDITIONS

| Parameter                       | Symbol   |      | Unit |       |       |
|---------------------------------|----------|------|------|-------|-------|
| Farameter                       | Symbol   | Min  | Тур  | Max   | Offic |
| Power supply voltage*1          | $V_{DD}$ | 1.70 | 1.80 | 1.95  | V     |
| Operation ambient temperature*2 | TA       | - 40 | _    | + 125 | °C    |

<sup>\*1:</sup> These parameters are based on the condition that Vss is 0 V.

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated under these conditions.

Any use of semiconductor devices will be under their recommended operating condition. Operation under any conditions other than these conditions may adversely affect reliability of device and could result in device failure.

No warranty is made with respect to any use, operating conditions or combinations not represented on this data sheet. If you are considering application under any conditions other than listed herein, please contact sales representatives beforehand.

<sup>\*2:</sup> Ambient temperature when only this device is working. Please consider it to be the almost same as the package surface temperature.

#### **■ ELECTRICAL CHARACTERISTICS**

#### 1. DC Characteristics

(within recommended operating conditions)

| Parameter                        | Symbol | Conditio                                                          |        | Value                 |     | Unit                       |    |  |
|----------------------------------|--------|-------------------------------------------------------------------|--------|-----------------------|-----|----------------------------|----|--|
| Parameter                        | Symbol | Condition                                                         |        | Min                   | Тур | Max                        |    |  |
|                                  |        | $\overline{CS} = V_{DD}$                                          |        | _                     | _   | 1                          |    |  |
| Input lookogo gurront*1          | H. J   | <b>C3</b> = <b>V</b> bb                                           | 125 °C | _                     |     | 2                          | ^  |  |
| Input leakage current*1          | lu     | WP, SCK, CS, SI,                                                  | 25 °C  | _                     | _   | 1                          | μΑ |  |
|                                  |        | $\overline{RESET} = 0 \ V \ to \ V_DD$                            | 125 °C | _                     |     | 2                          |    |  |
| Output lookaga aurrant*?         | lli al | SO = 0 V to V <sub>DD</sub>                                       | 25 °C  | _                     | _   | 1                          | ^  |  |
| Output leakage current*2         | ILO    | 30 = 0 0 10 000                                                   | 125 °C | _                     |     | 2                          | μΑ |  |
| Operating power supply current*3 | lod    | SCK = 50MHz                                                       |        | _                     | 3.0 | 3.5                        | mA |  |
| Standby current                  | lsв    | $\frac{SCK = SI = \overline{CS}}{WP = \overline{RESET}} = V_{DD}$ |        | _                     | 2.6 | 340                        | μΑ |  |
| Input high voltage               | VIH    | V <sub>DD</sub> = 1.7 V to 1.95 V                                 |        | $V_{DD} \times 0.7$   |     | V <sub>DD</sub> + 0.5      | V  |  |
| Input low voltage                | VIL    | V <sub>DD</sub> = 1.7 V to 1.95 V                                 |        | - 0.5                 | _   | $V_{\text{DD}} \times 0.3$ | V  |  |
| Output high voltage              | Vон    | lон = −2 mA                                                       |        | V <sub>DD</sub> – 0.5 |     |                            | V  |  |
| Output low voltage               | Vol    | IoL = 2 mA                                                        | 4      | _                     |     | 0.4                        | V  |  |

<sup>\*1 :</sup> Applicable pin :  $\overline{\text{CS}}$ ,  $\overline{\text{WP}}$ , SCK, SI

<sup>\*2 :</sup> Applicable pin : SO

 $<sup>^*3</sup>$ : Input voltage magnitude: VDD – 0.2 V or VSS

#### 2. AC Characteristics

| Danamatan                                | Or made al     | Va  | lue | I I m i t | Condition                                  |
|------------------------------------------|----------------|-----|-----|-----------|--------------------------------------------|
| Parameter                                | Symbol         | Min | Max | Unit      | V <sub>DD</sub>                            |
| SCK clock frequency                      | fск            | _   | 50  | MHz       | all commands ex-<br>cept for READ/<br>SSRD |
| , ,                                      |                |     | 40  |           | READ command                               |
|                                          |                |     | 10  | ]         | SSRD command                               |
| Clock high time                          | tсн            | 9   | _   | ns        |                                            |
| Clock low time                           | <b>t</b> cL    | 9   | _   | ns        |                                            |
| Chip select set up time                  | <b>t</b> csu   | 5   | _   | ns        |                                            |
| Chip select hold time                    | <b>t</b> csH   | 5   | _   | ns        |                                            |
| Output disable time                      | tod            |     | 10  | ns        |                                            |
| Output data valid time                   | todv           |     | 9   | ns        | *1                                         |
| Output hold time                         | tон            | 0   | _   | ns        |                                            |
| Deselect time                            | t□             | 40  | _   | ns        |                                            |
| Data in rising time                      | <b>t</b> R     |     | 50  | ns        |                                            |
| Data falling time                        | tғ             |     | 50  | ns        |                                            |
| Data set up time                         | <b>t</b> su    | 5   | _   | ns        |                                            |
| Data hold time                           | tн             | 5   | _   | ns        |                                            |
| RESET pulse width                        | <b>t</b> RP    | 20  | _   | μS        |                                            |
| time from releasing Reset to Reset again | <b>t</b> reset | _   | 450 | μS        |                                            |

<sup>\*1:</sup> In SSRD command, 60ns(max.)

#### **AC Test Condition**

 $\begin{array}{lll} \mbox{Power supply voltage} & : 1.7 \ \mbox{V to } 1.95 \ \mbox{V Operation} \\ \mbox{Operation ambient temperature} & : -40 \ \mbox{°C to} \ + 125 \ \mbox{°C} \\ \mbox{Input voltage magnitude} & : \mbox{V}_{DD} \times 0.8 \le \mbox{V}_{IH} \le \mbox{V}_{DD} \\ \end{array}$ 

 $0 \leq V_{\text{IL}} \leq V_{\text{DD}} \times 0.2$ 

Input rising time : 5 ns
Input falling time : 5 ns
Input judge level : VDD/2
Output judge level : VDD/2

#### **AC Load Equivalent Circuit**



#### 3. Pin Capacitance

| Parameter          | Symbol | Symbol Condition                                                       |     | Value |      |  |
|--------------------|--------|------------------------------------------------------------------------|-----|-------|------|--|
| Farameter          | Symbol | Condition                                                              | Min | Max   | Unit |  |
| Output capacitance | Со     | $V_{DD} = 1.8 \text{ V},$ $V_{IN} = V_{OUT} = 0 \text{ V to } V_{DD},$ | _   | 8     | pF   |  |
| Input capacitance  | Cı     | f = 1 MHz, T <sub>A</sub> = +25 °C                                     | _   | 6     | pF   |  |

#### **■ TIMING DIAGRAM**



#### ■ POWER ON/OFF SEQUENCE



| Parameter                                                     | Symbol   | Va   | Unit |       |
|---------------------------------------------------------------|----------|------|------|-------|
| r ai ainetei                                                  | Syllibol | Min  | Max  | Offic |
| CS level hold time at power OFF                               | tnd      | 400  | _    | nc    |
| Co level floid time at power of 1                             | tpd      | 0    | _    | ns    |
| CS level hold time at power ON                                | tpu      | 450  | _    | μS    |
| Power supply rising time                                      | tr       | 0.05 | _    | ms/V  |
| Power supply falling time                                     | tf       | 0.1  |      | ms/V  |
| VDD(min) hold time after RESET fall during power off          | trs      | 0    |      | μS    |
| RESET low level hold time after VDD(min) rise during power on | trh      | 1    |      | μs    |

If the device does not operate within the specified conditions of read cycle, write cycle or power on/off sequence, memory data can not be guaranteed.

#### **■ FRAM CHARACTERISTICS**

| Parameter                    | Value            |     | Unit       | Remarks                                                 |  |
|------------------------------|------------------|-----|------------|---------------------------------------------------------|--|
| Farameter                    | Min              | Max | Onit       | Kemarks                                                 |  |
| Read/Write Endurance*1       | 10 <sup>13</sup> | _   | Times/byte | Operation Ambient Temperature T <sub>A</sub> = + 125 °C |  |
|                              | 0.85 or more*3   | _   |            | Operation Ambient Temperature T <sub>A</sub> = + 125 °C |  |
| Data Retention <sup>*2</sup> | 2.75             |     | Years      | Operation Ambient Temperature T <sub>A</sub> = + 105 °C |  |
|                              | 10               | —   |            | Operation Ambient Temperature T <sub>A</sub> = +85 °C   |  |

<sup>\*1:</sup> Total number of reading and writing defines the minimum value of endurance, as an FRAM memory operates with destructive readout mechanism.

#### ■ NOTE ON USE

We recommend programming of the device after reflow except for special sector region and serial number region. Data written before reflow cannot be guaranteed.

#### **■ ESD AND LATCH-UP**

(8-pin plastic DFN 5mm × 6mm)

| Test                                                                | DUT                    | Value     |
|---------------------------------------------------------------------|------------------------|-----------|
| ESD HBM (Human Body Model)<br>JESD22-A114 compliant                 | MB85RS4MLYPN-GS-AWEWE1 | ≥  2000 V |
| ESD CDM (Charged Device Model)<br>JESD22-C101                       |                        | ≥  750 V  |
| Latch-Up (I-test)<br>JESD78 compliant                               |                        | ≥  125mA  |
| Latch-Up (V <sub>supply</sub> overvoltage test)<br>JESD78 compliant |                        | ≥ 5.4V    |

#### ■ REFLOW CONDITIONS AND FLOOR LIFE

[ JEDEC MSL ] : Moisture Sensitivity Level 3 (IPC/JEDEC J-STD-020D)

#### ■ Current status on Contained Restricted Substances

This product complies with the regulations of REACH Regulations, EU RoHS Directive and China RoHS.

<sup>\*2:</sup> Minimum values define retention time of the first reading/writing data right after shipment, and these values are calculated by qualification results.

<sup>\*3:</sup> Under evaluation for more than 0.85years(+125 °C).

#### ■ ORDERING INFORMATION

| Part number            | Package           | Shipping form         | Minimum shipping quantity |
|------------------------|-------------------|-----------------------|---------------------------|
| MB85RS4MLYPN-GS-AWEWE1 | 8-pin plastic DFN | Embossed Carrier tape | 1500                      |

#### **■ PACKAGE DIMENSION**





#### ■ MARKING (Example)

[MB85RS4MLYPN-GS-AWEWE1]



[8-pin plastic DFN 5mm × 6mm]

MB85RS4MLY: Product name

AE1: A(CS code) + E1(Environmental code)

2000R00: 2000(Year and Week code) + R00(Trace code)

#### **■ PACKING INFORMATION**

#### 1. Emboss Tape

**1.2 Tape Dimensions** (not drawn to scale)(8-pin plastic DFN 5mm × 6mm)

| Maximum storage capacity                     |                            |                                       |  |  |
|----------------------------------------------|----------------------------|---------------------------------------|--|--|
| pcs/reel(Ф330mm) pcs/inner box pcs/uter boxo |                            |                                       |  |  |
| 1500                                         | 1500<br>(1 pack/inner box) | 9000<br>(6 inner boxes/outer box:Max) |  |  |







(Dimensions in mm)

Heat proof temperature : No heat resistance.

Package should not be baked by using tape and

reel.

#### 1.2 IC orientation

8-pin plastic DFN 5mm  $\times$  6mm



#### 1.3 Reel dimensions



Dimensions in mm

|      | Α   | В   | С  | W1   | W2   |
|------|-----|-----|----|------|------|
| DFN8 | 330 | 100 | 13 | 13.5 | 17.5 |

#### 1.4 Product label indicators (example)

Label I: Label on Inner box/Moisture Barrier Bag/ (It sticks it on the reel for the emboss taping) [C-3 Label (50mm × 100mm) Supplemental Label (20mm × 100mm)]



Label II: Moisture Barrier Bag (It sticks it on the Aluminum laminated bag) DFN8 [MSL Label (100mm × 70mm)]



#### 1.5 Dimensions for Containers

#### (1) Dimensions for inner box



|      | Tape width | L   | W   | Н  |
|------|------------|-----|-----|----|
| DFN8 | 12         | 350 | 335 | 35 |

(Dimensions in mm)

#### (2) Dimensions for outer box



|      | L   | W   | Н   |
|------|-----|-----|-----|
| DFN8 | 384 | 368 | 225 |

(Dimensions in mm)

#### FUJITSU SEMICONDUCTOR MEMORY SOLUTION LIMITED

Shin-Yokohama TECH Building, 3-9-1 Shin-Yokohama, Kohoku-ku, Yokohama, Kanagawa 222-0033, Japan https://www.fujitsu.com/jp/fsm/en/

#### All Rights Reserved.

FUJITSU SEMICONDUCTOR MEMORY SOLUTION LIMITED, its subsidiaries and affiliates (collectively, "FUJITSU SEMICONDUCTOR MEMORY SOLUTION") reserves the right to make changes to the information contained in this document without notice. Please contact your FUJITSU SEMICONDUCTOR MEMORY SOLUTION sales representatives before order of FUJITSU SEMICONDUCTOR MEMORY SOLUTION device.

Information contained in this document, such as descriptions of function and application circuit examples is presented solely for reference to examples of operations and uses of FUJITSU SEMICONDUCTOR MEMORY SOLUTION device. FUJITSU SEMICONDUCTOR MEMORY SOLUTION disclaims any and all warranties of any kind, whether express or implied, related to such information, including, without limitation, quality, accuracy, performance, proper operation of the device or non-infringement. If you develop equipment or product incorporating the FUJITSU SEMICONDUCTOR MEMORY SOLUTION device based on such information, you must assume any responsibility or liability arising out of or in connection with such information or any use thereof.

Nothing contained in this document shall be construed as granting or conferring any right under any patents, copyrights, or any other intellectual property rights of FUJITSU SEMICONDUCTOR MEMORY SOLUTION or any third party by license or otherwise, express or implied. FUJITSU SEMICONDUCTOR MEMORY SOLUTION assumes no responsibility or liability for any infringement of any intellectual property rights or other rights of third parties resulting from or in connection with the information contained herein or use thereof.

The products described in this document are designed, developed and manufactured as contemplated for general use including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high levels of safety is secured, could lead directly to death, personal injury, severe physical damage or other loss (including, without limitation, use in nuclear facility, aircraft flight control system, air traffic control system, mass transport control system, medical life support system and military application), or (2) for use requiring extremely high level of reliability (including, without limitation, submersible repeater and artificial satellite). FUJITSU SEMICONDUCTOR MEMORY SOLUTION shall not be liable for you and/or any third party for any claims or damages arising out of or in connection with above-mentioned uses of the products.

Any semiconductor devices fail or malfunction with above-mentioned uses of the products.

Any semiconductor devices fail or malfunction with some probability. You are responsible for providing adequate designs and safeguards against injury, damage or loss from such failures or malfunctions, by incorporating safety design measures into your facility, equipments and products such as redundancy, fire protection, and prevention of overcurrent levels and other abnormal operating conditions.

The products and technical information described in this document are subject to the Foreign Exchange and Foreign Trade Control Law of Japan, and may be subject to export or import laws or regulations in U.S. or other countries. You are responsible for ensuring compliance with such laws and regulations relating to export or re-export of the products and technical information described herein. All company names, brand names and trademarks herein are property of their respective owners.

Edited: Marketing Division