# Memory FRAM

# 8 M (512 K × 16) Bit

# MB85R8M2TA

### DESCRIPTIONS

The MB85R8M2TA is an FRAM (Ferroelectric Random Access Memory) chip consisting of 524,288 words  $\times$  16 bits of nonvolatile memory cells fabricated using ferroelectric process and silicon gate CMOS process technologies.

The MB85R8M2TA is able to retain data without using a back-up battery, as is needed for SRAM.

The memory cells used in the MB85R8M2TA can be used for  $10^{14}$  read/write operations for 64bits, which is a significant improvement over the number of read and write operations supported by Flash memory and E2PROM. The MB85R8M2TA uses a pseudo-SRAM interface.

#### FEATURES

| 288 words × 16 bits                                       |
|-----------------------------------------------------------|
| times / 64 bits                                           |
| ears (+85 °C), 95 years (+55 °C), over 200 years (+35 °C) |
| V to 3.6 V                                                |
| rating power supply current 18 mA (Max)                   |
| ndby current 150 µA (Max)                                 |
| ep current 10 μA (Max)                                    |
| $^{\circ}C$ to + 85 $^{\circ}C$                           |
| in plastic FBGA                                           |
| in plastic TSOP                                           |
| HS compliant                                              |
|                                                           |
|                                                           |



### PIN ASSIGNMENTS



#### **PIN ASSIGNMENTS(Continued)**



### ■ PIN DESCRIPTIONS

| PIN DESCRIPTIONS        |                                       |           |                                            |  |  |  |  |  |
|-------------------------|---------------------------------------|-----------|--------------------------------------------|--|--|--|--|--|
| Pin Number(FBGA)        | Pin Number(TSOP)                      | Pin Name  | Functional Description                     |  |  |  |  |  |
| A3, A4, A5, B3, B4, C3, | 5 to 1, 44 to 42,                     | A0 to A18 | Address Input pins                         |  |  |  |  |  |
| C4, D4, H2, H3, H4, H5, | 28 to 23, 22 to 18                    |           | Select 524,288 words in FRAM               |  |  |  |  |  |
| G3, G4, F3, F4, E4, D3, |                                       |           | memory array by 19 Address Input           |  |  |  |  |  |
| H1                      |                                       |           | pins. When these address inputs are        |  |  |  |  |  |
|                         |                                       |           | changed during /CE equals to "L"           |  |  |  |  |  |
|                         |                                       |           | level, reading operation of data           |  |  |  |  |  |
|                         |                                       |           | selected in the address after transition   |  |  |  |  |  |
|                         |                                       |           | will start.                                |  |  |  |  |  |
| B6, C5, C6, D5, E5, F5, | 7 to 10, 13 to 16,                    | I/O0 to   | Data Input/Output pins                     |  |  |  |  |  |
| F6, G6, B1, C1, C2, D2  | 29 to 32, 35 to 38                    | I/O15     | These are 16 bits bidirectional pins for   |  |  |  |  |  |
| E2, F2, F1, G1          |                                       |           | reading and writing.                       |  |  |  |  |  |
| B5                      | 6                                     | /CE       | Chip Enable Input pin                      |  |  |  |  |  |
|                         |                                       |           | In case the /CE equals to "L" level and    |  |  |  |  |  |
|                         |                                       |           | /ZZ equals to "H" level, device is         |  |  |  |  |  |
|                         |                                       |           | activated and enables to start memory      |  |  |  |  |  |
|                         |                                       |           | access.                                    |  |  |  |  |  |
|                         |                                       |           | In writing operation, input data from I/O  |  |  |  |  |  |
|                         |                                       |           | pins are latched at the rising edge of /CE |  |  |  |  |  |
|                         |                                       |           | and written to FRAM memory array.          |  |  |  |  |  |
| G5                      | 17                                    | /WE       | Write Enable Input pin                     |  |  |  |  |  |
|                         |                                       |           | Writing operation starts at the falling    |  |  |  |  |  |
|                         |                                       |           | edge of /WE.                               |  |  |  |  |  |
|                         |                                       |           | Input data from I/O pins are latched at    |  |  |  |  |  |
|                         |                                       |           | the rising edge of /WE and written to      |  |  |  |  |  |
|                         |                                       |           | FRAM memory array.                         |  |  |  |  |  |
| A2                      | 41                                    | /OE       | Output Enable Input pin                    |  |  |  |  |  |
|                         |                                       | ,         | When the /OE is "L" level, valid data      |  |  |  |  |  |
|                         |                                       |           | are output to data bus.                    |  |  |  |  |  |
|                         |                                       |           | When the /OE is "H" level, all I/O pins    |  |  |  |  |  |
|                         |                                       |           | become high impedance (High-Z)             |  |  |  |  |  |
|                         |                                       |           | state.                                     |  |  |  |  |  |
| A6                      | _                                     | /ZZ       | Sleep Mode Input pin                       |  |  |  |  |  |
| -                       |                                       |           | When the /ZZ becomes to "L" level,         |  |  |  |  |  |
|                         |                                       |           | device transits to the Sleep Mode.         |  |  |  |  |  |
|                         |                                       |           | During reading and writing operation,      |  |  |  |  |  |
|                         |                                       |           | /ZZ pin shall be hold "H" level.           |  |  |  |  |  |
| A1, B2                  | 40, 39                                | /UB, /LB  | Lower/Upper byte Control Input pins        |  |  |  |  |  |
| .,                      | .,                                    | ,,        | In case /LB or /UB equals to "L" level,    |  |  |  |  |  |
|                         |                                       |           | it enables reading/writing operation of    |  |  |  |  |  |
|                         |                                       |           | I/O0 to I/O7 or I/O8 to I/O15              |  |  |  |  |  |
|                         |                                       |           | respectively. In case /LB and /UB          |  |  |  |  |  |
|                         |                                       |           | equal to "H" level, all I/O pins become    |  |  |  |  |  |
|                         |                                       |           | High-Z state.                              |  |  |  |  |  |
| D6, E1                  | 11, 33                                | VDD       | Supply Voltage pins                        |  |  |  |  |  |
| -,                      | ,                                     |           | Connect all two pins to the power          |  |  |  |  |  |
|                         |                                       |           | supply.                                    |  |  |  |  |  |
| D1, E6                  | 12, 34                                | VSS       | Ground pins                                |  |  |  |  |  |
| 2., 20                  | , -, -, -, -, -, -, -, -, -, -, -, -, | , 55      | Connect all two pins to ground.            |  |  |  |  |  |
| E3, G2, H6              |                                       | NC        | No connected pin                           |  |  |  |  |  |
| 22, 62, 110             |                                       |           | Left open or connect to VDD/VSS.           |  |  |  |  |  |
| L                       | 1                                     | L         | Lett open of connect to v DD/ v bb.        |  |  |  |  |  |

Note: Please refer to the timing diagram for functional description of each pin.



#### ■ FUNCTIONAL TRUTH TABLE

| Operation Mode                                                                                                               | /CE           | /WE          | /OE | A0 to A1 | A2 to A18 | /ZZ | /UB,/LB      |
|------------------------------------------------------------------------------------------------------------------------------|---------------|--------------|-----|----------|-----------|-----|--------------|
| Sleep                                                                                                                        | ×             | ×            | ×   | ×        | ×         | L   | ×            |
| Standby                                                                                                                      | Н             | ×            | ×   | ×        | ×         | Н   | ×            |
| Read                                                                                                                         | $\rightarrow$ | Н            | L   | H or L   | H or L    | Н   | ×            |
| Address Access Read                                                                                                          | L             | Н            | L   | H or L   | ↑ or ↓    | Н   | ×            |
| Write(/CE Control)*1                                                                                                         | $\rightarrow$ | L            | ×   | H or L   | H or L    | Н   | ×            |
| Write(/WE Control) <sup>*1*2</sup>                                                                                           | L             | $\downarrow$ | ×   | H or L   | H or L    | Н   | ×            |
| Address Access Write <sup>*1*3</sup>                                                                                         | L             | $\downarrow$ | ×   | H or L   | ↑ or ↓    | Н   | ×            |
| Pre-charge                                                                                                                   | $\uparrow$    | ×            | ×   | ×        | ×         | Н   | ×            |
| Page Read                                                                                                                    | L             | Н            | L   | ↑ or ↓   | H or L    | Н   | L            |
| /UB,/LB Access Wright                                                                                                        | L             | L            | Н   | H or L   | H or L    | Н   | $\downarrow$ |
| Page Address Write                                                                                                           | L             | $\downarrow$ | Н   | ↑ or ↓   | H or L    | Н   | L            |
| Note: H= "H" level, L= "L" level, $\uparrow$ = Rising edge, $\downarrow$ = Falling edge, ×= H, L, $\downarrow$ or $\uparrow$ |               |              |     |          |           |     |              |

\*1: In writing cycle, input data is latched at early rising edge of /CE or /WE.

\*2: In writing sequence of /WE control, there exists time with data output of reading cycle at the falling edge of /CE.

\*3: In writing sequence of Address Access Write, there exists time with data output of reading cycle at the address transition.

# State Transition Diagram



### ■ FUNCTIONAL TRUTH TABLE OF BYTE CONTROL

| Operation Mode         | /WE        | /OE      | /LB      | /UB        | I/O0 to I/O7           | I/O8 to I/O15 |  |
|------------------------|------------|----------|----------|------------|------------------------|---------------|--|
| Deed(Without Output)   | Н          | Н        | ×        | ×          | Hi-Z                   | Hi-Z          |  |
| Read(Without Output)   | Н          | ×        | Н        | Н          | Hi-Z                   | Hi-Z          |  |
| Read(I/O8 to I/O15)    |            |          | Н        | L          | Hi-Z                   | Output        |  |
| Read(I/O0 to I/O7)     | Н          | L        | L        | Н          | Output                 | Hi-Z          |  |
| Read(I/O0 to I/O15)    |            |          | L        | L          | Output                 | Output        |  |
| Write(I/O8 to I/O15)   |            |          | Н        | L          | ×                      | Input         |  |
| Write(I/O0 to I/O7)    | ↑          | ×        | L        | Н          | Input                  | ×             |  |
| Write(I/O0 to I/O15)   |            |          | L        | L          | Input                  | Input         |  |
| lote: H= "H" level, L= | "L" level, | ↑= Risiı | ng edge, | ↓= Falling | edge, $\times = H, L,$ | ↓ or ↑        |  |
| Hi-Z= High Impeda      | nce        | ·        |          |            | •                      |               |  |

In case the byte reading or writing are not selected, /LB and /UB pins shall be connected to GND pin. In case the byte writing, while /CE=L, please don't switch /LB and /UB.

### ABABSOLUTE MAXIMUM RATINGS

| Parameter                     | Symbol           | Rat   | Rating                      |      |  |
|-------------------------------|------------------|-------|-----------------------------|------|--|
| Farallieter                   | Symbol           | Min   | Max                         | Unit |  |
| Power Supply Voltage*         | V <sub>DD</sub>  | - 0.5 | + 4.0                       | V    |  |
| Input Pin Voltage*            | V <sub>IN</sub>  | - 0.5 | $V_{DD} + 0.5 \ (\leq 4.0)$ | V    |  |
| Output Pin Voltage*           | V <sub>OUT</sub> | - 0.5 | $V_{DD} + 0.5 \ (\leq 4.0)$ | V    |  |
| Operation Ambient Temperature | T <sub>A</sub>   | - 40  | + 85                        | °C   |  |
| Storage Temperature           | Tstg             | - 55  | + 125                       | °C   |  |

\* : All voltages are referenced to VSS (ground 0 V).

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.

#### ■ RECOMMENDED OPERATING CONDITIONS

| Parameter                                   | Symbol          |     | Value |      | Unit |
|---------------------------------------------|-----------------|-----|-------|------|------|
| Farameter                                   | Symbol          | Min | Тур   | Max  | Unit |
| Power Supply Voltage <sup>*1</sup>          | V <sub>DD</sub> | 1.8 | 3.3   | 3.6  | V    |
| Operation Ambient Temperature <sup>*2</sup> | T <sub>A</sub>  | -40 | —     | + 85 | °C   |

\*1: All voltages are referenced to VSS (ground 0 V).

\*2: Ambient temperature when only this device is working. Please consider it to be the almost same as the package surface temperature.

WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges.

Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their representatives beforehand.

# ■ ELECTRICAL CHARACTERISTICS

### 1. DC Characteristics

|                                                 | [                | (                                                                                                                                                                                                 | within recomm              | nended o<br>Value | perating condi             | tions) |
|-------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------|----------------------------|--------|
| Parameter                                       | Symbol           | Condition                                                                                                                                                                                         | Min                        | Тур               | Max                        | Unit   |
| Input Leakage<br>Current                        | $ I_{LI} $       | $V_{IN} = 0V$ to $V_{DD}$                                                                                                                                                                         |                            | _                 | 5                          | μΑ     |
| Output Leakage<br>Current                       | $ I_{LO} $       | $V_{OUT} = 0V$ to $V_{DD}$<br>/CE = $V_{IH}$ or /OE = $V_{IH}$                                                                                                                                    | —                          | _                 | 5                          | μΑ     |
| Operating Power<br>Supply Current <sup>*1</sup> | I <sub>DD</sub>  | $/CE = 0.2 \text{ V}, I_{out} = 0 \text{ mA}$                                                                                                                                                     | —                          | 13.5              | 18                         | mA     |
| Standby Current                                 | I <sub>SB</sub>  | $\label{eq:constraint} \begin{array}{l} /ZZ \geq V_{DD} - 0.2V \\ /CE, /WE, /OE \geq V_{DD} - 0.2V \\ /LB, /UB \geq V_{DD} - 0.2V \\ Others \geq V_{DD} - 0.2V \text{ or } \leq 0.2V \end{array}$ | _                          | 12                | 150                        | μΑ     |
| Sleep Current                                   | I <sub>ZZ</sub>  | $\label{eq:constraint} \begin{array}{l} /ZZ = V_{SS} \\ /CE, /WE, /OE \geq V_{DD} - 0.2V \\ /LB, /UB \geq V_{DD} - 0.2V \\ Others \geq V_{DD} - 0.2V \text{ or } \leq 0.2V \end{array}$           | _                          | 3.5               | 10                         | μΑ     |
| High Level Input<br>Voltage                     | V <sub>IH</sub>  | $V_{DD} = 1.8V$ to 3.6V                                                                                                                                                                           | $V_{\text{DD}} \times 0.8$ | _                 | $V_{DD} + 0.3$             | V      |
| Low Level Input<br>Voltage                      | V <sub>IL</sub>  | $V_{DD} = 1.8V$ to 3.6V                                                                                                                                                                           | - 0.3                      | _                 | $V_{\text{DD}} \times 0.2$ | V      |
| High Level                                      | V <sub>OH1</sub> | $V_{DD} = 2.5V$ to 3.6V<br>$I_{OH} = -1.0$ mA                                                                                                                                                     | $V_{\text{DD}} \times 0.8$ | _                 | —                          | v      |
| Output Voltage                                  | V <sub>OH2</sub> | $V_{DD} = 1.8V$ to 2.5V<br>$I_{OH} = -100\mu A$                                                                                                                                                   | $V_{DD} - 0.2$             | _                 | _                          |        |
| Low Level Output                                | V <sub>OL1</sub> | $V_{DD} = 2.5V$ to 3.6V<br>$I_{OL} = 2.0$ mA                                                                                                                                                      | —                          | _                 | 0.4                        | V      |
| Voltage                                         | V <sub>OL2</sub> | $V_{DD} = 1.8V$ to 2.5V<br>$I_{OL} = 150\mu A$                                                                                                                                                    | _                          | _                 | 0.2                        | V      |

\*1: During the measurement of I<sub>DD</sub>, all Address and I/O were taken to only change once per active cycle. Iout : output current

#### 2. AC Characteristics

#### AC Test Conditions

| Power Supply Voltage                 | : 1.8 V to 3.6 V                         |
|--------------------------------------|------------------------------------------|
| <b>Operation Ambient Temperature</b> | $:-40 \ ^{\circ}C \ to + 85 \ ^{\circ}C$ |
| Input Voltage Amplitude              | : 0 V / V <sub>DD</sub>                  |
| Input Rising Time                    | : 3 ns                                   |
| Input Falling Time                   | : 3 ns                                   |
| Input Evaluation Level               | : V <sub>DD</sub> /2                     |
| Output Evaluation Level              | : V <sub>DD</sub> /2                     |
| Output Load Capacitance              | : 30 pF                                  |

### (1) Read Cycle

| Demonster                              |                  | Value<br>Symbol (V <sub>DD</sub> =1.8V to 2.5V) |     |                          |     |      |  |
|----------------------------------------|------------------|-------------------------------------------------|-----|--------------------------|-----|------|--|
| Parameter                              | Symbol           | •                                               | ,   | (V <sub>DD</sub> =2.5V t | ,   | Unit |  |
|                                        |                  | Min                                             | Max | Min                      | Max |      |  |
| Read Cycle time(/CE control)           | t <sub>RC</sub>  | 120                                             |     | 120                      |     | ns   |  |
| Read Cycle time(Address access)        | t <sub>RCA</sub> | 135                                             |     | 120                      |     | ns   |  |
| /CE Access Time                        | t <sub>CE</sub>  | _                                               | 65  | —                        | 65  | ns   |  |
| Address Access Time                    | t <sub>AA</sub>  | _                                               | 135 | —                        | 120 | ns   |  |
| /CE Output Data Hold time              | t <sub>OH</sub>  | 0                                               | _   | 0                        | _   | ns   |  |
| Address Access Output Data Hold        | +                | 20                                              |     | 20                       |     | ns   |  |
| time                                   | t <sub>OAH</sub> | 20                                              | _   | 20                       |     | 115  |  |
| /CE Active Time                        | t <sub>CA</sub>  | 65                                              | —   | 65                       | _   | ns   |  |
| Pre-charge Time                        | t <sub>PC</sub>  | 55                                              | —   | 55                       | _   | ns   |  |
| /LB, /UB Access Time                   | t <sub>BA</sub>  | _                                               | 35  | —                        | 20  | ns   |  |
| Address Setup Time                     | t <sub>AS</sub>  | 0                                               | —   | 0                        | _   | ns   |  |
| Address Hold Time                      | t <sub>AH</sub>  | 65                                              | _   | 65                       | _   | ns   |  |
| /CE↑ to Address Transition time*1      | tсан             | 0                                               | _   | 0                        | _   | ns   |  |
| /OE Access Time                        | t <sub>OE</sub>  | _                                               | 35  | _                        | 20  | ns   |  |
| /CE Output Floating Time <sup>*1</sup> | t <sub>HZ</sub>  | _                                               | 10  | _                        | 10  | ns   |  |
| /OE Output Floating Time               | t <sub>OHZ</sub> | —                                               | 10  | —                        | 10  | ns   |  |
| /LB, /UB Output Floating Time          | t <sub>BHZ</sub> |                                                 | 10  | —                        | 10  | ns   |  |
| Address Transition Time <sup>*1</sup>  | t <sub>AX</sub>  | _                                               | 15  |                          | 15  | ns   |  |

\*1: Same parameters with the Write cycle.

### (2) Write Cycle

|                                             |                  | Va                                  | lue | Va                     |      |    |
|---------------------------------------------|------------------|-------------------------------------|-----|------------------------|------|----|
| Parameter                                   | Symbol           | bol (V <sub>DD</sub> =1.8V to 2.5V) |     | (V <sub>DD</sub> =2.5) | Unit |    |
|                                             |                  | Min                                 | Max | Min                    | Max  |    |
| Write Cycle Time                            | twc              | 120                                 | —   | 120                    | _    | ns |
| /CE Active Time                             | t <sub>CA</sub>  | 65                                  | —   | 65                     |      | ns |
| /CE↓ to /WE↑ Time                           | t <sub>CW</sub>  | 65                                  | —   | 65                     |      | ns |
| Pre-charge Time                             | t <sub>PC</sub>  | 55                                  | —   | 55                     |      | ns |
| Write Pulse Width                           | t <sub>WP</sub>  | 20                                  | —   | 20                     | _    | ns |
| Address Setup Time                          | t <sub>AS</sub>  | 0                                   | —   | 0                      | _    | ns |
| Address Hold Time                           | t <sub>AH</sub>  | 65                                  | —   | 65                     | _    | ns |
| /WE↓ to /CE↑ Time                           | t <sub>WLC</sub> | 20                                  | —   | 20                     | _    | ns |
| (/UB or /LB) $\downarrow$ to /CE $\uparrow$ | t <sub>BLC</sub> | 20                                  | _   | 20                     | —    | ns |
| Address Transition to /WE↑ Time             | t <sub>AWH</sub> | 135                                 | —   | 120                    | _    | ns |
| /WE↑ to Address Transition Time             | t <sub>WHA</sub> | 0                                   | —   | 0                      | _    | ns |
| Data Setup Time                             | t <sub>DS</sub>  | 10                                  | —   | 10                     | _    | ns |
| Data Hold Time                              | t <sub>DH</sub>  | 0                                   | —   | 0                      | _    | ns |
| /WE Output Floating Time                    | t <sub>WZ</sub>  | —                                   | 10  | _                      | 10   | ns |
| /WE Output Access Time <sup>*1</sup>        | t <sub>WX</sub>  | 10                                  | —   | 10                     | _    | ns |
| Write Setup Time <sup>*1</sup>              | tws              | 0                                   | —   | 0                      | _    | ns |
| Write Hold Time <sup>*1</sup>               | t <sub>WH</sub>  | 0                                   | —   | 0                      | _    | ns |
| /CE Output Floating Time                    | t <sub>HZ</sub>  | —                                   | 10  | _                      | 10   | ns |
| Address transition Time                     | t <sub>AX</sub>  | _                                   | 15  | _                      | 15   | ns |
| /UB, /LB Write Pulse Width                  | t <sub>WP2</sub> | 20                                  |     | 20                     |      | ns |
| /WE=L to (/UB, /LB)=H period                | t <sub>WP3</sub> | 20                                  |     | 20                     |      | ns |

#### (3) Page Mode Read/Write Cycle

| Parameter                           | Symbol            | Value<br>Symbol (V <sub>DD</sub> =1.8V to 2.5V) |     | Value<br>(V <sub>DD</sub> =2.5V to 3.6V) |     | Unit |
|-------------------------------------|-------------------|-------------------------------------------------|-----|------------------------------------------|-----|------|
|                                     | -                 | Min                                             | Max | Min                                      | Max |      |
| Page Mode Write Cycle Time          | t <sub>PWC</sub>  | 25                                              | —   | 25                                       | —   | ns   |
| Page Mode Write Pulse Width         | t <sub>WPP</sub>  | 16                                              | —   | 16                                       | —   | ns   |
| Page Address Setup Time (/WE=L)     | t <sub>ASP</sub>  | 8                                               | —   | 8                                        | —   | ns   |
| Page Address Hold Time (/WE=L)      | t <sub>AHP</sub>  | 15                                              | —   | 15                                       | —   | ns   |
| Page Address Access Time            | t <sub>AAP</sub>  | —                                               | 25  | —                                        | 25  | ns   |
| Page Address Data Hold Time         | t <sub>OHP</sub>  | 3                                               | —   | 3                                        | —   | ns   |
| Page Mode Read Cycle Time           | t <sub>PRCA</sub> | 25                                              | —   | 25                                       | —   | ns   |
| Page Mode Write Pre Charge<br>Width | t <sub>WPHP</sub> | 6                                               | _   | 6                                        | _   | ns   |

#### (4) Power ON/OFF Sequence and Sleep Mode Cycle

| Parameter                                  | Symbol            | Va  | Unit |      |
|--------------------------------------------|-------------------|-----|------|------|
| Parameter                                  | Symbol            | Min | Max  | Unit |
| /CE level hold time for Power ON           | t <sub>PU</sub>   | 450 |      | μs   |
| /CE level hold time for Power OFF          | t <sub>PD</sub>   | 85  |      | ns   |
| Power supply rising time                   | t <sub>VR</sub>   | 50  |      | μs/V |
| Power supply falling time                  | t <sub>VF</sub>   | 100 |      | μs/V |
| /ZZ active time                            | t <sub>ZZL</sub>  | 1   |      | μs   |
| Sleep mode enable time                     | t <sub>ZZEN</sub> |     | 0    | μs   |
| /CE level hold time for Sleep mode release | t <sub>ZZEX</sub> | 450 |      | μs   |

#### 3. Pin Capacitance

| Parameter                          | Symbol           | Condition                                                | Value |     |     | Unit |
|------------------------------------|------------------|----------------------------------------------------------|-------|-----|-----|------|
| Falameter                          | Symbol           | Condition                                                | Min   | Тур | Max | Unit |
| Input Capacitance                  | C <sub>IN</sub>  | N _ 2 2 N                                                | —     | —   | 9   | pF   |
| Input/Output Capacitance (I/O pin) | C <sub>I/O</sub> | $V_{DD} = 3.3 V,$<br>f = 1 MHz, T <sub>A</sub> = + 25 °C | —     | —   | 9   | pF   |
| /ZZ Pin Input Capacitance          | C <sub>ZZ</sub>  | $1 - 1$ MHz, $1_A - + 25$ C                              | _     | —   | 9   | pF   |

### ■ AC Test Load Circuit



### TIMING DIAGRAMS



# 1. Read Cycle Timing 1 (/CE, /OE, /UB, /LB Control)







#### 4. Write Cycle Timing 1 (/WE Control)

### 5. Write Cycle Timing 2 (/CE Control)



### 6. Write Cycle Timing 3 (Address Access and /WE Control)





### 7. Write Cycle Timing 4 (/UB(/LB) Access)





# 9. Sleep Mode Timing



#### POWER ON/OFF SEQUENCE



#### ■ FRAM CHARACTERISTICS

| Item                               | Min        | Max | Unit         | Parameter                                                  |
|------------------------------------|------------|-----|--------------|------------------------------------------------------------|
| Read/Write Endurance <sup>*1</sup> | 1014       | _   | Times/64bits | Operation Ambient Temperature $T_A = +85 ^{\circ}\text{C}$ |
| 1                                  |            | _   |              | Operation Ambient Temperature $T_A = +85 ^{\circ}\text{C}$ |
| Data Retention <sup>*2</sup>       | 95         | _   | Years        | Operation Ambient Temperature $T_A = +55 \text{ °C}$       |
|                                    | $\geq$ 200 | _   |              | Operation Ambient Temperature $T_A = +35 \text{ °C}$       |

\*1: Total number of reading and writing defines the minimum value of endurance, as an FRAM memory operates with destructive readout mechanism.

\*2: Minimum values define retention time of the first reading/writing data right after shipment, and these values are calculated by qualification results.

#### NOTE ON USE

• We recommend programming of the device after reflow. Data written before reflow cannot be guaranteed.

### ESD AND LATCH-UP

| Test                                                    | DUT                                         | Value                   |
|---------------------------------------------------------|---------------------------------------------|-------------------------|
| ESD HBM (Human Body Model)<br>JESD22-A114 compliant     |                                             | $\geq  2000 \text{ V} $ |
| ESD CDM (Charged Device Model)<br>JESD22-C101 compliant | MB85R8M2TAFN-G-JAE2<br>MB85R8M2TABGL-G-JAE1 | $\geq$  1000 V          |
| Latch-Up (C-V Method)<br>Proprietary method             |                                             | $\geq$  200 V           |

#### - C-V method of Latch-Up Resistance Test



Note: Charge voltage alternately switching 1 and 2 approximately 2 sec intervals. This switching process is considered as one cycle.

Repeat this process 5 times. However, if the latch-up condition occurs before completing 5 times, this test must be stopped immediately.

# REFLOW CONDITIONS AND FLOOR LIFE

[ JEDEC MSL ] : Moisture Sensitivity Level 3 (IPC/JEDEC J-STD-020E)

### ■ CURRENT STATUS ON CONTAINED RESTRICTED SUBSTANCES

This product complies with the regulations of REACH Regulations, EU RoHS Directive and China RoHS.

# ORDERING INFORMATION

| Part Number          | Package             | Shipping form | Minimum shipping<br>quantity |  |
|----------------------|---------------------|---------------|------------------------------|--|
| MB85R8M2TAFN-G-JAE2  | 44-pin plastic TSOP | Tray          | *                            |  |
| MB85R8M2TABGL-G-JAE1 | 48-pin plastic FBGA | Tray          | *                            |  |

\*: Please contact our sales office about minimum shipping quantity.

# ■ PACKAGE DIMENSIONS





# PACKAGE DIMENSIONS(Continued)





# MARKING(Examples)



#### PACKING

### (1)MB85R8M2TABGL-G-JAE1

1.1 Tray dimensions



#### 1.2 IC orientation



#### 1.3 Product label indicators

Label I: Label on Inner box/Moisture Barrier Bag/ (It sticks it on the reel for the emboss taping) [C-3 Label (50mm x 100mm) Supplemental Label (20mm x 100mm)]

| XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX                                                            | C3-Label           |
|---------------------------------------------------------------------------------------------------|--------------------|
| (3N)1 XXXXXXXXXXXX XXX (LEAD FREE mark)<br>(Part number and quantity)<br>QC PASS                  |                    |
| (3N)2 XXXXXXXXX XXXXXX<br>                                                                        |                    |
| XXX pcs (Quantity)<br>XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX                                        |                    |
| bar code) XXXX/XX/XX (Packed years/month/day) ASSEMBLED IN xxxx XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | Perforated line    |
| (FJ control number bar code)<br>XXXX XXX XXX<br>XXXXXXXXXXXXXXXXXXXXXXX                           | Supplemental Label |
| XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX                                                            |                    |

#### 1.4 Dimensions for container

(1) Dimensions for inner box



#### (Dimensions in mm)

(2) Dimensions for outer box



(Dimensions in mm)

# (2)MB85R8M2TAFN-G-JAE2

#### 2.1 Tray dimensions



#### 2.2 IC orientation



#### 2.3 Product label indicators

Label I: Label on Inner box/Moisture Barrier Bag/ (It sticks it on the reel for the emboss taping) [C-3 Label (50mm x 100mm) Supplemental Label (20mm x 100mm)]



- 2.4 Dimensions for container
- (1) Dimensions for inner box



- (Dimensions in mm)
- (2) Dimensions for outer box



(Dimensions in mm)

# ■ MAJOR CHANGES IN THIS EDITION

A change on a page is indicated by a vertical line drawn on the left side of that page.

| F | Page | Section            | Change Results                                             |
|---|------|--------------------|------------------------------------------------------------|
|   | 4    | ■ PIN DESCRIPTIONS | Pin Numbers(TSOP) are arranged to correspond to A0 to A18. |
|   | 22   | MARKING(Examples)  | Revised according to the latest information.               |

# FUJITSU SEMICONDUCTOR MEMORY SOLUTION LIMITED

Shin-Yokohama TECH Building, 3-9-1 Shin-Yokohama, Kohoku-ku, Yokohama, Kanagawa 222-0033, Japan https://www.fujitsu.com/jp/fsm/en/

#### All Rights Reserved.

All Rights Reserved. FUJITSU SEMICONDUCTOR MEMORY SOLUTION LIMITED, its subsidiaries and affiliates (collectively, "FUJITSU SEMICONDUCTOR MEMORY SOLUTION") reserves the right to make changes to the information contained in this document without notice. Please contact your FUJITSU SEMICONDUCTOR MEMORY SOLUTION sales representatives before order of FUJITSU SEMICONDUCTOR MEMORY SOLUTION device. Information contained in this document, such as descriptions of function and application circuit examples is presented solely for reference to examples of operations and uses of FUJITSU SEMICONDUCTOR MEMORY SOLUTION device. FUJITSU SEMICONDUCTOR MEMORY SOLUTION disclaims any and all warranties of any kind, whether express or implied, related to such information, including, without limitation, quality, accuracy, performance, proper operation of the device or non-infringement. If you develop equipment or product incorporating the FUJITSU SEMICONDUCTOR MEMORY SOLUTION device based on such information, you must assume any responsibility or liability arising out of or in connection with such information or any use thereof. FUJITSU SEMICONDUCTOR MEMORY SOLUTION assumes no responsibility or liability for any damages whatsoever arising out of or in connection with such information or any use thereof. any use thereof.

Nothing contained in this document shall be construed as granting or conferring any right under any patents, copyrights, or any other intellectual property rights of FUJITSU SEMICONDUCTOR MEMORY SOLUTION or any third party by license or otherwise, express or implied. FUJITSU SEMICONDUCTOR MEMORY SOLUTION assumes no responsibility or liability for any infringement of any intellectual property rights or other rights of third parties resulting from or in connection with the information contained herein or use thereof.

The products described in this document are designed, developed and manufactured as contemplated for general use including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high levels of safety is secured, could lead directly to death, personal injury, severe physical damage or other extremely high levels of safety is secured, could lead directly to death, personal injury, severe physical damage or other loss (including, without limitation, use in nuclear facility, aircraft flight control system, air traffic control system, mass transport control system, medical life support system and military application), or (2) for use requiring extremely high level of reliability (including, without limitation, submersible repeater and artificial satellite). FUJITSU SEMICONDUCTOR MEMORY SOLUTION shall not be liable for you and/or any third party for any claims or damages arising out of or in connection with above-mentioned uses of the products. Any semiconductor devices fail or malfunction with some probability. You are responsible for providing adequate designs and safeguards against injury, damage or loss from such failures or malfunctions, by incorporating safety design measures into your facility, equipments and products such as redundancy, fire protection, and prevention of overcurrent levels and other abnormal operating conditions. The products and technical information described in this document are subject to the Foreign Exchange and Foreign Trade Control Law of Iapan, and may be subject to export or import laws or regulations in U.S. or other countries. You are

Control Law of Japan, and may be subject to export or import laws or regulations in U.S. or other countries. You are responsible for ensuring compliance with such laws and regulations relating to export or re-export of the products and technical information described herein.

All company names, brand names and trademarks herein are property of their respective owners.

Edited: Marketing Division

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Kaga FEI:

MB85R8M2TABGL-G-JAE1 MB85R8M2TAFN-G-JAE2