# Table of Contents

Low Inductance Capacitors

<table>
<thead>
<tr>
<th>Section</th>
<th>Pages</th>
</tr>
</thead>
<tbody>
<tr>
<td>Introduction</td>
<td>2-3</td>
</tr>
<tr>
<td>Low Inductance Chip Capacitors</td>
<td>4-5</td>
</tr>
<tr>
<td>InterDigitated Capacitors</td>
<td>6-7</td>
</tr>
<tr>
<td>LICA® Low Inductance Decoupling Capacitor Arrays</td>
<td>8-9</td>
</tr>
<tr>
<td>Technical Articles</td>
<td>10-12</td>
</tr>
</tbody>
</table>

---

NOTICE: Specifications are subject to change without notice. Contact your nearest AVX Sales Office for the latest specifications. All statements, information and data given herein are believed to be accurate and reliable, but are presented without guarantee, warranty, or responsibility of any kind, expressed or implied. Statements or suggestions concerning possible use of our products are made without representation or warranty that any such use is free of patent infringement and are not recommendations to infringe any patent. The user should not assume that all safety measures are indicated or that other measures may not be required. Specifications are typical and may not apply to all applications.
Low Inductance Capacitors

Introduction

As switching speeds increase and pulse rise times decrease the need to reduce inductance becomes a serious limitation for improved system performance. Even the decoupling capacitors, that act as a local energy source, can generate unacceptable voltage spikes: \( V = L \frac{di}{dt} \). Thus, in high speed circuits, where \( \frac{di}{dt} \) can be quite large, the size of the voltage spike can only be reduced by reducing \( L \).

Figure 1 displays the evolution of ceramic capacitor toward lower inductance designs over the last few years. AVX has been at the forefront in the design and manufacture of these newer more effective capacitors.

LOW INDUCTANCE CHIP CAPACITORS

The total inductance of a chip capacitor is determined both by its length to width ratio and by the mutual inductance coupling between its electrodes. Thus a 1210 chip size has lower inductance than a 1206 chip. This design improvement is the basis of AVX's low inductance chip capacitors, LI Caps, where the electrodes are terminated on the long side of the chip instead of the short side. The 1206 becomes an 0612 as demonstrated in Figure 2. In the same manner, an 0805 becomes an 0508 and 0603 becomes an 0306. This results in a reduction in inductance from around 1200 \( \mu \text{H} \) for conventional MLC chips to below 400 \( \mu \text{H} \) for Low Inductance Chip Capacitors. Standard designs and performance of these LI Caps are given on pages 29 and 30.

LOW INDUCTANCE CHIP ARRAYS (LICA\textsuperscript{®})

Further reduction in inductance can be achieved by designing alternative current paths to minimize the mutual inductance factor of the electrodes (Figure 3). This is achieved by AVX's LICA\textsuperscript{®} product which was the result of a joint development between AVX and IBM. As shown in Figure 4, the charging current flowing out of the positive plate returns in the opposite direction along adjacent negative plates. This minimizes the mutual inductance.

The very low inductance of the LICA capacitor stems from the short aspect ratio of the electrodes, the arrangement of the tabs so as to cancel inductance, and the vertical aspect of the electrodes to the mounting surface.

INTERDIGITATED CAPACITORS

Multiple terminations of a capacitor will also help in reducing the parasitic inductance of the device. The IDC is such a device. By terminating one capacitor with 8 connections the ESL can be reduced even further. The measured inductance of the 0612 IDC is 120 \( \mu \text{H} \), while the 0508 comes in around 95 \( \mu \text{H} \). These FR4 mountable devices allow for even higher clock speeds in a digital decoupling scheme. Design and product offerings are shown on pages 31 and 32.

Figure 1. The evolution of Low Inductance Capacitors at AVX (values given for a 100 nF capacitor of each style)

Figure 2. Change in aspect ratio: 1206 vs. 0612

Figure 3. Net Inductance from design. In the standard Multilayer capacitor, the charge currents entering and leaving the capacitor create complementary flux fields, so the net inductance is greater. On the right, however, if the design permits the currents to be opposed, there is a net cancellation, and the inductance is much lower.
Low Inductance Capacitors

Introduction

Figure 4. LICA’s Electrode/Termination Construction. The current path is minimized – this reduces self-inductance. Current flowing out of the positive plate, returns in the opposite direction along the adjacent negative plate – this reduces the mutual inductance.

Also the effective current path length is minimized because the current does not have to travel the entire length of both electrodes to complete the circuit. This reduces the self inductance of the electrodes. The self inductance is also minimized by the fact that the charging current is supplied by both sets of terminals reducing the path length even further! The inductance of this arrangement is less than 50 pH, causing the self-resonance to be above 100 MHz for the same popular 100 nF capacitance. Parts available in the LICA design are shown on pages 33 and 34.

Figure 5 compares the self resonant frequencies of various capacitor designs versus capacitance values. The approximate inductance of each style is also shown.

Active development continues on low inductance capacitors. C4 termination with low temperature solder is now available for plastic packages. Consult AVX for details.

Figure 5

Self Resonant Frequency vs. Capacitance and Capacitor Design
Low Inductance Capacitors

0612/0508/0306 LICC (Low Inductance Chip Capacitors)

GENERAL DESCRIPTION

The total inductance of a chip capacitor is determined both by its length to width ratio and by the mutual inductance coupling between its electrodes. Thus a 1210 chip size has a lower inductance than a 1206 chip. This design improvement is the basis of AVX’s Low Inductance Chip Capacitors (LICC), where the electrodes are terminated on the long side of the chip instead of the short side. The 1206 becomes an 0612, in the same manner, an 0805 becomes an 0508, an 0603 becomes an 0306. This results in a reduction in inductance from the 1nH range found in normal chip capacitors to less than 0.4nH for LICCs. Their low profile is also ideal for surface mounting (both on the PCB and on IC package) or inside cavity mounting on the IC itself.

HOW TO ORDER

<table>
<thead>
<tr>
<th>Size</th>
<th>Voltage</th>
<th>Dielectric</th>
<th>Capacitance Code</th>
<th>Capacitance Tolerance</th>
<th>Failure Rate</th>
<th>Terminations</th>
<th>Packaging</th>
<th>Thickness</th>
</tr>
</thead>
<tbody>
<tr>
<td>0612</td>
<td>6.3V</td>
<td>C = X7R</td>
<td>2 Sig. Digits + Number of Zeros</td>
<td>K = ±10%</td>
<td>A = N/A</td>
<td>T = Plated Ni and Solder</td>
<td>2 = 7&quot; Reel</td>
<td>0.56 (0.022)</td>
</tr>
<tr>
<td>0508</td>
<td>10V</td>
<td>D = X5R</td>
<td></td>
<td>M = ±20%</td>
<td></td>
<td></td>
<td>4 = 13&quot; Reel</td>
<td>0.61 (0.024)</td>
</tr>
<tr>
<td>0612</td>
<td>16V</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>0.76 (0.030)</td>
</tr>
<tr>
<td>0612</td>
<td>25V</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1.02 (0.040)</td>
</tr>
<tr>
<td>0306</td>
<td>6.3V</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>1.27 (0.050)</td>
</tr>
</tbody>
</table>

PERFORMANCE CHARACTERISTICS

- Capacitance Tolerances: K = ±10%; M = ±20%
- Operation: X7R = -55°C to +125°C; X5R = -55°C to +85°C
- Temperature Coefficient: ±15% (UVDC)
- Voltage Ratings: 6.3V, 10, 16, 25 VDC
- Dissipation Factor: 6.3V = 6.5% max; 10V = 5.0% max; 16V = 3.5% max; 25V = 3.0% max
- Insulation Resistance (@+25°C, RVDC): 100,000MΩ min, or 1,000MΩ per µF min., whichever is less

TYPICAL INDUCTANCE

<table>
<thead>
<tr>
<th>Package Style</th>
<th>Measured Inductance (pH)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1206 MLCC</td>
<td>1200</td>
</tr>
<tr>
<td>0612 LICC</td>
<td>450</td>
</tr>
<tr>
<td>0508 LICC</td>
<td>400</td>
</tr>
<tr>
<td>0306 LICC</td>
<td>325</td>
</tr>
</tbody>
</table>

TYPICAL IMPEDANCE CHARACTERISTICS

*Note: See Range Chart for Codes
Low Inductance Capacitors

0612/0508/0306 LICC (Low Inductance Chip Capacitors)

**PHYSICAL DIMENSIONS AND PAD LAYOUT**

<table>
<thead>
<tr>
<th>SIZE</th>
<th>0306</th>
<th>0508</th>
<th>0612</th>
</tr>
</thead>
<tbody>
<tr>
<td>Length (MM)</td>
<td>0.81 ± 0.15 (0.032 ± 0.006)</td>
<td>1.27 ± 0.25 (0.050 ± 0.010)</td>
<td>1.60 ± 0.25 (0.063 ± 0.010)</td>
</tr>
<tr>
<td>Width (MM)</td>
<td>0.81 ± 0.15 (0.032 ± 0.006)</td>
<td>1.27 ± 0.25 (0.050 ± 0.010)</td>
<td>1.60 ± 0.25 (0.063 ± 0.010)</td>
</tr>
</tbody>
</table>

<p>| PHYSICAL CHIP DIMENSIONS mm (in) |</p>
<table>
<thead>
<tr>
<th>L</th>
<th>W</th>
<th>t</th>
</tr>
</thead>
<tbody>
<tr>
<td>0612</td>
<td>1.60 ± 0.25 (0.063 ± 0.010)</td>
<td>3.20 ± 0.25 (0.126 ± 0.010)</td>
</tr>
<tr>
<td>0508</td>
<td>1.27 ± 0.25 (0.050 ± 0.010)</td>
<td>2.00 ± 0.25 (0.080 ± 0.010)</td>
</tr>
<tr>
<td>0306</td>
<td>0.81 ± 0.15 (0.032 ± 0.006)</td>
<td>1.60 ± 0.15 (0.063 ± 0.006)</td>
</tr>
</tbody>
</table>

Consult factory for additional requirements

Solid = X7R  |  X5R  |

**PAD LAYOUT DIMENSIONS**

<table>
<thead>
<tr>
<th>Code</th>
<th>Thickness</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>0.61 (0.024)</td>
</tr>
<tr>
<td>S</td>
<td>0.56 (0.022)</td>
</tr>
<tr>
<td>V</td>
<td>0.76 (0.030)</td>
</tr>
<tr>
<td>W</td>
<td>1.02 (0.040)</td>
</tr>
<tr>
<td>A</td>
<td>1.27 (0.050)</td>
</tr>
</tbody>
</table>

Solid = X7R  |  X5R  |

0612  | 0.76 (0.030) | 3.05 (0.120) |
0508  | 0.51 (0.020) | 2.03 (0.080) |
0306  | 0.31 (0.012) | 1.52 (0.060) |
Low Inductance Capacitors

0612/0508 IDC (InterDigitated Capacitors)

GENERAL DESCRIPTION

• Very low equivalent series inductance (ESL), surface mountable, high speed decoupling capacitor in 0612 and 0508 case size.
• Measured inductances of 120 pH (for 0612) and 95 pH (for 0508) are the lowest in the FR4 mountable device family.
• Opposing current flow creates opposing magnetic fields. This causes the fields to cancel, effectively reducing the equivalent series inductance.
• Perfect solution for decoupling high speed microprocessors by allowing the engineers to lower the power delivery inductance of the entire system through the use of eight vias.
• Overall reduction in decoupling components due to very low series inductance and high capacitance.

HOW TO ORDER

<table>
<thead>
<tr>
<th>W</th>
<th>3</th>
<th>L</th>
<th>1</th>
<th>6</th>
<th>D</th>
<th>225</th>
<th>M</th>
<th>A</th>
<th>T</th>
<th>3</th>
<th>A</th>
</tr>
</thead>
<tbody>
<tr>
<td>Style</td>
<td>Case</td>
<td>Size</td>
<td>Low</td>
<td>Inductance</td>
<td>Number</td>
<td>of Caps</td>
<td>Voltage</td>
<td>Code</td>
<td>Capacitance</td>
<td>Tolerance</td>
<td>Failure</td>
</tr>
<tr>
<td>2 = 0508</td>
<td>1206 MLCC</td>
<td>ESL = 95pH</td>
<td>2</td>
<td>4V</td>
<td>6 = 6.3V</td>
<td>Z = 10V</td>
<td>Y = 16V</td>
<td>C = X7R</td>
<td>D = X5R</td>
<td>K = ±10%</td>
<td>M = ±20%</td>
</tr>
<tr>
<td>3 = 0612</td>
<td>Low Inductance</td>
<td>ESL = 120pH</td>
<td>3</td>
<td>4V</td>
<td>6 = 6.3V</td>
<td>Z = 10V</td>
<td>Y = 16V</td>
<td>C = X7R</td>
<td>D = X5R</td>
<td>K = ±10%</td>
<td>M = ±20%</td>
</tr>
</tbody>
</table>

PERFORMANCE CHARACTERISTICS

<table>
<thead>
<tr>
<th>Capacitance Tolerance</th>
<th>±20% Preferred (10% Available)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operation Temperature Range</td>
<td>X7R = -55°C to +125°C; X5R = -55°C to +85°C</td>
</tr>
<tr>
<td>Temperature Coefficient</td>
<td>±15% (0VDC)</td>
</tr>
<tr>
<td>Voltage Ratings</td>
<td>4, 6.3, 10, 16 VDC</td>
</tr>
<tr>
<td>Dissipation Factor</td>
<td>4V, 6.3V = 6.5% max; 10V = 5.0% max; 16V = 3.5% max</td>
</tr>
<tr>
<td>Insulation Resistance (@+25°C, RVDC)</td>
<td>100,000MΩ min, or 1,000MΩ per µF min., whichever is less</td>
</tr>
</tbody>
</table>

Dielectric Strength

No problems observed after 2.5 x RVDC for 5 seconds at 50mA max current

CTE (ppm/C)

12.0

Thermal Conductivity

4-5W/M K

Terminations Available

Plated Nickel and Solder

Max. Thickness

0.037" (0.95mm)

TYPICAL ESL AND IMPEDANCE

<table>
<thead>
<tr>
<th>Package Style</th>
<th>Measured Inductance (pH)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1206 MLCC</td>
<td>1200</td>
</tr>
<tr>
<td>0612 LICC</td>
<td>450</td>
</tr>
<tr>
<td><strong>0612 IDC</strong></td>
<td><strong>120</strong></td>
</tr>
<tr>
<td><strong>0508 IDC</strong></td>
<td><strong>95</strong></td>
</tr>
</tbody>
</table>

![Graph showing typical ESL and impedance values for different package styles.]
Low Inductance Capacitors

0612/0508 IDC (InterDigitated Capacitors)

### PHYSICAL DIMENSIONS AND PAD LAYOUT

<table>
<thead>
<tr>
<th>SIZE</th>
<th>Thin 0508</th>
<th>0508</th>
<th>Thin 0612</th>
<th>0612</th>
</tr>
</thead>
<tbody>
<tr>
<td>Length MM</td>
<td>2.03 ± 0.20 (0.080 ± 0.008)</td>
<td>2.03 ± 0.20 (0.080 ± 0.008)</td>
<td>3.20 ± 0.20 (0.126 ± 0.008)</td>
<td>3.20 ± 0.20 (0.126 ± 0.008)</td>
</tr>
<tr>
<td>Width MM</td>
<td>1.27 ± 0.20 (0.050 ± 0.008)</td>
<td>1.27 ± 0.20 (0.050 ± 0.008)</td>
<td>1.60 ± 0.20 (0.063 ± 0.008)</td>
<td>1.60 ± 0.20 (0.063 ± 0.008)</td>
</tr>
<tr>
<td>Terminal Pitch MM</td>
<td>0.508 REF</td>
<td>0.508 REF</td>
<td>0.76 REF</td>
<td>0.76 REF</td>
</tr>
<tr>
<td>Thickness MM</td>
<td>0.55 MAX (0.022) MAX</td>
<td>0.76 MAX (0.037) MAX</td>
<td>0.55 MAX (0.022) MAX</td>
<td>0.95 MAX (0.037) MAX</td>
</tr>
<tr>
<td>Inductance (pH)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### PHYSICAL CHIP DIMENSIONS

**0612**

<table>
<thead>
<tr>
<th>L</th>
<th>W</th>
<th>BW</th>
<th>BL</th>
<th>P</th>
<th>X</th>
<th>S</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.20 ± 0.20 (0.126 ± 0.008)</td>
<td>1.60 ± 0.20 (0.063 ± 0.008)</td>
<td>0.41 ± 0.10 (0.016 ± 0.004)</td>
<td>0.18 ± 0.05 (0.007 ± 0.003)</td>
<td>0.76 ± 0.10 (0.030 ± 0.004)</td>
<td>1.14 ± 0.10 (0.045 ± 0.004)</td>
<td>0.38 ± 0.10 (0.015 ± 0.004)</td>
</tr>
</tbody>
</table>

**0508**

<table>
<thead>
<tr>
<th>L</th>
<th>W</th>
<th>BW</th>
<th>BL</th>
<th>P</th>
<th>X</th>
<th>S</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.03 ± 0.20 (0.080 ± 0.008)</td>
<td>1.27 ± 0.20 (0.050 ± 0.008)</td>
<td>0.254 ± 0.10 (0.010 ± 0.004)</td>
<td>0.18 ± 0.05 (0.007 ± 0.003)</td>
<td>0.508 REF (0.020 REF)</td>
<td>0.76 ± 0.10 (0.030 ± 0.004)</td>
<td>0.254 ± 0.10 (0.010 ± 0.004)</td>
</tr>
</tbody>
</table>

#### PAD LAYOUT DIMENSIONS

**0612**

<table>
<thead>
<tr>
<th>A</th>
<th>B</th>
<th>C</th>
<th>D</th>
<th>E</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.89 (0.035)</td>
<td>1.65 (0.065)</td>
<td>2.54 (0.100)</td>
<td>0.46 (0.018)</td>
<td>0.76 (0.030)</td>
</tr>
</tbody>
</table>

**0508**

<table>
<thead>
<tr>
<th>A</th>
<th>B</th>
<th>C</th>
<th>D</th>
<th>E</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.64 (0.025)</td>
<td>1.27 (0.050)</td>
<td>1.91 (0.075)</td>
<td>0.28 (0.011)</td>
<td>0.51 (0.020)</td>
</tr>
</tbody>
</table>

Consult factory for additional requirements

**PHYSICAL CHIP DIMENSIONS**

**millimeters (inches)**

**0612**

<table>
<thead>
<tr>
<th>L</th>
<th>W</th>
<th>BW</th>
<th>BL</th>
<th>P</th>
<th>X</th>
<th>S</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.20 ± 0.20 (0.126 ± 0.008)</td>
<td>1.60 ± 0.20 (0.063 ± 0.008)</td>
<td>0.41 ± 0.10 (0.016 ± 0.004)</td>
<td>0.18 ± 0.05 (0.007 ± 0.003)</td>
<td>0.76 ± 0.10 (0.030 ± 0.004)</td>
<td>1.14 ± 0.10 (0.045 ± 0.004)</td>
<td>0.38 ± 0.10 (0.015 ± 0.004)</td>
</tr>
</tbody>
</table>

**0508**

<table>
<thead>
<tr>
<th>L</th>
<th>W</th>
<th>BW</th>
<th>BL</th>
<th>P</th>
<th>X</th>
<th>S</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.03 ± 0.20 (0.080 ± 0.008)</td>
<td>1.27 ± 0.20 (0.050 ± 0.008)</td>
<td>0.254 ± 0.10 (0.010 ± 0.004)</td>
<td>0.18 ± 0.05 (0.007 ± 0.003)</td>
<td>0.508 REF (0.020 REF)</td>
<td>0.76 ± 0.10 (0.030 ± 0.004)</td>
<td>0.254 ± 0.10 (0.010 ± 0.004)</td>
</tr>
</tbody>
</table>
Low Inductance Capacitors
LICA® (Low Inductance Decoupling Capacitor Arrays)

LICA® arrays utilize up to four separate capacitor sections in one ceramic body (see Configurations and Capacitance Options). These designs exhibit a number of technical advancements:

- Low Inductance features—
  - Low resistance platinum electrodes in a low aspect ratio pattern
  - Double electrode pickup and perpendicular current paths
  - C4 “flip-chip” technology for minimal interconnect inductance

HOW TO ORDER

**C4 AND PAD DIMENSIONS**

**TABLE 1**

<table>
<thead>
<tr>
<th>Typical Parameters</th>
<th>T55T</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Capacitance, 25°C</td>
<td>1.4</td>
<td>µF</td>
</tr>
<tr>
<td>Capacitance, 55°C</td>
<td>0.2</td>
<td>µF</td>
</tr>
<tr>
<td>Capacitance, 85°C</td>
<td>0.1</td>
<td>µF</td>
</tr>
<tr>
<td>Dissipation Factor 25°C</td>
<td>12</td>
<td>%</td>
</tr>
<tr>
<td>DC Resistance</td>
<td>2.0</td>
<td>kΩ</td>
</tr>
<tr>
<td>IR (Minimum @25°C)</td>
<td>500</td>
<td>V</td>
</tr>
<tr>
<td>Thermal Coefficient of Expansion</td>
<td>8.5</td>
<td>ppm/°C</td>
</tr>
<tr>
<td>Inductance: (Design Dependent)</td>
<td>15 to 120</td>
<td>Pico-Henries</td>
</tr>
<tr>
<td>Frequency of Operation</td>
<td>DC to 5 GHz</td>
<td></td>
</tr>
<tr>
<td>Ambient Temp Range</td>
<td>-55°C to 125°C</td>
<td></td>
</tr>
</tbody>
</table>

**TERMINATION OPTIONS**

C4 SOLDIER (97% Pb/3% Sn) BALLS

**TERMINATION OPTION P OR N**

**Code**

<table>
<thead>
<tr>
<th>(Body Height)</th>
<th>Width (W)</th>
<th>Length (L)</th>
<th>Height Body (Hb)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1.600mm</td>
<td>1.850mm</td>
<td>0.875mm</td>
</tr>
<tr>
<td>3</td>
<td>1.600mm</td>
<td>1.850mm</td>
<td>0.650mm</td>
</tr>
<tr>
<td>5</td>
<td>1.600mm</td>
<td>1.850mm</td>
<td>1.100mm</td>
</tr>
<tr>
<td>7</td>
<td>1.600mm</td>
<td>1.850mm</td>
<td>1.600mm</td>
</tr>
</tbody>
</table>
### LICA® TYPICAL PERFORMANCE CURVES

![Impedance vs. Frequency](image)

**Effect of Bias Voltage and Temperature on a 130 nF LICA® (T55T)**

**Impedance vs. Frequency**

### LICA VALID PART NUMBER LIST

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Voltage</th>
<th>Thickness (mm)</th>
<th>Capacitors per Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>LICA3T183M3FC4AA</td>
<td>25</td>
<td>0.650</td>
<td>4</td>
</tr>
<tr>
<td>LICA3T143P3FC4AA</td>
<td>25</td>
<td>0.850</td>
<td>4</td>
</tr>
<tr>
<td>LICA3T134M1FC1AA</td>
<td>25</td>
<td>0.875</td>
<td>1</td>
</tr>
<tr>
<td>LICA3T104P1FC1AA</td>
<td>25</td>
<td>0.875</td>
<td>1</td>
</tr>
<tr>
<td>LICA3T253M1FC4AA</td>
<td>25</td>
<td>0.875</td>
<td>4</td>
</tr>
<tr>
<td>LICA3T203P1FC4AA</td>
<td>25</td>
<td>0.875</td>
<td>4</td>
</tr>
<tr>
<td>LICA3T204M5FC1AA</td>
<td>25</td>
<td>1.100</td>
<td>1</td>
</tr>
<tr>
<td>LICA3T164P5FC1AA</td>
<td>25</td>
<td>1.100</td>
<td>1</td>
</tr>
<tr>
<td>LICA3T130M7FC1AB</td>
<td>25</td>
<td>1.600</td>
<td>1</td>
</tr>
<tr>
<td>LICA3T244P7FC1AB</td>
<td>25</td>
<td>1.600</td>
<td>1</td>
</tr>
<tr>
<td>LICA5T802M1FC4AB</td>
<td>50</td>
<td>0.875</td>
<td>4</td>
</tr>
<tr>
<td>LICA5T602P1FC4AB</td>
<td>50</td>
<td>0.875</td>
<td>4</td>
</tr>
</tbody>
</table>

**Extended Range**

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Voltage</th>
<th>Thickness (mm)</th>
<th>Capacitors per Package</th>
</tr>
</thead>
<tbody>
<tr>
<td>LICA3T104M3FC1A</td>
<td>25</td>
<td>0.650</td>
<td>1</td>
</tr>
<tr>
<td>LICA3T803P3FC1A</td>
<td>25</td>
<td>0.850</td>
<td>1</td>
</tr>
<tr>
<td>LICA3T503M3FC2A</td>
<td>25</td>
<td>0.850</td>
<td>2</td>
</tr>
<tr>
<td>LICA3T403P3FC2A</td>
<td>25</td>
<td>0.850</td>
<td>2</td>
</tr>
<tr>
<td>LICA3S213M3FC4A</td>
<td>25</td>
<td>0.650</td>
<td>4</td>
</tr>
</tbody>
</table>

### CONFIGURATION

#### Schematic

![Schematic](image)

#### Code Face

![Code Face](image)

### WAFFLE PACK OPTIONS FOR LICA®

- **Option “6”**
  - 100 pcs. per 2” x 2” package

- **Option “C”**
  - 400 pcs. per 4” x 4” package

**Note:** Standard configuration is Termination side down

### LICA® PACKAGING SCHEME “M” AND “R”

8mm conductive plastic tape on reel:

- **“M”=7’’ reel max. qty. 3,000**
- **“R”=13’’ reel max. qty. 8,000**

- Wells for LICA® part, C4 side down: 1.75mm x 2.01mm x 1.27mm deep on 4mm centers
- 0.64mm Push Holes

- 5sprocket Holes: 1.55mm, 4mm pitch

![Packaging Scheme](image)
**DECOUPLING: BASICS**

*By Arch Martin*

**AVX Corporation**

**Myrtle Beach, SC**

This paper discusses the characteristics of multilayer ceramic capacitors in decoupling applications and compares their performance with other types of decoupling capacitors. A special high-frequency test circuit is described and the results obtained using various types of capacitors are shown.


**FUNCTIONAL TESTING OF DECOUPLING CAPACITORS FOR DYNAMIC RAMs**

*By Arch G. Martin*  
*Ward Parkinson*

**AVX Corporation**  
**Micron Technology, Inc.**

**Myrtle Beach, SC**  
**Boise, Idaho**

Comparative performance of various types of distributed decoupling capacitors both with and without bulk tantalum capacitors is shown under actual operating conditions in a 64K dynamic RAM memory board designed especially for high-frequency in-use testing. Multilayer ceramic capacitors are shown to be effective and economical even without using bulk tantalum capacitors for decoupling.


**IMPROVED NOISE SUPPRESSION VIA MULTILAYER CERAMIC CAPACITORS (MLCs) IN POWER-ENTRY DECOUPLING**

*By Arch G. Martin*  
*R. Kenneth Keenan*

**AVX Corporation**  
**TKC**

**Myrtle Beach, SC**  
**Pinellas Park, FL**

A new decoupling technique is proposed for surface mounted designs that recommends using 0.1 µF MLCs as the circuit-level decoupling capacitors and 1.0 µF to 10 µF MLCs in place of the tantalum as the board-level power-entry capacitor. This combination of MLCs on each PCB coupled with a single system level tantalum or aluminum is probably an optimum arrangement; performance is enhanced, and cost is not increased.


**INDUCTANCE MEASUREMENTS FOR MULTI-TERMINAL DEVICES**

*By Ben Smith*

**AVX Corporation**

**801 17th Avenue South**  
**Myrtle Beach, SC 29578**

New innovations in both the telecommunication industry as well as the computer industry have mandated a need for using low inductance capacitive devices in power supply decoupling applications. With this being the case, different concepts for the construction of these devices have recently been the key to the success of reaching inductances of less than 50pH. There is, however, a significant bottleneck to the new innovation process due to measurement techniques. Most of the newer devices are using techniques such as multi-path current flow, short length, and equal and opposite current injection techniques to achieve low inductance levels. Also, coupled with these new designs is the need for higher energy storage capabilities and thus more capacitance. All of these effects are presenting more complex tasks in the measurement process. This paper gives both a generic approach for measurement as well as an exact approach specifically for the Interdigitated (IDC) type devices.

http://www.avxcorp.com/docs/techinfo/immtd.pdf
INTERCONNECT SCHEMES FOR LOW INDUCTANCE CERAMIC CAPACITORS

By Jeff Cain, Ph.D.
AVX Corporation
Myrtle Beach, SC 29578
(843) 946-0484

As digital electronic systems continue to operate at higher and higher frequencies, the use of low inductance decoupling capacitors continues to increase. The parasitic inductance of the devices themselves is important, but the method used to connect the components to the system, such as printed circuit boards (PCB), is also a considerable factor. Adding inductance in the connection scheme can eliminate some of the effectiveness of the use of these low inductance elements. This paper will examine some of the different schemes utilized at the board level to minimize the loop inductance of the decoupling capacitors.


INTRODUCTION TO CHOOSING MLC CAPACITORS FOR BYPASS/DECOUPLING APPLICATIONS

By Yun Chase
AVX Corporation
801 17th Avenue South
Myrtle Beach, SC 29577

Methods to ensure signal integrity using decoupling capacitors have been the topic of many papers in the past as well as in the present. One can find equally many methods of decoupling as well. This paper will illustrate one of these established methods and introduce it in a theoretical sense using the most simplistic of terms. The paper will also describe the methods of the past (in slow speed systems) and the practices of the present (in high speed systems).


LOW INDUCTANCE CAPACITORS FOR DIGITAL CIRCUITS

By John Galvagni
AVX Corporation
Myrtle Beach, SC

Ceramic capacitors have become one of the limiting factors in digital circuits because of intrinsic characteristics such as equivalent series resistance and inductance. There are many things which could be done to mitigate that, and we describe some of those in this paper. AVX's DCAP capacitor, developed with and for IBM) is used as a benchmark to show how much can be done to improve the situation. We compare and contrast that part to those currently available.

http://www.avxcorp.com/docs/techinfo/LI_TI.pdf

PARASITIC INDUCTANCE OF MULTILAYER CERAMIC CAPACITORS

By Jeff Cain, Ph.D.
AVX Corporation

The parasitic inductance of multilayer ceramic capacitors (MLCCs) is becoming more important in the decoupling of high speed digital systems. There exists conflicting data and statements on the parasitic inductance of the MLCC. This work shows the measurement techniques of the inductance parameters, focusing mainly on the fixturing needed to accurately measure the chips. The effects of various compensation and calibration methods will also be demonstrated. A comprehensive table will be shown that includes the parasitic inductance for a range of MLCCs from 0402 through 1210.

New, more recent data supports the conclusions of this study, however they prove the original data in this article to be inaccurate. New data shown in this catalog is believed to be true but is subject to measure and test fixture accuracy.

PE SERIES CAPACITORS DECOUPLING AND/OR FILTERING
By John D. Prymak
AVX Corporation
Decoupling is a means of eliminating or reducing those elements which restrict high speed operations. Filtering is driven by two considerations – emission and susceptance. The noise generated in high speed digital operations may need to be reduced, to achieve accepted levels of emission to prevent interference with other systems. Also, the system itself may have its distinct level of noise tolerance which would require filtering selected inputs to maintain integrity of the logic circuit operations. The solution to a decoupling problem may assist filtering, and vice versa; but, the optimum solution to either is not the optimum solution for the other. The PE devices were originally designed for filtering, and then were later designed for decoupling. The application defines the requirement and the optimum design.

So many electrons, so little time...
THE NEED FOR LOW INDUCTANCE CAPACITORS
By John Galvagni, Sara Randall, Paul Roughan and Allen Templeton
AVX Corporation
17th Ave. South
Myrtle Beach, SC 29578
High di/dt ratios, large current pulses over short times, are an inevitable part of today’s fast electronic circuitry. They can cause high voltage spikes when passing through paths that have inductance. The task of the designer then, is to have high energies available, but not the associated voltage excursions, by reducing the total inductance. Eliminating wire bonds, reducing path lengths, and using low inductance components is the regimen. This paper describes the availability of capacitors that can go a long way to providing the energies needed, but simultaneously, lower the intrinsic inductance it contributes. We will review the source of the inductance, the current components available, and other advances that will give the designer a more useful menu.

THE EFFECTS OF ESR AND ESL IN DIGITAL DECOUPLING APPLICATIONS
By Jeff Cain, Ph.D.
AVX Corporation
It is common place for digital integrated circuits to operate at switching frequencies of 100 MHz and above, even at the circuit board level. As these frequencies continue to increase, the parasitic of the decoupling capacitors must be considered. A study on the effects of equivalent series resistance (ESR) and equivalent series inductance (ESL) in a typical digital decoupling application is presented. Utilizing SPICE, it can be shown that the ESR and ESL of chip capacitors can dramatically alter the voltage seen by the integrated circuit (IC) By changing the values of the parasitics and comparing the results to the ideal case for a variety of frequencies, some common decoupling design rules are formulated.
Contact:

USA

AVX Myrtle Beach, SC
Corporate Offices
Tel: 843-448-9411
FAX: 843-626-5292

AVX Northwest, WA
Tel: 360-669-8746
FAX: 360-699-8751

AVX North Central, IN
Tel: 317-848-7153
FAX: 317-844-9314

AVX Mid/Pacific, MN
Tel: 952-974-9155
FAX: 952-974-9179

AVX Southwest, AZ
Tel: 480-539-1496
FAX: 480-539-1501

AVX South Central, TX
Tel: 972-669-1223
FAX: 972-669-2090

AVX Southeast, NC
Tel: 919-878-6357
FAX: 919-878-6462

AVX Canada
Tel: 905-564-8959
FAX: 905-564-9728

EUROPE

AVX Limited, England
European Headquarters
Tel: ++44 (0) 1252 770000
FAX: ++44 (0) 1252 770001

AVX S.A., France
Tel: ++33 (1) 69.18.46.00
FAX: ++33 (1) 69.28.73.87

AVX GmbH, Germany - AVX
Tel: ++49 (0) 8131 9004-0
FAX: ++49 (0) 8131 9004-44

AVX GmbH, Germany - Elco
Tel: ++49 (0) 2741 2990
FAX: ++49 (0) 2741 299133

AVX srl, Italy
Tel: ++390 (0)2 614571
FAX: ++390 (0)2 614 2576

AVX Czech Republic, s.r.o.
Tel: ++420 (0)467 558340
FAX: ++420 (0)467 558345

ASIA-PACIFIC

AVX/Kyocera, Singapore
Asia-Pacific Headquarters
Tel: (65) 258-2833
FAX: (65) 350-4880

AVX/Kyocera, Hong Kong
Tel: (852) 2-363-3303
FAX: (852) 2-765-8185

AVX/Kyocera, Korea
Tel: (82) 2-785-6504
FAX: (82) 2-784-5411

AVX/Kyocera, Taiwan
Tel: (886) 2-2696-4636
FAX: (886) 2-2696-4237

AVX/Kyocera, China
Tel: (86) 21-6249-0314-16
FAX: (86) 21-6249-0313

AVX/Kyocera, Malaysia
Tel: (60) 4-228-1190
FAX: (60) 4-228-1196

Elco, Japan
Tel: 045-943-2906/7
FAX: 045-943-2910

Kyocera, Japan - AVX
Tel: (81) 75-604-3426
FAX: (81) 75-604-3425

Kyocera, Japan - KDP
Tel: (81) 75-604-3424
FAX: (81) 75-604-3425

http://www.avxcorp.com