# MX25U51279G-Automotive 1.8V, 512M-BIT [x 1/x 2/x 4] CMOS MXSMIO® (SERIAL MULTI I/O) FLASH MEMORY # **Key Features** - Default 10 dummy cycle for Fast Read Operation - Quad I/O mode is permanently enabled - Support DTR (Double Transfer Rate) Mode - 8/16/32/64 byte Wrap-Around Read Mode # **Contents** | 1. I | FEATU | RES | 5 | |------|--------------|---------------------------------------------------------------------|----| | 2. ( | GENER | AL DESCRIPTION | 6 | | | | Table 1. Read performance Comparison | 6 | | 3. I | PIN CO | NFIGURATIONS | | | | | Table 2. PIN DESCRIPTION | 7 | | 4. I | вьоск | DIAGRAM | | | 5. I | MEMOF | RY ORGANIZATION | 9 | | 6. I | DATA P | ROTECTION | 10 | | | 6-1. | Block lock protection | | | | | Table 3. Protected Area Sizes | 11 | | | 6-2. | Additional 8K-bit secured OTP | | | | | Table 4. 8K-bit Secured OTP Definition | 12 | | 7. I | DEVICE | OPERATION | 13 | | | 7-1. | 256Mb Address Protocol | | | | 7-2. | Quad Peripheral Interface (QPI) Read Mode | | | 8. ( | COMMA | AND SET | | | | | Table 5. Read/Write Array Commands | | | | | Table 6. Read/Write Array Commands (4 Byte Address Command Set) | | | | | Table 7. Register/Setting Commands | | | | | Table 8. ID/Security Commands | | | | DE 010- | Table 9. Reset Commands | | | 9. I | | TER DESCRIPTION | | | | 9-1. | Status Register | | | | 9-2. | Configuration Register | | | | 9-3.<br>9-4. | Configuration Register 2 Security Register | | | | <i>3</i> −4. | Table 10. Security Register Definition | | | 10 | COMM | IAND DESCRIPTION | | | | | Write Enable (WREN) | | | | | Write Disable (WRDI) | | | | | Read Identification (RDID) | | | | | Release from Deep Power-down (RDP), Read Electronic Signature (RES) | | | | 10-5. | Read Electronic Manufacturer ID & Device ID (REMS) | | | | 10-6. | QPI ID Read (QPIID) | | | | | Table 11. ID Definitions | 36 | | | | Read Status Register (RDSR) | | | | | Read Configuration Register (RDCR) | | | | 10-9. | Write Status Register (WRSR) | | | | | Table 12. Protection Modes | | | | | Read Configuration Register 2 (RDCR2) | | | | | Write Configuration Register 2 (WRCR2) | | | | 10-12. | Enter 4-byte mode (EN4B) | 46 | | 10-1 | 3. Exit 4-byte mode (EX4B) | 46 | |---------|----------------------------------------------------------|-----| | 10-1 | 4. Read Data Bytes (READ) | 47 | | 10-1 | 5. Read Data Bytes at Higher Speed (FAST_READ) | 48 | | 10-1 | 6. Dual Output Read Mode (DREAD) | 49 | | 10-1 | 7. 2 x I/O Read Mode (2READ) | 50 | | 10-1 | 8. Quad Read Mode (QREAD) | 51 | | 10-1 | 9. 4 x I/O Read Mode (4READ) | 52 | | 10-2 | 0. 4 x I/O Double Transfer Rate Read Mode (4DTRD) | 54 | | | 1. Preamble Bit | | | | 2. 4 Byte Address Command Set | | | | 3. Performance Enhance Mode | | | | 4. Burst Read | | | | 5. Fast Boot | | | | 6. Sector Erase (SE) | | | | 7. Block Erase (BE32K) | | | | 8. Block Erase (BE) | | | | 9. Chip Erase (CE) | | | | 0. Page Program (PP) | | | | 1. 4 x I/O Page Program (4PP) | | | | 2. Deep Power-down (DP) | | | | 3. Enter Secured OTP (ENSO) | | | | 4. Exit Secured OTP (EXSO) | | | | 5. Read Security Register (RDSCUR) | | | | 6. Write Security Register (WRSCUR) | | | | 7. Write Protection Selection (WPSEL) | | | | 8. Advanced Sector Protection | | | 10-3 | 9. Program Suspend and Erase Suspend | | | 40.4 | Table 13. Acceptable Commands During Suspend | | | | Program Resume and Erase Resume A No Computing (NOR) | | | | 1. No Operation (NOP) | | | | 2. Software Reset (Reset-Enable (RSTEN) and Reset (RST)) | | | | al Flash Discoverable Parameter (SFDP) | | | | Read SFDP Mode (RDSFDP) | | | 12. ECC | (Error Checking and Correcting) | | | | Table 14. 16-Byte Chunks within a Page | | | | . ECS# (Error corrected Signal) Pin | | | 13. RES | ET | | | | Table 15. Reset Timing-(Power On) | | | | Table 16. Reset Timing-(Other Operation) | | | | VER-ON STATE | | | 15. ELE | CTRICAL SPECIFICATIONS | 103 | | | Table 17. ABSOLUTE MAXIMUM RATINGS | 103 | | | Table 18. CAPACITANCE TA = 25°C, f = 1.0 MHz | 103 | | | Table 19. DC CHARACTERISTICS | 105 | | Table 20. AC CHARACTERISTICS | 108 | |--------------------------------------------|-----| | 16. OPERATING CONDITIONS | 112 | | Table 21. Power-Up/Down Voltage and Timing | 114 | | 16-1. INITIAL DELIVERY STATE | | | 17. ERASE AND PROGRAMMING PERFORMANCE | 115 | | 18. DATA RETENTION | 115 | | 19. LATCH-UP CHARACTERISTICS | 115 | | 20. ORDERING INFORMATION | 116 | | 21. PART NAME DESCRIPTION | 117 | | 22. PACKAGE INFORMATION | 118 | | 23. REVISION HISTORY | 119 | # 1.8V 512M-BIT [x 1/x 2/x 4] CMOS MXSMIO® (SERIAL MULTI I/O) FLASH MEMORY #### 1. FEATURES #### **GENERAL** - Supports Serial Peripheral Interface -- Mode 0 and Mode 3 - Single Power Supply Operation - 1.7 to 2.0 volt for read, erase, and program operations - 512Mb: 536,870,912 x 1 bit structure or 268,435,456 x 2 bits (two I/O mode) structure or 134,217,728 x 4 bits (four I/O mode) structure - · Protocol Support - Single I/O, Dual I/O and Quad I/O - Latch-up protected to 100mA from -1V to Vcc +1V - · Fast read for SPI mode - Support fast clock frequency up to 166MHz - Support Fast Read, 2READ, DREAD, 4READ, QREAD instructions - Support DTR (Double Transfer Rate) Mode - Configurable dummy cycle number for fast read operation - Quad Peripheral Interface (QPI) available - Permanently fixed QE bit (The Quad Enable bit); QE=1 and 4 I/O mode is always enabled. - Equal Sectors with 4K byte each, or Equal Blocks with 32K byte each or Equal Blocks with 64K byte each - Any Block can be erased individually - Programming: - 256byte page buffer - Quad Input/Output page program(4PP) to enhance program performance - Typical 100,000 erase/program cycles - 20 years data retention - · Complies with AEC-Q100 #### **SOFTWARE FEATURES** - Input Data Format - 1-byte Command code - · Advanced Security Features - Block lock protection The BP0-BP3 and T/B status bits define the size of the area to be protected against program and erase instructions - Advanced sector protection function - Additional 8K bit security OTP - Features unique identifier - Factory locked identifiable, and customer lockable - Command Reset - Program/Erase Suspend and Resume operation - Electronic Identification - JEDEC 1-byte manufacturer ID and 2-byte device ID - RES command for 1-byte Device ID - REMS command for 1-byte manufacturer ID and 1-byte device ID - Support Serial Flash Discoverable Parameters (SFDP) mode #### HARDWARE FEATURES - SCLK Input - Serial clock input - SI/SIO0 - Serial Data Input or Serial Data Input/Output for 2 x I/O read mode and 4 x I/O read mode - SO/SIO1 - Serial Data Output or Serial Data Input/Output for 2 x I/O read mode and 4 x I/O read mode - SIO2 - Serial data Input & Output for 4 x I/O read mode - SIO3 - Serial data input & Output for 4 x I/O read mode - RESET# - Hardware Reset pin - PACKAGE - 24-Ball BGA (5x5 ball array) - All devices are RoHS Compliant and Halogenfree #### 2. GENERAL DESCRIPTION MX25U51279G is 512Mb bits Serial NOR Flash memory, which is configured as 67,108,864 x 8 internally. When it is in two or four I/O mode, the structure becomes 268,435,456 bits x 2 or 134,217,728 bits x 4. MX25U51279G feature a serial peripheral interface and software protocol allowing operation on a simple 3-wire bus while it is in single I/O mode. The three bus signals are a clock input (SCLK), a serial data input (SI), and a serial data output (SO). Serial access to the device is enabled by CS# input. When it is in two I/O read mode, the SI pin and SO pin become SIO0 pin and SIO1 pin for address/dummy bits input and data output. When it is in four I/O read mode, the SI pin and SO pin become SIO0 pin and SIO1 pin for address/dummy bits input and data output. The MX25U51279G MXSMIO® (Serial Multi I/O) provides sequential read operation on whole chip. After program/erase command is issued, auto program/erase algorithms which program/erase and verify the specified page or sector/block locations will be executed. Program command is executed on byte basis, or page (256 bytes) basis, or word basis for erase command is executed on sector (4K-byte), block (32K-byte), or block (64K-byte), or whole chip basis. To provide user with ease of interface, a status register is included to indicate the status of the chip. The status read command can be issued to detect completion status of a program or erase operation via WIP bit. Advanced security features enhance the protection and security functions, please see security features section for more details. When the device is not in operation and CS# is high, it is put in standby mode. The MX25U51279G utilizes Macronix's proprietary memory cell, which reliably stores memory contents even after 100,000 program and erase cycles. **Table 1. Read performance Comparison** | Numbers of<br>Dummy Cycles | Fast Read<br>(MHz) | Dual Output<br>Fast Read<br>(MHz) | Quad Output<br>Fast Read<br>(MHz) | Dual IO<br>Fast Read<br>(MHz) | Quad IO<br>Fast Read<br>(MHz) | Quad I/O DT<br>Read<br>(MHz) | |----------------------------|--------------------|-----------------------------------|-----------------------------------|-------------------------------|-------------------------------|------------------------------| | 4 | - | - | - | 84 | 70 | 42 | | 6 | 133 | 133 | 104 | 104 | 84 | 52 | | 8 | 133 | 133 | 133 | 133 | 104 | 66 | | 10 | 166 * | 166 * | 166 * | 166 * | 133 * | 122 * | Note: \* mean default status ### 3. PIN CONFIGURATIONS ### 24-Ball BGA (5x5 ball array) **Table 2. PIN DESCRIPTION** | SYMBOL | DESCRIPTION | |---------|---------------------------------------------------------------------------------------------| | CS# | Chip Select | | SCLK | Clock Input | | RESET# | Hardware Reset Pin Active low (Note1) | | ECS# | ECC Correction Signal (open drain) | | SI/SIO0 | Serial Data Input (for 1 x I/O)/ Serial Data Input & Output (for 2xI/O or 4xI/O read mode) | | SO/SIO1 | Serial Data Output (for 1 x I/O)/ Serial Data Input & Output (for 2xI/O or 4xI/O read mode) | | SIO2 | Serial Data Input & Output (for 4xI/O read mode) | | SIO3 | Serial Data Input & Output (for 4xI/O read mode) | | VCC | Power Supply | | GND | Ground | | NC | No Connection | | DNU | Do Not Use (It may connect to internal signal inside) | #### Note: 1. The pin of RESET# will remain internal pull up function while this pin is not physically connected in system configuration. However, the internal pull up function will be disabled if the system has physical connection to RESET# pin. ### 4. BLOCK DIAGRAM ### 5. MEMORY ORGANIZATION | | Block(64K-byte) | Block(32K-byte) | Sector | Address | s Range | | |---------------------------|-----------------|-----------------|--------|----------|----------|--------------------------| | | | | 16383 | 3FFF000h | 3FFFFFFh | | | | | 2047 | ÷ | : | : | <b>\</b> | | | 1023 | | 16376 | 3FF8000h | 3FF8FFFh | individual 16 sectors | | | 1023 | | 16375 | 3FF7000h | 3FF7FFFh | lock/unlock unit:4K-byte | | | | 2046 | | : | : | <b>^</b> | | | | | 16368 | 3FF0000h | 3FF0FFFh | | | | 1022 | 2045 | 16367 | 3FEF000h | 3FEFFFFh | | | | | | : | : | : | | | | | | 16360 | 3FE8000h | 3FE8FFFh | | | ÷ | | 2044 | 16359 | 3FE7000h | 3FE7FFFh | | | • | | | | i | : | | | individual block | | | 16352 | 3FE0000h | 3FE0FFFh | | | lock/unlock unit:64K-byte | | | 16351 | 3FDF000h | 3FDFFFFh | | | | | 2043 | | : | : | | | | 1021 | | 16344 | 3FD8000h | 3FD8FFFh | | | | 1021 | | 16343 | 3FD7000h | 3FD7FFFh | | | | | 2042 | | : | : | | | | | | 16336 | 3FD0000h | 3FD0FFFh | | individual block lock/unlock unit:64K-byte individual 16 sectors lock/unlock unit:4K-byte #### 6. DATA PROTECTION During power transition, there may be some false system level signals which result in inadvertent erasure or programming. The device is designed to protect itself from these accidental write cycles. The state machine will be reset as standby mode automatically during power up. In addition, the control register architecture of the device constrains that the memory contents can only be changed after specific command sequences have completed successfully. In the following, there are several features to protect the system from the accidental write cycles during VCC power-up and power-down or from system noise. - Valid command length checking: The command length will be checked whether it is at byte base and completed on byte boundary. - Write Enable (WREN) command: WREN command is required to set the Write Enable Latch bit (WEL) before other command to change data. - Deep Power Down Mode: By entering deep power down mode, the flash device also is under protected from writing all commands except Release from deep power down mode command (RDP) and Read Electronic Signature command (RES), Erase/Program suspend command, Erase/Program resume command and softreset command. - Advanced Security Features: there are some protection and security features which protect content from inadvertent write and hostile access. #### 6-1. Block lock protection - The Software Protected Mode (SPM) use (BP3, BP2, BP1, BP0 and T/B) bits to allow part of memory to be protected as read only. The protected area definition is shown as "Table 3. Protected Area Sizes", the protected areas are more flexible which may protect various area by setting value of BP0-BP3 bits. **Table 3. Protected Area Sizes** Protected Area Sizes (T/B bit = 0) | | Statu | ıs bit | | Protect Level | |-----|-------|--------|-----|-----------------------------------------------| | BP3 | BP2 | BP1 | BP0 | 512Mb | | 0 | 0 | 0 | 0 | 0 (none) | | 0 | 0 | 0 | 1 | 1 (1 block, protected block 1023rd) | | 0 | 0 | 1 | 0 | 2 (2 blocks, protected block 1022nd~1023rd) | | 0 | 0 | 1 | 1 | 3 (4 blocks, protected block 1020th~1023rd) | | 0 | 1 | 0 | 0 | 4 (8 blocks, protected block 1016th~1023rd) | | 0 | 1 | 0 | 1 | 5 (16 blocks, protected block 1008th~1023rd) | | 0 | 1 | 1 | 0 | 6 (32 blocks, protected block 992nd~1023rd) | | 0 | 1 | 1 | 1 | 7 (64 blocks, protected block 960th~1023rd) | | 1 | 0 | 0 | 0 | 8 (128 blocks, protected block 896th~1023rd) | | 1 | 0 | 0 | 1 | 9 (256 blocks, protected block 768th~1023rd) | | 1 | 0 | 1 | 0 | 10 (512 blocks, protected block 512nd~1023rd) | | 1 | 0 | 1 | 1 | 11 (1024 blocks, protected all) | | 1 | 1 | 0 | 0 | 12 (1024 blocks, protected all) | | 1 | 1 | 0 | 1 | 13 (1024 blocks, protected all) | | 1 | 1 | 1 | 0 | 14 (1024 blocks, protected all) | | 1 | 1 | 1 | 1 | 15 (1024 blocks, protected all) | ### Protected Area Sizes (T/B bit = 1) | | Statu | ıs bit | | Protect Level | |-----------------|-------|--------|---|--------------------------------------------| | BP3 BP2 BP1 BP0 | | | | 512Mb | | 0 | 0 | 0 | 0 | 0 (none) | | 0 | 0 | 0 | 1 | 1 (1 block, protected block 0th) | | 0 | 0 | 1 | 0 | 2 (2 blocks, protected block 0th~1st) | | 0 | 0 | 1 | 1 | 3 (4 blocks, protected block 0th~3rd) | | 0 | 1 | 0 | 0 | 4 (8 blocks, protected block 0th~7th) | | 0 | 1 | 0 | 1 | 5 (16 blocks, protected block 0th~15th) | | 0 | 1 | 1 | 0 | 6 (32 blocks, protected block 0th~31st) | | 0 | 1 | 1 | 1 | 7 (64 blocks, protected block 0th~63rd) | | 1 | 0 | 0 | 0 | 8 (128 blocks, protected block 0th~127th) | | 1 | 0 | 0 | 1 | 9 (256 blocks, protected block 0th~255th) | | 1 | 0 | 1 | 0 | 10 (512 blocks, protected block 0th~511th) | | 1 | 0 | 1 | 1 | 11 (1024 blocks, protected all) | | 1 | 1 | 0 | 0 | 12 (1024 blocks, protected all) | | 1 | 1 | 0 | 1 | 13 (1024 blocks, protected all) | | 1 | 1 | 1 | 0 | 14 (1024 blocks, protected all) | | 1 | 1 | 1 | 1 | 15 (1024 blocks, protected all) | #### 6-2. Additional 8K-bit secured OTP The secured OTP for unique identifier: to provide 8K-bit one-time program area for setting device unique serial number. Which may be set by factory or system customer. - Security register bit 0 indicates whether the chip is locked by factory or not. - To program the 8K-bit secured OTP by entering secured OTP mode (with Enter Security OTP command), and going through normal program procedure, and then exiting secured OTP mode by writing Exit Security OTP command. - Customer may lock-down the customer lockable secured OTP by writing WRSCUR(write security register) command to set customer lock-down bit1 as "1". Please refer to "Table 10. Security Register Definition" for security register bit definition and "Table 4. 8K-bit Secured OTP Definition" for address range definition. - Note: Once lock-down by factory or customer, the corresponding range cannot be changed any more. While in secured OTP mode, array access is not allowed. **Table 4. 8K-bit Secured OTP Definition** | Address range | Size | Lock-down | |---------------|----------|------------------------| | xxx000~xxx1FF | 4096-bit | Determined by Customer | | xxx200~xxx3FF | 4096-bit | Determined by Factory | #### 7. DEVICE OPERATION - 1. Before a command is issued, status register should be checked to ensure device is ready for the intended operation. - 2. When incorrect command is inputted to this device, this device becomes standby mode and keeps the standby mode until next CS# falling edge. In standby mode, SO pin of this device should be High-Z. - 3. When correct command is inputted to this device, this device becomes active mode and keeps the active mode until next CS# rising edge. - 4. Input data is latched on the rising edge of Serial Clock (SCLK) and data shifts out on the falling edge of SCLK. The difference of Serial mode 0 and mode 3 is shown as "Serial Modes Supported". - 5. For the following instructions: RDID, RDSR, RDSCUR, READ/READ4B, FAST\_READ/FAST\_READ4B, 2READ/2READ4B, DREAD/DREAD4B, 4READ/4READ4B, QREAD/QREAD4B, RDSFDP, RES, REMS, QPIID, RDDPB, RDSPB, RDLR, RDEAR, RDFBR, RDCR, RDCR2, the shifted-in instruction sequence is followed by a data-out sequence. After any bit of data being shifted out, the CS# can be high. For the following instructions: WREN, WRDI, WRSR, SE/SE4B, BE32K/BE32K4B, BE/BE4B, CE, PP/PP4B, 4PP/4PP4B, DP, ENSO, EXSO, WRSCUR, EN4B, EX4B, WPSEL, GBLK, GBULK, SUSPEND, RESUME, NOP, RSTEN, RST, EQIO, RSTQIO the CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed. - 6. During the progress of Write Status Register, Program, Erase operation, to access the memory array is neglected and not affect the current operation of Write Status Register, Program, Erase. Figure 1. Serial Modes Supported Note: CPOL indicates clock polarity of Serial master, CPOL=1 for SCLK high while idle, CPOL=0 for SCLK low while not transmitting. CPHA indicates clock phase. The combination of CPOL bit and CPHA bit decides which Serial mode is supported. Figure 2. Serial Input Timing Figure 3. Output Timing (STR mode) Figure 4. Output Timing (DTR mode) #### 7-1. 256Mb Address Protocol The original 24 bit address protocol of Serial NOR Flash can only access density size below 128Mb. For the memory device of 256Mb and above, the 32bit address is requested for access higher memory size. The MX25U51279G provides three different methods to access the whole density: #### (1) Command entry 4-byte address mode: Issue Enter 4-Byte mode command to set up the 4BYTE bit in Configuration Register bit. After 4BYTE bit has been set, the number of address cycle become 32-bit. #### (2) Extended Address Register (EAR): configure the memory device into four 128Mb segments to select which one is active through the EAR<0-1>. ### (3) 4-byte Address Command Set: When issuing 4-byte address command set, 4-byte address (A31-A0) is requested after the instruction code. Please note that it is not necessary to issue EN4B command before issuing any of 4-byte command set. ### **Enter 4-Byte Address Mode** In 4-byte Address mode, all instructions are 32-bits address clock cycles. By using EN4B and EX4B to enable and disable the 4-byte address mode. When 4-byte address mode is enabled, the EAR<0-1> becomes "don't care" for all instructions requiring 4-byte address. The EAR function will be disabled when 4-byte mode is enabled. #### **Extended Address Register** The device provides an 8-bit volatile register for extended Address Register: it identifies the extended address (A31~A24) above 128Mb density by using original 3-byte address. ### **Extended Address Register (EAR)** | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | A31 | A30 | A29 | A28 | A27 | A26 | A25 | A24 | For the MX25U51279G the A31 to A26 are Don't Care. During EAR, reading these bits will read as 0. The bit 0 is default as "0". Figure 7. EAR Operation Segments When under EAR mode, Read, Program, Erase operates in the selected segment by using 3-byte address mode. For the read operation, the whole array data can be continually read out with one command. Data output starts from the selected top or bottom 128Mb, but it can cross the boundary. When the last byte of the segment is reached, the next byte (in a continuous reading) is the first byte of the next segment. However, the EAR (Extended Address Register) value does not change. The random access reading can only be operated in the selected segment. The Chip erase command will erase the whole chip and is not limited by EAR selected segment. However, the sector erase, block erase, program operation are limited in selected segment and will not cross the boundary. Figure 5. Write EAR Register (WREAR) Sequence (SPI Mode) Figure 6. Write EAR Register (WREAR) Sequence (QPI Mode) Figure 8. Read EAR (RDEAR) Sequence (SPI Mode) Figure 9. Read EAR (RDEAR) Sequence (QPI Mode) #### 7-2. Quad Peripheral Interface (QPI) Read Mode QPI protocol enables user to take full advantage of Quad I/O Serial NOR Flash by providing the Quad I/O interface in command cycles, address cycles and as well as data output cycles. ### **Enable QPI mode** By issuing EQIO command (35h), the QPI mode is enabled. After QPI mode is enabled, the device enters quad mode (4-4-4) without QE bit status changed. Figure 10. Enable QPI Sequence ### Reset QPI (RSTQIO) To reset the QPI mode, the RSTQIO (F5H) command is required. After the RSTQIO command is issued, the device returns from QPI mode (4 I/O interface in command cycles) to SPI mode (1 I/O interface in command cycles). #### Note: For EQIO and RSTQIO commands, CS# high width has to follow "write spec" tSHSL for next instruction. Figure 11. Reset QPI Mode ### 8. COMMAND SET ### Table 5. Read/Write Array Commands | Command (byte) | READ<br>(normal read) | FAST READ<br>(fast read data) | 2READ<br>(2 x I/O read) | DREAD<br>(1I 2O read) | 4READ<br>(4 I/O read) | QREAD<br>(1I 4O read) | 4DTRD (Quad<br>I/O DT Read) | |----------------|--------------------------------------------|--------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------| | Mode | SPI | SPI | SPI | SPI | SPI/QPI | SPI | SPI/QPI | | Address Bytes | 3/4 | 3/4 | 3/4 | 3/4 | 3/4 | 3/4 | 3/4 | | 1st byte | 03 (hex) | 0B (hex) | BB (hex) | 3B (hex) | EB (hex) | 6B (hex) | ED (hex) | | 2nd byte | ADD1 | 3rd byte | ADD2 | 4th byte | ADD3 | 5th byte | | Dummy* | Dummy* | Dummy* | Dummy* | Dummy* | Dummy* | | Data Cycles | | | | | | | | | Action | n bytes read<br>out until CS#<br>goes high | n bytes read<br>out until CS#<br>goes high | n bytes read<br>out by 2 x I/O<br>until CS# goes<br>high | n bytes read<br>out by Dual<br>output until<br>CS# goes high | n bytes read<br>out by 4 x I/O<br>until CS# goes<br>high | n bytes read<br>out by Quad<br>output until<br>CS# goes high | n bytes read<br>out (Double<br>Transfer Rate)<br>by 4xl/O until<br>CS# goes high | | Command (byte) | PP<br>(page program) | 4PP<br>(quad page<br>program) | SE<br>(sector erase) | BE 32K<br>(block erase<br>32KB) | BE<br>(block erase<br>64KB) | CE<br>(chip erase) | |----------------|---------------------------------|-----------------------------------------------|---------------------------------|---------------------------------------|-----------------------------|------------------------| | Mode | SPI/QPI | SPI | SPI/QPI | SPI/QPI | SPI/QPI | SPI/QPI | | Address Bytes | 3/4 | 3/4 | 3/4 | 3/4 | 3/4 | 0 | | 1st byte | 02 (hex) | 38 (hex) | 20 (hex) | 52 (hex) | D8 (hex) | 60 or C7 (hex) | | 2nd byte | ADD1 | ADD1 | ADD1 | ADD1 | ADD1 | | | 3rd byte | ADD2 | ADD2 | ADD2 | ADD2 | ADD2 | | | 4th byte | ADD3 | ADD3 | ADD3 | ADD3 | ADD3 | | | 5th byte | | | | | | | | Data Cycles | 1-256 | 1-256 | | | | | | Action | to program the<br>selected page | quad input to<br>program the<br>selected page | to erase the<br>selected sector | to erase the<br>selected 32K<br>block | to erase the selected block | to erase whole<br>chip | <sup>\*</sup> Dummy cycle numbers will be different depending on the bit6 & bit 7 (DC0 & DC1) setting in configuration register. Notes 2: Please note the address cycles above are based on 3-byte address mode. After enter 4-byte address mode by EN4B command, the address cycles will be increased to 4byte. # Table 6. Read/Write Array Commands (4 Byte Address Command Set) | Command (byte) | READ4B | FAST<br>READ4B | 2READ4B | DREAD4B | 4READ4B | QREAD4B | 4DTRD4B<br>(Quad I/O DT<br>Read) | |----------------|----------------------------------------|----------------------------------------|-----------------|------------------------------------------------------------|----------|------------------------------------------------------------|----------------------------------------------------------------------------------| | Mode | SPI | SPI | SPI | SPI | SPI/QPI | SPI | SPI/QPI | | Address Bytes | 4 | 4 | 4 | 4 | 4 | 4 | 4 | | 1st byte | 13 (hex) | 0C (hex) | BC (hex) | 3C (hex) | EC (hex) | 6C (hex) | EE (hex) | | 2nd byte | ADD1 | 3rd byte | ADD2 | 4th byte | ADD3 | 5th byte | ADD4 | 6th byte | | Dummy* | Dummy* | Dummy* | Dummy* | Dummy* | Dummy* | | Data Cycles | | | | | | | | | Action | read data byte<br>by<br>4 byte address | read data byte<br>by<br>4 byte address | by 2 x I/O with | Read data byte<br>by Dual Output<br>with 4 byte<br>address | | Read data<br>byte by Quad<br>Output with 4<br>byte address | n bytes read<br>out (Double<br>Transfer Rate)<br>by 4xl/O until<br>CS# goes high | | Command | | | BE4B | BE32K4B | SE4B | |---------------|----------------|---------------|-----------------|-----------------|----------------| | (byte) | PP4B | 4PP4B | (block erase | (block erase | (Sector erase | | (byte) | | | 64KB) | 32KB) | 4KB) | | Mode | SPI/QPI | SPI | SPI/QPI | SPI/QPI | SPI/QPI | | Address Bytes | 4 | 4 | 4 | 4 | 4 | | 1st byte | 12 (hex) | 3E (hex) | DC (hex) | 5C (hex) | 21 (hex) | | 2nd byte | ADD1 | ADD1 | ADD1 | ADD1 | ADD1 | | 3rd byte | ADD2 | ADD2 | ADD2 | ADD2 | ADD2 | | 4th byte | ADD3 | ADD3 | ADD3 | ADD3 | ADD3 | | 5th byte | ADD4 | ADD4 | ADD4 | ADD4 | ADD4 | | 6th byte | | | | | | | Data Cycles | 1-256 | 1-256 | | | | | | to program the | Quad input to | to erase the | to erase the | to erase the | | | selected page | program the | selected (64KB) | selected (32KB) | selected (4KB) | | | with 4byte | selected page | block with | block with | sector with | | Action | address | with 4byte | 4byte address | 4byte address | 4byte address | | | | address | <b>_</b> | | | | | | | | | | | | | | | | | ## Table 7. Register/Setting Commands | Command<br>(byte) | WREN<br>(write enable) | WRDI<br>(write disable) | RDSR<br>(read status<br>register) | RDCR<br>(read<br>configuration<br>register) | WRSR<br>(write status/<br>configuration<br>register) | RDCR 2<br>(read<br>configuration<br>register 2) | WRCR2<br>(Write<br>configuration<br>register 2) | |-------------------|---------------------------------------------|-----------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------| | Mode | SPI/QPI | SPI/QPI | SPI/QPI | SPI/QPI | SPI/QPI | SPI | SPI | | 1st byte | 06 (hex) | 04 (hex) | 05 (hex) | 15 (hex) | 01 (hex) | 71 (hex) | 72 (hex) | | 2nd byte | | | | | Values | ADD1 | ADD1 | | 3rd byte | | | | | Values | ADD2 | ADD2 | | 4th byte | | | | | | ADD3 | ADD3 | | 5th byte | | | | | | ADD4 | ADD4 | | Data Cycles | | | | | 1-2 | 1 | 1 | | Action | sets the (WEL)<br>write enable<br>latch bit | resets the<br>(WEL) write<br>enable latch bit | to read out the<br>values of the<br>status register | to read out the<br>values of the<br>configuration<br>register | to write new<br>values of the<br>status/<br>configuration<br>register | | | | | | | 1 | | 1 | | I | |-------------------|-------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------|-----------------------|-----------------------|--------------------------------|------------------------------------------------------------| | Command<br>(byte) | RDEAR<br>(read extended<br>address<br>register) | WREAR<br>(write extended<br>address<br>register) | WPSEL<br>(Write Protect<br>Selection) | EQIO<br>(Enable QPI) | RSTQIO<br>(Reset QPI) | EN4B<br>(enter 4-byte<br>mode) | EX4B<br>(exit 4-byte<br>mode) | | Mode | SPI/QPI | SPI/QPI | SPI | SPI | QPI | SPI/QPI | SPI/QPI | | 1st byte | C8 (hex) | C5 (hex) | 68 (hex) | 35 (hex) | F5 (hex) | B7 (hex) | E9 (hex) | | 2nd byte | | | | | | | | | 3rd byte | | | | | | | | | 4th byte | | | | | | | | | 5th byte | | | | | | | | | Data Cycles | | 1 | | | | | | | Action | read extended<br>address<br>register | | to enter and<br>enable individal<br>block protect<br>mode | Entering the QPI mode | Exiting the QPI mode | | to exit 4-byte<br>mode and clear<br>4BYTE bit to<br>be "0" | | Command<br>(byte) | PGM/ERS<br>Suspend<br>(Suspends<br>Program/<br>Erase) | PGM/ERS<br>Resume<br>(Resumes<br>Program/<br>Erase) | DP<br>(Deep power<br>down) | RDP<br>(Release<br>from deep<br>power down) | SBL<br>(Set Burst<br>Length) | RDFBR<br>(read fast<br>boot register) | WRFBR<br>(write fast<br>boot register) | ESFBR<br>(erase fast<br>boot register) | |-------------------|-------------------------------------------------------|-----------------------------------------------------|-----------------------------------|---------------------------------------------|------------------------------|---------------------------------------|----------------------------------------|----------------------------------------| | Mode | SPI/QPI | SPI/QPI | SPI/QPI | SPI/QPI | SPI/QPI | SPI | SPI | SPI | | 1st byte | B0 (hex) | 30 (hex) | B9 (hex) | AB (hex) | C0 (hex) | 16(hex) | 17(hex) | 18(hex) | | 2nd byte | | | | | | | | | | 3rd byte | | | | | | | | | | 4th byte | | | | | | | | | | 5th byte | | | | | | | | | | Data Cycles | | | | | | 1-4 | 4 | | | Action | | | enters deep<br>power down<br>mode | release from<br>deep power<br>down mode | to set Burst<br>length | | | | Action # MX25U51279G-Automotive ### Table 8. ID/Security Commands | | - | | | | | | | |-------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------|----------------------------------|-------------------------------------|------------------------------------| | Command<br>(byte) | RDID<br>(read identific-<br>ation) | RES<br>(read electronic<br>ID) | REMS<br>(read electronic<br>manufacturer &<br>device ID) | | RDSFDP | ENSO<br>(enter secured<br>OTP) | EXSO<br>(exit secured<br>OTP) | | Mode | SPI | SPI/QPI | SPI | QPI | SPI/QPI | SPI/QPI | SPI/QPI | | Address Bytes | 0 | 0 | 0 | 0 | 3 | 0 | 0 | | 1st byte | 9F (hex) | AB (hex) | 90 (hex) | AF (hex) | 5A (hex) | B1 (hex) | C1 (hex) | | 2nd byte | , , | x | × | , , | ADD1 | , , | , | | 3rd byte | | х | х | | ADD2 | | | | 4th byte | | | ADD1 | | ADD3 | | | | 5th byte | | | | | Dummy(8) <sup>(Note 4)</sup> | | | | Action | outputs JEDEC<br>ID: 1-byte<br>Manufacturer<br>ID & 2-byte<br>Device ID | to read out<br>1-byte Device<br>ID | output the<br>Manufacturer<br>ID & Device ID | ID in QPI<br>interface | Read SFDP<br>mode | to enter the<br>secured OTP<br>mode | to exit the<br>secured OTP<br>mode | | Command<br>(byte) | RDSCUR<br>(read security<br>register) | WRSCUR<br>(write security<br>register) | GBLK<br>(gang block<br>lock) | GBULK<br>(gang block<br>unlock) | WRLR<br>(write Lock<br>register) | RDLR<br>(read Lock<br>register) | WRSPB<br>(SPB bit<br>program) | | Mode | SPI/QPI | SPI/QPI | SPI | SPI | SPI | SPI | SPI | | Address Bytes | 0 | 0 | 0 | 0 | 0 | 0 | 4 | | 1st byte | 2B (hex) | 2F (hex) | 7E (hex) | 98 (hex) | 2C (hex) | 2D (hex) | E3 (hex) | | 2nd byte | | | | | | | ADD1 | | 3rd byte | | | | | | | ADD2 | | 4th byte | | | | | | | ADD3 | | 5th byte | | | | | | | ADD4 | | Data Cycles | | | | | 2 | 2 | | | Action | to read value<br>of security<br>register | to set the lock-<br>down bit as<br>"1" (once lock-<br>down, cannot<br>be updated) | whole chip<br>write protect | whole chip<br>unprotect | | | | | | ESSPB | RDSPB | WRDPB | RDDPB | RDPASS | WRPASS | PASSULK | | Command<br>(byte) | (all SPB bit erase) | (read SPB<br>status) | (write DPB register) | | | (write password register) | (password<br>unlock) | | Mode | SPI | Address Bytes | 0 | 4 | 4 | 4 | 4 | 4 | 4 | | 1st byte | E4 (hex) | E2 (hex) | E1 (hex) | E0 (hex) | 27 (hex) | 28 (hex) | 29 (hex) | | 2nd byte | | ADD1 | ADD1 | ADD1 | ADD1 | ADD1 | ADD1 | | 3rd byte | | ADD2 | ADD2 | ADD2 | ADD2 | ADD2 | ADD2 | | 4th byte | | ADD3 | ADD3 | ADD3 | ADD3 | ADD3 | ADD3 | | 5th byte | | ADD4 | ADD4 | ADD4 | ADD4 | ADD4 | ADD4 | | 6th byte | | | | | Dummy(8) <sup>(Note 4)</sup> | | | | Data Cycles | | 1 | 1 | 1 | 8 | 8 | 8 | | A 1: | | | | | | | | #### **Table 9. Reset Commands** | Command (byte) | NOP<br>(No Operation) | RSTEN<br>(Reset Enable) | RST<br>(Reset<br>Memory) | |----------------|-----------------------|-------------------------|--------------------------| | Mode | SPI/QPI | SPI/QPI | SPI/QPI | | 1st byte | 00 (hex) | 66 (hex) | 99 (hex) | | 2nd byte | | | | | 3rd byte | | | | | 4th byte | | | | | 5th byte | | | | | Action | | | | - Note 1: ADD=00H will output the manufacturer ID first and ADD=01H will output device ID first. - Note 2: It is not recommended to adopt any other code not in the command definition table, which will potentially enter the hidden mode. - Note 3: The RSTEN command must be executed before executing the RST command. If any other command is issued in-between RSTEN and RST, the RST command will be ignored. - Note 4: The number in parentheses after "ADD" or "Data" or "Dummy" stands for how many clock cycles it has. For example, "Data(8)" represents there are 8 clock cycles for the data in. Please note the number after "ADD" are based on 3-byte address mode, for 4-byte address mode, which will be increased. #### 9. REGISTER DESCRIPTION #### 9-1. Status Register The definition of the status register bits is as below: **WIP bit.** The Write in Progress (WIP) bit, a volatile bit, indicates whether the device is busy in program/erase/write status register progress. When WIP bit sets to 1, which means the device is busy in program/erase/write status register progress. When WIP bit sets to 0, which means the device is not in progress of program/erase/write status register cycle. **WEL bit.** The Write Enable Latch (WEL) bit is a volatile bit that is set to "1" by the WREN instruction. WEL needs to be set to "1" before the device can accept program and erase instructions, otherwise the program and erase instructions are ignored. WEL automatically clears to "0" when a program or erase operation completes. To ensure that both WIP and WEL are "0" and the device is ready for the next program or erase operation, it is recommended that WIP be confirmed to be "0" before checking that WEL is also "0". If a program or erase instruction is applied to a protected memory area, the instruction will be ignored and WEL will clear to "0". **BP3, BP2, BP1, BP0 bits.** The Block Protect (BP3, BP2, BP1, BP0) bits, non-volatile bits, indicate the protected area (as defined in *Table 3*) of the device to against the program/erase instruction without hardware protection mode being set. To write the Block Protect (BP3, BP2, BP1, BP0) bits requires the Write Status Register (WRSR) instruction to be executed. Those bits define the protected area of the memory to against Page Program (PP), Sector Erase (SE), Block Erase 32KB (BE32K), Block Erase (BE) and Chip Erase (CE) instructions (only if Block Protect bits (BP3:BP0) set to 0, the CE instruction can be executed). The BP3, BP2, BP1, BP0 bits are "0" as default. Which is un-protected. **QE bit.** The Quad Enable (QE) bit, a non-volatile bit which is permanently set to "1". The flash always performs Quad I/O mode. #### **Status Register** | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | |----------|------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|--------------------------------------------|-----------------------------------------------------| | Reserved | QE<br>(Quad<br>Enable) | BP3<br>(level of<br>protected<br>block) | BP2<br>(level of<br>protected<br>block) | BP1<br>(level of<br>protected<br>block) | BP0<br>(level of<br>protected<br>block) | WEL<br>(write enable<br>latch) | WIP<br>(write in<br>progress bit) | | Reserved | 1=Quad<br>Enabled | (note 1) | (note 1) | (note 1) | (note 1) | 1=write<br>enable<br>0=not write<br>enable | 1=write<br>operation<br>0=not in write<br>operation | | Reserved | Non-volatile<br>bit | Non-volatile<br>bit | Non-volatile<br>bit | Non-volatile<br>bit | Non-volatile<br>bit | volatile bit | volatile bit | Note 1: see the "Table 3. Protected Area Sizes". #### 9-2. Configuration Register The Configuration Register is able to change the default status of Flash memory. Flash memory will be configured after the CR bit is set. #### **ODS** bit The output driver strength (ODS2, ODS1, ODS0) bits are volatile bits, which indicate the output driver level (as defined in *Output Driver Strength Table*) of the device. To write the ODS bits requires the Write Status Register (WRSR) instruction to be executed. #### TB bit The Top/Bottom (TB) bit is a non-volatile OTP bit. The Top/Bottom (TB) bit is used to configure the Block Protect area by BP bit (BP3, BP2, BP1, BP0), starting from TOP or Bottom of the memory array. The TB bit is defaulted as "0", which means Top area protect. When it is set as "1", the protect area will change to Bottom area of the memory device. To write the TB bits requires the Write Status Register (WRSR) instruction to be executed. #### PBE bit The Preamble Bit Enable (PBE) bit is a volatile bit. It is used to enable or disable the preamble bit data pattern output on dummy cycles. The PBE bit is defaulted as "0", which means preamble bit is disabled. When it is set as "1", the preamble bit will be enabled, and inputted into dummy cycles. To write the PBE bits requires the Write Status Register (WRSR) instruction to be executed. #### **4BYTE Indicator bit** By writing EN4B instruction, the 4BYTE bit may be set as "1" to access the address length of 32-bit for memory area of higher density (large than 128Mb). The default state is "0" as the 24-bit address mode. The 4BYTE bit may be cleared by power-off or writing EX4B instruction to reset the state to be "0". #### **Configuration Register** | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | |--------------|--------------|---------------------------------------------------------|-----------------------|------------------------------------------------------------------|----------------|----------------|----------------| | DC1 | DC0 | | PBE | TB | ODS 2 | ODS 1 | ODS 0 | | (Dummy | (Dummy | 4 BYTE | (Preamble bit | (top/bottom | (output driver | (output driver | (output driver | | cycle 1) | cycle 0) | | Enable) | selected) | strength) | strength) | strength) | | (note 2) | (note 2) | 0=3-byte address mode 1=4-byte address mode (Default=0) | 0=Disable<br>1=Enable | 0=Top area<br>protect<br>1=Bottom<br>area protect<br>(Default=0) | (note 1) | (note 1) | (note 1) | | volatile bit | volatile bit | volatile bit | volatile bit | OTP | volatile bit | volatile bit | volatile bit | Note 1: see "Output Driver Strength Table" Note 2: see "Dummy Cycle and Frequency Table (MHz)" ## **Output Driver Strength Table** | ODS2 | ODS1 | ODS0 | Resistance (Ohm) | Note | |------|------|------|-------------------|--------------------| | 0 | 0 | 0 | 146 Ohms | | | 0 | 0 | 1 | 76 Ohms | | | 0 | 1 | 0 | 52 Ohms | | | 0 | 1 | 1 | 41 Ohms | Impedance at VCC/2 | | 1 | 0 | 0 | 34 Ohms | (Typical) | | 1 | 0 | 1 | 30 Ohms | | | 1 | 1 | 0 | 26 Ohms | | | 1 | 1 | 1 | 24 Ohms (Default) | | ## **Dummy Cycle and Frequency Table (MHz)** | DC[1:0] | Numbers of<br>Dummy clock<br>cycles | Fast Read | Dual Output Fast<br>Read | Quad Output<br>Fast Read | |--------------|-------------------------------------|-----------|--------------------------|--------------------------| | 11 | 8 | 133 | 133 | 133 | | 10 | 6 | 133 | 133 | 104 | | 01 | 8 | 133 | 133 | 133 | | 00 (default) | 10 | 166 | 166 | 166 | | DC[1:0] | Numbers of<br>Dummy clock<br>cycles | Dual IO Fast<br>Read | |--------------|-------------------------------------|----------------------| | 11 | 4 | 84 | | 10 | 6 | 104 | | 01 | 8 | 133 | | 00 (default) | 10 | 166 | | DC[1:0] | Numbers of<br>Dummy clock<br>cycles | Quad IO Fast<br>Read | Quad I/O DTR<br>Read | | |--------------|-------------------------------------|----------------------|----------------------|--| | 11 | 6 | 84 | 52 | | | 10 | 4 | 70 | 42 | | | 01 | 8 | 104 | 66 | | | 00 (default) | 10 | 133 | 122 | | #### 9-3. Configuration Register 2 Macronix MX25U51279G Serial SPI flash have built-in ECC. The ECC algorithm uses a Hamming code that can correct a single bit error per 16-Byte page. During a page program operation, the internal state machine will create the ECC automatically. During a read operation, the internal ECC state machine corrects bit errors automatically. It is recommended that data be programmed in multiples of 16 bytes using the Page Program command instead of programming a byte or a word at a time. Each group of 16 bytes must fall within the same 16-Byte boundary. Error checking will be disabled on a 16-Byte page if double program (rewritten without erased) is happened. Rewriting a page includes altering a single bit, byte, or word within the page. Once error checking has been disabled for a page, error checking will not be re-enabled for that page until the sector containing the page is erased. The ECC registers show detailed information for error correction activity on the device. The ECC status registers are placed on CR2. Which include 3-bit ECC status to identify the error type, 4-bit failure chunk counter and first failure chunk address. The ECC register can be reset through either of the following situations: - Write "00" data into ECC register at CR2 [00000800h] - Issuing Software Reset Command - Hardware Reset - Power-up cycle | Address | Bit | Symbol | Description | Define | Default | Readable/<br>Writable | Туре | |--------------------------|---------|----------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------|-----------------| | | Bit 7-2 | x | Reserved | Reserved | х | | х | | 00000400h | Bit 1-0 | ECS | ECS# pin goes low define | 00= 2 bit error or ECC disable<br>01= 1 or 2 bit error or ECC<br>disable<br>10= 2 bit error only<br>11= 1 or 2 bit error | 00 | R/W | Volatile<br>Bit | | 00000800h <sup>(1)</sup> | Bit 7 | ECCFAVLD | ECC fail address<br>valid indicator | 0= ECC failure address<br>invalid<br>(no fail address recorded)<br>1= ECC failure address valid<br>(there's fail address<br>recorded) | 0 | R | Volatile<br>Bit | | | Bit 6-4 | ECCFS | ECC fail status | 000= None xx1= 1 bit corrected x1x= 2 bits deteced 1xx= Double programmed page detected | 000 | R | Volatile<br>Bit | | | Bit 3-0 | ECCCNT | ECC failure chunk counter | | 0000 | R | Volatile<br>Bit | | 00000C00h <sup>(2)</sup> | Bit 7-4 | ECCFA | ECC failure chunk address | ECC 1st failure chunk address (A7:A4) | Х | R | Volatile<br>Bit | | | Bit 3-0 | x | Reserved | Reserved | x | | Volatile<br>Bit | | 00000D00h <sup>(2)</sup> | Bit 7-0 | ECCFA | ECC failure chunk address | ECC 1st failure chunk address (A15:A8) | x | R | Volatile<br>Bit | | 00000E00h <sup>(2)</sup> | Bit 7-0 | ECCFA | ECC failure chunk address | ECC 1st failure chunk address (A23:A16) | Х | R | Volatile<br>Bit | | 00000F00h <sup>(2)</sup> | Bit 7-2 | х | Reserved | Reserved | Х | | Volatile<br>Bit | | | Bit 1-0 | ECCFA | ECC failure chunk address | ECC 1st failure chunk<br>address (A25:A24) | Х | R | Volatile<br>Bit | #### Notes: - 1. ECC failure chunk counter (0x800 bit[3:0]) stops counting once reach maximum value 15. - 2. ECC fail address only records first fail chunk fail address. For both 1bit and 2bit fail. ECCFA is valid only if ECCFAVLD value is 1. #### 9-4. Security Register The definition of the Security Register bits is as below: Write Protection Selection bit. Please reference to "Write Protection Selection bit" **Erase Fail bit.** The Erase Fail bit shows the status of last Erase operation. The bit will be set to "1" if the erase operation failed or the erase region was protected. It will be automatically cleared to "0" if the next erase operation succeeds. Please note that it will not interrupt or stop any operation in the flash memory. **Program Fail bit.** The Program Fail bit shows the status of the last Program operation. The bit will be set to "1" if the program operation failed or the program region was protected. It will be automatically cleared to "0" if the next program operation succeeds. Please note that it will not interrupt or stop any operation in the flash memory. **Erase Suspend bit.** Erase Suspend Bit (ESB) indicates the status of Erase Suspend operation. Users may use ESB to identify the state of flash memory. After the flash memory is suspended by Erase Suspend command, ESB is set to "1". ESB is cleared to "0" after erase operation resumes. **Program Suspend bit.** Program Suspend Bit (PSB) indicates the status of Program Suspend operation. Users may use PSB to identify the state of flash memory. After the flash memory is suspended by Program Suspend command, PSB is set to "1". PSB is cleared to "0" after program operation resumes. **Secured OTP Indicator bit.** The Secured OTP indicator bit shows the secured OTP area is locked by factory or not. When it is "0", it indicates non-factory lock; "1" indicates factory-lock. **Lock-down Secured OTP (LDSO) bit.** By writing WRSCUR instruction, the LDSO bit may be set to "1" for customer lock-down purpose. However, once the bit is set to "1" (lock-down), the LDSO bit and the Secured OTP area cannot be updated any more. While it is in secured OTP mode, main array access is not allowed. **Table 10. Security Register Definition** | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | |------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------|--------------|---------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------| | WPSEL | E_FAIL | P_FAIL | Reserved | ESB<br>(Erase<br>Suspend bit) | PSB<br>(Program<br>Suspend bit) | LDSO<br>(indicate if<br>lock-down) | Secured OTP indicator bit | | 0=normal<br>WP mode<br>1=individual<br>mode<br>(default=0) | 0=normal Erase succeed 1=indicate Erase failed (default=0) | 0=normal Program succeed 1=indicate Program failed (default=0) | - | 0=Erase is not suspended 1= Erase suspended (default=0) | 0=Program is not suspended 1= Program suspended (default=0) | 0 = not lock-<br>down<br>1 = lock-down<br>(cannot<br>program/<br>erase<br>OTP) | 0 = non-<br>factory<br>lock<br>1 = factory<br>lock | | Non-volatile bit (OTP) | Volatile bit | Volatile bit | Volatile bit | Volatile bit | Volatile bit | Non-volatile<br>bit<br>(OTP) | Non-volatile bit (OTP) | #### 10. COMMAND DESCRIPTION ### 10-1. Write Enable (WREN) The Write Enable (WREN) instruction is for setting Write Enable Latch (WEL) bit. For those instructions like PP/PP4B, 4PP/4PP4B, SE/SE4B, BE32K/BE32K4B, BE/BE4B, CE, and WRSR, which are intended to change the device content WEL bit should be set every time after the WREN instruction setting the WEL bit. The sequence of issuing WREN instruction is: CS# goes low→sending WREN instruction code→ CS# goes high. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care in SPI mode. Figure 12. Write Enable (WREN) Sequence (SPI Mode) Figure 13. Write Enable (WREN) Sequence (QPI Mode) #### 10-2. Write Disable (WRDI) The Write Disable (WRDI) instruction is to reset Write Enable Latch (WEL) bit. The sequence of issuing WRDI instruction is: CS# goes low→sending WRDI instruction code→CS# goes high. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care in SPI mode. The WEL bit is reset by following situations: - Power-up - Reset# pin driven low - WRDI command completion - WRSR/WRCR2 command completion - PP/PP4B command completion - 4PP/4PP4B command completion - SE/SE4B command completion - BE32K/BE32K4B command completion - BE/BE4B command completion - CE command completion - PGM/ERS Suspend command completion - Softreset command completion - WRSCUR command completion - WPSEL command completion - GBLK command completion - GBULK command completion - WREAR command completion - WRLR command completion - WRSPB command completion - ESSPB command completion - WRDPB command completion - WRFBR command completion - ESFBR command completion Figure 14. Write Disable (WRDI) Sequence (SPI Mode) Figure 15. Write Disable (WRDI) Sequence (QPI Mode) ### 10-3. Read Identification (RDID) The RDID instruction is for reading the manufacturer ID of 1-byte and followed by Device ID of 2-byte. The Macronix Manufacturer ID and Device ID are listed as "Table 11. ID Definitions". The sequence of issuing RDID instruction is: CS# goes low $\rightarrow$ sending RDID instruction code $\rightarrow$ 24-bits ID data out on SO $\rightarrow$ to end RDID operation can drive CS# to high at any time during data out. While Program/Erase operation is in progress, it will not decode the RDID instruction, therefore there's no effect on the cycle of program/erase operation which is currently in progress. When CS# goes high, the device is at standby stage. Figure 16. Read Identification (RDID) Sequence (SPI mode only) #### 10-4. Release from Deep Power-down (RDP), Read Electronic Signature (RES) The Release from Deep Power-down (RDP) instruction is completed by driving Chip Select (CS#) High. When Chip Select (CS#) is driven High, the device is put in the Stand-by Power mode. If the device was not previously in the Deep Power-down mode, the transition to the Stand-by Power mode is immediate. If the device was previously in the Deep Power-down mode, though, the transition to the Stand-by Power mode is delayed by tRES1, and Chip Select (CS#) must remain High for at least tRES1(max), as specified in "Table 20. AC CHARACTERISTICS". Once in the Stand-by Power mode, the device waits to be selected, so that it can receive, decode and execute instructions. The RDP instruction is only for releasing from Deep Power Down Mode. Reset# pin goes low will release the Flash from deep power down mode. RES instruction is for reading out the old style of 8-bit Electronic Signature, whose values are shown as *Table 11* ID Definitions. This is not the same as RDID instruction. It is not recommended to use for new design. For new design, please use RDID instruction. Even in Deep power-down mode, the RDP and RES are also allowed to be executed, only except the device is in progress of program/erase/write cycle; there's no effect on the current program/erase/write cycle in progress. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. The RES instruction is ended by CS# goes high after the ID been read out at least once. The ID outputs repeatedly if continuously send the additional clock cycles on SCLK while CS# is at low. If the device was not previously in Deep Power-down mode, the device transition to standby mode is immediate. If the device was previously in Deep Power-down mode, there's a delay of tRES2 to transit to standby mode, and CS# must remain to high at least tRES2(max). Once in the standby mode, the device waits to be selected, so it can be receive, decode, and execute instruction. Figure 17. Read Electronic Signature (RES) Sequence (SPI Mode) P/N: PM2559 Macronix Proprietary Rev. 1.2, May 17, 2024 Figure 18. Read Electronic Signature (RES) Sequence (QPI Mode) Figure 19. Release from Deep Power-down (RDP) Sequence (SPI Mode) Figure 20. Release from Deep Power-down (RDP) Sequence (QPI Mode) #### 10-5. Read Electronic Manufacturer ID & Device ID (REMS) The REMS instruction returns both the JEDEC assigned manufacturer ID and the device ID. The Device ID values are listed in *Table 11* of ID Definitions. The REMS instruction is initiated by driving the CS# pin low and sending the instruction code "90h" followed by two dummy bytes and one address byte (A7~A0). After which the manufacturer ID for Macronix (C2h) and the device ID are shifted out on the falling edge of SCLK with the most significant bit (MSB) first. If the address byte is 00h, the manufacturer ID will be output first, followed by the device ID. If the address byte is 01h, then the device ID will be output first, followed by the manufacturer ID. While CS# is low, the manufacturer and device IDs can be read continuously, alternating from one to the other. The instruction is completed by driving CS# high. CS# SCLK Mode 0 Command 2 Dummy Bytes SI 90h High-Z SO CS# **SCLK** ADD (1) **(**4**)**(3**)**(2**)** SI Manufacturer ID Device ID SO MSB MSB MSB Figure 21. Read Electronic Manufacturer & Device ID (REMS) Sequence (SPI Mode only) #### Notes (1) ADD=00H will output the manufacturer's ID first and ADD=01H will output device ID first. ### 10-6. QPI ID Read (QPIID) User can execute this QPIID Read instruction to identify the Device ID and Manufacturer ID. The sequence of issue QPIID instruction is CS# goes low→sending QPI ID instruction→Data out on SO→CS# goes high. Most significant bit (MSB) first. After the command cycle, the device will immediately output data on the falling edge of SCLK. The manufacturer ID, memory type, and device ID data byte will be output continuously, until the CS# goes high. **Table 11. ID Definitions** | Command Type | | MX25U51279G | | | | | |--------------|-----|-----------------|-------------|----------------|--|--| | RDID | 9Fh | Manufacturer ID | Memory type | Memory density | | | | טוטא | | C2 | 95 | 3A | | | | RES | ABh | Electronic ID | | | | | | RES | | | 3A | | | | | REMS | 90h | Manufacturer ID | Device ID | | | | | | | C2 | 3A | | | | | QPIID | AFh | Manufacturer ID | Memory type | Memory density | | | | | | C2 | 95 | 3A | | | ### 10-7. Read Status Register (RDSR) The RDSR instruction is for reading Status Register Bits. The Read Status Register can be read at any time (even in program/erase/write status register condition). It is recommended to check the Write in Progress (WIP) bit before sending a new instruction when a program, erase, or write status register operation is in progress. The sequence of issuing RDSR instruction is: CS# goes low→ sending RDSR instruction code→ Status Register data out on SO. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. Figure 22. Read Status Register (RDSR) Sequence (SPI Mode) Figure 23. Read Status Register (RDSR) Sequence (QPI Mode) ### 10-8. Read Configuration Register (RDCR) The RDCR instruction is for reading Configuration Register Bits. The Read Configuration Register can be read at any time (even in program/erase/write configuration register condition). It is recommended to check the Write in Progress (WIP) bit before sending a new instruction when a program, erase, or write configuration register operation is in progress. The sequence of issuing RDCR instruction is: CS# goes low $\rightarrow$ sending RDCR instruction code $\rightarrow$ Configuration Register data out on SO. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. Figure 24. Read Configuration Register (RDCR) Sequence (SPI Mode) Figure 25. Read Configuration Register (RDCR) Sequence (QPI Mode) For user to check if Program/Erase operation is finished or not, RDSR instruction flow are shown as follows: Figure 26. Program/Erase flow with read array data Figure 27. Program/Erase flow without read array data (read P\_FAIL/E\_FAIL flag) ### 10-9. Write Status Register (WRSR) The WRSR instruction is for changing the values of Status Register Bits and Configuration Register Bits. Before sending WRSR instruction, the Write Enable (WREN) instruction must be decoded and executed to set the Write Enable Latch (WEL) bit in advance. The WRSR instruction can change the value of Block Protect (BP3, BP2, BP1, BP0) bits to define the protected area of memory (as shown in *Table 3*). The WRSR instruction cannot be executed once the Hardware Protected Mode (HPM) is entered. The sequence of issuing WRSR instruction is: CS# goes low→ sending WRSR instruction code→ Status Register data on SI→CS# goes high. The CS# must go high exactly at the 8 bits or 16 bits data boundary; otherwise, the instruction will be rejected and not executed. The self-timed Write Status Register cycle time (tW) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be check out during the Write Status Register cycle is in progress. The WIP sets 1 during the tW timing, and sets 0 when Write Status Register Cycle is completed, and the Write Enable Latch (WEL) bit is reset. Figure 28. Write Status Register (WRSR) Sequence (SPI Mode) Note: The CS# must go high exactly at 8 bits or 16 bits data boundary to completed the write register command. Figure 29. Write Status Register (WRSR) Sequence (QPI Mode) # **Software Protected Mode (SPM):** The WREN instruction may set the WEL bit and can change the values of BP3, BP2, BP1, BP0. The protected area, which is defined by BP3, BP2, BP1, BP0 and T/B bit, is at software protected mode (SPM). #### **Table 12. Protection Modes** | Mode | Status register condition | Memory | |--------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------| | Software protection mode (SPM) | Status register can be written in (WEL bit is set to "1") and the BP0-BP3 bits can be changed | The protected area cannot be programmed or erased. | #### Note: 1. As defined by the values in the Block Protect (BP3, BP2, BP1, BP0) bits of the Status Register, as shown in *Table 3*. Figure 30. WRSR flow ### 10-10. Read Configuration Register 2 (RDCR2) The RDCR2 instruction is for reading Configuration Register 2. The Read Configuration Register 2 command would be rejected while Internal write operation is in progress (WIP=1). The sequence of issuing RDCR2 instruction is: CS# goes low $\rightarrow$ sending RDCR2 instruction code $\rightarrow$ Sending 4 byte address $\rightarrow$ Configuration Register 2 data out on SO. Figure 31. Read Configuration Register 2 (RDCR2) Sequence (SPI Mode) Note: \* See "9-3. Configuration Register 2" for defining address . ### 10-11. Write Configuration Register 2 (WRCR2) The WRCR2 instruction is for changing the values of Configuration Register 2. Before sending WRCR2 instruction, the Write Enable (WREN) instruction must be decoded and executed to set the Write Enable Latch (WEL) bit in advance. Figure 32. Write Configuration Register 2 (WRCR2) Sequence (SPI Mode) Note: \* See "9-3. Configuration Register 2" for defining address . Figure 33. WP# Setup Timing and Hold Timing during WRSR when SRWD=1 Note: WP# must be kept high until the embedded operation finish. ### 10-12. Enter 4-byte mode (EN4B) The EN4B instruction enables accessing the address length of 32-bit for the memory area of higher density (larger than 128Mb). The device default is in 24-bit address mode; after sending out the EN4B instruction, the bit5 (4BYTE bit) of Configuration Register will be automatically set to "1" to indicate the 4-byte address mode has been enabled. Once the 4-byte address mode is enabled, the address length becomes 32-bit instead of the default 24-bit. There are three methods to exit the 4-byte mode: writing exit 4-byte mode (EX4B) instruction, Reset or power-off. All instructions are accepted normally, and just the address bit is changed from 24-bit to 32-bit. The following command don't support 4bye address: RDSFDP, RES and REMS. The sequence of issuing EN4B instruction is: CS# goes low $\rightarrow$ sending EN4B instruction to enter 4-byte mode( automatically set 4BYTE bit as "1") $\rightarrow$ CS# goes high. ### 10-13. Exit 4-byte mode (EX4B) The EX4B instruction is executed to exit the 4-byte address mode and return to the default 3-bytes address mode. After sending out the EX4B instruction, the bit5 (4BYTE bit) of Configuration Register will be cleared to be "0" to indicate the exit of the 4-byte address mode. Once exiting the 4-byte address mode, the address length will return to 24-bit. The sequence of issuing EX4B instruction is: CS# goes low $\rightarrow$ sending EX4B instruction to exit 4-byte mode (automatically clear the 4BYTE bit to be "0") $\rightarrow$ CS# goes high. ### 10-14. Read Data Bytes (READ) The read instruction is for reading data out. The address is latched on rising edge of SCLK, and data shifts out on the falling edge of SCLK at a maximum frequency fR. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single READ instruction. The address counter rolls over to 0 when the highest address has been reached. The default read mode is 3-byte address, to access higher address (4-byte address) which requires to enter the 4-byte address read mode or to define EAR bit. To enter the 4-byte mode, please refer to the enter 4-byte mode (EN4B) Mode section. The sequence of issuing READ instruction is: CS# goes low $\rightarrow$ sending READ instruction code $\rightarrow$ 3-byte or 4-byte address on SI $\rightarrow$ data out on SO $\rightarrow$ to end READ operation can use CS# to high at any time during data out. Figure 34. Read Data Bytes (READ) Sequence (SPI Mode only) Note: Please note the address cycles above are based on 3-byte address mode. For 4-byte address mode, the address cycles will be increased. ### 10-15. Read Data Bytes at Higher Speed (FAST\_READ) The FAST\_READ instruction is for quickly reading data out. The address is latched on rising edge of SCLK, and data of each bit shifts out on the falling edge of SCLK at a maximum frequency fC. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single FAST\_READ instruction. The address counter rolls over to 0 when the highest address has been reached. The default read mode is 3-byte address, to access higher address (4-byte address) which requires to enter the 4-byte address read mode or to define EAR bit. To enter the 4-byte mode, please refer to the enter 4-byte mode (EN4B) Mode section. **Read on SPI Mode** The sequence of issuing FAST\_READ instruction is: CS# goes low→ sending FAST\_READ instruction code→ 3-byte or 4-byte address on SI→ 10 dummy cycles (default)→ data out on SO→ to end FAST\_READ operation can use CS# to high at any time during data out. While Program/Erase/Write Status Register cycle is in progress, FAST\_READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. CS# **SCLK** Mode 0 -Bit Address (Note) SI 0Bh High-Z SO CS# 33 34 **SCLK** Configurable **Dummy Cycle** SI DATA OUT 2 DATA OUT 1 SO Figure 35. Read at Higher Speed (FAST\_READ) Sequence (SPI Mode) Note: Please note the address cycles above are based on 3-byte address mode. For 4-byte address mode, the address cycles will be increased. ### 10-16. Dual Output Read Mode (DREAD) The DREAD instruction enable double throughput of Serial NOR Flash in read mode. The address is latched on rising edge of SCLK, and data of every two bits (interleave on 2 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fT. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single DREAD instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing DREAD instruction, the following data out will perform as 2-bit instead of previous 1-bit. The default read mode is 3-byte address, to access higher address (4-byte address) which requires to enter the 4-byte address read mode or to define EAR bit. To enter the 4-byte mode, please refer to the enter 4-byte mode (EN4B) Mode section. The sequence of issuing DREAD instruction is: CS# goes low $\rightarrow$ sending DREAD instruction $\rightarrow$ 3-byte or 4-byte address on SIO0 $\rightarrow$ 10 dummy cycles (default) on SIO0 $\rightarrow$ data out interleave on SIO1 & SIO0 $\rightarrow$ to end DREAD operation can use CS# to high at any time during data out. While Program/Erase/Write Status Register cycle is in progress, DREAD instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. Figure 36. Dual Read Mode Sequence - Please note the above address cycles are base on 3-byte address mode, for 4-byte address mode, the address cycles will be increased. - 2. Configuration Dummy cycle numbers will be different depending on the bit6 & bit7 (DC0 & DC1) setting in configuration register. ### 10-17. 2 x I/O Read Mode (2READ) The 2READ instruction enable double throughput of Serial NOR Flash in read mode. The address is latched on rising edge of SCLK, and data of every two bits (interleave on 2 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fT. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single 2READ instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing 2READ instruction, the following address/dummy/data out will perform as 2-bit instead of previous 1-bit. The default read mode is 3-byte address, to access higher address (4-byte address) which requires to enter the 4-byte address read mode or to define EAR bit. To enter the 4-byte mode, please refer to the enter 4-byte mode (EN4B) Mode section. The sequence of issuing 2READ instruction is: CS# goes low $\rightarrow$ sending 2READ instruction $\rightarrow$ 3-byte or 4-byte address interleave on SIO1 & SIO0 $\rightarrow$ 10 dummy cycles (default) on SIO1 & SIO0 $\rightarrow$ data out interleave on SIO1 & SIO0 $\rightarrow$ to end 2READ operation can use CS# to high at any time during data out. While Program/Erase/Write Status Register cycle is in progress, 2READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. Figure 37. 2 x I/O Read Mode Sequence (SPI Mode only) - 1. Please note the above address cycles are base on 3-byte address mode, for 4-byte address mode, the address cycles will be increased. - 2. Configuration Dummy cycle numbers will be different depending on the bit6 & bit7 (DC0 & DC1) setting in configuration register. ### 10-18. Quad Read Mode (QREAD) The QREAD instruction enable quad throughput of Serial NOR Flash in read mode. The address is latched on rising edge of SCLK, and data of every four bits (interleave on 4 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fQ. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single QREAD instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing QREAD instruction, the following data out will perform as 4-bit instead of previous 1-bit. The default read mode is 3-byte address, to access higher address (4-byte address) which requires to enter the 4-byte address read mode or to define EAR bit. To enter the 4-byte mode, please refer to the enter 4-byte mode (EN4B) Mode section. The sequence of issuing QREAD instruction is: CS# goes low $\rightarrow$ sending QREAD instruction $\rightarrow$ 3-byte or 4-byte address on SI $\rightarrow$ 10 dummy cycle (Default) $\rightarrow$ data out interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$ to end QREAD operation can use CS# to high at any time during data out. While Program/Erase/Write Status Register cycle is in progress, QREAD instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. Figure 38. Quad Read Mode Sequence - 1. Please note the above address cycles are base on 3-byte address mode, for 4-byte address mode, the address cycles will be increased. - 2. Configuration Dummy cycle numbers will be different depending on the bit6 & bit7 (DC0 & DC1) setting in configuration register. ### 10-19. 4 x I/O Read Mode (4READ) The 4READ instruction enable quad throughput of Serial NOR Flash in read mode. The address is latched on rising edge of SCLK, and data of every four bits (interleave on 4 I/O pins) shift out on the falling edge of SCLK at a maximum frequency fQ. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single 4READ instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing 4READ instruction, the following address/dummy/data out will perform as 4-bit instead of previous 1-bit. The default read mode is 3-byte address, to access higher address (4-byte address) which requires to enter the 4-byte address read mode or to define EAR bit. To enter the 4-byte mode, please refer to the enter 4-byte mode (EN4B) Mode section. - **4 x I/O Read on SPI Mode (4READ)** The sequence of issuing 4READ instruction is: CS# goes low→ sending 4READ instruction→ 3-byte or 4-byte address interleave on SIO3, SIO2, SIO1 & SIO0→ 10 dummy cycles (Default) →data out interleave on SIO3, SIO2, SIO1 & SIO0→ to end 4READ operation can use CS# to high at any time during data out. - **4 x I/O Read on QPI Mode (4READ)** The 4READ instruction also support on QPI command mode. The sequence of issuing 4READ instruction QPI mode is: CS# goes low→ sending 4READ instruction→ 3-byte or 4-byte address interleave on SIO3, SIO2, SIO1 & SIO0→ 10 dummy cycles (Default) →data out interleave on SIO3, SIO2, SIO1 & SIO0→ to end 4READ operation can use CS# to high at any time during data out. While Program/Erase/Write Status Register cycle is in progress, 4READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. Figure 39. 4 x I/O Read Mode Sequence (SPI Mode) ### Notes: - 1. Hi-impedance is inhibited for the two clock cycles. - 2. P7\(\neq P3\), P6\(\neq P2\), P5\(\neq P1\) & P4\(\neq P0\) (Toggling) is inhibited. - 3. Configuration Dummy cycle numbers will be different depending on the bit6 & bit7 (DC0 & DC1) setting in configuration register. - 4. Please note the address cycles above are based on 3-byte address mode. For 4-byte address mode, the address cycles will be increased. Figure 40. 4 x I/O Read Mode Sequence (QPI Mode) - 1. Please note the above address cycles are base on 3-byte address mode, for 4-byte address mode, the address cycles will be increased. - 2. Configuration Dummy cycle numbers will be different depending on the bit6 & bit7 (DC0 & DC1) setting in configuration register. ### 10-20. 4 x I/O Double Transfer Rate Read Mode (4DTRD) The 4DTRD instruction enables Double Transfer Rate throughput on quad I/O of Serial NOR Flash in read mode. A Quad Enable (QE) bit of status Register must be set to "1" before sending the 4DTRD instruction. The address (interleave on 4 I/O pins) is latched on both rising and falling edge of SCLK, and data (interleave on 4 I/O pins) shift out on both rising and falling edge of SCLK. The 8-bit address can be latched-in at one clock, and 8-bit data can be read out at one clock, which means four bits at rising edge of clock, the other four bits at falling edge of clock. The first address byte can be at any location. The address is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can be read out at a single 4DTRD instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing 4DTRD instruction, the following address/dummy/data out will perform as 8-bit instead of previous 1-bit. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. While Program/Erase/Write Status Register cycle is in progress, 4DTRD instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle. CS# 10 11 20 22 Mode 3 SCLK Mode erformance Command 3 ADD Cycles hance Indica Configurable Dummy Cycle SIO0 EDh SIO1 SIO<sub>2</sub> SIO3 Figure 41. Fast Quad I/O DT Read (4DTRD) Sequence (SPI Mode) #### Notes: - 1. Hi-impedance is inhibited for this clock cycle. - 2. P7#P3, P6#P2, P5#P1 & P4#P0 (Toggling) will result in entering the performance enhance mode. - 3. Configuration Dummy cycle numbers will be different depending on the bit6 & bit 7 (DC0 & DC1) setting in configuration register. - 4. Please note the address cycles above are based on 3-byte address mode. For 4-byte address mode, the address cycles will be increased. Figure 42. Fast Quad I/O DT Read (4DTRD) Sequence (QPI Mode) - 1. Please note the address cycles above are based on 3-byte address mode. For 4-byte address mode, the address cycles will be increased. - 2. Configuration Dummy cycle numbers will be different depending on the bit6 & bit 7 (DC0 & DC1) setting in configuration register. #### 10-21. Preamble Bit The Preamble Bit data pattern supports system/memory controller to determine valid window of data output more easily and improve data capture reliability while the flash memory is running in high frequency. Preamble Bit data pattern can be enabled or disabled by setting the bit4 of Configuration register (Preamble bit Enable bit). Once the CR<4> is set, the preamble bit is inputted into dummy cycles. Enabling preamble bit will not affect the function of enhance mode bit. In Dummy cycles, performance enhance mode bit still operates with the same function. Preamble bit will output after performance enhance mode bit. The preamble bit is a fixed 8-bit data pattern (00110100). While dummy cycle number reaches 10, the complete 8 bits will start to output right after the performance enhance mode bit. While dummy cycle is not sufficient of 10 cycles, the rest of the preamble bits will be cut. For example, 8 dummy cycles will cause 6 preamble bits to output, and 6 dummy cycles will cause 4 preamble bits to output. Figure 43. SDR 1I/O (10DC) Figure 44. SDR 1I/O (8DC) # Figure 45. SDR 2I/O (10DC) # Figure 46. SDR 2I/O (8DC) # Figure 47. SDR 4I/O (10DC) ## Figure 48. SDR 4I/O (8DC) # Figure 49. DTR4IO (6DC) ### 10-22. 4 Byte Address Command Set The operation of 4-byte address command set was very similar to original 3-byte address command set. The only different is all the 4-byte command set request 4-byte address (A31-A0) followed by instruction code. The command set support 4-byte address including: READ4B, Fast\_Read4B, DREAD4B, 2READ4B, QREAD4B, 4READ4B, 4DTRD4B, PP4B, 4PP4B, SE4B, BE32K4B, BE4B. Please note that it is not necessary to issue EN4B command before issuing any of 4-byte command set. Figure 50. Read Data Bytes using 4 Byte Address Sequence (READ4B) Figure 51. Read Data Bytes at Higher Speed using 4 Byte Address Sequence (FASTREAD4B) #### Note: 1. Configuration Dummy cycle numbers will be different depending on the bit6 & bit7 (DC0 & DC1) setting in configuration register. Figure 52. 2 x I/O Fast Read using 4 Byte Address Sequence (2READ4B) #### Note: 1. Configuration Dummy cycle numbers will be different depending on the bit6 & bit7 (DC0 & DC1) setting in configuration register. Figure 53. 4 I/O Fast Read using 4 Byte Address sequence (4READ4B) ### Note: 1. Configuration Dummy cycle numbers will be different depending on the bit6 & bit7 (DC0 & DC1) setting in configuration register. CS# 21 22 9 10 11 12 23 Mode 3 **SCLK** Mode 0 Performance Command 4 ADD Cycles Enhance Indicat Configurable SIO0 EEh SIO1 SIO2 SIO3 Figure 54. Fast Quad I/O DT Read (4DTRD4B) Sequence (SPI Mode) Note: 1. Configuration Dummy cycle numbers will be different depending on the bit6 & bit7 (DC0 & DC1) setting in configuration register. Figure 55. Fast Quad I/O DT Read (4DTRD4B) Sequence (QPI Mode) Note: 1. Configuration Dummy cycle numbers will be different depending on the bit6 & bit7 (DC0 & DC1) setting in configuration register. Figure 56. Sector Erase (SE4B) Sequence (SPI Mode) Figure 57. Block Erase 32KB (BE32K4B) Sequence (SPI Mode) Figure 58. Block Erase (BE4B) Sequence (SPI Mode) Figure 59. Page Program (PP4B) Sequence (SPI Mode) Figure 60. 4 x I/O Page Program (4PP4B) Sequence (SPI Mode only) #### 10-23. Performance Enhance Mode The device could waive the command cycle bits if the two cycle bits after address cycle toggles. Performance enhance mode is supported in both SPI and QPI mode. In QPI mode, "EBh" "ECh" "EDh" "EEh" and SPI "EBh" "ECh" "EDh" "EEh" commands support enhance mode. The performance enhance mode is not supported in dual I/O mode. To enter performance-enhancing mode, P[7:4] must be toggling with P[3:0]; likewise P[7:0]=A5h, 5Ah, F0h or 0Fh can make this mode continue and skip the next 4READ instruction. To leave enhance mode, P[7:4] is no longer toggling with P[3:0]; likewise P[7:0]=FFh, 00h, AAh or 55h along with CS# is afterwards raised and then lowered. Issuing "FFh" data cycle can also exit enhance mode. The system then will leave performance enhance mode and return to normal operation. After entering enhance mode, following CS# go high, the device will stay in the read mode and treat CS# go low of the first clock as address instead of command cycle. Another sequence of issuing 4READ instruction especially useful in random access is : CS# goes low $\rightarrow$ sending 4 READ instruction $\rightarrow$ 3-bytes or 4-bytes address interleave on SIO3, SIO2, SIO1 & SIO0 $\rightarrow$ performance enhance toggling bit P[7:0] $\rightarrow$ 10 dummy cycles (Default) $\rightarrow$ data out still CS# goes high $\rightarrow$ CS# goes low (reduce 4 Read instruction) $\rightarrow$ 3-bytes or 4-bytes random access address. CS# 22 23 24 25 26 9 10 11 12 13 14 15 16 17 **SCLK** Mode 0 6 ADD Cycles (Note 3) Data Data Command erformanc Out 1 Out n Out 2 enhance Configurable Dummy Cycle (Note 2) SIO0 EBh SIO1 SIO2 SIO3 CS# n+1 n+7.....n+9 n+17 Mode 3 **SCLK** Mode 0 Data Data Data Performanc enhance icator (Note 6 ADD Cycles Out 1 Out 2 Out n (Note 3) Configurable Dummy Cycle (Note 2) SIO0 SIO1 SIO2 SIO3 Figure 61. 4 x I/O Read Performance Enhance Mode Sequence (SPI Mode) - 1. If not using performance enhance recommend to keep 1 or 0 in performance enhance indicator. Reset the performance enhance mode, if P7=P3 or P6=P2 or P5=P1 or P4=P0, ex: AA, 00, FF. - 2. Configuration Dummy cycle numbers will be different depending on the bit6 & bit7 (DC0 & DC1) setting in configuration register. - 3. Please note the address cycles above are based on 3-byte address mode. For 4-byte address mode, the address cycles will be increased. Figure 62. 4 x I/O Read Performance Enhance Mode Sequence (QPI Mode) - 1. Configuration Dummy cycle numbers will be different depending on the bit6 & bit7 (DC0 & DC1) setting in configuration register. - 2. Please note the address cycles above are based on 3-byte address mode. For 4-byte address mode, the address cycles will be increased. - 3. Reset the performance enhance mode, if P7=P3 or P6=P2 or P5=P1 or P4=P0, ex: AA, 00, FF. Figure 63. 4 x I/O DT Read Performance Enhance Mode Sequence (SPI Mode) - 1. Configuration Dummy cycle numbers will be different depending on the bit6 & bit7 (DC0 & DC1) setting in configuration register. - 2. Please note the address cycles above are based on 3-byte address mode. For 4-byte address mode, the address cycles will be increased. - 3. Reset the performance enhance mode, if P7=P3 or P6=P2 or P5=P1 or P4=P0, ex: AA, 00, FF. Figure 64. 4 x I/O DT Read Performance Enhance Mode Sequence (QPI Mode) - 1. Configuration Dummy cycle numbers will be different depending on the bit6 & bit7 (DC0 & DC1) setting in configuration register. - 2. Please note the address cycles above are based on 3-byte address mode. For 4-byte address mode, the address cycles will be increased. - 3. Reset the performance enhance mode, if P1=P0, ex: AA, 00, FF. #### 10-24. Burst Read To set the Burst length, following command operation is required to issue command: "C0h" in the first Byte (8-clocks), following 4 clocks defining wrap around enable with "0h" and disable with "1h". The next 4 clocks are to define wrap around depth. Their definitions are as the following table: | Doto | Mron Around | Wron Donth | |------|-------------|------------| | Data | Wrap Around | Wrap Depth | | 00h | Yes | 8-byte | | 01h | Yes | 16-byte | | 02h | Yes | 32-byte | | 03h | Yes | 64-byte | | 1xh | No | X | The wrap around unit is defined with the 8/16/32/64Byte, with random initial address. It is defined as "wrap-around mode disable" for the default state of the device. To exit wrap around, it is required to issue another "C0h" command in which data='1xh". Otherwise, wrap around status will be retained until power down or reset command. To change wrap around depth, it is required to issue another "C0h" command in which data="0xh". QPI "EBh" "ECh" and SPI "EBh" "ECh" support wrap around feature after wrap around is enabled. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. Figure 65. SPI Mode Figure 66. QPI Mode Note: MSB=Most Significant Bit LSB=Least Significant Bit #### 10-25. Fast Boot The Fast Boot Feature provides the ability to automatically execute read operation after power on cycle or reset without any read instruction. A Fast Boot Register is provided on this device. It can enable the Fast Boot function and also define the number of delay cycles and start address (where boot code being transferred). Instruction WRFBR (write fast boot register) and ESFBR (erase fast boot register) can be used for the status configuration or alternation of the Fast Boot Register bit. RDFBR (read fast boot register) can be used to verify the program state of the Fast Boot Register. The default number of delay cycles is 13 cycles, and there is a 16bytes boundary address for the start of boot code access. When CS# starts to go low, data begins to output from default address after the delay cycles (default as 13 cycles). After CS# returns to go high, the device will go back to standard SPI mode and user can start to input command. In the fast boot data out process from CS# goes low to CS# goes high, a minimum of one byte must be output. Once Fast Boot feature has been enabled, the device will automatically start a read operation after power on cycle, reset command, or hardware reset operation. The fast Boot feature can support Quad I/O interface. The QE bit of Status Register is set to "1", the data is output by Quad I/O interface. ### Fast Boot Register (FBR) | Bits | Description | Bit Status | Default State | Type | |---------|-----------------------|-------------------------------------------------|---------------|----------| | 31 to 4 | FBSA (FastBoot Start | 16 bytes boundary address for the start of boot | FFFFFF | Non- | | | Address) | code access. | | Volatile | | 3 | х | | 1 | Non- | | | | | | Volatile | | 2 to 1 | | 00: 7 delay cycles | | | | | FBSD (FastBoot Start | 01: 9 delay cycles | 11 | Non- | | | Delay Cycle) | 10: 11 delay cycles | | Volatile | | | | 11: 13 delay cycles | | | | 0 | FBE (FastBoot Enable) | 0=FastBoot is enabled. | 1 | Non- | | | | 1=FastBoot is not enabled. | | Volatile | Note: If FBSD = 11, the maximum clock frequency is 133 MHz If FBSD = 10, the maximum clock frequency is 104 MHz If FBSD = 01, the maximum clock frequency is 84 MHz If FBSD = 00, the maximum clock frequency is 70 MHz Figure 67. Fast Boot Sequence (QE=0) Note: If FBSD = 11, delay cycles is 13 and n is 12. If FBSD = 10, delay cycles is 11 and n is 10. If FBSD = 01, delay cycles is 9 and n is 8. If FBSD = 00, delay cycles is 7 and n is 6. Figure 68. Fast Boot Sequence (QE=1) Note: If FBSD = 11, delay cycles is 13 and n is 12. If FBSD = 10, delay cycles is 11 and n is 10. If FBSD = 01, delay cycles is 9 and n is 8. If FBSD = 00, delay cycles is 7 and n is 6. Figure 69. Read Fast Boot Register (RDFBR) Sequence Figure 70. Write Fast Boot Register (WRFBR) Sequence Figure 71. Erase Fast Boot Register (ESFBR) Sequence ### 10-26. Sector Erase (SE) The Sector Erase (SE) instruction is for erasing the data of the chosen sector to be "1". The instruction is used for any 4K-byte sector. A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before sending the Sector Erase (SE). Any address of the sector (Please refer to "5. MEMORY ORGANIZATION") is a valid address for Sector Erase (SE) instruction. The CS# must go high exactly at the byte boundary (the least significant bit of the address byte been latched-in); otherwise, the instruction will be rejected and not executed. The default read mode is 3-byte address, to access higher address (4-byte address) which requires to enter the 4-byte address read mode or to define EAR bit. Address bits [Am-A12] (Am is the most significant address) select the sector address. To enter the 4-byte address mode, please refer to the enter 4-byte mode (EN4B) Mode section. The sequence of issuing SE instruction is: CS# goes low $\rightarrow$ sending SE instruction code $\rightarrow$ 3-byte or 4-byte address on SI $\rightarrow$ CS# goes high. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. The self-timed Sector Erase Cycle time (tSE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be checked while the Sector Erase cycle is in progress. The WIP sets 1 during the tSE timing, and clears when Sector Erase Cycle is completed, and the Write Enable Latch (WEL) bit is cleared. If the Block is protected by BP bits (WPSEL=0; Block Protect Mode) or SPB/DPB (WPSEL=1; Advanced Sector Protect Mode), the Sector Erase (SE) instruction will not be executed on the block. Figure 72. Sector Erase (SE) Sequence (SPI Mode) Note: Please note the address cycles above are based on 3-byte address mode. For 4-byte address mode, the address cycles will be increased. Figure 73. Sector Erase (SE) Sequence (QPI Mode) ### 10-27. Block Erase (BE32K) The Block Erase (BE32K) instruction is for erasing the data of the chosen block to be "1". The instruction is used for 32K-byte block erase operation. A Write Enable (WREN) instruction be executed to set the Write Enable Latch (WEL) bit before sending the Block Erase (BE32K). Any address of the block (Please refer to "5. MEMORY ORGANIZATION") is a valid address for Block Erase (BE32K) instruction. The CS# must go high exactly at the byte boundary (the least significant bit of address byte been latched-in); otherwise, the instruction will be rejected and not executed. Address bits [Am-A15] (Am is the most significant address) select the 32KB block address. The default read mode is 3-byte address, to access higher address (4-byte address) which requires to enter the 4-byte address read mode or to define EAR bit. To enter the 4-byte address mode, please refer to the enter 4-byte mode (EN4B) Mode section. The sequence of issuing BE32K instruction is: CS# goes low→ sending BE32K instruction code→ 3-byte or 4-byte address on SI→CS# goes high. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. The self-timed Block Erase Cycle time (tBE32K) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be checked while during the Block Erase cycle is in progress. The WIP sets during the tBE32K timing, and clears when Block Erase Cycle is completed, and the Write Enable Latch (WEL) bit is cleared. If the Block is protected by BP bits (WPSEL=0; Block Protect Mode) or SPB/DPB (WPSEL=1; Advanced Sector Protect Mode), the Block Erase (BE32K) instruction will not be executed on the block. Figure 74. Block Erase 32KB (BE32K) Sequence (SPI Mode) Note: Please note the address cycles above are based on 3-byte address mode. For 4-byte address mode, the address cycles will be increased. Figure 75. Block Erase 32KB (BE32K) Sequence (QPI Mode) ### 10-28. Block Erase (BE) The Block Erase (BE) instruction is for erasing the data of the chosen block to be "1". The instruction is used for 64K-byte block erase operation. A Write Enable (WREN) instruction must be executed to set the Write Enable Latch (WEL) bit before sending the Block Erase (BE). Any address of the block (Please refer to "5. MEMORY ORGANIZATION") is a valid address for Block Erase (BE) instruction. The CS# must go high exactly at the byte boundary (the least significant bit of address byte been latched-in); otherwise, the instruction will be rejected and not executed. The default read mode is 3-byte address, to access higher address (4-byte address) which requires to enter the 4-byte address read mode or to define EAR bit. To enter the 4-byte address mode, please refer to the enter 4-byte mode (EN4B) Mode section. The sequence of issuing BE instruction is: CS# goes low→ sending BE instruction code→ 3-byte or 4-byte address on SI→ CS# goes high. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. The self-timed Block Erase Cycle time (tBE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be checked while the Block Erase cycle is in progress. The WIP sets during the tBE timing, and clears when Block Erase Cycle is completed, and the Write Enable Latch (WEL) bit is reset. If the Block is protected by BP bits (WPSEL=0; Block Protect Mode) or SPB/DPB (WPSEL=1; Advanced Sector Protect Mode), the Block Erase (BE) instruction will not be executed on the block. Figure 76. Block Erase (BE) Sequence (SPI Mode) Note: Please note the address cycles above are based on 3-byte address mode. For 4-byte address mode, the address cycles will be increased. Figure 77. Block Erase (BE) Sequence (QPI Mode) ### 10-29. Chip Erase (CE) The Chip Erase (CE) instruction is for erasing the data of the whole chip to be "1". A Write Enable (WREN) instruction must be executed to set the Write Enable Latch (WEL) bit before sending the Chip Erase (CE). The CS# must go high exactly at the byte boundary, otherwise the instruction will be rejected and not executed. The sequence of issuing CE instruction is: CS# goes low→sending CE instruction code→CS# goes high. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. The self-timed Chip Erase Cycle time (tCE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be checked while the Chip Erase cycle is in progress. The WIP sets during the tCE timing, and clears when Chip Erase Cycle is completed, and the Write Enable Latch (WEL) bit is cleared. When the chip is under "Block protect (BP) Mode" (WPSEL=0). The Chip Erase (CE) instruction will not be executed, if one (or more) sector is protected by BP3-BP0 bits. It will be only executed when BP3-BP0 all set to "0". When the chip is under "Advances Sector Protect Mode" (WPSEL=1). The Chip Erase (CE) instruction will be executed on unprotected block. The protected Block will be skipped. If one (or more) 4K byte sector was protected in top or bottom 64K byte block, the protected block will also skip the chip erase command. Figure 78. Chip Erase (CE) Sequence (SPI Mode) Figure 79. Chip Erase (CE) Sequence (QPI Mode) ### 10-30. Page Program (PP) The Page Program (PP) instruction is for programming the memory to be "0". A Write Enable (WREN) instruction must be executed to set the Write Enable Latch (WEL) bit before sending the Page Program (PP). The device programs only the last 256 data bytes sent to the device. If the entire 256 data bytes are going to be programmed, A7-A0 (The eight least significant address bits) must be set to 0. The last address byte (the 8 least significant address bits, A7-A0) should be set to 0 for 256 bytes page program. If A7-A0 are not all zero, transmitted data that exceed page length are programmed from the starting address (24-bit address that last 8 bit are all 0) of currently selected page. If the data bytes sent to the device exceeds 256, the last 256 data byte is programmed at the request page and previous data will be disregarded. Please refer "12. ECC (Error Checking and Correcting)" for Partial program or double program restriction. The default read mode is 3-byte address, to access higher address (4-byte address) which requires to enter the 4-byte address read mode or to define EAR bit. To enter the 4-byte address mode, please refer to the enter 4-byte mode (EN4B) Mode section. The sequence of issuing PP instruction is: CS# goes low $\rightarrow$ sending PP instruction code $\rightarrow$ 3-byte or 4-byte address on SI $\rightarrow$ at least 1-byte on data on SI $\rightarrow$ CS# goes high. The CS# must be kept to low during the whole Page Program cycle; The CS# must go high exactly at the byte boundary( the latest eighth bit of data being latched in), otherwise the instruction will be rejected and will not be executed. The self-timed Page Program Cycle time (tPP) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be checked while the Page Program cycle is in progress. The WIP sets during the tPP timing, and clears when Page Program Cycle is completed, and the Write Enable Latch (WEL) bit is cleared. If the page is protected by BP bits (WPSEL=0; Block Protect Mode) or SPB/DPB (WPSEL=1; Advanced Sector Protect Mode), the Page Program (PP) instruction will not be executed. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. Figure 80. Page Program (PP) Sequence (SPI Mode) Note: Please note the address cycles above are based on 3-byte address mode. For 4-byte address mode, the address cycles will be increased. Figure 81. Page Program (PP) Sequence (QPI Mode) ### 10-31. 4 x I/O Page Program (4PP) The Quad Page Program (4PP) instruction is for programming the memory to be "0". A Write Enable (WREN) instruction must be executed to set the Write Enable Latch (WEL) bit and Quad Enable (QE) bit must be set to "1" before sending the Quad Page Program (4PP). The Quad Page Programming takes four pins: SIO0, SIO1, SIO2, and SIO3 as address and data input, which can improve programmer performance and the effectiveness of application. The other function descriptions are as same as standard page program. The default read mode is 3-byte address, to access higher address (4-byte address) which requires to enter the 4-byte address read mode or to define EAR bit. To enter the 4-byte address mode, please refer to the enter 4-byte mode (EN4B) Mode section. The sequence of issuing 4PP instruction is: CS# goes low $\rightarrow$ sending 4PP instruction code $\rightarrow$ 3-byte or 4-byte address on SIO[3:0] $\rightarrow$ at least 1-byte on data on SIO[3:0] $\rightarrow$ CS# goes high. If the page is protected by BP bits (WPSEL=0; Block Protect Mode) or SPB/DPB (WPSEL=1; Advanced Sector Protect Mode), the Quad Page Program (4PP) instruction will not be executed. Figure 82. 4 x I/O Page Program (4PP) Sequence (SPI Mode only) ### 10-32. Deep Power-down (DP) The Deep Power-down (DP) instruction is for setting the device to minimum power consumption (the standby current is reduced from ISB1 to ISB2). The Deep Power-down mode requires the Deep Power-down (DP) instruction to enter, during the Deep Power-down mode, the device is not active and all Write/Program/Erase instruction are ignored. When CS# goes high, it's only in deep power-down mode not standby mode. It's different from Standby mode. The sequence of issuing DP instruction is: CS# goes low→sending DP instruction code→CS# goes high. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. Once the DP instruction is set, all instruction will be ignored except the Release from Deep Power-down mode (RDP) and Read Electronic Signature (RES) instruction and softreset command. (those instructions allow the ID being reading out). When Power-down, or software reset command the deep power-down mode automatically stops, and when power-up, the device automatically is in standby mode. For DP instruction the CS# must go high exactly at the byte boundary (the latest eighth bit of instruction code been latched-in); otherwise, the instruction will not executed. As soon as Chip Select (CS#) goes high, a delay of tDP is required before entering the Deep Power-down mode. Figure 83. Deep Power-down (DP) Sequence (SPI Mode) Figure 84. Deep Power-down (DP) Sequence (QPI Mode) ### 10-33. Enter Secured OTP (ENSO) The ENSO instruction is for entering the additional 8K-bit secured OTP mode. While device is in secured OTPmode, main array access is not available. The additional 8K-bit secured OTP is independent from main array and may be used to store unique serial number for system identifier. After entering the Secured OTP mode, follow standard read or program procedure to read out the data or update data. The Secured OTP data cannot be updated again once it is lock-down. The sequence of issuing ENSO instruction is: CS# goes low $\rightarrow$ sending ENSO instruction to enter Secured OTP mode $\rightarrow$ CS# goes high. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. Please note that after issuing ENSO command user can only access secure OTP region with standard read or program procedure. Furthermore, once security OTP is lock down, only read related commands are valid. ### 10-34. Exit Secured OTP (EXSO) The EXSO instruction is for exiting the secured OTP mode. The sequence of issuing EXSO instruction is: CS# goes low $\rightarrow$ sending EXSO instruction to exit Secured OTP mode $\rightarrow$ CS# goes high. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. ### 10-35. Read Security Register (RDSCUR) The RDSCUR instruction is for reading the value of Security Register bits. The Read Security Register can be read at any time (even in program/erase/write status register/write security register condition) and continuously. The sequence of issuing RDSCUR instruction is : CS# goes low→sending RDSCUR instruction→Security Register data out on SO→ CS# goes high. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. ### 10-36. Write Security Register (WRSCUR) The WRSCUR instruction is for changing the values of Security Register Bits. The WREN (Write Enable) instruction is required before issuing WRSCUR instruction. The WRSCUR instruction may change the values of bit1 (LDSO bit) for customer to lock-down the Secured OTP area. Once the LDSO bit is set to "1", the Secured OTP area cannot be updated any more. The sequence of issuing WRSCUR instruction is :CS# goes low $\rightarrow$ sending WRSCUR instruction $\rightarrow$ CS# goes high. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. The CS# must go high exactly at the boundary; otherwise, the instruction will be rejected and not executed. ### 10-37. Write Protection Selection (WPSEL) There are two write protection methods provided on this device, (1) Block Protection (BP) mode or (2) Advanced Sector Protection mode. The protection modes are mutually exclusive. The WPSEL bit selects which protection mode is enabled. If WPSEL=0 (factory default), BP mode is enabled and Advanced Sector Protection mode is disabled. If WPSEL=1, Advanced Sector Protection mode is enabled and BP mode is disabled. The WPSEL command is used to set WPSEL=1. A WREN command must be executed to set the WEL bit before sending the WPSEL command. Please note that the WPSEL bit is an OTP bit. Once WPSEL is set to "1", it cannot be programmed back to "0". ### When WPSEL = 0: Block Protection (BP) mode, The memory array is write protected by the BP3~BP0 bits. ### When WPSEL =1: Advanced Sector Protection mode, Blocks are individually protected by their own SPB or DPB. On power-up, all blocks are write protected by the Dynamic Protection Bits (DPB) by default. The Advanced Sector Protection instructions WRLR, RDLR, WRPASS, RDPASS, PASSULK, WRSPB, ESSPB, WRDPB, RDDPB, GBLK, and GBULK are activated. The BP3~BP0 bits of the Status Register are disabled and have no effect. The sequence of issuing WPSEL instruction is: CS# goes low $\rightarrow$ send WPSEL instruction to enable the Advanced Sector Protect mode $\rightarrow$ CS# goes high. ### **Write Protection Selection** Figure 85. WPSEL Flow ### 10-38. Advanced Sector Protection There are two ways to implement software Advanced Sector Protection on this device. Through these two protection methods, user can disable or enable the programming or erasing operation to any individual sector or all sectors. There is a non-volatile (SPB) and volatile (DPB) protection bit related to the single sector in main flash array. Each of the sectors is protected from programming or erasing operation when the bit is set. The figure below helps describing an overview of these methods. The device is default to the Solid mode when shipped from factory. The detail algorithm of advanced sector protection is shown as follows: Figure 86. Advanced Sector Protection Overview ### 10-38-1. Lock Register The Lock Register is a 16-bit register. Lock Register Bit[6] is SPB Lock Down Bit (SPBLKDN) which is assigned to control all SPB bit status. Lock Register Bit[2] is Password Protection Mode Lock Bit. Both bits are defaulted as 1 when shipping from factory. When SPBLKDN is 1, SPB can be changed. When it is locked as 0, all SPB can not be changed. Users can choose their favorite sector protecting method via setting Lock Register Bit[2] using WRLR command. The device default status was in Solid Protection Mode (Bit[2]=1), Once Bit[2] has been programmed (cleared to "0"), the device will enable the Password Protection Mode and lock in that mode permanently. In Solid Protection Mode (Bit[2]=1, factory default), the SPBLKDN can be programmed using the WRLR command and permanently lock down the SPB bits. After programming SPBLKDN to 0, all SPB can not be changed anymore, and neither Lock Register Bit[2] nor Bit[6] can be altered anymore. In Password Protection Mode (Bit[2]=0), the SPBLKDN becomes a volatile bit with default 0 (SPB bit protected). A correct password is required with PASSULK command to set SPBLKDN to 1. To clear SPBLKDN back to 0, a Hardware/Software Reset or power-up cycle is required. If user selects Password Protection mode, the password setting is required. User can set password by issuing WRPASS command before Lock Register Bit[2] set to 0. ## **Lock Register** | Bits | Description | Bit Status | Default | Туре | |---------|-----------------------------|---------------------------------------------------------------|------------------------------------------------------|-----------------------------------| | 15 to 7 | Reserved | Reserved | | Reserved | | 6 | SPB Lock Down bit (SPBLKDN) | 0: SPB bit Protected 1: SPB bit Unprotected | Solid Protection Mode: 1 Password Protection Mode: 0 | Bit 2=1: OTP<br>Bit 2=0: Volatile | | 5 to 3 | Reserved | Reserved | | Reserved | | 1 ソー | | 0=Password Protection Mode Enable<br>1= Solid Protection Mode | 1 | ОТР | | 1 to 0 | Reserved | Reserved | | Reserved | Figure 87. Read Lock Register (RDLR) Sequence Figure 88. Write Lock Register (WRLR) Sequence (SPI Mode) ### 10-38-2. Solid Protection Bits The Solid Protection Bits (SPBs) are nonvolatile bits for enabling or disabling write-protection to sectors and blocks. The SPB bits have the same endurance as the Flash memory. An SPB is assigned to each 4KB sector in the bottom and top 64KB of memory and to each 64KB block in the remaining memory. The factory default state of the SPB bits is "0", which has the sector/block write-protection disabled. When an SPB is set to "1", the associated sector or block is write-protected. Program and erase operations on the sector or block will be inhibited. SPBs can be individually set to "1" by the WRSPB command. However, the SPBs cannot be individually cleared to "0". Issuing the ESSPB command clears all SPBs to "0". A WREN command must be executed to set the WEL bit before sending the WRSPB or ESSPB command. The SPBLKDN bit must be "1" before any SPB can be modified. In Solid Protection mode the SPBLKDN bit defaults to "1" after power-on or reset. Under Password Protection mode, the SPBLKDN bit defaults to "0" after power-on or reset, and a PASSULK command with a correct password is required to set the SPBLKDN bit to "1". The RDSPB command reads the status of the SPB of a sector or block. The RDSPB command returns 00h if the SPB is "0", indicating write-protection is disabled. The RDSPB command returns FFh if the SPB is "1", indicating write-protection is enabled. Note: If SPBLKDN=0, commands to set or clear the SPB bits will be ignored. ## **SPB Register** | Bit | Description | Bit Status | Default | Type | |--------|---------------------------|---------------------------------------------------------------------------------------|---------|--------------| | 7 to 0 | SPB (Solid protected Bit) | 00h= SPB for the sector address unprotected FFh= SPB for the sector address protected | 00h | Non-volatile | ## Figure 89. Read SPB Status (RDSPB) Sequence Figure 90. SPB Erase (ESSPB) Sequence Figure 91. SPB Program (WRSPB) Sequence ## 10-38-3. Dynamic Write Protection Bits The Dynamic Protection features a volatile type protection to each individual sector. It can protect sectors from unintentional change, and is easy to disable when there are necessary changes. All DPBs are default as protected (FFh) after reset or upon power up cycle. Via setting up Dynamic Protection bit (DPB) by write DPB command (WRDPB), user can cancel the Dynamic Protection of associated sector. The Dynamic Protection only works on those unprotected sectors whose SPBs are cleared. After the DPB state is cleared to "0", the sector can be modified if the SPB state is unprotected state. ## **DPB Register** | | Bit | Description | Bit Status | Default | Туре | |---|------|-----------------------------|---------------------------------------------------------------------------------------|---------|----------| | 7 | to 0 | DPB (Dynamic protected Bit) | 00h= DPB for the sector address unprotected FFh= DPB for the sector address protected | FFh | Volatile | Figure 92. Read DPB Register (RDDPB) Sequence Figure 93. Write DPB Register (WRDPB) Sequence ### 10-38-4. Password Protection Mode Password Protection mode potentially provides a higher level of security than Solid Protection mode. In Password Protection mode, the SPBLKDN bit defaults to "0" after a power-on cycle or reset. When SPBLKDN=0, the SPBs are locked and cannot be modified. A 64-bit password must be provided to unlock the SPBs. The PASSULK command with the correct password will set the SPBLKDN bit to "1" and unlock the SPB bits. After the correct password is given, a wait of 2us is necessary for the SPB bits to unlock. The Status Register WIP bit will clear to "0" upon completion of the PASSULK command. Once unlocked, the SPB bits can be modified. A WREN command must be executed to set the WEL bit before sending the PASSULK command. Several steps are required to place the device in Password Protection mode. Prior to entering the Password Protection mode, it is necessary to set the 64-bit password and verify it. The WRPASS command writes the password and the RDPASS command reads back the password. Password verification is permitted until the Password Protection Mode Lock Bit has been written to "0". Password Protection mode is activated by programming the Password Protection Mode Lock Bit to "0". This operation is not reversible. Once the bit is programmed, it cannot be erased. The device remains permanently in Password Protection mode and the 64-bit password can neither be retrieved nor reprogrammed. The password is all "1's" when shipped from the factory. The WRPASS command can only program password bits to "0". The WRPASS command cannot program "0's" back to "1's". All 64-bit password combinations are valid password options. A WREN command must be executed to set the WEL bit before sending the WRPASS command. - The unlock operation will fail if the password provided by the PASSULK command does not match the stored password. This will set the P\_FAIL bit to "1" and insert a delay before clearing the WIP bit to "0". User has to wait 150us before issuing another PASSULK command. This restriction makes it impractical to attempt all combinations of a 64-bit password (such an effort would take millions of years). Monitor the WIP bit to determine whether the device has completed the PASSULK command. - When a valid password is provided, the PASSULK command does not insert the delay before returning the WIP bit to zero. The SPBLKDN bit will set to "1" and the P\_FAIL bit will be "0". - It is not possible to set the SPBLKDN bit to "1" if the password had not been set prior to the Password Protection mode being selected. ## Password Register (PASS) | Bits | Field<br>Name | Function | Туре | Default State | Description | |---------|---------------|--------------------|------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 63 to 0 | PWD | Hidden<br>Password | ОТР | FFFFFFFFFFF | Non-volatile OTP storage of 64 bit password. The password is no longer readable after the Password Protection mode is selected by programming Lock Register bit 2 to zero. | ## Figure 94. Read Password Register (RDPASS) Sequence Figure 95. Write Password Register (WRPASS) Sequence Figure 96. Password Unlock (PASSULK) Sequence ## 10-38-5. Gang Block Lock/Unlock (GBLK/GBULK) These instructions are only effective after WPSEL was executed. The GBLK/GBULK instruction is a chip-based protected or unprotected operation. It can enable or disable all DPB. The WREN (Write Enable) instruction is required before issuing GBLK/GBULK instruction. The sequence of issuing GBLK/GBULK instruction is: CS# goes low $\rightarrow$ send GBLK/GBULK (7Eh/98h) instruction $\rightarrow$ CS# goes high. The CS# must go high exactly at the byte boundary, otherwise, the instruction will be rejected and not be executed. 10-38-6. Sector Protection States Summary Table | Protection | on Status | Sector State | |------------|-----------|--------------| | DPB bit | SPB bit | Sector State | | 0 | 0 | Unprotect | | 0 | 1 | Protect | | 1 | 0 | Protect | | 1 | 1 | Protect | ### 10-39. Program Suspend and Erase Suspend The Suspend instruction interrupts a Program or Erase operation to allow the device conduct other operations. After the device has entered the suspended state, the memory array can be read except for the page being programmed or the sector being erased. Security Register bit 2 (PSB) and bit 3 (ESB) can be read to check the suspend status. The PSB (Program Suspend Bit) sets to "1" when a program operation is suspended. The ESB (Erase Suspend Bit) sets to "1" when an erase operation is suspended. The PSB or ESB clears to "0" when the program or erase operation is resumed. When the Serial NOR Flash receives the Suspend instruction, Program Suspend Latency(tPSL) or Erase Suspend latency(tESL) is required to complete suspend operation. (Refer to "Table 20. AC CHARACTERISTICS") After the device has entered the suspended state, the WEL bit is clears to "0" and the PSB or ESB in security register is set to "1", then the device is ready to acceptanother command. However, some commands can be executed without tPSL or tESL latency during the program/erase suspend, and can be issued at any time during the Suspend. Please refer to "Table 13. Acceptable Commands During Suspend". ### Figure 97. Suspend to Read Latency Table 13. Acceptable Commands During Suspend | | | Susper | nd Type | |-------------------------------|--------------|-----------------|---------------| | Command Name | Command Code | Program Suspend | Erase Suspend | | Commands which require tPSL/ | tESL delay | • | | | READ | 03h | • | • | | FAST READ | 0Bh | • | • | | 2READ | BBh | • | • | | DREAD | 3Bh | • | • | | 4READ | EBh | • | • | | QREAD | 6Bh | • | • | | 4READ4B | ECh | • | • | | 4DTRD | EDh | • | • | | 4DTRD4B | EEh | • | • | | FASTREAD4B | 0Ch | • | • | | 2READ4B | BCh | • | • | | DREAD4B | 3Ch | • | • | | RDSFDP | 5Ah | • | • | | RDID | 9Fh | • | • | | QPIID | AFh | • | • | | SBL | C0h | • | • | | ENSO | B1h | • | • | | EXSO | C1h | • | • | | WREN | 06h | • | • | | RESUME | 30h | • | • | | WRCR2 with A[31:30]=00 | 701 | • | • | | WRCR2 with A[31:30]=01 | - 72h | | | | RDCR2 | 71h | • | • | | RDLR | 2Dh | • | • | | RDSPB | E2h | • | • | | RDFBR | 16h | • | • | | RDDPB | E0h | • | • | | EQIO | 35h | • | • | | RSTQIO | F5h | • | • | | Commands not required tPSL/tE | | | | | WRDI | 04h | • | • | | RDSR | 05h | • | • | | RDCR | 15h | • | • | | RDSCUR | 2Bh | • | • | | RES | ABh | • | • | | REMS | 90h | • | • | | RSTEN | 66h | • | • | | RST | 99h | • | • | | NOP | 00h | • | • | ### 10-40. Program Resume and Erase Resume The Resume instruction resumes a suspended Program or Erase operation. After the device receives the Resume instruction, the WEL and WIP bits are set to "1" and the PSB or ESB is cleared to "0". The program or erase operation will continue until it is completed or until another Suspend instruction is received. To issue another Suspend instruction, the minimum resume-to-suspend latency (tPRS or tERS) is required. However, in order to finish the program or erase progress, a period equal to or longer than the typical timing is required. To issue other command except suspend instruction, a latency of the self-timed Page Program Cycle time (tPP) or Sector Erase (tSE) is required. The WEL and WIP bits are cleared to "0" after the Program or Erase operation is completed. ### Note: The Resume instruction will be ignored during Performance Enhance Mode. Make sure the Serial NOR Flash has exited the Performance Enhance Mode before issuing the Resume instruction. ## Figure 98. Resume to Read Latency ## Figure 99. Resume to Suspend Latency ### 10-41. No Operation (NOP) The "No Operation" command is only able to terminate the Reset Enable (RSTEN) command and will not affect any other command. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care during SPI mode. ## 10-42. Software Reset (Reset-Enable (RSTEN) and Reset (RST)) The Software Reset operation combines two instructions: Reset-Enable (RSTEN) command and Reset (RST) command. It returns the device to standby mode. All the volatile bits and settings will be cleared then, which makes the device return to the default status as power on. To execute Reset command (RST), the Reset-Enable (RSTEN) command must be executed first to perform the Reset operation. If there is any other command to interrupt after the Reset-Enable command, the Reset-Enable will be invalid. Both SPI (8 clocks) and QPI (2 clocks) command cycle can accept by this instruction. The SIO[3:1] are don't care when during SPI mode. If the Reset command is executed during program or erase operation, the operation will be disabled, the data under processing could be damaged or lost. The reset time is different depending on the last operation. For details, please refer to "Table 16. Reset Timing-(Other Operation)" for tREADY2. Figure 100. Software Reset Recovery Note: Refer to "Table 16. Reset Timing-(Other Operation)" for tREADY2. Figure 101. Reset Sequence (SPI mode) Figure 102. Reset Sequence (QPI mode) ## 11. Serial Flash Discoverable Parameter (SFDP) ### 11-1. Read SFDP Mode (RDSFDP) The Serial Flash Discoverable Parameter (SFDP) standard provides a consistent method of describing the functional and feature capabilities of serial flash devices in a standard set of internal parameter tables. These parameter tables can be interrogated by host system software to enable adjustments needed to accommodate divergent features from multiple vendors. The concept is similar to the one found in the Introduction of JEDEC Standard, JESD68 on CFI. The sequence of issuing RDSFDP instruction is CS# goes low→send RDSFDP instruction (5Ah)→send 3 address bytes on SI pin→send 1 dummy byte on SI pin→read SFDP code on SO→to end RDSFDP operation can use CS# to high at any time during data out. SFDP is a JEDEC Standard, JESD216B. For SFDP register values detail, please contact local Macronix sales channel for Application Note. Figure 103. Read Serial Flash Discoverable Parameter (RDSFDP) Sequence ## 12. ECC (Error Checking and Correcting) Macronix MX25U51279G SPI flash have built-in ECC. The ECC algorithm uses a Hamming code that can correct a single bit error per 16-Byte page. During a page program operation, the internal state machine will create the ECC automatically. During a read operation, the internal ECC state machine corrects bit errors automatically. It is recommended that data be programmed in multiples of 16 bytes in the predefined 16-byte chunk address (see "Table 14. 16-Byte Chunks within a Page") using the Page Program command instead of programming a byte or a word at a time using the Program command. However, partial program of 16-byte chunk is allowed under the restriction that user won't program or alter the content of partially programmed chunk without erasing the sector first. ECC checking of a 16-Byte chunk will be disabled if double program (rewriting without erase), or rewrite a chunk (alternating of single bit, byte, or word) happens in that chunk. Once ECC checking of a chuck is disabled, it will not be re-activated until the sector, containing the ECC disabled chunk, is erased. The ECC registers show detailed information for error correction activity on the device. The ECC status registers are placed on CR2. Which include 3-bit ECC status to identify the error type, 4-bit failure chunk counter and first failure chunk address. The ECC register can be reset through either of the following situations: - Write "00" data into ECC register - Issuing Software Reset Command - Hardware Reset - Power-up cycle ### Table 14. 16-Byte Chunks within a Page | Chunk# | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |----------|------|------|------|------|------|------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | 16 Bytes | B0 | B16 | B32 | B48 | B64 | B80 | B96 | B112 | B128 | B144 | B160 | B176 | B192 | B208 | B224 | B240 | | | ~B15 | ~B31 | ~B47 | ~B63 | ~B79 | ~B95 | ~B111 | ~B127 | ~B143 | ~B159 | ~B175 | ~B191 | ~B207 | ~B223 | ~B239 | ~B255 | ## 12-1. ECS# (Error corrected Signal) Pin The ECS# pin is a real time hardware signal to feedback the ECC correction status. The ECS# pin is designed as an open drain structure. In normal situation, the ECS# is kept on Hi-Z state. Once error correction begins, the ECS# pin will pull low during the whole ECC chunk unit after a duration of tECSV delay timing. The ECS# pin is default as going low when 2-bit error detection is enabled and double program detected. However, user can select the different option for error correction by setting the ECS register in CR2 [00000400h]. ## Figure 104. ECS# Timing ### **13. RESET** Driving the RESET# pin low for a period of tRLRH or longer will reset the device. After reset cycle, the device is at the following states: - Standby mode - All the volatile bits such as WEL/WIP/SRAM lock bit will return to the default status as power on. - 3-byte address mode If the device is under programming or erasing, driving the RESET# pin low will also terminate the operation and data could be lost. During the resetting cycle, the SO data becomes high impedance and the current will be reduced to minimum. ## Figure 105. RESET Timing Table 15. Reset Timing-(Power On) | Symbol | Parameter | Min. | Тур. | Max. | Unit | |---------|----------------------------|------|------|------|------| | tRHSL | Reset# high before CS# low | 10 | | | us | | tRS | Reset# setup time | 15 | | | ns | | tRH | Reset# hold time | 15 | | | ns | | tRLRH | Reset# low pulse width | 10 | | | us | | tREADY1 | Reset Recovery time | 35 | | | us | ## **Table 16. Reset Timing-(Other Operation)** | Symbol | Parameter | Min. | Тур. | Max. | Unit | |---------|---------------------------------------------------|------|------|------|------| | tRHSL | Reset# high before CS# low | 10 | | | us | | tRS | Reset# setup time | 15 | | | ns | | tRH | Reset# hold time | 15 | | | ns | | tRLRH | Reset# low pulse width | 10 | | | us | | | Reset Recovery time (During instruction decoding) | 40 | | | us | | | Reset Recovery time (for read operation) | 40 | | | us | | | Reset Recovery time (for program operation) | 310 | | | us | | tREADY2 | Reset Recovery time(for SE4KB operation) | 12 | | | ms | | | Reset Recovery time (for BE64K/BE32KB operation) | 25 | | | ms | | | Reset Recovery time (for Chip Erase operation) | 1000 | | · | ms | | | Reset Recovery time (for WRSR operation) | 40 | | | ms | ### 14. POWER-ON STATE The device is at below states when power-up: - Standby mode (please note it is not deep power-down mode) - Write Enable Latch (WEL) bit is reset The device must not be selected during power-up and power-down stage unless the VCC achieves below correct level: - VCC minimum at power-up stage and then after a delay of tVSL - GND at power-down Please note that a pull-up resistor on CS# may ensure a safe and proper power-up/down level. An internal power-on reset (POR) circuit may protect the device from data corruption and inadvertent data change during power up state. When VCC is lower than VWI (POR threshold voltage value), the internal logic is reset and the flash device has no response to any command. For further protection on the device, if the VCC does not reach the VCC minimum level, the correct operation is not guaranteed. The write, erase, and program command should be sent after the below time delay: - tVSL after VCC reached VCC minimum level The device can accept read command after VCC reached VCC minimum and a time delay of tVSL. Please refer to the "power-up timing". ### Note: - To stabilize the VCC level, the VCC rail decoupled by a suitable capacitor close to package pins is recommended. (generally around 0.1uF) - At power-down stage, the VCC drops below VWI level, all operations are disable and device has no response to any command. The data corruption might occur during the stage while a write, program, erase cycle is in progress. ## 15. ELECTRICAL SPECIFICATIONS **Table 17. ABSOLUTE MAXIMUM RATINGS** | Rating | Value | | |-------------------------------|----------------------|-------------------| | | Automotive (S) grade | -40°C to 85°C | | Ambient Operating Temperature | Automotive (R) grade | -40°C to 105°C | | | Automotive (Q) grade | -40°C to 125°C | | Storage Temperature | | -65°C to 150°C | | Applied Input Voltage | | -0.5V to VCC+0.5V | | Applied Output Voltage | -0.5V to VCC+0.5V | | | VCC to Ground Potential | -0.5V to 2.5V | | ### NOTICE: - 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is stress rating only and functional operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended period may affect reliability. - 2. Specifications contained within the following tables are subject to change. - 3. During voltage transitions, all pins may overshoot to VCC+1.0V or -1.0V for period up to 20ns. Figure 106. Maximum Negative Overshoot Waveform Figure 107. Maximum Positive Overshoot Waveform Table 18. CAPACITANCE TA = 25°C, f = 1.0 MHz | Symbol | Parameter | Min. | Тур. | Max. | Unit | Conditions | |--------|--------------------|------|------|------|------|------------| | CIN | Input Capacitance | | | 8 | pF | VIN = 0V | | COUT | Output Capacitance | | | 8 | pF | VOUT = 0V | ## Figure 108. DATA INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL ## Figure 109. OUTPUT LOADING ## Figure 110. SCLK TIMING DEFINITION ## **Table 19. DC CHARACTERISTICS** Temperature = -40°C to 85°C, VCC = $1.7V \sim 2.0V$ | Symbol | Parameter | Notes | Min. | Тур. | Max. | Units | Test Conditions | |--------|--------------------------------------------------|-------|---------|------|---------|-------|--------------------------------------------------------------------| | ILI | Input Load Current | 1 | | | ±2 | uA | VCC = VCC Max,<br>VIN = VCC or GND | | ILO | Output Leakage Current | 1 | | | ±2 | uA | VCC = VCC Max,<br>VOUT = VCC or GND | | ISB1 | VCC Standby Current | 1 | | 20 | 180 | uA | VIN = VCC or GND,<br>CS# = VCC | | ISB2 | Deep Power-down Current | | | 3 | 50 | uA | VIN = VCC or GND,<br>CS# = VCC | | | | | | 25 | 35 | mA | f=100MHz, (DTR 4 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open | | ICC1 | VCC Read | 1 | | 22 | 30 | mA | f=133MHz, (4 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open | | 1001 | (Note 3) | ı | | 18 | 25 | mA | f=104MHz, (4 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open | | | | | | 13 | 16 | mA | f=84MHz, (1x I/O & 2 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open | | ICC2 | VCC Program Current (PP) | 1 | | 30 | 40 | mA | Program in Progress,<br>CS# = VCC | | ICC3 | VCC Write Status Register (WRSR) Current | | | 20 | 40 | mA | Program status register in progress, CS#=VCC | | ICC4 | VCC Sector Erase Current (SE) | 1 | | 20 | 40 | mA | Erase in Progress, CS#=VCC | | ICC4 | VCC Block (32K, 64K)<br>Erase Current (BE32K/BE) | 1 | | 30 | 40 | mA | Erase in Progress, CS#=VCC | | ICC5 | VCC Chip Erase Current (CE) | 1 | | 20 | 40 | mA | Erase in Progress, CS#=VCC | | VIL | Input Low Voltage | | -0.4 | | 0.3VCC | V | | | VIH | Input High Voltage | | 0.7VCC | | VCC+0.4 | V | | | VOL | Output Low Voltage | | | | 0.2 | V | IOL = 100uA | | VOH | Output High Voltage | | VCC-0.2 | | | V | IOH = -100uA | ### Notes: - 1. Typical values at VCC = 1.8V, T = 25°C. These currents are valid for all product versions (package and speeds). - 2. Typical value is calculated by simulation. - 3. Pattern = Blank Temperature = -40°C to 105°C, VCC = $1.7V \sim 2.0V$ | Symbol | Parameter | Notes | Min. | Тур. | Max. | Units | Test Conditions | | |--------|--------------------------------------------------|-------|---------|------|---------|-------|--------------------------------------------------------------------|--| | ILI | Input Load Current | 1 | | | ±2 | uA | VCC = VCC Max,<br>VIN = VCC or GND | | | ILO | Output Leakage Current | 1 | | | ±2 | uA | VCC = VCC Max,<br>VOUT = VCC or GND | | | ISB1 | VCC Standby Current | 1 | | 20 | 350 | uA | VIN = VCC or GND,<br>CS# = VCC | | | ISB2 | Deep Power-down Current | | | 3 | 100 | uA | VIN = VCC or GND,<br>CS# = VCC | | | ICC1 | VCC Read<br>(Note 3) | 1 | | 25 | 40 | mA | f=100MHz, (DTR 4 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open | | | | | | | 22 | 35 | mA | f=133MHz, (4 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open | | | | | | | 18 | 30 | mA | f=104MHz, (4 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open | | | | | | | 13 | 20 | mA | f=84MHz, (1x I/O & 2 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open | | | ICC2 | VCC Program Current (PP) | 1 | | 30 | 40 | mA | Program in Progress,<br>CS# = VCC | | | ICC3 | VCC Write Status Register (WRSR) Current | | | 20 | 40 | mA | Program status register in progress, CS#=VCC | | | ICC4 | VCC Sector Erase Current (SE) | 1 | | 20 | 40 | mA | Erase in Progress, CS#=VCC | | | ICC4 | VCC Block (32K, 64K)<br>Erase Current (BE32K/BE) | 1 | | 30 | 40 | mA | Erase in Progress, CS#=VCC | | | ICC5 | VCC Chip Erase Current (CE) | 1 | | 20 | 40 | mA | Erase in Progress, CS#=VCC | | | VIL | Input Low Voltage | | -0.4 | | 0.3VCC | V | | | | VIH | Input High Voltage | | 0.7VCC | | VCC+0.4 | V | | | | VOL | Output Low Voltage | | | | 0.2 | V | IOL = 100uA | | | VOH | Output High Voltage | | VCC-0.2 | | | V | IOH = -100uA | | ### Notes: - 1. Typical values at VCC = 1.8V, T = 25°C. These currents are valid for all product versions (package and speeds). - 2. Typical value is calculated by simulation. - 3. Pattern = Blank Temperature = -40°C to 125°C, VCC = $1.7V \sim 2.0V$ | Symbol | Parameter | Notes | Min. | Тур. | Max. | Units | Test Conditions | | |--------|--------------------------------------------------|-------|---------|------|---------|----------|--------------------------------------------------------------------|--| | ILI | Input Load Current | 1 | | | ±2 | uA | VCC = VCC Max,<br>VIN = VCC or GND | | | ILO | Output Leakage Current | 1 | | | ±2 | uA | VCC = VCC Max,<br>VOUT = VCC or GND | | | ISB1 | VCC Standby Current | 1 | | 20 | 700 | uA | VIN = VCC or GND,<br>CS# = VCC | | | ISB2 | Deep Power-down Current | | | 3 | 200 | uA | VIN = VCC or GND,<br>CS# = VCC | | | ICC1 | VCC Read<br>(Note 3) | 1 | | 25 | 40 | mA | f=100MHz, (DTR 4 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open | | | | | | | 22 | 35 | mA | f=133MHz, (4 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open | | | | | | | 18 | 30 | mA | f=104MHz, (4 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open | | | | | | | 13 | 20 | mA | f=84MHz, (1x I/O & 2 x I/O read)<br>SCLK=0.1VCC/0.9VCC,<br>SO=Open | | | ICC2 | VCC Program Current (PP) | 1 | | 30 | 45 | mA | Program in Progress,<br>CS# = VCC | | | ICC3 | VCC Write Status Register (WRSR) Current | | | 20 | 40 | mA | Program status register in progress, CS#=VCC | | | ICC4 | VCC Sector Erase Current (SE) | 1 | | 20 | 45 | mA | Erase in Progress, CS#=VCC | | | ICC4 | VCC Block (32K, 64K)<br>Erase Current (BE32K/BE) | 1 | | 30 | 45 | mA | Erase in Progress, CS#=VCC | | | ICC5 | VCC Chip Erase Current<br>(CE) | 1 | | 20 | 45 | mA | Erase in Progress, CS#=VCC | | | VIL | Input Low Voltage | | -0.4 | | 0.3VCC | V | | | | VIH | Input High Voltage | | 0.7VCC | | VCC+0.4 | V | | | | VOL | Output Low Voltage | | | | 0.2 | V | IOL = 100uA | | | VOH | Output High Voltage | | VCC-0.2 | | | <b>V</b> | IOH = -100uA | | ## Notes: - 1. Typical values at VCC = 1.8V, T = 25°C. These currents are valid for all product versions (package and speeds). - 2. Typical value is calculated by simulation. - 3. Pattern = Blank ## **Table 20. AC CHARACTERISTICS** Temperature = -40°C to 85°C, VCC = $1.7V \sim 2.0V$ | Symbol | Alt. | Parameter | Min. | Тур. | Max. | Unit | | | |----------------------|------|------------------------------------------------------|----------------------------------------|---------------------------------|---------------------|------|-----|------| | fSCLK | fC | Clock Frequency for all comm | D.C. | | 133 | MHz | | | | fRSCLK | fR | Clock Frequency for READ in | | | 66 | MHz | | | | fTSCLK | | Clock Frequency for FAST R | see "Dummy Cycle and | | | MHz | | | | HOOLK | | QREAD, 4READ, 4DTRD | Freque | 1711 12 | | | | | | tCH <sup>(1)</sup> | tCLH | Clock High Time | Others (fSCLK) | | 45% x (1/<br>fSCLK) | | | ns | | | | Joseph Finger Finne | Normal Rea | ad (fRSCLK) | 7 | | | ns | | tCL <sup>(1)</sup> t | tCLL | Clock Low Time | Others (fS0 | . , | 45% x (1/<br>fSCLK) | | | ns | | | | | Normal Rea | ad (fRSCLK) | 7 | | | ns | | tCLCH <sup>(2)</sup> | | Clock Rise Time (peak to pea | ak) | | 0.1 | | | V/ns | | tCHCL <sup>(2)</sup> | | Clock Fall Time (peak to peal | . , , | | | | | V/ns | | tSLCH | tCSS | CS# Active Setup Time (relat | # Active Setup Time (relative to SCLK) | | | | | ns | | tCHSL | | CS# Not Active Hold Time (re | Active Hold Time (relative to SCLK) | | | | | ns | | tDVCH | tDSU | Data In Setup Time | etup Time | | | | | ns | | tCHDX | tDH | Data In Hold Time | | | | | | ns | | tCHSH | | CS# Active Hold Time (relative | re to SCLK) | | 3 | | | ns | | tSHCH | | CS# Not Active Setup Time ( | | 3 | | | ns | | | tSHSL | tCSH | . , | | to next Read | 7 | | | ns | | | | CS# Deselect Time | From Write | /Erase/Program<br>atus Register | 30 | | | ns | | tSHQZ <sup>(2)</sup> | tDIS | Output Disable Time | • | | | | 8 | ns | | | | · | | Loading: 30pF | | | 5 | ns | | | | | 24 BGA | Loading: 15pF | | | 5 | ns | | tCLQV | tV | Clock Low to Output Valid | | Loading: 10pF | | | 5 | ns | | | | | 16 SOP | Loading: 30pF | | | 8 | ns | | | | | | Loading: 15pF | | | 6 | ns | | | | | | Loading: 10pF | | | 5 | ns | | tCLQX | tHO | Output Hold Time | | | | | 3 | ns | | tECSV | | ECS go low time | | | 10 | ns | | | | tWHSL <sup>(3)</sup> | | Write Protect Setup Time | 20 | | | ns | | | | tSHWL <sup>(3)</sup> | | Write Protect Hold Time | 100 | | | ns | | | | tDP <sup>(2)</sup> | | CS# High to Deep Power-dov | | | 10 | us | | | | tRES1 <sup>(2)</sup> | | CS# High to Standby Mode Read | | | 30 | us | | | | tRES2 <sup>(2)</sup> | | CS# High to Standby Mode v | | | 30 | us | | | | tW | | Write Status/Configuration Re | | | 40 | ms | | | | tWREAW | | Write Extended Address Reg<br>register2 volatile bit | | 40 | | ns | | | | tPP | | Page Program Cycle Time | | | | 0.15 | 1.5 | ms | | tSE | | Sector Erase Cycle Time | | 25 | 400 | ms | | | | tBE32 | | Block Erase (32KB) Cycle Tir | | 150 | 1000 | ms | | | | tBE | | Block Erase (64KB) Cycle Tir | | 250 | 2000 | ms | | | | tCE | | Chip Erase Cycle Time | | 150 | 300 | s | | | | tESL <sup>(7)</sup> | | Erase Suspend Latency | | | 25 | us | | | | tPSL <sup>(7)</sup> | | Program Suspend Latency | | | 25 | us | | | | tPRS <sup>(8)</sup> | | Latency between Program Re | 0.3 | 100 | | us | | | | tERS <sup>(9)</sup> | | Latency between Erase Resu | 0.3 | 400 | | us | | | Temperature = -40°C to 105°C, VCC = $1.7V \sim 2.0V$ | Symbol | Alt. | Parameter | | Min. | Тур. | Max. | Unit | | |-------------------------|-------------------------|-------------------------------------------------------------|----------------------|-------------------|-----------|-----------|--------|------------| | fSCLK | fC | Clock Frequency for all comn | nands(excep | t Read Operation) | D.C. | | 133 | MHz | | fRSCLK | fR | Clock Frequency for READ ir | nstructions | | | | 50 | MHz | | fTSCLK | | Clock Frequency for FAST R | EAD, DREAD | D, 2READ, | | ummy Cyc | | MHz | | TIOCLIC | | QREAD, 4READ, 4DTRD | | | | ncy Table | (MHz)" | IVII IZ | | (4) | | | Others (fSC | l K) | 45% x (1/ | | | ns | | tCH <sup>(1)</sup> tCLH | | Clock High Time | , | | fSCLK) | | | ļ | | | | | Normal Rea | nd (fRSCLK) | 7 | | | ns | | 101 (1) | 4011 | Ola da la constitución | Others (fSC | LK) | 45% x (1/ | | | ns | | tCL <sup>(1)</sup> | TCLL | Clock Low Time | Normal Dog | nd (fRSCLK) | fSCLK) | | | + | | tCLCH <sup>(2)</sup> | | Clock Rise Time (peak to pea | | iu (IKSCLK) | 0.1 | | | Ns<br>V/ns | | tCHCL <sup>(2)</sup> | | Clock Fall Time (peak to pea | | | 0.1 | | | V/ns | | tSLCH | tCSS | CS# Active Setup Time (relat | | | 3 | | | ns | | tCHSL | 1000 | CS# Not Active Hold Time (real | | | 4 | | | ns | | tDVCH | tDSII | Data In Setup Time | native to oct | -11) | 1.5 | | | ns | | tCHDX | | Data In Hold Time | | | 1.5 | | | ns | | tCHSH | ווטוו | CS# Active Hold Time (relative | re to SCLK) | | 3 | | | ns | | tSHCH | | CS# Not Active Setup Time ( | | J K) | 3 | | | ns | | 1011011 | | | | to next Read | 7 | | | ns | | tSHSL tCSH | | CS# Deselect Time | - | Erase/Program | | | | + | | (0).102 | to Read Status Register | | 30 | | | ns | | | | tSHQZ <sup>(2)</sup> | tDIS | Output Disable Time | I | <u> </u> | | | 8 | ns | | | | <u> </u> | Loading: 30pF | | | 5 | ns | | | | | | 24 BGA | Loading: 15pF | | | 5 | ns | | +OL OV | tV | Clock Low to Output Valid | Loading: 10pF | | | | 5 | ns | | tCLQV | | | | Loading: 30pF | | | 8 | ns | | | | | 16 SOP Loading: 15pF | | | 6 | ns | | | | | | | Loading: 10pF | | | 5 | ns | | tCLQX | tHO | Output Hold Time | | | 1 | | 3 | ns | | tECSV | | ECS go low time | Loading: 30 | pF | | | 10 | ns | | tWHSL <sup>(3)</sup> | | Write Protect Setup Time | | | 20 | | | ns | | tSHWL <sup>(3)</sup> | | Write Protect Hold Time | | | 100 | | | ns | | tDP <sup>(2)</sup> | | CS# High to Deep Power-dov | | | | | 10 | us | | tRES1 <sup>(2)</sup> | | CS# High to Standby Mode | without Ele | ctronic Signature | | | 30 | us | | | | Read | <del></del> | | | | | + | | tRES2 <sup>(2)</sup> | | CS# High to Standby Mode v | | | | | 30 | us | | tW | | Write Status/Configuration Ro | <del> </del> | | | | 40 | ms | | tWREAW | | Write Extended Address Reg | ister and cor | ifiguration | | 40 | | ns | | tPP | | register2 volatile bit | | | 0.15 | 1 | | | | tSE | | Page Program Cycle Time | | | 25 | 4<br>480 | ms | | | tBE32 | | Sector Erase Cycle Time | | | 150 | 1100 | ms | | | tBE | | Block Erase (32KB) Cycle Time Block Erase (64KB) Cycle Time | | | 250 | 2200 | ms | | | tCE | | Chip Erase (64KB) Cycle Time | | | 150 | 400 | S | | | tESL <sup>(7)</sup> | | Erase Suspend Latency | | | | 100 | 35 | us | | tPSL <sup>(7)</sup> | | Program Suspend Latency | | | | | 25 | us | | tPRS <sup>(8)</sup> | | Latency between Program Ro | esume and n | ext Suspend | 0.3 | 125 | | us | | tERS <sup>(9)</sup> | | Latency between Erase Resu | | <del></del> | 0.3 | 400 | | us | Temperature = -40°C to 125°C, VCC = $1.7V \sim 2.0V$ | Symbol | Alt. | Parameter | | Min. | Тур. | Max. | Unit | | |--------------------------------------------|----------|--------------------------------|--------------------------------------------------------|--------------------|-----------|-----------|--------|---------| | fSCLK | fC | Clock Frequency for all comm | Clock Frequency for all commands(except Read Operation | | | | 133 | MHz | | fRSCLK | fR | Clock Frequency for READ ir | nstructions | | | | 50 | MHz | | fTSCLK | | Clock Frequency for FAST R | EAD, DREAI | D, 2READ, | see "D | ummy Cyc | le and | MHz | | ITOULK | | QREAD, 4READ, 4DTRD | | | | ncy Table | (MHz)" | IVII IZ | | | | | Others (fSC | :LK) | 45% x (1/ | | | ns | | tCH <sup>(1)</sup> | tCLH | Clock High Time | , | | fSCLK) | | | | | | | | Normal Rea | nd (fRSCLK) | 7 | | | ns | | (1) | | | Others (fSC | CLK) | 45% x (1/ | | | ns | | tCL <sup>(1)</sup> | tCLL | Clock Low Time | , | | fSCLK) | | | | | +CL CL (2) | | Cleak Dies Times (neak to nea | Normal Read (fRSCLK) | | 7 | | | ns | | tCLCH <sup>(2)</sup> | | Clock Rise Time (peak to pea | | | 0.1 | | | V/ns | | tCHCL <sup>(2)</sup> | 1000 | Clock Fall Time (peak to peak | • | | 0.1 | | | V/ns | | tSLCH | เบรร | CS# Active Setup Time (relat | | | 3 | | | ns | | tCHSL | 15011 | CS# Not Active Hold Time (re | elative to SCI | _K) | 4 | | | ns | | tDVCH | | Data In Setup Time | | | 2 | | | ns | | tCHDX | tDH | Data In Hold Time | | | 2 | | | ns | | tCHSH | | CS# Active Hold Time (relative | | | 3 | | | ns | | tSHCH | | CS# Not Active Setup Time ( | | | 3 | | | ns | | | | | From Read to next Read | | 7 | | | ns | | tSHSL | tCSH | CS# Deselect Time | | Erase/Program | 30 | | | ns | | (2) | 1510 | 0 / 15: 11 = | to Read Status Register | | | | | | | tSHQZ <sup>(2)</sup> | tDIS | Output Disable Time | T | l " 00 = | | | 8 | ns | | | | | 04.504 | Loading: 30pF | | | 5.5 | ns | | | | | 24 BGA | Loading: 15pF | | | 5.5 | ns | | tCLQV | tV | Clock Low to Output Valid | | Loading: 10pF | | | 5.5 | ns | | | | | 16 SOP Loadin | Loading: 30pF | | | 8.5 | ns | | | | | | Loading: 15pF | | | 6.5 | ns | | 101.07 | 4110 | Outro de Halla Tira | | Loading: 10pF | 4 | | 5.5 | ns | | tCLQX | tHO | Output Hold Time | lli 00 | | 1 | | 3 | ns | | tECSV | | ECS go low time | Loading: 30 | рг | 20 | | 10 | ns | | tWHSL <sup>(3)</sup> | <u> </u> | Write Protect Setup Time | | | 20 | | | ns | | tSHWL <sup>(3)</sup><br>tDP <sup>(2)</sup> | | Write Protect Hold Time | · · · · · · · · · · · · · · · · · · · | | 100 | | 10 | ns | | IDP | | CS# High to Deep Power-dov | | atronio Ciamatura | | | 10 | us | | tRES1 <sup>(2)</sup> | | CS# High to Standby Mode Read | without Ele | ectronic Signature | | | 30 | us | | tRES2 <sup>(2)</sup> | | CS# High to Standby Mode v | vith Electroni | c Signature Read | | | 30 | us | | tW | <u> </u> | Write Status/Configuration R | | | | | 40 | ms | | LVV | | Write Extended Address Reg | <del></del> | | | | 40 | 1113 | | tWREAW | | register2 volatile bit | ister and cor | iliguration | | 40 | | ns | | tPP | | Page Program Cycle Time | | | 0.15 | 5 | ms | | | tSE | | Sector Erase Cycle Time | | 25 | 600 | ms | | | | tBE32 | | Block Erase (32KB) Cycle Tir | | 150 | 1200 | ms | | | | tBE | | Block Erase (64KB) Cycle Time | | | | 250 | 2400 | ms | | tCE | | Chip Erase Cycle Time | | | 150 | 500 | S | | | tESL <sup>(7)</sup> | | Erase Suspend Latency | | 100 | 50 | us | | | | tPSL <sup>(7)</sup> | | Program Suspend Latency | | | | | 25 | us | | tPRS <sup>(8)</sup> | | Latency between Program R | esume and n | ext Suspend | 0.3 | 175 | | us | | tERS <sup>(9)</sup> | | Latency between Erase Resu | | | 0.3 | 400 | | us | #### Notes: - 1. tCH + tCL must be greater than or equal to 1/ Frequency. - 2. Typical values given for TA=25°C. Not 100% tested. - 3. Only applicable as a constraint for a WRSR instruction when SRWD is set at 1. - 4. Test condition is shown as Figure 108 and Figure 109. - 5. While programming consecutive bytes, Page Program instruction provides optimized timings by selecting to program the whole 256 bytes or only a few bytes between 1~256 bytes. - 6. By default dummy cycle value. Please refer to the "Table 1. Read performance Comparison". - 7. Latency time is required to complete Erase/Program Suspend operation until WIP bit is "0". - 8. For tPRS, minimum timing must be observed before issuing the next program suspend command. However, a period equal to or longer than the typical timing is required in order for the program operation to make progress. - 9. For tERS, minimum timing must be observed before issuing the next erase suspend command. However, a period equal to or longer than the typical timing is required in order for the erase operation to make progress. #### 16. OPERATING CONDITIONS #### At Device Power-Up and Power-Down AC timing illustrated in *Figure 111* and *Figure 112* are for the supply voltages and the control signals at device power-up and power-down. If the timing in the figures is ignored, the device will not operate correctly. During power-up and power-down, CS# needs to follow the voltage applied on VCC to keep the device not to be selected. The CS# can be driven low when VCC reach Vcc(min.) and wait a period of tVSL. Figure 111. AC Timing at Device Power-Up | Symbol | Parameter | Notes | Min. | Max. | Unit | |--------|---------------|-------|------|--------|------| | tVR | VCC Rise Time | 1 | | 500000 | us/V | #### Notes: - 1. Sampled, not 100% tested. - 2. For AC spec tCHSL, tSLCH, tDVCH, tCHDX, tSHSL, tCHSH, tSHCH, tCHCL, tCLCH in the figure, please refer to *Table 20.* AC CHARACTERISTICS. ### Figure 112. Power-Down Sequence During power-down, CS# needs to follow the voltage drop on VCC to avoid mis-operation. #### Figure 113. Power-up Timing ### Figure 114. Power Up/Down and Voltage Drop When powering down the device, VCC must drop below VPWD for at least tPWD to ensure the device will initialize correctly during power up. Please refer to "Figure 114. Power Up/Down and Voltage Drop" and "Table 21. Power-Up/Down Voltage and Timing" below for more details. Table 21. Power-Up/Down Voltage and Timing | Symbol | Parameter | | Min. | Max. | Unit | |------------------|--------------------------------------------------------------------------|----------------------|------|------|------| | V <sub>PWD</sub> | VCC voltage needed to below V <sub>PWD</sub> for en occur | | 0.8 | V | | | V_keep | Voltage that a re-initialization is necessary if VDD drop below to VKEEP | | | | V | | tPWD | The minimum duration for ensuring initializat | ion will occur | 300 | | us | | | VCC(min.) to device operation | Automotive (S) grade | 1500 | | us | | tVSL | | Automotive (R) grade | 3000 | | us | | | | 6000 | | us | | | VCC | VCC Power Supply | | 1.7 | 2.0 | V | | VWI | Write Inhibit Voltage | | 1.0 | 1.5 | V | Note: These parameters are characterized only. #### **16-1. INITIAL DELIVERY STATE** The device is delivered with the memory array erased: all bits are set to 1 (each byte contains FFh). The Status Register contains 40h (all Status Register bits are 0). #### 17. ERASE AND PROGRAMMING PERFORMANCE | Parameter | | Min. | Typ. <sup>(1)</sup> | Max. (2) | Unit | |----------------------------------|----------------------|------|---------------------|----------|--------| | Write Status Register Cycle Time | | | | 40 | ms | | | Automotive (S) grade | | 25 | 400 | ms | | Sector Erase Cycle Time (4KB) | Automotive (R) grade | | 25 | 480 | ms | | | Automotive (Q) grade | | 25 | 600 | ms | | | Automotive (S) grade | | 150 | 1000 | ms | | Block Erase Cycle Time (32KB) | Automotive (R) grade | | 150 | 1100 | ms | | | Automotive (Q) grade | | 150 | 1200 | ms | | | Automotive (S) grade | | 250 | 2000 | ms | | Block Erase Cycle Time (64KB) | Automotive (R) grade | | 250 | 2200 | ms | | | Automotive (Q) grade | | 250 | 2400 | ms | | | Automotive (S) grade | | 150 | 300 | s | | Chip Erase Cycle Time | Automotive (R) grade | | 150 | 400 | S | | | Automotive (Q) grade | | 150 | 500 | s | | | Automotive (S) grade | | 0.15 | 1.5 | ms | | Page Program Time | Automotive (R) grade | | 0.15 | 4 | ms | | | Automotive (Q) grade | | 0.15 | 5 | ms | | Erase/Program Cycle | | | 100,000 | | cycles | #### Note: - 1. Typical program and erase time assumes the following conditions: 25°C, 1.8V, and checkerboard pattern. - 2. Under worst conditions of minimum operation voltage and the temperature of the worst case. - 3. System-level overhead is the time required to execute the first-bus-cycle sequence for the programming command. #### **18. DATA RETENTION** | Parameter | Condition | Min. | Max. | Unit | |----------------|-----------|------|------|-------| | Data retention | 55°C | 20 | | years | #### 19. LATCH-UP CHARACTERISTICS | | Min. | Max. | |-----------------------------------------------------------------------------|-----------------|----------------| | Input Voltage with respect to GND on all power pins | | 1.5 VCCmax | | Input Current on all non-power pins | -100mA | +100mA | | Test conditions: VCC = VCCmax, one pin at a time (compliant to AEC-Q100-004 | 4 and JEDEC JES | D78 standard). | #### 20. ORDERING INFORMATION Please contact Macronix regional sales for the latest product selection and available form factors. | PART NO. | TEMPERATURE | PACKAGE | Remark | |------------------|----------------|---------------------------------|--------| | MX25U51279GXDR00 | -40°C to 105°C | 24-Ball BGA<br>(5x5 ball array) | | #### 21. PART NAME DESCRIPTION #### 22. PACKAGE INFORMATION Doc. Title: Package Outline for CSP 24BALL (6x8x1.2MM, BALL PITCH 1.0MM, BALL DIAMETER 0.4MM, 5x5 BALL ARRAY) Dimensions (inch dimensions are derived from the original mm dimensions) | SY | MBOL | A | A1 | A2 | b | D | D1 | E | E1 | е | |------|------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | | Min. | | 0.25 | 0.65 | 0.35 | 5.90 | | 7.90 | | | | mm | Nom. | | 0.30 | | 0.40 | 6.00 | 4.00 | 8.00 | 4.00 | 1.00 | | | Max. | 1.20 | 0.35 | | 0.45 | 6.10 | | 8.10 | | | | | Min. | | 0.010 | 0.026 | 0.014 | 0.232 | | 0.311 | | | | Inch | Nom. | | 0.012 | | 0.016 | 0.236 | 0.157 | 0.315 | 0.157 | 0.039 | | | Max. | 0.047 | 0.014 | | 0.018 | 0.240 | | 0.319 | | | #### 23. REVISION HISTORY | Revision | Descriptions | Page | |------------------|----------------------------------------------------------------------------------------|------------------------------------------------------| | September 12, 20 | 18 | | | 1.0 | Removed "Advanced Information" to align with the product status Content correction | ALL<br>P1,5,19,26,70,71,<br>P86,104,108-110,<br>P115 | | April 20, 2021 | | | | 1.1 | Modified "Program Suspend and Erase Suspend" description | P93 | | | 2. Content correction (ODS bit description) | P25 | | | 3. Stated the compliance of AEC-Q100. | P5 | | | 4. Revised LATCH-UP testing descriptions. | P115 | | May 17, 2024 | | | | 1.2 | 1. Updated Quad I/O DTR READ from 102 MHz to 122 MHz | P6,26 | Except for customized products which have been expressly identified in the applicable agreement, Macronix's products are designed, developed, and/or manufactured for ordinary business, industrial, personal, and/or household applications only, and not for use in any applications which may, directly or indirectly, cause death, personal injury, or severe property damages. In the event Macronix products are used in contradicted to their target usage above, the buyer shall take any and all actions to ensure said Macronix's product qualified for its actual use in accordance with the applicable laws and regulations; and Macronix as well as it's suppliers and/or distributors shall be released from any and all liability arisen therefrom. Copyright© Macronix International Co., Ltd. 2017~2024. All rights reserved, including the trademarks and tradename thereof, such as Macronix, MXIC, MXIC Logo, MX Logo, Integrated Solutions Provider, Nbit, Macronix NBit, HybridFlash, HybridXFlash, XtraROM, KH Logo, BE-SONOS, KSMC, Kingtech, MXSMIO, OctaBus, OctaFlash, ArmorFlash, LybraFlash, FortiX. The names and brands of third party referred thereto (if any) are for identification purposes only. For the contact and order information, please visit Macronix's Web site at: http://www.macronix.com