

---

## **PIC18F24/25Q10 Silicon Errata and Data Sheet Clarifications**

---

---

The PIC18F24/25Q10 devices that you have received conform functionally to the current device data sheet (DS40001945D), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in the table below.

The errata described in this document will be addressed in future revisions of the PIC18F24/25Q10 silicon.

**Note:** This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current.

**Table 1. Silicon Device Identification**

| Part Number | Device ID | Revision ID |        |
|-------------|-----------|-------------|--------|
|             |           | A8          | B2     |
| PIC18F24Q10 | 0x71C0    | 0xA008      | 0xA082 |
| PIC18F25Q10 | 0x71A0    | 0xA008      | 0xA082 |



**Important:** Refer to the **Device/Revision ID** section in the current “**PIC18F2X/4XQ10 Memory Programming Specification**” (DS40001874) for more detailed information on Device Identification and Revision IDs for your specific device.

**Table 2. Silicon Issue Summary**

| Module                                                                                             | Feature              | Item No. | Issue Summary                                                             | Affected Revisions |    |
|----------------------------------------------------------------------------------------------------|----------------------|----------|---------------------------------------------------------------------------|--------------------|----|
|                                                                                                    |                      |          |                                                                           | A8                 | B2 |
| Electrical Specifications                                                                          | Temperature range    | 1.1.1.   | Industrial temperature range only                                         | X                  |    |
| I/O Ports                                                                                          | Ext MCLR             | 1.2.1.   | Internal pull-up enabled late                                             | X                  | X  |
| Resets                                                                                             | LPBOR                | 1.3.1.   | Trip point rises with temperature                                         | X                  |    |
| Resets                                                                                             | RMCLR flag           | 1.3.2.   | POR may clear the RMCLR bit by mistake                                    | X                  | X  |
| Oscillator                                                                                         | HFINTOSC             | 1.4.1.   | 5% variation over temperature range                                       | X                  |    |
| Oscillator                                                                                         | XT mode              | 1.4.2.   | Maximum clock frequency limited to 2 MHz for XT mode                      | X                  |    |
| ADCC                                                                                               | FVR reference        | 1.5.1.   | Missing codes when FVR is used as reference                               | X                  | X  |
| WWDT                                                                                               | Window operation     | 1.6.1.   | Window feature of WWDT does not operate correctly in DOZE mode            | X                  |    |
| NVM                                                                                                | NVMERR               | 1.7.1.   | The NVMERR bit is set by device Reset after being cleared by software     | X                  |    |
| MSSP                                                                                               | SPI                  | 1.8.1.   | SSPBUF may be corrupted by writes to other GPR/SFRs                       | X                  |    |
| In-Circuit Debug                                                                                   | Software breakpoints | 1.9.1.   | Software breakpoints are not available                                    | X                  | X  |
| PFM-Program Flash Memory                                                                           | Self-Write           | 1.10.1   | The First Instruction Following a Self-write Instruction may not Execute. | X                  | X  |
| <b>Note:</b> Only those issues indicated in the last column apply to the current silicon revision. |                      |          |                                                                           |                    |    |

## 1. Silicon Errata Issues

**CAUTION**

**Notice:** This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the bold font in the following tables apply to the current silicon revision.

### 1.1 Module: Electrical Specifications

#### 1.1.1 Industrial Temperature Range Only

Extended temperature range devices are not released.

**Work around**

Operate at temperatures below 85 degrees C.

**Affected Silicon Revisions**

|    |    |
|----|----|
| A8 | B2 |
| X  |    |

### 1.2 Module: I/O Ports

#### 1.2.1 Internal Pull-up on MCLR Pin Enabled Late

When the external master clear is selected, an internal pull-up feature is enabled. Because the internal pull-up feature happens later in the initialization sequence than expected, it can cause the device to become stuck in an initialization-Reset loop.

**Work around**

Use an external pull-up resistor on the MCLR pin when the external master clear configuration is selected.

**Affected Silicon Revisions**

|    |    |
|----|----|
| A8 | B2 |
| X  | X  |

### 1.3 Module: Resets

#### 1.3.1 Low-Power Brown-out Reset (LPBOR) Mode

The Brown-out Reset trip level increases proportionally with temperature to a level where BOR is never released. LPBOR cannot be used reliably because the trip level relative to temperature is indeterminate.

**Work around**

Use the Normal-Power BOR mode.

**Affected Silicon Revisions**

|    |    |
|----|----|
| A8 | B2 |
| X  |    |

**1.3.2 The RMCLR Flag in the PCON0 Register Cleared by Mistake**

On an initial power-up of the device, or when executing a software Reset, the RMCLR flag in the PCON0 register may be improperly cleared by a Power-on Reset (POR) or software Reset (R<sub>ST</sub>), thereby indicating a false MCLR event.

**Work around**

None.

**Affected Silicon Revisions**

|    |    |
|----|----|
| A8 | B2 |
| X  | X  |

**1.4 Module: Oscillator****1.4.1 Internal HFINTOSC Oscillator Varies up to 5%**

The internal HFINTOSC oscillator varies in frequency up to 5% over the voltage and temperature range.

**Work around**

For systems requiring more precision, use an external crystal or ceramic resonator in one of the external oscillator modes.

**Affected Silicon Revisions**

|    |    |
|----|----|
| A8 | B2 |
| X  |    |

**1.4.2 Maximum Clock Frequency Limited to 2 MHz for XT Mode**

The maximum clock frequency for the intermediate gain setting that supports quartz crystal and ceramic resonator operation (XT mode) is being reduced from 4 MHz to 2 MHz.

**Work around**

For crystal or resonator frequencies above 2 MHz, use HS mode.

**Affected Silicon Revisions**

|    |    |
|----|----|
| A8 | B2 |
| X  |    |

**1.5 Module: Analog-to-Digital Converter with Computation (ADCC)****1.5.1 Missing Codes with FVR Reference**

Using the FVR as the positive voltage reference for the ADC can cause an increase in missing codes.

**Work around****Method 1:**

Increase the bit conversion time, known as  $T_{AD}$ , to 8  $\mu$ s or higher.

**Method 2:**

Use  $V_{DD}$  as the positive voltage reference to the ADC.

**Affected Silicon Revisions**

|    |    |
|----|----|
| A8 | B2 |
| X  | X  |

## 1.6 Module: Windowed Watchdog Timer (WWDT)

### 1.6.1 Window Operation in Doze Mode

When the Windowed mode of operation is enabled in Doze mode, a window violation error is issued even though the window is open and has been armed. This condition occurs only when the window size is set to a value other than 100% open.

**Work around****Method 1:**

Use the Windowed mode of operation in any mode other than Doze. If disabling the Doze mode is not an option, use the WWDT module without the window being enabled.

**Method 2:**

If the device is in Doze mode, perform the arming process for the window in Normal mode and return to the Doze mode.

**Method 3:**

If there is an Interrupt Service Routine (ISR) in the application code, the arming within the window can be done inside the ISR with the ROI bit of the CPUDOZE register being set.

**Affected Silicon Revisions**

|    |    |
|----|----|
| A8 | B2 |
| X  |    |

## 1.7 Module: Nonvolatile Memory (NVM)

### 1.7.1 NVMERR

When a Reset is issued while an NVM high-voltage operation is in progress, the NVMERR bit in the NVMCON0 register is set as expected. After clearing the NVMERR bit, if a Reset reoccurs, the NVMERR bit is set again regardless of whether an NVM operation is in progress or not. A successful write operation will clear the NVMERR condition.

**Work around**

None.

**Affected Silicon Revisions**

|    |    |
|----|----|
| A8 | B2 |
| X  |    |

**1.8 Module: Host Synchronous Serial Port (MSSP)****1.8.1 MSSP SPI Client Mode**

When operating in SPI Client mode, if the incoming SCK clock signal arrives during any of the conditions below, the SSPBUF Transmit Shift Register (TSR) may become corrupted. The byte transmitted to the client cannot be ensured to be correct, and the state of the WCOL bit may or may not indicate a write collision.

These conditions include:

- A write to an SFR
- A write to RAM following an SFR read
- A write to RAM prior to an SFR read

**Work around****Method 1 (Interrupt based using  $\overline{SS}$ ):**

1. Connect the  $\overline{SS}$  line to both the  $\overline{SS}$  input and either an INT or IOC input pin.
2. Enable INT or IOC interrupts (interrupt on falling edge if available, otherwise check that  $\overline{SS} == 0$  when the interrupt occurs).
3. Load SSPBUF with the data to be transmitted.
4. Continue program execution.
5. When the Interrupt Service Routine (ISR) is invoked, do either of the following:
  - a. Add a delay that ensures the first SCK clock will be complete, or
  - b. Poll SSPSTAT.BF (while( $BF == 0$ )), and wait for the transmission/reception to complete.

**Method 2 (Bit polling based using  $\overline{SS}$ ):**

1. Load SSPBUF with the data to be transmitted.
2. Poll the  $\overline{SS}$  line and wait for the  $\overline{SS}$  to go active (while( $\overline{PORTx.\overline{SS}} == 0$ )).
3. When  $\overline{SS}$  is active ( $\overline{SS} == 0$ ), do either of the following:
  - a. Add a delay that ensures the first SCK clock will be complete, or
  - b. Poll SSPSTAT.BF (while( $BF == 0$ )), and wait for the transmission/reception to complete.

Once one of these two methods are complete, it is safe to return to program execution.

**Method 3 ( $\overline{SS}$  not available):**

1. Load SSPBUF with the data to be transmitted.
2. Poll SSPSTAT.BF (while( $BF == 0$ )), and wait for the transmission/reception to complete.

**Affected Silicon Revisions**

|    |    |
|----|----|
| A8 | B2 |
| X  |    |

**1.9 Module: In-Circuit Debug****1.9.1 Software Breakpoints Are Not Available**

When debugging code, software breakpoints will not be available.

**Work around**

None.

**Affected Silicon Revisions**

|    |    |
|----|----|
| A8 | B2 |
| X  | X  |

**1.10 Module: Program Flash Memory (PFM)****1.10.1 The First Instruction Following a Self-Write Instruction May Not Execute**

When performing a self-write operation to Program Flash Memory, the first instruction following a self-write instruction may not execute.

**Work around**

Add two all-zero NOP() macros immediately after the self-write instruction. The all-zero NOP() macros are automatically included when the #include <xc.h> directive is used in user software.

**Affected Silicon Revisions**

|    |    |
|----|----|
| A8 | B2 |
| X  | X  |

## **2. Data Sheet Clarifications**

### **2.1 None**

There are no known data sheet clarifications as of this publication date.

### 3. Appendix A: Revision History

| <b>Doc Rev.</b> | <b>Date</b> | <b>Comments</b>                                                                                          |
|-----------------|-------------|----------------------------------------------------------------------------------------------------------|
| G               | 11/2022     | Added silicon issue 1.10.1.                                                                              |
| F               | 7/2021      | Removed silicon issue 1.5.1. Minor editorial corrections                                                 |
| E               | 2/2021      | Added CVD issue for Rev B2 in Silicon Issue Summary table and Affected Silicon Revision in section 1.5.1 |
| D               | 1/2021      | Added silicon erratum item 1.9.1                                                                         |
| C               | 11/2020     | Added silicon revision B2. Minor editorial corrections                                                   |
| B               | 8/2020      | Updated Table 1. Added silicon errata items 1.3.2 and 1.4.2. Minor editorial corrections                 |
| A               | 5/2018      | Initial document release                                                                                 |

---

## Microchip Information

---

### The Microchip Website

---

Microchip provides online support via our website at [www.microchip.com/](http://www.microchip.com/). This website is used to make files and information easily available to customers. Some of the content available includes:

- **Product Support** – Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- **General Technical Support** – Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip design partner program member listing
- **Business of Microchip** – Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

### Product Change Notification Service

---

Microchip's product change notification service helps keep customers current on Microchip products. Subscribers will receive email notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, go to [www.microchip.com/pcn](http://www.microchip.com/pcn) and follow the registration instructions.

### Customer Support

---

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Embedded Solutions Engineer (ESE)
- Technical Support

Customers should contact their distributor, representative or ESE for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in this document.

Technical support is available through the website at: [www.microchip.com/support](http://www.microchip.com/support)

### Microchip Devices Code Protection Feature

---

Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products.

### Legal Notice

---

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded

by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at [www.microchip.com/en-us/support/design-help/client-support-services](http://www.microchip.com/en-us/support/design-help/client-support-services).

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

## Trademarks

The Microchip name and logo, the Microchip logo, Adaptec, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, Clockstudio, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, IntelliMOS, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, KoD, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQL, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, Trusted Time, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2018-2022, Microchip Technology Incorporated and its subsidiaries. All Rights Reserved.

ISBN: 978-1-6683-1432-6

## **Quality Management System**

---

For information regarding Microchip's Quality Management Systems, please visit [www.microchip.com/quality](http://www.microchip.com/quality).

**Worldwide Sales and Service**

| AMERICAS                                                                                                                                                                                                                                                                                               | ASIA/PACIFIC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ASIA/PACIFIC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | EUROPE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Corporate Office</b><br>2355 West Chandler Blvd.<br>Chandler, AZ 85224-6199<br>Tel: 480-792-7200<br>Fax: 480-792-7277<br>Technical Support:<br><a href="http://www.microchip.com/support">www.microchip.com/support</a><br>Web Address:<br><a href="http://www.microchip.com">www.microchip.com</a> | <b>Australia - Sydney</b><br>Tel: 61-2-9868-6733<br><b>China - Beijing</b><br>Tel: 86-10-8569-7000<br><b>China - Chengdu</b><br>Tel: 86-28-8665-5511<br><b>China - Chongqing</b><br>Tel: 86-23-8980-9588<br><b>China - Dongguan</b><br>Tel: 86-769-8702-9880<br><b>China - Guangzhou</b><br>Tel: 86-20-8755-8029<br><b>China - Hangzhou</b><br>Tel: 86-571-8792-8115<br><b>China - Hong Kong SAR</b><br>Tel: 852-2943-5100<br><b>China - Nanjing</b><br>Tel: 86-25-8473-2460<br><b>China - Qingdao</b><br>Tel: 86-532-8502-7355<br><b>China - Shanghai</b><br>Tel: 86-21-3326-8000<br><b>China - Shenyang</b><br>Tel: 86-24-2334-2829<br><b>China - Shenzhen</b><br>Tel: 86-755-8864-2200<br><b>China - Suzhou</b><br>Tel: 86-186-6233-1526<br><b>China - Wuhan</b><br>Tel: 86-27-5980-5300<br><b>China - Xian</b><br>Tel: 86-29-8833-7252<br><b>China - Xiamen</b><br>Tel: 86-592-2388138<br><b>China - Zhuhai</b><br>Tel: 86-756-3210040 | <b>India - Bangalore</b><br>Tel: 91-80-3090-4444<br><b>India - New Delhi</b><br>Tel: 91-11-4160-8631<br><b>India - Pune</b><br>Tel: 91-20-4121-0141<br><b>Japan - Osaka</b><br>Tel: 81-6-6152-7160<br><b>Japan - Tokyo</b><br>Tel: 81-3-6880- 3770<br><b>Korea - Daegu</b><br>Tel: 82-53-744-4301<br><b>Korea - Seoul</b><br>Tel: 82-2-554-7200<br><b>Malaysia - Kuala Lumpur</b><br>Tel: 60-3-7651-7906<br><b>Malaysia - Penang</b><br>Tel: 60-4-227-8870<br><b>Philippines - Manila</b><br>Tel: 63-2-634-9065<br><b>Singapore</b><br>Tel: 65-6334-8870<br><b>Taiwan - Hsin Chu</b><br>Tel: 886-3-577-8366<br><b>Taiwan - Kaohsiung</b><br>Tel: 886-7-213-7830<br><b>Taiwan - Taipei</b><br>Tel: 886-2-2508-8600<br><b>Thailand - Bangkok</b><br>Tel: 66-2-694-1351<br><b>Vietnam - Ho Chi Minh</b><br>Tel: 84-28-5448-2100 | <b>Austria - Wels</b><br>Tel: 43-7242-2244-39<br>Fax: 43-7242-2244-393<br><b>Denmark - Copenhagen</b><br>Tel: 45-4485-5910<br>Fax: 45-4485-2829<br><b>Finland - Espoo</b><br>Tel: 358-9-4520-820<br><b>France - Paris</b><br>Tel: 33-1-69-53-63-20<br>Fax: 33-1-69-30-90-79<br><b>Germany - Garching</b><br>Tel: 49-8931-9700<br><b>Germany - Haan</b><br>Tel: 49-2129-3766400<br><b>Germany - Heilbronn</b><br>Tel: 49-7131-72400<br><b>Germany - Karlsruhe</b><br>Tel: 49-721-625370<br><b>Germany - Munich</b><br>Tel: 49-89-627-144-0<br>Fax: 49-89-627-144-44<br><b>Germany - Rosenheim</b><br>Tel: 49-8031-354-560<br><b>Israel - Ra'anana</b><br>Tel: 972-9-744-7705<br><b>Italy - Milan</b><br>Tel: 39-0331-742611<br>Fax: 39-0331-466781<br><b>Italy - Padova</b><br>Tel: 39-049-7625286<br><b>Netherlands - Drunen</b><br>Tel: 31-416-690399<br>Fax: 31-416-690340<br><b>Norway - Trondheim</b><br>Tel: 47-72884388<br><b>Poland - Warsaw</b><br>Tel: 48-22-3325737<br><b>Romania - Bucharest</b><br>Tel: 40-21-407-87-50<br><b>Spain - Madrid</b><br>Tel: 34-91-708-08-90<br>Fax: 34-91-708-08-91<br><b>Sweden - Gothenberg</b><br>Tel: 46-31-704-60-40<br><b>Sweden - Stockholm</b><br>Tel: 46-8-5090-4654<br><b>UK - Wokingham</b><br>Tel: 44-118-921-5800<br>Fax: 44-118-921-5820 |