



## **PRODUCT/PROCESS CHANGE NOTIFICATION**

---

**PCN APG-ABD/13/8272**

**Dated 27 Dec 2013**

---

**VNQ5E250AJ-E, VNH5050ATR-E, VNH5180ATR-E:Copper Wire Implementation**

**Table 1. Change Implementation Schedule**

|                                                                                              |             |
|----------------------------------------------------------------------------------------------|-------------|
| Forecasted implementation date for change                                                    | 30-Jun-2014 |
| Forecasted availability date of samples for customer                                         | 31-Mar-2014 |
| Forecasted date for <b>STMicroelectronics</b> change Qualification Plan results availability | 20-Dec-2013 |
| Estimated date of changed product first shipment                                             | 30-Jun-2014 |

**Table 2. Change Identification**

|                                                               |                                                                                                                                                                                                                |
|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Product Identification<br>(Product Family/Commercial Product) | VNQ5E250AJ-E, VNH5050ATR-E, VNH5180ATR-E                                                                                                                                                                       |
| Type of change                                                | Package assembly material change                                                                                                                                                                               |
| Reason for change                                             | Company Road Map                                                                                                                                                                                               |
| Description of the change                                     | Please be informed that we are going to replace 3 mils gold (Au) wires on Power stage of VNQ5E250AJ-E, VNH5050ATR-E, VNH5180ATR-E with 2.5 mils Copper (Cu) wires. Wires on Input stage remain unchanged (Au). |
| Change Product Identification                                 | Internal Traceability                                                                                                                                                                                          |
| Manufacturing Location(s)                                     |                                                                                                                                                                                                                |

## DOCUMENT APPROVAL

| Name               | Function          |
|--------------------|-------------------|
| Liporace, Nicola   | Marketing Manager |
| Nicoloso, Riccardo | Product Manager   |
| Minerva, Francesco | Q.A. Manager      |



## PROCESS/PRODUCT CHANGE NOTIFICATION

### **VNQ5E250AJ-E, VNH5050ATR-E, VNH5180ATR-E : Copper Wires Implementation**

#### **WHAT:**

Replacement of 3 mils gold (Au) wires on Power stage of VNQ5E250AJ-E, VNH5050ATR-E,

VNH5180ATR-E with 2.5 mils Copper (Cu) wires.

Wires on Input stage remain unchanged (Au).

#### **WHY:**

Company road map.

#### **WHO:**

All the Customers that are using VNQ5E250AJ-E, VNH5050ATR-E, VNH5180ATR-E.

#### **WHEN:**

Change will be implemented according to the following scheduled dates:

- Qualification: enclosed to this PCN. (Reliability Reports RR004713CT2235 and RR004413CT2235 )
- Samples availability: within Q1/2014
- Date of implementation: Within Q2/2014 upon Customer Agreement.

#### **WHERE:**

ST Bouskoura (Casablanca -Morocco) Assembly Plant.

ST Muar (Malaysia) Assembly Plant.

## **VNQ5E250AJ-E (VNR9)** **Copper wire product version**

| <b>General Information</b>        |              |
|-----------------------------------|--------------|
| <b>Commercial Product</b>         | VNQ5E250AJ-E |
| <b>Product Line</b>               | VNR9         |
| <b>Silicon process technology</b> | VIPower M05E |
| <b>Package</b>                    | PowerSSO16   |

| <b>Revision history</b> |                                |                              |                            |
|-------------------------|--------------------------------|------------------------------|----------------------------|
| <b>Rev.</b>             | <b>Date of Release</b>         | <b>Author</b>                | <b>Changes description</b> |
| 0.1                     | November 29 <sup>th</sup> 2013 | F. CEARULO - APG Q&R Catania | Creation                   |

| <b>Table of contents</b> |            |                                                            |
|--------------------------|------------|------------------------------------------------------------|
| <b>Section</b>           | <b>Pag</b> | <b>Content</b>                                             |
| 1                        | 3          | Reliability evaluations overview                           |
| 1.1                      | 3          | Objectives                                                 |
| 1.2                      | 3          | Results                                                    |
| 2                        | 4          | Traceability                                               |
| 3                        | 5          | Devices characteristics                                    |
| 3.1                      | 5          | Generalities                                               |
| 3.2                      | 6          | Pins connection                                            |
| 3.3                      | 6          | Blocks diagram                                             |
| 3.4                      | 6          | Bonding diagram                                            |
| 4                        | 7          | Reliability qualification plan and results – Summary table |

## - 1. Reliability evaluations overview

### 1.1 Objectives

Aim of this report is to present the results of the reliability evaluations performed on **VNQ5E250AJ-E** (VNR9 as ST internal silicon line) in order to qualify the Copper 2.5mils wires usage on power stage.

This is a Quad Channel High-Side Driver with Analog Current Sense for Automotive Applications designed in VIPower M0\_5 technology diffused in ST CT6 Catania (Italy) and assembled by ST Bouskoura (Morocco) in PowerSSO16 package.

The qualification was done according to **AEC\_Q100 Rev.G** specification following the path described here below:

| Test group as per <b>AEC-Q100 Rev.G</b> |                                 | Performed (Y/N) | Comment                                              |
|-----------------------------------------|---------------------------------|-----------------|------------------------------------------------------|
| A                                       | Accelerated Environment Stress  | N               | Family approach                                      |
| B                                       | Accelerated Lifetime Simulation | N               | N/A for this change                                  |
| C                                       | Package Assembly Integrity      | Y               |                                                      |
| D                                       | Die Fabrication Reliability     | N               | N/A for this change                                  |
| E                                       | Electrical Verification         | Y               |                                                      |
| F                                       | Defect Screening                | N               | To be implemented starting from first production lot |
| G                                       | Cavity Package Integrity        | N               | N/A: not for plastic packaged devices                |

See details per each test group in section 4 of this report.

### 1.2 Results

All reliability tests have been completed with positive results neither functional nor parametric rejects were detected at final electrical testing.

**Based on the overall positive results we consider the products qualified from a reliability point of view.**

## - 2. Traceability

| Wafer fab information                   |                                           |
|-----------------------------------------|-------------------------------------------|
| <b>Wafer fab manufacturing location</b> | STM CT6 CATANIA (Italy)                   |
| <b>Wafer diameter (inches)</b>          | 6                                         |
| <b>Silicon process technology</b>       | VIPOWER M0-5E                             |
| <b>Die finishing back side</b>          | Ti-Ni-Au                                  |
| <b>Die size (micron)</b>                | 4020 x 2040 micron                        |
| <b>Metal levels / materials</b>         | AlSiCu / 2 levels (3.2 micron last level) |
| <b>Die finishing front side</b>         | SiN / Polyimide                           |
| <b>Diffusion Lots #</b>                 | 3323068                                   |

  

| Assembly Information                     |                                                |
|------------------------------------------|------------------------------------------------|
| <b>Assembly plant location</b>           | STM Bouskoura (Morocco)                        |
| <b>Package description</b>               | PowerSSO16                                     |
| <b>Molding compound</b>                  | RESIN SUMITOMO EME7026 D14.0mm W4.3g           |
| <b>Wires bonding materials/diameters</b> | Cu 2.5mils (on power) / Au 1.3mils (on signal) |
| <b>Die attach material</b>               | PREFORM Pb/Ag/Sn 95.5/2.5/2                    |
| <b>Assembly Lots #</b>                   | CZ33309601                                     |

  

| Reliability Information                    |                     |
|--------------------------------------------|---------------------|
| <b>Reliability test execution location</b> | STM Catania (Italy) |

## - 3. Devices characteristics

### 3.1 Generalities



### VNQ5E250AJ-E

Quad channel high-side driver with analog current sense  
for automotive applications

#### Features

|                                   |            |                          |
|-----------------------------------|------------|--------------------------|
| Max supply voltage                | $V_{CC}$   | 41 V                     |
| Operating voltage range           | $V_{CC}$   | 4 to 28 V                |
| Max on-state resistance (per ch.) | $R_{ON}$   | 250 m $\Omega$           |
| Current limitation (typ)          | $I_{LIMH}$ | 5 A                      |
| Off-state supply current          | $I_S$      | 2 $\mu$ A <sup>(1)</sup> |

1. Typical value with all loads connected.

- General
  - Inrush current active management by power limitation
  - Very low standby current
  - 3.0 V CMOS compatible inputs
  - Optimized electromagnetic emissions
  - Very low electromagnetic susceptibility
  - Compliant with European directive 2002/95/EC
  - Very low current sense leakage
- Diagnostic functions
  - Proportional load current sense
  - High current sense precision for wide currents range
  - Current sense disable
  - Off-state open-load detection
  - Output short to  $V_{CC}$  detection
  - Overload and short to ground (power limitation) indication
  - Thermal shutdown indication
- Protections
  - Undervoltage shutdown
  - Overvoltage clamp
  - Load current limitation
  - Self limiting of fast thermal transients
  - Protection against loss of ground and loss of  $V_{CC}$



- Overtemperature shutdown with auto restart (thermal shutdown)
- Reverse battery protected
- Electrostatic discharge protection

#### Applications

- All types of resistive, inductive and capacitive loads
- Suitable as LED driver
- Suitable as relays driver

#### Description

The VNQ5E250AJ-E is a quad channel high-side driver manufactured using ST proprietary VIPower™ M0-5 technology and housed in PowerSSO-16 package. The device is designed to drive 12 V automotive grounded loads, and to provide protection and diagnostics. It also implements a 3 V and 5 V CMOS compatible interface for the use with any microcontroller.

The device integrates advanced protective functions such as load current limitation, inrush and overload active management by power limitation, overtemperature shut-off with auto-restart and overvoltage active clamp. A dedicated analog current sense pin is associated with every output channel providing enhanced diagnostic functions including fast detection of overload and short-circuit to ground through power limitation indication, overtemperature indication, short-circuit to  $V_{CC}$  diagnosis and on-state and off-state open-load detection. The current sensing and diagnostic feedback of the whole device can be disabled by pulling the CS\_DIS pin high to share the external sense resistor with similar devices.

### 3.2 Pins connection



TAB=Vcc

### 3.3 Blocks diagram



### 3.4 Bonding diagram



## - 4. Reliability qualification plan and results

| Test group A: Accelerated Environment Stress |                                        |                                                                                                                                                                                                 |                   |                       |                                                                                                                                                       |
|----------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| AEC #                                        | Test Name                              | STM Test Conditions                                                                                                                                                                             | Sample Size/ Lots | Results Fails/SS/Lots | Comments                                                                                                                                              |
| A1                                           | <b>PC</b><br>Pre Cond                  | - Preconditioning according to Jedec JESD22-A113F including 5 Temperature Cycling Ta=-40°C/+60°C<br>- Reflow according to level 3 Jedec JSTD020D-1<br>- 100 Temperature Cycling Ta=-50°C/+150°C |                   |                       |                                                                                                                                                       |
| A2                                           | <b>THB</b><br>Temp Humidity Bias       | Ta=85°C, RH=85%, Vcc=24V for 1000 hours                                                                                                                                                         |                   |                       |                                                                                                                                                       |
| A3                                           | <b>AC</b><br>Autoclave                 | <b>ENV. SEQ.</b> Enviromental Sequence<br><b>TC</b> (Ta=-65°C / +150°C for 100 cycles) +<br><b>AC</b> (Ta=121°C, Pa=2atm for 96 hours)                                                          |                   |                       | Family approach with <b>VND5E050AJ-E</b> as test vehicle to qualify Copper 2.5mils usage on PSSO package (ST reference reports #RR000111CT6029_Rev.A) |
| A4                                           | <b>TC</b><br>Temp. Cycling             | Ta=-65°C / +150°C for 500 cycles                                                                                                                                                                |                   |                       |                                                                                                                                                       |
| A5                                           | <b>PTC</b><br>Power Temp. Cycling      | Ta=-40°C / +125°C for 1000 cycles.                                                                                                                                                              |                   |                       |                                                                                                                                                       |
| A6                                           | <b>HTSL</b><br>High Temp. Storage Life | Ta=150°C for 1000 hours.                                                                                                                                                                        |                   |                       |                                                                                                                                                       |

| Test group B: Accelerated Lifetime Simulation |                                        |                                                                                         |                   |                       |                                |
|-----------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------|-------------------|-----------------------|--------------------------------|
| AEC #                                         | Test Name                              | STM Test Conditions                                                                     | Sample Size/ Lots | Results Fails/SS/Lots | Comments                       |
| B1                                            | <b>HTOL</b><br>High Temp. Op. Life     | Bias Dynamic stress (JESD22-A108): Ta=125°C for 1000 hours                              |                   |                       | Not Applicable for this change |
| B2                                            | <b>ELFR</b><br>Early Life Failure Rate | Parts submitted to <b>HTOL</b> per JESD22-A108 requirements; GRADE 1: 24 hours at 150°C |                   |                       |                                |
| B3                                            | <b>EDR</b><br>Endurance Data Retention | Not Applicable: Only for memory devices                                                 | -                 | -                     |                                |

| Test group C: Package Assembly Integrity |                                  |                                                        |                                 |                                    |          |
|------------------------------------------|----------------------------------|--------------------------------------------------------|---------------------------------|------------------------------------|----------|
| AEC #                                    | Test Name                        | STM Test Conditions                                    | Sample Size/ Lots               | Results Fails/SS/Lots              | Comments |
| C1                                       | <b>WBS</b><br>Wire Bond Shear    |                                                        | 30 bonds /minimum 5 units/1 lot | All measurement within spec limits |          |
| C2                                       | <b>WBP</b><br>Wire Bond Pull     |                                                        | 30 bonds /minimum 5 units/1 lot | All measurement within spec limits |          |
| C3                                       | <b>SD</b><br>Solderability       |                                                        | 15/1                            | All measurement within spec limits |          |
| C4                                       | <b>PD</b><br>Physical Dimensions |                                                        | 30/1                            | All measurement within spec limits |          |
| C5                                       | <b>SBS</b><br>Solder Ball Shear  | Not Applicable: only for BGA package                   | -                               | -                                  |          |
| C6                                       | <b>LI</b><br>Lead Integrity      | Not Applicable: not required for Surface Mount Devices | -                               | -                                  |          |

| Test group D: Die Fabrication Reliability |                                                      |                     |                   |                       |                                |
|-------------------------------------------|------------------------------------------------------|---------------------|-------------------|-----------------------|--------------------------------|
| AEC #                                     | Test Name                                            | STM Test Conditions | Sample Size/ Lots | Results Fails/SS/Lots | Comments                       |
| D1                                        | <b>EM</b><br>Electromigration                        |                     |                   |                       |                                |
| D2                                        | <b>TDDB</b><br>Time Dependent Dielectric Breakdown   |                     |                   |                       |                                |
| D3                                        | <b>HCI</b><br>Hot Carrier Injection                  |                     |                   |                       | Not Applicable for this change |
| D4                                        | <b>NBTI</b><br>Negative Bias Temperature Instability |                     |                   |                       |                                |
| D5                                        | <b>SM</b><br>Stress Migration                        |                     |                   |                       |                                |

| Test group E: Electrical Verification |                                             |                                                                       |                   |                                                                                                                                       |          |
|---------------------------------------|---------------------------------------------|-----------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------|
| AEC #                                 | Test Name                                   | STM Test Conditions                                                   | Sample Size/ Lots | Results Fails/SS/Lots                                                                                                                 | Comments |
| E2                                    | <b>ESD</b><br>HBM / MM                      | HBM=[R=1.5kΩ, C=150pF]                                                | 15/1              | MultiSense: ±2.0kV<br>CS_DIS, INPUT: ±4.0kV<br>OUTPUT, V <sub>cc</sub> : ±5.0kV                                                       |          |
| E3                                    | <b>ESD</b><br>CDM                           |                                                                       | 3/1               | ±750V                                                                                                                                 |          |
| E4                                    | <b>LU</b><br>Latch-Up                       | Injection current : ±100mA<br>Over voltage: 1.5 x V <sub>op</sub> max | 15/1              | <b>Inj-Low/Inj-High @125°C:</b><br>±50mA all pins<br><b>Inj+Low/Inj+High @125°C:</b><br>±100mA all pins<br><b>Overvoltage:</b> passed |          |
| E5                                    | <b>ED</b><br>Electrical Distributions       |                                                                       | 3 lots            | Completed                                                                                                                             |          |
| E7                                    | <b>CHAR</b><br>Characterization             |                                                                       | 3 lots            | Completed                                                                                                                             |          |
| E8                                    | <b>GL</b><br>Gate Leakage                   |                                                                       | 6/1               | Not Applicable for this change                                                                                                        |          |
| E9                                    | <b>EMC</b><br>Electromagnetic Compatibility |                                                                       | 1/1               | Not Applicable for this change                                                                                                        |          |
| E10                                   | <b>SC</b><br>Short Circuit Characterization | According to <b>AEC-Q100-012</b>                                      | -                 | -                                                                                                                                     |          |

| Test group F: Defects Screening Tests |                                              |                     |                   |                       |                                                                                    |
|---------------------------------------|----------------------------------------------|---------------------|-------------------|-----------------------|------------------------------------------------------------------------------------|
| AEC #                                 | Test Name                                    | STM Test Conditions | Sample Size/ Lots | Results Fails/SS/Lots | Comments                                                                           |
| F1                                    | <b>PAT</b><br>Process Average Testing        |                     |                   |                       | Not performed on qualification lots listed on traceability section of this report. |
| F2                                    | <b>SBA</b><br>Statistical Bin/Yield Analysis |                     |                   |                       | To be implemented starting from first production lot                               |

| Test group G: Cavity Package Integrity Tests |                                            |                     |                   |                       |                                                  |
|----------------------------------------------|--------------------------------------------|---------------------|-------------------|-----------------------|--------------------------------------------------|
| AEC #                                        | Test Name                                  | STM Test Conditions | Sample Size/ Lots | Results Fails/SS/Lots | Comments                                         |
| G1                                           | <b>MS</b><br>Mechanical Shock              |                     |                   |                       |                                                  |
| G2                                           | <b>VFV</b><br>Variable Frequency Vibration |                     |                   |                       |                                                  |
| G3                                           | <b>CA</b><br>Constant Acceleration         |                     |                   |                       |                                                  |
| G4                                           | <b>GFL</b><br>Gross/Fine Leak              |                     |                   |                       |                                                  |
| G5                                           | <b>DROP</b><br>Package Drop                |                     |                   |                       | Not applicable: not for plastic packaged devices |
| G6                                           | <b>LT</b><br>Lid Torque                    |                     |                   |                       |                                                  |
| G7                                           | <b>DS</b><br>Die Shear                     |                     |                   |                       |                                                  |
| G8                                           | <b>IWV</b><br>Internal Water Vapor         |                     |                   |                       |                                                  |

## **VNH5050A-E (VH24)** **Copper wire product version**

| <b>General Information</b>        |              |
|-----------------------------------|--------------|
| <b>Commercial Product</b>         | VNH5050A-E   |
| <b>Product Line</b>               | VH24         |
| <b>Silicon process technology</b> | VIPower M05  |
| <b>Package</b>                    | PowerSSO36TP |

| <b>Revision history</b> |                                |                              |                            |
|-------------------------|--------------------------------|------------------------------|----------------------------|
| <b>Rev.</b>             | <b>Date of Release</b>         | <b>Author</b>                | <b>Changes description</b> |
| 0.1                     | November 29 <sup>th</sup> 2013 | F. CEARULO - APG Q&R Catania | Creation                   |

| <b>Table of contents</b> |            |                                                            |
|--------------------------|------------|------------------------------------------------------------|
| <b>Section</b>           | <b>Pag</b> | <b>Content</b>                                             |
| 1                        | 3          | Reliability evaluations overview                           |
| 1.1                      | 3          | Objectives                                                 |
| 1.2                      | 3          | Results                                                    |
| 2                        | 4          | Traceability                                               |
| 3                        | 5          | Devices characteristics                                    |
| 3.1                      | 5          | Generalities                                               |
| 3.2                      | 6          | Pins connection                                            |
| 3.3                      | 6          | Blocks diagram                                             |
| 3.4                      | 6          | Bonding diagram                                            |
| 4                        | 7          | Reliability qualification plan and results – Summary table |

## - 1. Reliability evaluations overview

### 1.1 Objectives

Aim of this report is to present the results of the reliability evaluations performed on **VNH5050A-E** (VH24 as ST internal silicon line) in order to qualify the Copper 2.5mils wires usage on power stage.

This is a multichip Fully Integrated H-Bridge Motor Driver product for Automotive Applications designed in VIPower M0-5 technology composed by one High Side die (VNU3 as ST internal silicon code) diffused in ST AMK6 Ang Mo Kio (Singapore) and two Low Side dice (VNU4 as ST internal silicon code) diffused in ST CT6 Catania (Italy) and assembled by ST Muar (Malaysia) in PowerSSO36 TP package.

The qualification was done according to **AEC\_Q100 Rev.G** specification following the path described here below:

| Test group as per <b>AEC-Q100 Rev.G</b> |                                 | Performed (Y/N) | Comment                                              |
|-----------------------------------------|---------------------------------|-----------------|------------------------------------------------------|
| A                                       | Accelerated Environment Stress  | N               | Family approach                                      |
| B                                       | Accelerated Lifetime Simulation | N               | N/A for this change                                  |
| C                                       | Package Assembly Integrity      | Y               |                                                      |
| D                                       | Die Fabrication Reliability     | N               | N/A for this change                                  |
| E                                       | Electrical Verification         | Y               |                                                      |
| F                                       | Defect Screening                | N               | To be implemented starting from first production lot |
| G                                       | Cavity Package Integrity        | N               | N/A: not for plastic packaged devices                |

See details per each test group in section 4 of this report.

### 1.2 Results

All reliability tests have been completed with positive result, neither functional nor parametric rejects were detected at final electrical testing.

**Based on the overall positive results we consider the products qualified from a reliability point of view.**

## - 2. Traceability

| Wafer fab information                   |                                                                                               |
|-----------------------------------------|-----------------------------------------------------------------------------------------------|
| <b>Wafer fab manufacturing location</b> | High Side (VNU3): STM AMK6 Ang Mo Kio (Singapore)<br>Low Side (VNU4): STM CT6 Catania (Italy) |
| <b>Wafer diameter (inches)</b>          | 6                                                                                             |
| <b>Silicon process technology</b>       | VIPower M0-5                                                                                  |
| <b>Die finishing back side</b>          | Ti-Ni-Au                                                                                      |
| <b>Die size (micron)</b>                | (VNU3): 2850x4600 – (VNU4): 2850x1700                                                         |
| <b>Metal levels / materials</b>         | (VNU3): 2 / AlSiCu (3.2 micron last level)<br>(VNU4): 1 / AlSiCu (3.8 micron)                 |
| <b>Die finishing front side</b>         | SiN / Polyimide                                                                               |
| <b>Diffusion Lots #</b>                 | (VNU3) Lot 1: 3240604; (VNU4) Lot 1: 62411LL                                                  |

| Assembly Information                     |                                                |
|------------------------------------------|------------------------------------------------|
| <b>Assembly plant location</b>           | ST Muar (Malaysia)                             |
| <b>Package description</b>               | PowerSSO36TP                                   |
| <b>Molding compound</b>                  | RESIN HITACHI CEL 9240HF10 D14mm W7.3g         |
| <b>Wires bonding materials/diameters</b> | Cu 2.5mils (on power) / Au 1.2mils (on signal) |
| <b>Die attach material</b>               | PREFORM Pb/Ag/Sn 97.5/1.5/1 D.76mm SSD         |
| <b>Assembly Lots #</b>                   | Lot1: 9933507601                               |

| Reliability Information                    |                     |
|--------------------------------------------|---------------------|
| <b>Reliability test execution location</b> | STM Catania (Italy) |

## - 3. Devices characteristics

### 3.1 Generalities


**VNH5050A-E**

Automotive fully integrated H-bridge motor driver

#### Features

| Type       | $R_{DS(on)}$        | $I_{out}$ | $V_{ccmax}$ |
|------------|---------------------|-----------|-------------|
| VNH5050A-E | 50 mΩ max (per leg) | 30 A      | 41 V        |

- Output current: 30 A
- 3 V CMOS compatible inputs
- Undervoltage and overvoltage shutdown
- Overvoltage clamp
- Thermal shutdown
- Cross-conduction protection
- Current and power limitation
- Very low standby power consumption
- PWM operation up to 20 KHz
- Protection against loss of ground and loss of  $V_{CC}$
- Current sense output proportional to motor current
- Output protected against short to ground and short to  $V_{CC}$
- Package: ECOPACK®


**PowerSSO-36 TP**

proprietary VIPower® M0 technology that allows to efficiently integrate on the same die a true Power MOSFET with an intelligent signal/protection circuitry. The three dies are assembled in a PowerSSO-36 TP package on electrically isolated lead frames. This package, specifically designed for the harsh automotive environment offers improved thermal performance thanks to exposed die pads. Moreover, its fully symmetrical mechanical design allows superior manufacturability at board level. The input signals  $IN_A$  and  $IN_B$  can directly interface to the microcontroller to select the motor direction and the brake condition. The  $DIAG_A/EN_A$  or  $DIAG_B/EN_B$ , when connected to an external pull-up resistor, enables one leg of the bridge. Each  $DIAG_A/EN_A$  provides a digital diagnostic feedback signal as well. The normal operating condition is explained in the truth table. The CS pin allows monitoring the motor current by delivering a current proportional to its value when  $CS\_DIS$  pin is driven low or left open. When  $CS\_DIS$  is driven high, CS pin is in high impedance condition. The PWM, up to 20 KHz, allows to control the speed of the motor in all possible conditions. In all cases, a low level state on the PWM pin turns off both the  $LS_A$  and  $LS_B$  switches.

#### Description

The VNH5050A-E is a full bridge motor driver intended for a wide range of automotive applications. The device incorporates a dual monolithic high-side driver and two low-side switches. All switches are designed using STMicroelectronics® well known and proven

**Table 1. Device summary**

| Package        | Order codes |               |
|----------------|-------------|---------------|
|                | Tube        | Tape and reel |
| PowerSSO-36 TP | VNH5050A-E  | VNH5050ATR-E  |

### 3.2 Pins connection



### 3.3 Blocks diagram



### 3.4 Bonding diagram



## - 4. Reliability qualification plan and results

| <b>Test group A: Accelerated Environment Stress</b> |                                        |                                                                                                                                                                                                                                                                                                                                                   |                          |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------------------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>AEC #</b>                                        | <b>Test Name</b>                       | <b>STM Test Conditions</b>                                                                                                                                                                                                                                                                                                                        | <b>Sample Size/ Lots</b> | <b>Results Fails/SS/Lots</b> | <b>Comments</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| <b>A1</b>                                           | <b>PC</b><br>Pre Cond                  | <ul style="list-style-type: none"> <li>- Preconditioning according to Jedec JESD22-A113F including 5 Temperature Cycling <math>T_a=-40^{\circ}\text{C}/+60^{\circ}\text{C}</math></li> <li>- Reflow according to level 3 Jedec JSTD020D-1</li> <li>- 100 Temperature Cycling <math>T_a=-50^{\circ}\text{C}/+150^{\circ}\text{C}</math></li> </ul> |                          |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| <b>A2</b>                                           | <b>THB</b><br>Temp Humidity Bias       | $T_a=85^{\circ}\text{C}$ , RH=85%, Vcc=24V for 1000 hours                                                                                                                                                                                                                                                                                         |                          |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| <b>A3</b>                                           | <b>AC</b><br>Autoclave                 | <b>ENV. SEQ.</b> Environmental Sequence<br><b>TC</b> ( $T_a=-65^{\circ}\text{C} / +150^{\circ}\text{C}$ for 100 cycles) +<br><b>AC</b> ( $T_a=121^{\circ}\text{C}$ , $P_a=2\text{atm}$ for 96 hours)                                                                                                                                              |                          |                              | <b>Family approach with:</b><br><b>1<sup>st</sup> bond</b> <ul style="list-style-type: none"> <li>- <b>VND5012AK-E</b> same technology, copper qualification in package PSSO24 single island (ST reference reports # RR004110CT6025)</li> <li>- <b>VND5E012AY-E</b> same technology, copper qualification in package PSSO36 double island (ST reference reports # RR002910CT6025 )</li> </ul> <b>2<sup>nd</sup> bond</b> <ul style="list-style-type: none"> <li>- <b>VNH7013XP-E</b> different technology, copper qualification in package PSSO36 triple island (ST reference reports # RR003111CT6025)</li> </ul> |
| <b>A4</b>                                           | <b>TC</b><br>Temp. Cycling             | $T_a=-65^{\circ}\text{C} / +150^{\circ}\text{C}$ for 500 cycles                                                                                                                                                                                                                                                                                   |                          |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| <b>A5</b>                                           | <b>PTC</b><br>Power Temp. Cycling      | $T_a=-40^{\circ}\text{C} / +125^{\circ}\text{C}$ for 1000 cycles.                                                                                                                                                                                                                                                                                 |                          |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| <b>A6</b>                                           | <b>HTSL</b><br>High Temp. Storage Life | $T_a=150^{\circ}\text{C}$ for 1000 hours.                                                                                                                                                                                                                                                                                                         |                          |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

| <b>Test group B: Accelerated Lifetime Simulation</b> |                                        |                                                                                                         |                          |                              |                                |
|------------------------------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------|------------------------------|--------------------------------|
| <b>AEC #</b>                                         | <b>Test Name</b>                       | <b>STM Test Conditions</b>                                                                              | <b>Sample Size/ Lots</b> | <b>Results Fails/SS/Lots</b> | <b>Comments</b>                |
| <b>B1</b>                                            | <b>HTOL</b><br>High Temp. Op. Life     | Bias Dynamic stress (JESD22-A108): $T_a=125^{\circ}\text{C}$ for 1000 hours                             |                          |                              |                                |
| <b>B2</b>                                            | <b>ELFR</b><br>Early Life Failure Rate | Parts submitted to <b>HTOL</b> per JESD22-A108 requirements; GRADE 1: 24 hours at $150^{\circ}\text{C}$ |                          |                              | Not Applicable for this change |
| <b>B3</b>                                            | <b>EDR</b><br>Endurance Data Retention | Not Applicable: Only for memory devices                                                                 | -                        | -                            |                                |

| Test group C: Package Assembly Integrity |                                  |                                                        |                                 |                                    |          |
|------------------------------------------|----------------------------------|--------------------------------------------------------|---------------------------------|------------------------------------|----------|
| AEC #                                    | Test Name                        | STM Test Conditions                                    | Sample Size/ Lots               | Results Fails/SS/Lots              | Comments |
| C1                                       | <b>WBS</b><br>Wire Bond Shear    |                                                        | 30 bonds /minimum 5 units/1 lot | All measurement within spec limits |          |
| C2                                       | <b>WBP</b><br>Wire Bond Pull     |                                                        | 30 bonds /minimum 5 units/1 lot | All measurement within spec limits |          |
| C3                                       | <b>SD</b><br>Solderability       |                                                        | 15/1                            | All measurement within spec limits |          |
| C4                                       | <b>PD</b><br>Physical Dimensions |                                                        | 30/1                            | All measurement within spec limits |          |
| C5                                       | <b>SBS</b><br>Solder Ball Shear  | Not Applicable: only for BGA package                   | -                               | -                                  |          |
| C6                                       | <b>LI</b><br>Lead Integrity      | Not Applicable: not required for Surface Mount Devices | -                               | -                                  |          |

| Test group D: Die Fabrication Reliability |                                                      |                     |                   |                       |                                |
|-------------------------------------------|------------------------------------------------------|---------------------|-------------------|-----------------------|--------------------------------|
| AEC #                                     | Test Name                                            | STM Test Conditions | Sample Size/ Lots | Results Fails/SS/Lots | Comments                       |
| D1                                        | <b>EM</b><br>Electromigration                        |                     |                   |                       |                                |
| D2                                        | <b>TDDB</b><br>Time Dependent Dielectric Breakdown   |                     |                   |                       |                                |
| D3                                        | <b>HCI</b><br>Hot Carrier Injection                  |                     |                   |                       | Not Applicable for this change |
| D4                                        | <b>NBTI</b><br>Negative Bias Temperature Instability |                     |                   |                       |                                |
| D5                                        | <b>SM</b><br>Stress Migration                        |                     |                   |                       |                                |

| Test group E: Electrical Verification |                                             |                                                                       |                   |                                                                                                                                       |          |
|---------------------------------------|---------------------------------------------|-----------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------|
| AEC #                                 | Test Name                                   | STM Test Conditions                                                   | Sample Size/ Lots | Results Fails/SS/Lots                                                                                                                 | Comments |
| E2                                    | <b>ESD</b><br>HBM / MM                      | HBM=[R=1.5kΩ, C=150pF]                                                | 6/1               | ±2.0kV                                                                                                                                |          |
| E3                                    | <b>ESD</b><br>CDM                           |                                                                       | 3/1               | ±500V                                                                                                                                 |          |
| E4                                    | <b>LU</b><br>Latch-Up                       | Injection current : ±100mA<br>Over voltage: 1.5 x V <sub>op</sub> max | 14/1              | <b>Inj-Low/Inj-High @125°C:</b><br>±50mA all pins<br><b>Inj-Low/Inj+High @125°C:</b><br>±100mA all pins<br><b>Overvoltage:</b> passed |          |
| E5                                    | <b>ED</b><br>Electrical Distributions       |                                                                       | 3 lots            | Completed                                                                                                                             |          |
| E7                                    | <b>CHAR</b><br>Characterization             |                                                                       | 3 lots            | Completed                                                                                                                             |          |
| E8                                    | <b>GL</b><br>Gate Leakage                   |                                                                       | 6/1               | Not Applicable for this change                                                                                                        |          |
| E9                                    | <b>EMC</b><br>Electromagnetic Compatibility |                                                                       | 1/1               | Not Applicable for this change                                                                                                        |          |
| E10                                   | <b>SC</b><br>Short Circuit Characterization | According to <b>AEC-Q100-012</b>                                      | -                 | -                                                                                                                                     |          |

| Test group F: Defects Screening Tests |                                              |                     |                   |                       |                                                                                                                                            |
|---------------------------------------|----------------------------------------------|---------------------|-------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| AEC #                                 | Test Name                                    | STM Test Conditions | Sample Size/ Lots | Results Fails/SS/Lots | Comments                                                                                                                                   |
| F1                                    | <b>PAT</b><br>Process Average Testing        |                     |                   |                       | Not performed on qualification lots listed on traceability section of this report.<br>To be implemented starting from first production lot |
| F2                                    | <b>SBA</b><br>Statistical Bin/Yield Analysis |                     |                   |                       |                                                                                                                                            |

| Test group G: Cavity Package Integrity Tests |                                            |                     |                   |                       |                                                  |
|----------------------------------------------|--------------------------------------------|---------------------|-------------------|-----------------------|--------------------------------------------------|
| AEC #                                        | Test Name                                  | STM Test Conditions | Sample Size/ Lots | Results Fails/SS/Lots | Comments                                         |
| G1                                           | <b>MS</b><br>Mechanical Shock              |                     |                   |                       |                                                  |
| G2                                           | <b>VFV</b><br>Variable Frequency Vibration |                     |                   |                       |                                                  |
| G3                                           | <b>CA</b><br>Constant Acceleration         |                     |                   |                       |                                                  |
| G4                                           | <b>GFL</b><br>Gross/Fine Leak              |                     |                   |                       |                                                  |
| G5                                           | <b>DROP</b><br>Package Drop                |                     |                   |                       | Not applicable: not for plastic packaged devices |
| G6                                           | <b>LT</b><br>Lid Torque                    |                     |                   |                       |                                                  |
| G7                                           | <b>DS</b><br>Die Shear                     |                     |                   |                       |                                                  |
| G8                                           | <b>IWV</b><br>Internal Water Vapor         |                     |                   |                       |                                                  |



## Public Products List

PCN Title : VNQ5E250AJ-E, VNH5050ATR-E, VNH5180ATR-E:Copper Wire Implementation

PCN Reference : APG-ABD/13/8272

PCN Created on : 20-DEC-2013

Subject : Public Products List

Dear Customer,

Please find below the Standard Public Products List impacted by the change:

### ST COMMERCIAL PRODUCT

VNH5050A-E

VNH5180ATR-E

VNH5050ATR-E

VNQ5E250AJ-E

VNH5180A-E

VNQ5E250AJTR-E

**Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

**UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND / OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE ( AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION ), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.**

**ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.**

**RESTRICTIONS OF USE AND CONFIDENTIALITY OBLIGATIONS:**

**THIS DOCUMENT AND ITS ANNEXES CONTAIN ST PROPRIETARY AND CONFIDENTIAL INFORMATION. THE DISCLOSURE, DISTRIBUTION, PUBLICATION OF WHATSOEVER NATURE OR USE FOR ANY OTHER PURPOSE THAN PROVIDED IN THIS DOCUMENT OF ANY INFORMATION CONTAINED IN THIS DOCUMENT AND ITS ANNEXES IS SUBMITTED TO ST PRIOR EXPRESS AUTHORIZATION. ANY UNAUTHORIZED REVIEW, USE, DISCLOSURE OR DISTRIBUTION OF SUCH INFORMATION IS EXPRESSLY PROHIBITED.**

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

©2013 STMicroelectronics - All rights reserved.

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -  
Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

[www.st.com](http://www.st.com)