## MIC45116-1/2



### 20V/6A DC/DC Power Module

### **General Description**

Micrel's MIC45116 is a synchronous step-down regulator module, featuring a unique adaptive ON-time control architecture. The module incorporates a DC/DC controller, power MOSFETs, bootstrap diode, bootstrap capacitor, and an inductor in a single package; simplifying the design and layout process for the end user.

This highly integrated solution expedites system design and improves product time-to-market. The internal MOSFETs and inductor are optimized to achieve high efficiency at a low output voltage. The fully optimized design can deliver up to 6A current under a wide input voltage range of 4.75V to 20V without requiring additional cooling.

The MIC45116-1 uses Micrel's HyperLight Load® (HLL) which maintains high efficiency under light load conditions by transitioning to variable frequency, discontinuous-mode operation. The MIC45116-2 uses Micrel's Hyper Speed Control® architecture which enables ultra-fast load transient response, allowing for a reduction of output capacitance. The MIC45116 offers 1% output accuracy that can be adjusted from 0.8V to 85% of the input (PVIN) with two external resistors. Additional features include thermal-shutdown protection, adjustable current limit, and short-circuit protection. The MIC45116 allows for safe start-up into a pre-biased output.

Datasheets and support documentation are available on Micrel's web site at: <a href="https://www.micrel.com">www.micrel.com</a>.

### **Features**

- Up to 6A output current
- >93% peak efficiency
- Output voltage: 0.8V to 85% of input with ±1% accuracy
- Fixed 600kHz switching frequency
- Enable input and open-drain power good output
- Hyper Speed Control (MIC45116-2) architecture enables fast transient response
- HyperLight Load (MIC45116-1) improves light load efficiency
- · Supports safe start-up into pre-biased output
- -40°C to +125°C junction temperature range
- Thermal-shutdown protection
- Short-circuit protection with hiccup mode
- · Adjustable current limit
- Available in 52-pin 8mm x 8mm x 3mm QFN package

### **Applications**

- High power density point-of-load conversion
- Servers, routers, Networking, and base stations
- FPGAs, DSP, and low-voltage ASIC power supplies
- Industrial and medical equipment

# **Typical Application**





Hyper Speed Control and HyperLight Load are registered trademarks of Micrel, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • <a href="http://www.micrel.com">http://www.micrel.com</a>

June 10, 2015 Revision 1.0

# **Ordering Information**

| Part Number   | Switching<br>Frequency | Features            | Junction Temperature<br>Range | Package                          | Lead<br>Finish |
|---------------|------------------------|---------------------|-------------------------------|----------------------------------|----------------|
| MIC45116-1YMP | 600kHz                 | HyperLight Load     | −40°C to +125°C               | 52-pin<br>8mm × 8mm × 3mm<br>QFN | Pb-Free        |
| MIC45116-2YMP | 600kHz                 | Hyper Speed Control | −40°C to +125°C               | 52-pin<br>8mm × 8mm × 3mm<br>QFN | Pb-Free        |

# **Pin Configuration**



# **Pin Description**

| Pin Number                      | Pin Name  | Pin Function                                                                                                                                                                                                                                                                                                                                      |
|---------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 52                        | PVIN      | Power Input Voltage. Connection to the drain of the internal high side power MOSFET. Connect an input capacitor from PVIN to PGND.                                                                                                                                                                                                                |
| 4, 44                           | PVDD      | Supply input for the internal power MOSFET drivers. Connect PVDD pins together. Do not leave floating.                                                                                                                                                                                                                                            |
| 5, 6                            | BST       | Connection to the internal bootstrap circuitry and high-side power MOSFET drive circuitry. Connect the two BST pins together.                                                                                                                                                                                                                     |
| 8-10, 48-51                     | SW        | The SW pin connects directly to the switch node. Due to the high-speed switching on this pin, the SW pin should be routed away from sensitive nodes. The SW pin also senses the current by monitoring the voltage across the low-side MOSFET during OFF time.                                                                                     |
| 12 - 21                         | VOUT      | Output Voltage. Connected to the internal inductor, the output capacitor should be connected from this pin to PGND as close to the module as possible.                                                                                                                                                                                            |
| 23-25, 27- 30,<br>32-34, 40, 41 | NC        | Not internally connected.                                                                                                                                                                                                                                                                                                                         |
| 26, 31, 35, 42,<br>45           | PGND      | Power Ground. PGND is the return path for the step-down power module power stage. The PGND pin connects to the source of internal low-side power MOSFET, the negative terminals of input capacitors, and the negative terminals of output capacitors. Signal Ground and Power Ground of MIC45116 are internally connected.                        |
| 36                              | FB        | Feedback. Input to the transconductance amplifier of the control loop. The FB pin is referenced to 0.8V. A resistor divider connecting the feedback to the output is used to set the desired output voltage. Connect the bottom resistor from FB to system ground. External ripple injection (series R and C) can be connected between FB and SW. |
| 37                              | PG        | Power Good. Open-Drain Output. If used, connect to an external pull-up resistor of at least $10k\Omega$ between PG and the external bias voltage.                                                                                                                                                                                                 |
| 38                              | EN        | Enable. A logic signal to enable or disable the step-down regulator module operation. The EN pin is TTL/CMOS compatible. Logic-high = enable, logic-low = disable or shutdown. EN pin has an internal $1M\Omega$ (typical) pull-down resistor to GND. Do not leave floating.                                                                      |
| 39                              | VIN       | Input for the internal linear regulator. Allows for split supplies to be used when there is an external bus voltage available. Connect to PVIN for single supply operation. Bypass with a 0.1µF capacitor from VIN to PGND.                                                                                                                       |
| 43                              | 5VDD      | Internal +5V Linear Regulator Output. Powered by VIN, 5VDD is the internal supply bus for the device. In the applications with VIN<+5.5V, 5VDD should be tied to VIN to by-pass the linear regulator.                                                                                                                                             |
| 47                              | ILIM      | Current Limit. Connect a resistor between ILIM and SW to program the current limit.                                                                                                                                                                                                                                                               |
| 3, 7, 11, 22, 46                | KEEPOUT   | Depopulated pin positions.                                                                                                                                                                                                                                                                                                                        |
| _                               | VOUT ePAD | VOUT Exposed Pad. Internally connected to VOUT pins. Please see <i>PCB Layout Recommendations</i> section.                                                                                                                                                                                                                                        |
| _                               | SW ePAD   | SW Exposed Pad. Internally connected to SW pins. Please see <i>PCB Layout Recommendations</i> section.                                                                                                                                                                                                                                            |
| _                               | PGND ePAD | PGND Exposed Pads. Please see <i>PCB Layout Recommendations</i> section for the connection to the system Ground.                                                                                                                                                                                                                                  |

# Absolute Maximum Ratings<sup>(1)</sup>

| V <sub>PVIN</sub> , V <sub>VIN</sub> to PGND | 0.3V to +30V                    |
|----------------------------------------------|---------------------------------|
| $V_{PVDD}$ , $V_{5VDD}$ to PGND              | 0.3V to +6V                     |
| $V_{SW}$ , $V_{ILIM}$ , $V_{EN}$ to PGND     | 0.3V to (V <sub>IN</sub> +0.3V) |
| V <sub>BST</sub> to V <sub>SW</sub>          | 0.3V to 6V                      |
| V <sub>BST</sub> to PGND                     | 0.3V to 36V                     |
| V <sub>PG</sub> to PGND                      | 0.3V to (5VDD + 0.3V)           |
| V <sub>FB</sub> to PGND                      | -0.3V to $(5VDD + 0.3V)$        |
| PGND to GND                                  | 0.3V to +0.3V                   |
| Junction Temperature                         | +150°C                          |
| Storage Temperature (T <sub>S</sub> )        | 65°C to +150°C                  |
| Lead Temperature (soldering, 10s)            |                                 |
| ESD Rating <sup>(4)</sup>                    | ESD Sensitive                   |
|                                              |                                 |

## 

Junction Temperature (T<sub>J</sub>) .....-40°C to +125°C

Junction Thermal Resistance<sup>(3)</sup> 8mm × 8mm × 3mm QFN-52 (θ<sub>JA</sub>) ......22°C/W

# Electrical Characteristics<sup>(5)</sup>

 $V_{IN} = V_{EN} = 12 \text{V}, \ V_{OUT} = 3.3 \text{V}, \ V_{BST} - V_{SW} = 5 \text{V}, \ T_{J} = +25 ^{\circ}\text{C}. \ \textbf{Bold} \ values \ indicate} \ -40 ^{\circ}\text{C} \ < \ T_{J} \ < \ +125 ^{\circ}\text{C}, \ unless \ otherwise \ noted.$ 

| Parameter                                                     | Condition                                                            | Min.  | Тур. | Max.  | Units |  |
|---------------------------------------------------------------|----------------------------------------------------------------------|-------|------|-------|-------|--|
| Power Supply Input                                            |                                                                      |       |      |       |       |  |
| Input Voltage Range<br>(V <sub>PVIN</sub> , V <sub>IN</sub> ) |                                                                      | 4.75  |      | 20    | V     |  |
| Quiescent Supply<br>Current (MIC45116-1)                      | V <sub>FB</sub> = 1.5V                                               |       | 0.35 | 0.75  | mA    |  |
| Quiescent Supply<br>Current (MIC45116-2)                      | V <sub>FB</sub> = 1.5V                                               |       | 1.03 |       | mA    |  |
| Operating Current                                             | $V_{PVIN} = V_{IN} = 12V, V_{OUT} = 1.8V, I_{OUT} = 0A$ (MIC45116-2) |       | 29.4 |       | mA    |  |
| Shutdown Supply<br>Current                                    | V <sub>EN</sub> = 0V                                                 |       | 5.3  | 10    | μΑ    |  |
| 5VDD Output                                                   |                                                                      |       |      |       |       |  |
| 5VDD Output Voltage                                           | V <sub>IN</sub> = 7V to 20V, I <sub>5VDD</sub> = 10mA                | 4.8   | 5.2  | 5.4   | V     |  |
| 5VDD UVLO Threshold                                           | V <sub>5VDD</sub> rising                                             | 3.8   | 4.2  | 4.6   | V     |  |
| 5VDD UVLO Hysteresis                                          | V <sub>5VDD</sub> falling                                            |       | 400  |       | mV    |  |
| 5VDD Load Regulation                                          | I <sub>5VDD</sub> = 0 to 40mA                                        | 0.6   | 2    | 3.6   | %     |  |
| Reference                                                     |                                                                      |       |      |       |       |  |
| Feedback Reference<br>Voltage                                 | T <sub>J</sub> = 25°C                                                | 0.792 | 0.8  | 0.808 | V     |  |
|                                                               | -40°C ≤ T <sub>J</sub> ≤ 125°C                                       | 0.784 | 0.8  | 0.816 |       |  |
| FB Bias Current                                               | V <sub>FB</sub> = 0.8V                                               |       | 5    | 500   | nA    |  |

#### Notes:

- 1. Exceeding the absolute maximum rating may damage the device.
- 2. The device is not guaranteed to function outside operating range.
- 3.  $\theta_{JA}$  and  $\theta_{JC}$  were measured using the MIC45116 evaluation board.
- 4. Devices are ESD sensitive. Handling precautions recommended.
- 5. Specification for packaged product only.

# Electrical Characteristics<sup>(5)</sup> (Continued)

 $V_{IN} = V_{EN} = 12V, \ V_{OUT} = 3.3V, \ V_{BST} - V_{SW} = 5V, \ T_J = +25^{o}C. \ \textbf{Bold} \ values \ indicate \\ -40^{o}C \ < \ T_J \ < \ +125^{o}C, \ unless \ otherwise \ noted.$ 

| Parameter                           | Condition                                                        | Min. | Тур. | Max. | Units             |  |
|-------------------------------------|------------------------------------------------------------------|------|------|------|-------------------|--|
| Enable Control                      |                                                                  |      |      |      |                   |  |
| EN Logic Level High                 |                                                                  | 1.8  |      |      | V                 |  |
| EN Logic Level Low                  |                                                                  |      |      | 0.6  | V                 |  |
| EN Hysteresis                       |                                                                  |      | 200  |      | mV                |  |
| EN Bias Current                     | V <sub>EN</sub> = 12V                                            |      | 5    | 10   | μΑ                |  |
| Oscillator                          |                                                                  |      |      |      |                   |  |
| Switching Frequency                 | I <sub>OUT</sub> = 2A                                            | 400  | 600  | 750  | kHz               |  |
| Maximum Duty Cycle                  |                                                                  |      | 85   |      | %                 |  |
| Minimum Duty Cycle                  | V <sub>FB</sub> = 1V                                             |      | 0    |      | %                 |  |
| Minimum Off-Time                    |                                                                  | 140  | 250  | 350  | ns                |  |
| Soft-Start                          |                                                                  |      |      |      |                   |  |
| Soft-Start Time                     | FB from 0V to 0.8V                                               |      | 3.3  |      | ms                |  |
| Short-Circuit Protection            |                                                                  |      |      |      |                   |  |
| Current-Limit Threshold             | V <sub>FB</sub> = 0.79V                                          | -30  | -14  | 0    | mV                |  |
| Short-Circuit Threshold             | V <sub>FB</sub> = 0V                                             | -23  | -7   | 9    | mV                |  |
| Current-Limit Source Current        | V <sub>FB</sub> = 0.79V                                          | 60   | 80   | 100  | μΑ                |  |
| Short-Circuit Source Current        | $V_{FB} = 0V$                                                    | 25   | 35   | 45   | μΑ                |  |
| Power Good (PG)                     |                                                                  |      |      |      |                   |  |
| PG Threshold Voltage                | Sweep V <sub>FB</sub> from Low-to-High                           | 85   | 88   | 95   | % V <sub>FB</sub> |  |
| PG Hysteresis                       | Sweep V <sub>FB</sub> from High-to-Low                           |      | 6    |      | % V <sub>FB</sub> |  |
| PG Delay Time                       | Sweep V <sub>FB</sub> from Low-to-High                           |      | 80   |      | μs                |  |
| PG Low Voltage                      | V <sub>FB</sub> < 90% × V <sub>NOM</sub> , I <sub>PG</sub> = 1mA |      | 60   | 200  | mV                |  |
| Thermal Protection                  |                                                                  |      |      |      |                   |  |
| Overtemperature Shutdown            | T <sub>J</sub> Rising                                            |      | 160  |      | °C                |  |
| Overtemperature Shutdown Hysteresis |                                                                  |      | 15   |      | °C                |  |

# **Typical Characteristics**



















## **Typical Characteristics (Continued)**



## **Typical Characteristics (Continued)**



# **Typical Characteristics (Continued)**



















# **Typical Characteristics (Continued)**





### **Functional Characteristics**



## **Functional Characteristics (Continued)**



## **Functional Characteristics (Continued)**



# **Functional Characteristics (Continued)**



# **Functional Diagram**



## **Functional Description**

The MIC45116 is an adaptive on-time synchronous buck regulator module built for high-input voltage to low-output voltage conversion applications. The MIC45116 is designed to operate over a wide input voltage range, from 4.75V to 20V, and the output is adjustable with an external resistor divider. An adaptive ON-time control scheme is employed to obtain a constant switching frequency in steady state and to simplify the control compensation. Hiccup mode over-current protection is implemented by sensing low-side MOSFET's R<sub>DS(ON)</sub>. The device features internal soft-start, enable, UVLO, and thermal shutdown. The module has integrated switching FETs, inductor, bootstrap diode, and bypass capacitors.

### **Theory of Operation**

Figure 1, in association with Equation 1, shows the output voltage is sensed by the MIC45116 feedback pin (FB) via the voltage divider  $R_{\text{FB1}}$  and  $R_{\text{FB2}}$  and compared to a 0.8V reference voltage (V\_REF) at the error comparator through a low-gain transconductance (g\_m) amplifier. If the feedback voltage decreases, and the amplifier output falls below 0.8V, then the error comparator will trigger the control logic and generate an ON-time period. The ON-time period length is predetermined by the "Fixed  $t_{\text{ON}}$  Estimator" circuitry:



Figure 1. Output Voltage Sense via FB Pin

$$t_{ON(ESTIMATED)} = \frac{V_{OUT}}{V_{IN} \times f_{SW}}$$
 Eq. 1

Where  $V_{\text{OUT}}$  is the output voltage,  $V_{\text{IN}}$  is the power stage input voltage, and  $f_{\text{SW}}$  is the switching frequency.

At the end of the ON-time period, the internal high-side driver turns off the high-side MOSFET and the low-side driver turns on the low-side MOSFET. The OFF-time period length depends upon the feedback voltage in most cases. When the feedback voltage decreases and the output of the  $g_m$  amplifier falls below 0.8V, the ON-time period is triggered and the OFF-time period ends. If the

OFF-time period determined by the feedback voltage is less than the minimum OFF-time  $t_{OFF(MIN)}$ , which is about 250ns, the MIC45116 control logic will apply the  $t_{OFF(MIN)}$  instead.  $t_{OFF(MIN)}$  is required to maintain enough energy in the internal boost capacitor ( $C_{BST}$ ) to drive the high-side MOSFET.

The maximum duty cycle is obtained from the 250ns  $t_{\mathsf{OFF}(\mathsf{MIN})}$ :

$$D_{MAX} = \frac{t_{S} - t_{OFF(MIN)}}{t_{S}} = 1 - \frac{250ns}{t_{S}}$$
 Eq. 2

Where:

 $t_{\rm S}=1/f_{\rm SW}.$  It is not recommended to use MIC45116 with an OFF-time close to  $t_{\rm OFF(MIN)}$  during steady-state operation.

The adaptive ON-time control scheme results in a constant switching frequency in the MIC45116 during steady state operation. The actual ON-time and resulting switching frequency will vary with the different rising and falling times of the MOSFETs. Also, the minimum  $t_{\text{ON}}$  results in a lower switching frequency in high  $V_{\text{IN}}$  to  $V_{\text{OUT}}$  applications. During load transients, the switching frequency is changed due to the varying OFF-time.

To illustrate the control loop operation, we will analyze both the steady-state and load transient scenarios. For easy analysis, the gain of the  $g_m$  amplifier is assumed to be 1. With this assumption, the inverting input of the error comparator is the same as the feedback voltage.

Figure 2 shows the MIC45116 control loop timing during steady-state operation. During steady-state, the gm amplifier senses the feedback voltage ripple, which is proportional to the output voltage ripple plus injected voltage ripple, to trigger the ON-time period. The ON-time is predetermined by the  $t_{\rm ON}$  estimator. The termination of the OFF-time is controlled by the feedback voltage. At the valley of the feedback voltage ripple, which occurs when  $V_{\rm FB}$  falls below  $V_{\rm REF}$ , the OFF period ends and the next ON-time period is triggered through the control logic circuitry.



Figure 2. MIC45116 Control Loop Timing

Figure 3 shows the operation of the MIC45116 during a load transient. The output voltage drops due to the sudden load increase, which causes the  $V_{\text{FB}}$  to be less than V<sub>REF</sub>. This will cause the error comparator to trigger an ON-time period. At the end of the ON-time period, a minimum OFF-time t<sub>OFF(MIN)</sub> is generated to charge the bootstrap capacitor (CBST) since the feedback voltage is still below V<sub>REF</sub>. Then, the next ON-time period is triggered due to the low feedback voltage. Therefore, the switching frequency changes during the load transient, but returns to the nominal fixed frequency once the output has stabilized at the new load current level. With the varying duty cycle and switching frequency, the output recovery time is fast and the output voltage deviation is small. Note that the instantaneous switching frequency during load transient remains bounded and cannot increase arbitrarily. The minimum period is limited by  $t_{ON} + t_{OFF(MIN)}$ . Since the variation in  $V_{OUT}$  is relatively limited during load transient, ton stays virtually close to its steady-state value.



Figure 3. MIC45116 Load Transient Response

Unlike true current-mode control, the MIC45116 uses the output voltage ripple to trigger an ON-time period. The output voltage ripple is proportional to the inductor current ripple if the ESR of the output capacitor is large enough.

In order to meet the stability requirements, the MIC45116 feedback voltage ripple should be in phase with the inductor current ripple and is large enough to be sensed by the g<sub>m</sub> amplifier and the error comparator. The recommended feedback voltage ripple is 20mV~100mV over full input voltage range. If a low ESR output capacitor is selected, then the feedback voltage ripple may be too small to be sensed by the g<sub>m</sub> amplifier and the error comparator. Also, the output voltage ripple and the feedback voltage ripple are not necessarily in phase with the inductor current ripple if the ESR of the output capacitor is very low. In these cases, ripple injection is required to ensure proper operation. Please refer to "Ripple Injection" subsection in the Application Information section for more details about the ripple injection technique.

### **Discontinuous Mode (MIC45116-1 only)**

In continuous mode, the inductor current is always greater than zero; however, at light loads, the MIC45116-1 is able to force the inductor current to operate in discontinuous mode. Discontinuous mode is where the inductor current falls to zero, as indicated by trace ( $I_L$ ) shown in Figure 4. During this period, the efficiency is optimized by shutting down all the non-essential circuits and minimizing the supply current as the switching frequency is reduced. The MIC45116-1 wakes up and turns on the high-side MOSFET when the feedback voltage  $V_{FB}$  drops below 0.8V.

The MIC45116-1 has a zero crossing comparator (ZC) that monitors the inductor current by sensing the voltage drop across the low-side MOSFET during its ON-time. If the  $V_{\text{FB}} > 0.8 \text{V}$  and the inductor current goes slightly negative, then the MIC45116-1 automatically powers down most of the IC circuitry and goes into a low-power mode.

Once the MIC45116-1 goes into discontinuous mode, both DL and DH are low, which turns off the high-side and low-side MOSFETs. The load current is supplied by the output capacitors and  $V_{\text{OUT}}$  drops. If the drop of  $V_{\text{OUT}}$  causes  $V_{\text{FB}}$  to go below  $V_{\text{REF}}$ , then all the circuits will wake up into normal continuous mode. First, the bias currents of most circuits reduced during the discontinuous mode are restored, and then a  $t_{\text{ON}}$  pulse is triggered before the drivers are turned on to avoid any possible glitches. Finally, the high-side driver is turned on. Figure 4 shows the control loop timing in discontinuous mode.





Figure 4. MIC45116-1 Control Loop Timing (Discontinuous Mode)

During discontinuous mode, the bias current of most circuits is substantially reduced. As a result, the total power supply current during discontinuous mode is only about 350µA, allowing the MIC45116-1 to achieve high efficiency in light load applications.

#### **Soft-Start**

Soft-start reduces the input power supply surge current at startup by controlling the output voltage rise time. The input surge appears while the output capacitor is charged up.

The MIC45116 implements an internal digital soft-start by making the 0.8V reference voltage  $V_{REF}$  ramp from 0 to 100% in about 3ms with 9.7mV steps. Therefore, the output voltage is controlled to increase slowly by a staircase  $V_{FB}$  ramp. Once the soft-start cycle ends, the related circuitry is disabled to reduce current consumption. PVDD must be powered up at the same time or after  $V_{IN}$  to make the soft-start function correctly.

#### **Current Limit**

The MIC45116 uses the  $R_{DS(ON)}$  of the low-side MOSFET and external resistor connected from ILIM pin to SW node to set the current limit.

In each switching cycle of the MIC45116, the inductor current is sensed by monitoring the low-side MOSFET in the OFF period. The sensed voltage  $V_{\rm ILIM}$  is compared with the power ground (PGND) after a blanking time of 150ns. In this way the drop voltage over the resistor R26 ( $V_{\rm CL}$ ) is compared with the drop over the bottom FET generating the short current limit. The small capacitor (C16) connected from ILIM pin to PGND filters the switching node ringing during the off-time allowing a better short-limit measurement. The time constant

created by R26 and C16 should be much less than the minimum off time.



Figure 5. MIC45116 Current-Limiting Circuit

The  $V_{CL}$  drop allows short-limit programming based on the value of the resistor (R26). If the absolute value of the voltage drop on the bottom FET becomes greater than  $V_{CL}$ , and the  $V_{ILIM}$  falls below PGND, an overcurrent is triggered causing the IC to enter hiccup mode. The hiccup sequence including the soft-start reduces the stress on the switching FETs and protects the load and supply for severe short conditions.

The short-circuit current limit can be programmed by using Equation 3.

$$\label{eq:R26} \mathsf{R26} = \frac{(\mathsf{I}_{\mathsf{CLIM}} + \Delta \mathsf{I}_{\mathsf{L}(\mathsf{PP})} \times 0.5 \cdot 0.1) \times \mathsf{R}_{\mathsf{DS}(\mathsf{ON})} + \mathsf{V}_{\mathsf{CL}}}{\mathsf{I}_{\mathsf{CL}}} \qquad \qquad \mathsf{Eq. 3}$$

Where:

I<sub>CLIM</sub> = Desired current limit

 $R_{DS(ON)}$  = On-resistance of low-side power MOSFET, 16m $\Omega$  typically.

V<sub>CL</sub> = Current-limit threshold (typical absolute value is 14mV per the *Electrical Characteristics* table).

 $I_{CL}$  = Current-limit source current (typical value is 80µA, per the *Electrical Characteristics* table).

 $\Delta I_{L(PP)}$  = Inductor current peak-to-peak, since the inductor is integrated use Equation 4 to calculate the inductor ripple current.

The peak-to-peak inductor current ripple is:

$$\Delta I_{L(PP)} = \frac{V_{OUT} \times (V_{IN(max)} - V_{OUT})}{V_{IN(max)} \times f_{sw} \times L}$$
 Eq. 4

The MIC45116 has a 1.0µH inductor integrated into the module. In case of a hard short, the short limit is folded down to allow an indefinite hard short on the output without any destructive effect. It is mandatory to make sure that the inductor current used to charge the output capacitance during soft-start is under the folded short limit; otherwise the supply will go in hiccup mode and may not finish the soft-start successfully.

With R26 = 1.62k $\Omega$  and C16 = 15pF, the typical output current limit is 8A.

## **Application Information**

### **Output Capacitor Selection**

The type of the output capacitor is usually determined by the application and its equivalent series resistance (ESR). Voltage and RMS current capability are two other important factors for selecting the output capacitor. Recommended capacitor types are MLCC, OS-CON and POSCAP. The output capacitor's ESR is usually the main cause of the output ripple. The MIC45116 requires ripple injection and the output capacitor ESR affects the control loop from a stability point of view.

Equation 5 shows how the maximum value of ESR is calculated.

$$\label{eq:cout} \text{ESR}_{C_{OUT}} \leq \frac{\Delta V_{OUT(PP)}}{\Delta I_{L(PP)}}$$
 Eq. 5

Where:

 $\Delta V_{OUT(PP)}$  = Peak-to-peak output voltage ripple

 $\Delta I_{L(PP)}$  = Peak-to-peak inductor current ripple

The total output ripple is a combination of the ESR and output capacitance. The total ripple is calculated in Equation 6:

$$\Delta V_{OUT(PP)} = \sqrt{\left(\frac{\Delta I_{L(PP)}}{C_{OUT} \times f_{SW} \times 8}\right)^2 + \left(\Delta I_{L(PP)} \times ESR_{COUT}\right)^2}$$

Eq. 6

Where:

D = Duty cycle

C<sub>OUT</sub> = Output capacitance value

f<sub>sw</sub> = Switching frequency

As described in the "Theory of Operation" subsection in the *Functional Description*, the MIC45116 requires at least 20mV peak-to-peak ripple at the FB pin to make the g<sub>m</sub> amplifier and the error comparator behave properly. Also, the output voltage ripple should be in phase with the inductor current. Therefore, the output voltage ripple caused by the output capacitors value should be much smaller than the ripple caused by the output capacitor ESR. If low-ESR capacitors, such as ceramic capacitors, are selected as the output capacitors, a ripple injection method should be applied to provide enough feedback voltage ripple. Please refer to "Ripple Injection"

subsection in the *Application Information* section for more details.

The output capacitor RMS current is calculated in Equation 7:

$$I_{C_{OUT}(RMS)} = \frac{\Delta I_{L(PP)}}{\sqrt{12}}$$
 Eq. 7

The power dissipated in the output capacitor is:

$$P_{DISS(C_{OUT})} = I_{C_{OUT}(RMS)}^2 \times ESR_{C_{OUT}}$$
 Eq. 8

### Input Capacitor Selection

The input capacitor for the power stage input PVIN should be selected for ripple current rating and voltage rating.

The input capacitor must be rated for the input current ripple. The RMS value of input capacitor current is determined at the maximum output current. Assuming the peak-to-peak inductor current ripple is low:

$$I_{C_{IN(RMS)}} \approx I_{OUT(MAX)} \times \sqrt{D \times (1 - D)}$$
 Eq. 9

The power dissipated in the input capacitor is:

$$P_{DISS(CIN)} = I_{CIN(RMS)}^{2} \times ESR_{CIN}$$
 Eq. 10

The general rule is to pick the capacitor with a ripple current rating equal to or greater than the calculated worst-case RMS capacitor current.

Equation 11 should be used to calculate the input capacitor. Also it is recommended to keep some margin on the calculated value:

$$C_{IN} \approx \frac{I_{OUT(MAX)} \times (1 - D)}{f_{SW} \times dV}$$
 Eq. 11

Where:

dV = The input ripple

f<sub>SW</sub> = Switching frequency

### **Output Voltage Setting Components**

The MIC45116 requires two resistors to set the output voltage as shown in Figure 6.



Figure 6. Voltage-Divider Configuration

The output voltage is determined by Equation 12:

$$V_{OUT} = V_{FB} \times \left(1 + \frac{R_{FB1}}{R_{FB2}}\right)$$
 Eq. 12

Where:

 $V_{FB} = 0.8V$ 

A typical value of  $R_{FB1}$  used on the standard evaluation board is  $10k\Omega$ . If  $R_{FB1}$  is too large, it may allow noise to be introduced into the voltage feedback loop. If  $R_{FB1}$  is too small in value, it will decrease the efficiency of the power supply, especially at light loads. Once  $R_{FB1}$  is selected,  $R_{FB2}$  can be calculated using Equation 13:

$$R_{FB2} = \frac{V_{FB} \times R_{FB1}}{V_{OUT} - V_{FB}}$$
 Eq. 13

For fixed  $R_{FB1}$  = 10k $\Omega$ , output voltage can be selected by  $R_{FB2}$ . Table 1 provides  $R_{FB2}$  values for some common output voltages.

Table 1. Vout Programming Resistor Look-Up

| R <sub>FB2</sub> | V <sub>OUT</sub> |
|------------------|------------------|
| OPEN             | 0.8V             |
| 40.2kΩ           | 1.0V             |
| 20kΩ             | 1.2V             |
| 11.5kΩ           | 1.5V             |
| 8.06kΩ           | 1.8V             |
| 4.75kΩ           | 2.5V             |
| 3.24kΩ           | 3.3V             |
| 1.91kΩ           | 5.0V             |

### Ripple Injection

The  $V_{FB}$  ripple required for proper operation of the MIC45116  $g_m$  amplifier and error comparator is 20mV to 100mV. However, the output voltage ripple is generally too small to provide enough ripple amplitude at the FB pin and this issue is more visible in lower output voltage applications. If the feedback voltage ripple is so small that the  $g_m$  amplifier and error comparator cannot sense it, then the MIC45116 will lose control and the output voltage is not regulated. In order to have some amount of  $V_{FB}$  ripple, a ripple injection method is applied for low output voltage ripple applications.

The applications are divided into three situations according to the amount of the feedback voltage ripple:

1. Enough ripple at the feedback voltage due to the large ESR of the output capacitors:

As shown in Figure 7, the converter is stable without any ripple injection.



Figure 7. Enough Ripple at FB from ESR

The feedback voltage ripple is:

$$\Delta V_{FB(PP)} = \frac{R_{FB2}}{R_{FB1} + R_{FB2}} \times \text{ESR}_{COUT} \times \Delta I_{L(PP)} \quad \text{Eq. 14}$$

Where:

 $\Delta I_{L(PP)}$  = The peak-to-peak value of the inductor current ripple

2. Inadequate ripple at the feedback voltage due to the small ESR of the output capacitors.

The output voltage ripple is fed into the FB pin through a feedforward capacitor ( $C_{FF}$ ) in this situation, as shown in Figure 8. The typical  $C_{FF}$  value is between 1nF and 100nF. With the feedforward capacitor, the feedback voltage ripple is very close to the output voltage ripple:

$$\Delta V_{\text{FB(PP)}} = \text{ESR}_{\text{C}_{\text{OUT}}} \times \Delta I_{\text{L(PP)}} \hspace{1cm} \text{Eq. 15}$$



Figure 8. Inadequate Ripple at FB pin

Virtually no ripple at the FB pin voltage due to the very-low ESR of the output capacitors, such is the case with ceramic output capacitor.

In this case, the  $V_{FB}$  ripple waveform needs to be generated by injecting suitable signal. A series RC network between SW pin and FB pin,  $R_{INJ}$  and  $C_{INJ}$  as shown in Figure 9 injects a square-wave current waveform into FB pin, which by means of integration across the capacitor ( $C_{FF}$ ) generates an appropriate sawtooth FB ripple waveform.

The injected ripple is:

$$\Delta V_{FB(PP)} = V_{IN} \times K_{div} \times D \times (1 \text{-}D) \times \frac{1}{f_{SW} \times \tau}$$

Eq. 16

$$K_{div} = \frac{R_{FB1}//R_{FB2}}{R_{INJ} + R_{FB1}//R_{FB2}}$$
 Eq. 17

Where:

 $V_{IN}$  = Power stage input voltage

D = Duty cycle

f<sub>SW</sub> = Switching frequency

$$\tau = (R_{FB1} / / R_{FB2} / / R_{INJ}) \times C_{FF}$$

 $R_{INJ} = 20k\Omega$ 

$$C_{IN.I} = 0.1 \mu F$$

In Equations 17 and 18, it is assumed that the time constant associated with  $C_{\text{FF}}$  must be much greater than the switching period:

$$\frac{1}{f_{\text{EW}} \times \tau} = \frac{T}{\tau} << 1$$
 Eq. 18

If the voltage divider resistors  $R_{FB1}$  and  $R_{FB2}$  are in the  $k\Omega$  range, then a  $C_{FF}$  of 1nF to 100nF can easily satisfy the large time constant requirements.



Figure 9. External Ripple Injection Circuit at FB Pin

# Thermal Measurements and Safe Operating Area (SOA)

Measuring the IC's case temperature is recommended to ensure it is within its operating limits. Although this might seem like a very elementary task, it is easy to get erroneous results. The most common mistake is to use the standard thermal couple that comes with a thermal meter. This thermal couple wire gauge is large, typically 22 gauge, and behaves like a heatsink, resulting in a lower case measurement.

Two methods of temperature measurement are using a smaller thermal couple wire or an infrared thermometer. If a thermal couple wire is used, it must be constructed of 36-gauge wire or higher (smaller wire size) to minimize the wire heat-sinking effect. In addition, the thermal couple tip must be covered in either thermal grease or thermal glue to make sure that the thermal couple junction is making good contact with the case of the IC. Omega brand thermal couple (5SC-TT-K-36-36) is adequate for most applications.

Wherever possible, an infrared thermometer is recommended. The measurement spot size of most infrared thermometers is too large for an accurate reading on a small form factor ICs. However, an IR thermometer from Optris has a 1mm spot size, which makes it a good choice for measuring the hottest point on the case. An optional stand makes it easy to hold the beam on the IC for long periods of time.

The safe operating area (SOA) of the MIC45116 is shown in Figure 10 and Figure 11. These thermal measurements were taken on MIC45116 evaluation board with no air flow. Since the MIC45116 is an entire system comprised of switching regulator controller, MOSFETs and inductor, the part needs to be considered as a system. The SOA curves will give guidance to reasonable use of the MIC45116.

SOA curves should only be used as a point of reference. SOA data was acquired using the MIC45116 evaluation board. Thermal performance depends on the PCB layout, board size, copper thickness, number of thermal vias, and actual airflow.



Figure 10. MIC45116 Power Derating vs. Output Voltage with 12V input with no Airflow



Figure 11. MIC45116 Power Derating vs. Input Voltage with 1.0V output with no Airflow

### **PCB Layout Guidelines**

# Warning: To minimize EMI and output noise, follow these layout recommendations.

PCB layout is critical to achieve reliable, stable and efficient performance. A ground plane is required to control EMI and minimize the inductance in power, signal and return paths.

Figure 12 is optimized from a small form factor point of view shows top and bottom layer of a four layer PCB. It is recommended to use mid layer 1 as a continuous ground plane.



Figure 12. Top and Bottom Layer of a Four-Layer Board

The following guidelines should be followed to ensure proper operation of the MIC45116 module:

### Module

- Place the module close to the point-of-load (POL).
- Use wide polygons to route the input and output power lines.

• Follow the instructions in *Package Information and Recommended Landing Pattern* to connect the Ground exposed pads to system ground planes.

### **Input Capacitor**

- Place the input capacitors on the same side of the board and as close to the module as possible.
- Place several vias to the ground plane close to the input capacitor ground terminal.
- Use either X7R or X5R dielectric input capacitors. Do not use Y5V or Z5U type capacitors.
- Do not replace the ceramic input capacitor with any other type of capacitor. Any type of capacitor can be placed in parallel with the ceramic input capacitor.
- If a non-ceramic input capacitor is placed in parallel with the input capacitor, it must be recommended for switching regulator applications and the operating voltage.
- In "Hot-Plug" applications, an electrolytic bypass capacitor must be used to limit the over-voltage spike seen on the input supply with power is suddenly applied. If hot-plugging is the normal operation of the system, using an appropriate hot-swap IC is recommended.

### **RC Snubber (Optional)**

 Depending on the operating conditions, a RC snubber can be used. Place the RC and as close to the SW pin as possible if needed. Placement of Snunbber on the same side as Module is preferred.

### **SW Node**

- Do not route any digital lines underneath or close to the SW node.
- Keep the switch node (SW) away from the feedback (FB) pin.

### **Output Capacitor**

- Use a wide trace to connect the output capacitor ground terminal to the input capacitor ground terminal.
- Phase margin will change as the output capacitor value and ESR changes.
- The feedback trace should be separate from the power trace and connected as close as possible to the output capacitor. Sensing a long high-current load trace can degrade the DC load regulation.

# **PCB Layout Recommendations**



Top - Copper Layer 1



Copper Layer 2

# **PCB Layout Recommendations (Continued)**



Copper Layer 3



Bottom - Copper Layer 4

### **Simplified PCB Design Recommendations**

# Periphery I/O Pad Layout and Large Pad for Exposed Heatsink

The board design should begin with copper/metal pads that sit beneath the periphery leads of a mounted QFN. The board pads should extend outside the QFN package edge a distance of approximately 0.20mm per side:

Total pad length = 8.00mm + (0.20mm per side × 2 sides) = 8.40mm

After completion of the periphery pad design, the larger exposed pads will be designed to create the mounting surface of the QFN exposed heatsink. The primary transfer of heat out of the QFN will be directly through the bottom surface of the exposed heatsink. To aid in the transfer of generated heat into the PCB, the use of an array of plated through-hole vias beneath the mounted part is recommended. The typical via hole diameter is 0.30mm to 0.35mm, with center-to-center pitch of 0.80mm to 1.20mm.





Note:

Exposed metal trace is "mirror image" of package bottom view.

Package Bottom View vs. PCB Recommended Exposed Metal Trace

# Solder Paste Stencil Design (Recommend Stencil Thickness = 112.5 ±12.5 µm)

The solder stencil aperture openings should be smaller than the periphery or large PCB exposed pads to reduce any chance of build-up of excess solder at the large exposed pad area which can result to solder bridging. The suggested reduction of the stencil aperture opening is typically 0.20mm smaller than exposed metal trace.

**Note**: A critical requirement is to *not* duplicate land pattern of the exposed metal trace as solder stencil opening as the design and dimension values are different.



### Note:

Cyan-colored shaded pad indicate exposed trace keep out area.

### Solder Stencil Opening



Stack-Up of Pad Layout and Solder Paste Stencil

### **Evaluation Board Schematic**



## **Bill of Materials**

| Item                       | Part Number         | Manufacturer            | Description                              | Qty. |
|----------------------------|---------------------|-------------------------|------------------------------------------|------|
| C4                         | B41125A5337M        | TDK <sup>(6)</sup>      | 330μF/25V, ALE Capacitor (optional)      | 1    |
| C2, C3, C8, C9,<br>C7, C17 |                     |                         | Open                                     | 6    |
| C1                         | C3216X5R1E106M085AC | TDK                     | 10uF/25V, 1206, X5R, 20%, MLCC           | 1    |
| C13, C14, C15,<br>C5, C10  | GRM188R71H104KA93D  | Murata <sup>(7)</sup>   | 0.1μF/50V, X7R, 0603, 10%, MLCC          | 5    |
| C6                         | C3216X5R0J107M160AB | TDK                     | 100μF/6.3V, X5R, 1206, 20%, MLCC         | 1    |
| C12                        | C1608C0G1H102J080AA | TDK                     | 1.0nF/50V, NP0, 0603, 5%, MLCC           | 1    |
| C16                        | GRM1885C1H150JA01D  | Murata                  | 15pF/50V, NP0, 0603, 5%, MLCC            | 1    |
| CON1, CON2,<br>CON3, CON4  | 8191                | Keystone <sup>(8)</sup> | 15A, 4-Prong Through-Hole Screw Terminal | 4    |

#### Notes:

6. TDK: www.TDK.com.

7. Murata: www.murata.com.

8. Keystone: www.keyelco.com.

# **Bill of Materials (Continued)**

| Item                 | Part Number       | Manufacturer                 | Description                              | Qty. |
|----------------------|-------------------|------------------------------|------------------------------------------|------|
| J1                   | M50-3500742       | Harwin <sup>(9)</sup>        | Header 2x7                               | 1    |
| J2, J3, TP3 –<br>TP5 | 90120-0122        | Molex <sup>(10)</sup>        | Header 2                                 | 5    |
| R4                   | CRCW0603100K0FKEA | Vishay Dale <sup>(11)</sup>  | 100kΩ, 1%, 1/10W, 0603, Thick Film       | 1    |
| R21, R1              |                   |                              | Open                                     | 2    |
| R55                  | CRCW060340K2FKEA  | Vishay Dale                  | 40.2kΩ, 1%, 1/10W, 0603, Thick Film      | 1    |
| R31, R50             | CRCW060320K0FKEA  | Vishay Dale                  | 20kΩ, 1%, 1/10W, 0603, Thick Film        | 2    |
| R32                  | CRCW060311K5FKEA  | Vishay Dale                  | 11.5kΩ, 1%, 1/10W, 0603, Thick Film      | 1    |
| R49                  | CRCW06038K06FKEA  | Vishay Dale                  | 8.06kΩ, 1%, 1/10W, 0603, Thick Film      | 1    |
| R52                  | CRCW06034K75FKEA  | Vishay Dale                  | 4.75kΩ, 1%, 1/10W, 0603, Thick Film      | 1    |
| R53                  | CRCW06033K24FKEA  | Vishay Dale                  | 3.24kΩ, 1%, 1/10W, 0603, Thick Film      | 1    |
| R54                  | CRCW06031K91FKEA  | Vishay Dale                  | 1.91kΩ, 1%, 1/10W, 0603, Thick Film      | 1    |
| R2                   | CRCW060349K9FKEA  | Vishay Dale                  | 49.9kΩ, 1%, 1/10W, 0603, Thick Film      | 1    |
| R51                  | CRCW060310K0FKEA  | Vishay Dale                  | 10kΩ, 1%, 1/10W, 0603, Thick Film        | 1    |
| R26                  | CRCW06031K62FKEA  | Vishay Dale                  | 1.62kΩ, 1%, 1/10W, 0603, Thick Film      | 1    |
| R3, R12              | RCG06030000Z0EA   | Vishay Dale                  | 0Ω Resistor, 1%, 1/10W, 0603, Thick Film | 2    |
| TP6 – TP9, A, B      | 1502-2            | Keystone                     | Single-End, Through-Hole Terminal        | 6    |
| U1                   | MIC45116-1YMP     | <b>Na</b> i (12)             | COVICA DOIDO Barras Martala              |      |
|                      | MIC45116-2YMP     | Micrel, Inc. <sup>(12)</sup> | 20V/6A DC/DC Power Module                | 1    |

### Notes:

9. Harwin: <a href="http://www.harwin.com">http://www.harwin.com</a>.10. Molex: <a href="www.molex.com">www.molex.com</a>.

11. Vishay-Dale: <a href="https://www.vishay.com">www.vishay.com</a>.12. Micrel, Inc: <a href="https://www.micrel.com">www.micrel.com</a>.

# Package Information and Recommended Landing Pattern<sup>(13)</sup>











52-Pin 8mm × 8mm QFN (MP)

### Note:

13. Package information is correct as of the publication date. For updates and most current information, go to <a href="www.micrel.com">www.micrel.com</a>.

# Package Information and Recommended Landing Pattern<sup>(13)</sup> (Continued)

Recommended Land Pattern
NOTE: 4, 5, 6



# Package Information and Recommended Landing Pattern(13) (Continued)



### NOTE:

- 1. MAX PACKAGE WARPAGE IS 0.05 MM
- 2. MAX ALLOWABLE BURR IS 0.076MM IN ALL DIRECTIONS
- 3. PIN #1 IS ON TOP WILL BE LASER MARKED
- 4. BLACK CIRCLES IN LAND PATTERN REPRESENT THERMAL VIA, RECOMMENDED SIZE IS 0.30-0.35mm, AT 0.80mm PITCH & SHOULD BE CONNECTED TO GND FOR MAXIMUM PERFORMANCE.
- 5. GREEN RECTANGLES (SHADED AREA) REPRESENT SOLDER STENCIL OPENING ON EXPOSED PAD AREA.
  6. CYAN COLORED SHADED PAD REPRESENT EXPOSED

# **Thermally-Enhanced Landing Pattern**



EXPOSED METAL TRACE



SOLDER STENCIL OPENING

## **Thermally Enhanced Landing Pattern (Continued)**



STACKED UP

### NOTE:

- 1. MAX PACKAGE WARPAGE IS 0.05 MM
- 2. MAX ALLOWABLE BURR IS 0.076MM IN ALL DIRECTIONS
- 3. PIN #1 IS ON TOP WILL BE LASER MARKED
- 4. BLACK CIRCLES IN LAND PATTERN REPRESENT THERMAL VIA, RECOMMENDED SIZE IS 0.30-0.35mm, AT 0.80mm PITCH & SHOULD BE CONNECTED TO GND FOR MAXIMUM PERFORMANCE.
- 5. GREEN RECTANGLES (SHADED AREA) REPRESENT SOLDER STENCIL OPENING ON EXPOSED PAD AREA.
- 6. CYAN COLORED SHADED PAD REPRESENT EXPOSED TRACE KEEP OUT AREA.

### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel, Inc. is a leading global manufacturer of IC solutions for the worldwide high performance linear and power, LAN, and timing & communications markets. The Company's products include advanced mixed-signal, analog & power semiconductors; high-performance communication, clock management, MEMs-based clock oscillators & crystal-less clock generators, Ethernet switches, and physical layer transceiver ICs. Company customers include leading manufacturers of enterprise, consumer, industrial, mobile, telecommunications, automotive, and computer products. Corporation headquarters and state-of-the-art wafer fabrication facilities are located in San Jose, CA, with regional sales and support offices and advanced technology design centers situated throughout the Americas, Europe, and Asia. Additionally, the Company maintains an extensive network of distributors and reps worldwide.

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this datasheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2015 Micrel, Incorporated.