

# Intel® Quark™ SE microcontroller

The newest Intel Quark SE microcontrollers bring always-sensing intelligence and powerful peripheral support to the next generation of intelligent connected devices.

Internet of Things



# THE INTEL® QUARK™ SE MICROCONTROLLER IS IDEAL FOR:



Smart tags/readers for industrial applications



Sensor and device controllers for medical and biometric use



**Display** 

controllers

for retail

Motor controllers in smart buildings

## **Product Overview**

Intel is proud to announce the Intel® Quark™ SE microcontroller, bringing intelligent power to the edge by combining a microcontroller with an onboard sensor subsystem to manage power consumption through programmable wake cues. The Intel Quark SE microcontroller also features pattern matching technology that allows it to learn and differentiate. The result is always-sensing intelligence, bringing real-time response down to the next generation of intelligent devices.

### Pattern Matching Technology

The Intel Quark SE microcontroller includes sophisticated pattern matching technology that allows it to learn through pattern recognition and differentiate appropriate response events. Having decision-making ability at the edge can provide a more real-time response, such as in an industrial setting, monitoring energy consumption and triggering an event if an anomalous event occurs. It can also reduce costs by lowering the number of gateways required to manage edge data.

#### **Internal Sensor Hub**

The Intel Quark SE microcontroller includes an internal sensor hub, which manages multiple sensors—allowing it to support more peripherals. It also

allows the main CPU to sleep, until the sensor controller wakes it up based on programmable cues, resulting in very low energy consumption.

#### **Intel-Class Security Features**

The Intel Quark SE microcontroller extends rock-solid Intel security down to the device level with software- and hardware-based features to help protect data at every endpoint.

#### Intelligence at the Edge

The Intel Quark SE microcontroller brings intelligence to the edge for real-world applications. It is interoperable with other Intel®-based systems, simplifying integration of edge products in end-to-end IoT architectures. More can be handled at the device level, reducing the need for larger gateways.

#### **Faster Time to Market**

The Intel Quark SE microcontroller simplifies design and reduces bill of materials (BOM) by minimizing external components required on the platform. The Intel® System Studio integrated development environment is included with all Intel® microcontrollers. This maximizes investment of time and money by reusing software to scale up or down to any Intel® processor without additional costs.

The Intel Quark SE microcontroller provides tremendous flexibility by requiring a single DC power source with an operating range of 1.8–3.3 volts and supporting the serial interfaces typically seen on sensors, wireless modules, flash devices, and EEPROMs. Additionally, all 32 of its bidirectional I/O pins can be used as general purpose

I/O (GPIO). With programmable drive strength and integrated pull-ups, they can be connected directly to LEDs, relays, H-bridges, or switches.

Moreover, with a 19-channel ADC with selectable 6/8/10/12-bit resolution instantiated in the Sensor Subsystem—and with 6 high-speed analog

comparators and 13 low-power wakeup comparators—it boasts solid mixed signal capabilities.

The Intel Quark SE microcontroller comes in a 10x10 mm 144-pin BGA and is qualified over an industrial temperature range (-40 °C to +85 °C).

#### INTEL® QUARK™ SE MICROCONTROLLER FEATURES AT A GLANCE

| FEATURE             | SPECIFICATION                                                                                  |
|---------------------|------------------------------------------------------------------------------------------------|
| CPU                 | 32-bit processor @ 32 MHz Intel®<br>Pentium® x86-compatible without<br>x87 floating point unit |
|                     | 8 KB instruction cache, 2-way associative                                                      |
| Sensor subsystem    | 32-bit DSP core @ 32 MHz                                                                       |
|                     | Supporting ARCv2 ISA and floating point unit                                                   |
|                     | 8 KB instruction cache, 2-way                                                                  |
|                     | associative<br>8 KB DCCM                                                                       |
| Pattern-matching    | Hardware pattern recognition IP                                                                |
| accelerator         | 128 neurons with 128 components per neuron                                                     |
| Flash               | 384 KB on-die flash                                                                            |
|                     | 192 KB dedicated to host processor                                                             |
|                     | 192 KB dedicated to sensor system                                                              |
|                     | 8 KB OTP                                                                                       |
| RAM                 | 80 KB on-die SRAM                                                                              |
| General-use timers  | 4                                                                                              |
| Watchdog timer      | 1                                                                                              |
| Real-time clock     | Sources a 32-bit counter running from 1 Hz up to 32.768 KHz                                    |
| UARTs               | 2 16550-compliant interfaces                                                                   |
|                     | Baud rates from 300 to 2M                                                                      |
| SPI                 | 2 masters with up to 4 devices per master                                                      |
|                     | 1 slave                                                                                        |
| General purpose I/O | 32 independently configurable                                                                  |
|                     | 16 additional available via sensor subsystem                                                   |
| USB controller      | 1.1 device-only controller                                                                     |
| l <sup>2</sup> C    | 2 general-purpose I <sup>2</sup> C interfaces, configurable either as master or slave          |
|                     | 2 master-only interfaces available in the                                                      |
|                     | sensor subsystem<br>Interface speeds: 100 kbps, 400 kbps,<br>and 1 Mbps                        |

| FEATURE               | SPECIFICATION                                                                    |
|-----------------------|----------------------------------------------------------------------------------|
| I <sup>2</sup> S      | 2 I <sup>2</sup> S interfaces:                                                   |
|                       | 1 transmit interface                                                             |
|                       | 1 receive interface                                                              |
| ADC                   | Single ADC controller instantiated in the sensor subsystem                       |
|                       | 19 single-ended inputs                                                           |
|                       | 12-bit resolution                                                                |
| Analog comparators    | 19 analog comparators:                                                           |
|                       | 6 high-performance                                                               |
|                       | 13 low-power                                                                     |
| DMA                   | 8 unidirectional channels                                                        |
| Security              | 8k OTP                                                                           |
|                       | JTAG lock                                                                        |
|                       | On-die NVM read/write access control                                             |
| Package type          | 10x10 mm, 144-BGA pkg                                                            |
| Crystal oscillators   | 32 MHz                                                                           |
|                       | 32.768 KHz                                                                       |
| Silicon oscillator    | 32 MHz                                                                           |
|                       | 32.768 KHz                                                                       |
| CPU clock generator   | 4/8/16/32 MHz                                                                    |
|                       | Low-power compute mode w/RTC                                                     |
|                       | clock source                                                                     |
| SoC states            | Active, Sleep, and Off                                                           |
|                       | Host processor states: C0–C2                                                     |
|                       | Sensor subsystem states:<br>Sensing Active, Sensing Wait, and<br>Sensing Standby |
| Platform power        | DC-DC 1.8 V, 3.3 V                                                               |
| Operating temperature | -40 °C to +85 °C                                                                 |

#### Notes

- 1. Power is measured at 25 °C on typical devices with a 3.3 V supply and static I/O.
- 2. Active power is measured while executing a 64-point FFT.
- 3. Power and latency figures assume silicon oscillator is used.
- 4. Standby and retention w/o RTC assume one low-power wake-up comparator is enabled.



INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS, NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS. IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS OTHERWISE AGREED IN WRITING BY INTEL, THE INTEL PRODUCTS ARE NOT DESIGNED NOR INTENDED FOR ANY APPLICATION IN WHICH THE FAILURE OF THE INTEL PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information.

The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an order number and are referenced in  $this \ document, or \ other \ Intel \ literature, may \ be \ obtained \ by \ calling \ 1-800-548-4725, or \ by \ visiting \ Intel's \ website \ at \ intel. com.$ 

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software, or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at intel.com.

Cost-reduction scenarios described are intended as examples of how a given intel-based product, in the specified circumstances and configurations, may affect future costs and provide cost savings. Circumstances will vary. Intel does not guarantee any costs or cost reduction.

Copyright © 2015, Intel Corporation. Intel, the Intel logo, Pentium, and Quark are trademarks of Intel Corporation in the U.S. and/or other countries.

 ${}^{\star}\mathrm{Other}$  names and brands may be claimed as the property of others.

1115/KK/CMD/PDF