GENERAL DESCRIPTION

The ALD212900A/ALD212900 precision N-Channel EPAD® MOSFET array is precision matched at the factory using ALD’s proven EPAD® CMOS technology. These dual monolithic devices are enhanced additions to the ALD110900A/ALD110900 EPAD® MOSFET Family, with increased forward transconductance and output conductance, particularly at very low supply voltages.

Intended for low voltage, low power small signal applications, the ALD212900A/ALD212900 features Zero-Threshold™ voltage, which enables circuit designs with input/output signals referenced to GND at enhanced operating voltage ranges. With these devices, a circuit with multiple cascading stages can be built to operate at extremely low supply/bias voltage levels. For example, a nanopower input amplifier stage operating at less than 0.2V supply voltage has been successfully built with these devices.

ALD212900A EPAD MOSFETs feature exceptional matched pair device electrical characteristics of Gate Threshold Voltage $V_{GS(th)}$ set precisely at 0.00V ±0.01V, $I_{DS} = +20 \mu A \rightarrow V_{DS} = 0.1V$, with a typical offset voltage of only ±0.001V (1mV). Built on a single monolithic chip, they also exhibit excellent temperature tracking characteristics. These precision devices are versatile as design components for a broad range of analog small signal applications such as basic building blocks for current mirrors, matching circuits, current sources, differential amplifier input stages, transmission gates, and multiplexers. They also excel in limited operating voltage applications, such as very low level voltage-clamps and nano-power normally-on circuits.

In addition to precision matched-pair electrical characteristics, each individual EPAD MOSFET also exhibits well controlled manufacturing characteristics, enabling the user to depend on tight design limits from different production batches. These devices are built for minimum offset voltage and differential thermal response, and they can be used for switching and amplifying applications in the voltage range of +0.1V to +10V (±0.05V to ±5V) powered systems where low input bias current, low input capacitance, and fast switching speed are desired. At $V_{GS} > 0.00V$, the device exhibits enhancement mode characteristics whereas at $V_{GS} < 0.00V$, the device operates in the subthreshold voltage region and exhibits conventional depletion mode characteristics, with well controlled turn-off and sub-threshold levels that operate the same as standard enhancement mode MOSFETs.

The ALD212900A/ALD212900 features high input impedance (2.5 x $10^{10}$Ω) and high DC current gain ($>10^8$). A sample calculation of the DC current gain at a drain output current of 30mA and input current of 300pA at 25°C is 30mA/300pA = 100,000,000, which translates into a dynamic operating current range of about eight orders of magnitude. A series of four graphs titled “Forward Transfer Characteristics”, with the 2nd and 3rd sub-titled “expanded (subthreshold)” and the 4th sub-titled “low voltage”, illustrates the wide dynamic operating range of these devices.

Generally it is recommended that the $V+$ pin be connected to the most positive voltage and the $V-$ and IC (internally-connected) pins to the most negative voltage in the system. All other pins must have voltages within these voltage limits at all times. Standard ESD protection facilities and handling procedures for static sensitive devices are highly recommended when using these devices.

ORDERING INFORMATION (*"L" suffix denotes lead-free (RoHS))

<table>
<thead>
<tr>
<th>Model</th>
<th>Package</th>
<th>Operating Temperature Range *</th>
</tr>
</thead>
<tbody>
<tr>
<td>ALD212900A/SAL</td>
<td>8-Pin SOIC Package</td>
<td>0°C to +70°C</td>
</tr>
<tr>
<td>ALD212900/SAL</td>
<td>8-Pin Plastic Dip Package</td>
<td></td>
</tr>
<tr>
<td>ALD212900A/PAL</td>
<td>ALD212900/PAL</td>
<td></td>
</tr>
</tbody>
</table>

*Contact factory for industrial temp. range or user-specified threshold voltage values.

FEATURES & BENEFITS

- Zero Threshold™ $V_{GS(th)} = 0.00V \pm 0.01V$
- $V_{GS}$ ($V_{GS(th)}$ match) to 2mV/10mV max.
- Sub-threshold voltage (nano-power) operation:
  - < 100mV min. operating voltage
  - < 1nA min. operating current
  - < 1nW min. operating power
- > 100,000,000:1 operating current ranges
- High transconductance and output conductance
- Low $R_{DS(ON)}$ of 14Ω
- Output current >50mA
- Matched and tracked tempco
- Tight lot-to-lot parametric control
- Positive, zero, and negative $V_{GS(th)}$ tempco
- Low input capacitance and leakage currents

APPLICATIONS

- Low overhead current mirrors and current sources
- Zero Power Normally-On circuits
- Energy harvesting circuits
- Very low voltage analog and digital circuits
- Zero power fail-safe circuits
- Backup battery circuits & power failure detector
- Extremely low level voltage-clamps
- Extremely low level zero-crossing detector
- Matched source followers and buffers
- Precision current mirrors and current sources
- Matched capacitive probes and sensor interfaces
- Charge detectors and charge integrators
- High gain differential amplifier input stage
- Matched peak-detectors and level-shifters
- Multiple Channel Sample-and-Hold switches
- Precision Current multipliers
- Discrete matched analog switches/multiplexers
- Nanopower discrete voltage comparators

PIN CONFIGURATION

SAL, PAL PACKAGES

---

©2017 Advanced Linear Devices, Inc., Vers. 1.2  www.aldinc.com  1 of 12
## OPERATING ELECTRICAL CHARACTERISTICS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>ALD212900A</th>
<th>ALD212900</th>
<th>Unit</th>
<th>Test Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Gate Threshold Voltage</td>
<td>VGS(th)</td>
<td>-0.02</td>
<td>0.00</td>
<td>0.02</td>
<td>V IDS = 200µA, VDS = 0.1V</td>
</tr>
<tr>
<td>Offset Voltage</td>
<td>VOS</td>
<td>1</td>
<td>2</td>
<td>10</td>
<td>mV VGS(th)M1 - VGS(th)M2</td>
</tr>
<tr>
<td>Offset Voltage Tempco</td>
<td>TCVOS</td>
<td>5</td>
<td>5</td>
<td></td>
<td>µV/°C VDS1 = VDS2</td>
</tr>
<tr>
<td>GateThreshold Voltage Tempco</td>
<td>TCVGS(th)</td>
<td>-1.7</td>
<td>0.0</td>
<td>+0.6</td>
<td>mV/°C V GS(θ)M1 - V GS(θ)M2</td>
</tr>
<tr>
<td>On Drain Current</td>
<td>IDS(ON)</td>
<td>79</td>
<td>79</td>
<td></td>
<td>mA V GS = +3.0V, VDS = +3V</td>
</tr>
<tr>
<td>Forward Transconductance</td>
<td>GFS</td>
<td>38</td>
<td>38</td>
<td></td>
<td>mmho V GS = +3.0V VDS = +3.0V</td>
</tr>
<tr>
<td>Transconductance Mismatch</td>
<td>ΔGFS</td>
<td>1.8</td>
<td>1.8</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>Output Conductance</td>
<td>GOS</td>
<td>2.3</td>
<td>2.3</td>
<td></td>
<td>mmho V GS = +3.0V VDS = +3.0V</td>
</tr>
<tr>
<td>Drain Source On Resistance</td>
<td>RDS(ON)</td>
<td>14</td>
<td>14</td>
<td></td>
<td>Ω V GS = +5.0V VDS = +0.1V</td>
</tr>
<tr>
<td>Drain Source On Resistance</td>
<td>RDS(ON)</td>
<td>5</td>
<td>1.18</td>
<td></td>
<td>KΩ V GS = +0.0V VDS = +0.1V</td>
</tr>
<tr>
<td>Drain Source On Resistance Tolerance</td>
<td>ΔRDS(ON)</td>
<td>1.8</td>
<td>1.8</td>
<td>%</td>
<td>V GS = +5.0V VDS = +0.1V</td>
</tr>
<tr>
<td>Drain Source On Resistance Mismatch</td>
<td>ΔRDS(ON)</td>
<td>0.6</td>
<td>0.6</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>Drain Source Breakdown Voltage</td>
<td>BVDSX</td>
<td>10</td>
<td>10</td>
<td></td>
<td>V V- = V GS = -1.0V IDS = 10µA</td>
</tr>
<tr>
<td>Drain Source Leakage Current1</td>
<td>IDS(OFF)</td>
<td>10</td>
<td>400</td>
<td>4</td>
<td>pA V GS = -1.0V, VDS = +5V</td>
</tr>
<tr>
<td>Gate Leakage Current1</td>
<td>IGSS</td>
<td>5</td>
<td>200</td>
<td>1</td>
<td>pA V GS = +5V, VDS = 0V T A = 125°C</td>
</tr>
<tr>
<td>Input Capacitance</td>
<td>Ciss</td>
<td>30</td>
<td>30</td>
<td></td>
<td>pF</td>
</tr>
<tr>
<td>Transfer Reverse Capacitance</td>
<td>CRSS</td>
<td>2</td>
<td>2</td>
<td></td>
<td>pF</td>
</tr>
<tr>
<td>Turn-on Delay Time</td>
<td>ton</td>
<td>10</td>
<td>10</td>
<td>ns</td>
<td>V+ = 5V, RL = 5KΩ</td>
</tr>
<tr>
<td>Turn-off Delay Time</td>
<td>toff</td>
<td>10</td>
<td>10</td>
<td>ns</td>
<td>V- = 5V, RL = 5KΩ</td>
</tr>
<tr>
<td>Crosstalk</td>
<td></td>
<td>60</td>
<td>60</td>
<td>dB</td>
<td>f = 100kHz</td>
</tr>
</tbody>
</table>

Notes: 1 Consists of junction leakage currents
ALD2108xx/ALD2129xx/ALD2148xx/ALD2169xx high precision monolithic quad/dual N-Channel MOSFET arrays are enhanced versions of the ALD1108xx/ALD1109xx EPAD® MOSFET family, with increased forward transconductance and output conductance, intended for operation at very low power supply voltages. These devices are also capable of sub-threshold operation with less than 1nA of operating supply currents and at the same time delivering higher output drive currents (typ. > 50mA). They feature precision Gate Offset Voltages, $V_{O}$, defined as the difference in $V_{GS(th)}$ between MOSFET pairs M1 and M2 or M3 and M4.

ALD's Electrically Programmable Analog Device (EPAD®) technology provides the industry's only family of matched MOSFET transistors with a range of precision gate-threshold voltage values. All members of this family are designed and actively programmed for exceptional matching of device electrical and temperature characteristics. Gate Threshold Voltage $V_{GS(th)}$ values range from -3.50V Depletion Mode to +3.50V Enhancement Mode devices, including standard products with $V_{GS(th)}$ specified at -3.50V, -1.30V, -0.40V, +0.00V, +0.20V, +0.40V, +0.80V, +1.40V, and +3.30V. ALD can also provide any customer-desired $V_{GS(th)}$ between -3.50V and +3.50V on a special order basis. For all these devices ALD EPAD technology enables excellent well-controlled gate threshold voltage, subthreshold voltage, and low leakage characteristics. With well matched design and precision programming, units from different production lots provide the user with exceptional matching and uniformity characteristics. Built on the same monolithic IC chip, the units also have excellent temperature tracking characteristics.

This ALD2108xx/ALD2129xx/ALD2148xx/ALD2169xx EPAD MOSFET Array product family (EPAD MOSFET) is available in three separate categories, each providing a distinctly different set of electrical specifications and characteristics. The first category is the ALD210800A/ALD210800/ALD21900A/ALD21900 Zero-Threshold™ mode EPAD MOSFETs. The second is the ALD2108xx/ALD2129xx enhancement mode EPAD MOSFETs. The third category includes the ALD2148xx/ALD2169xx depletion mode EPAD MOSFETs. (The suffix “xx” denotes threshold voltage in 0.1V steps, e.g., $+0.1V$)

The ALD210800A/ALD210800 are quad Zero Threshold MOSFETs in which the individual gate-threshold voltage of each MOSFET is set at zero. $V_{GS(th)} = 0.00V$ at $I_{DS(on)} = 10uA$ @ $V_{DS(on)} = +0.1V$ (IAS100V for the dual ALD210800A/ALD21900). Zero Threshold MOSFETs operate in the enhancement region when operated above threshold voltage ($V_{GS} > 0.00V$ and $I_{DS} > 10uA$) and subthreshold region when operated at or below threshold voltage ($V_{GS} < 0.00V$ and $I_{DS} < 10uA$). These devices, along with other low $V_{GS(th)}$ members of the product family, enable ultra low supply voltage analog or digital operation and nanopower circuit designs, thereby reducing or eliminating the use of very high valued (expensive) resistors in many cases.

The ALD2108xx/ALD2129xx (quad/dual) product family features precision matched enhancement mode EPAD MOSFET devices, which require a positive gate bias voltage $V_{GS}$ to turn on. Precision $V_{GS(th)}$ values at $+3.0V$, $+1.0V$, $-0.8V$, $-0.4V$ and $-0.2V$ are offered. No conductive channel exists between the source and drain at zero applied gate voltage ($V_{GS} = 0.00V$) for $+3.3V$, $+1.4V$ and $+0.8V$ versions. The $+0.4V$ and the $+0.2V$ versions have a sub-threshold current at about 1nA and 100nA for the ALD2108xx (2nA and 200nA for the ALD2129xx) respectively at zero applied gate voltage. They are also capable of delivering lower $R_{DS(on)}$ and higher output currents greater than 68mA (see specifications).

The ALD2148xx/ALD2169xx (quad/dual) features Depletion Mode EPAD MOSFETs, which are normally-on devices at zero applied gate voltage. The $V_{GS(th)}$ is set at a negative voltage level ($V_{GS} > V_{DS}$) at which the EPAD MOSFET turns off. Without a supply voltage and/or with $V_{GS} = 0.00V = Ground$, the EPAD MOSFET device is already turned on and exhibits a defined and controlled on-resistance $R_{DS(on)}$. An EPAD MOSFET may be turned off when a negative voltage is applied to $V_{-}$ pin and $V_{GS}$ set more negative than its $V_{GS(th)}$. These Depletion Mode EPAD MOSFETs are different from most other depletion mode MOSFETs and JFETs in that they do not exhibit high gate leakage currents and channel/junction leakage currents, while they stay controlled, modulated and turned off at precise voltages. The same MOSFET device equations as those for enhancement mode devices apply.

**KEY APPLICATION ENVIRONMENTS**

EPAD MOSFETs are ideal for circuits requiring low $V_{O}$ and low operating currents with tracked differential thermal responses. They feature low input bias currents (less than 200pA max.), low input capacitance and fast switching speed. These and other operating characteristics offer unique solutions in one or more of the following operating environments:

- Low supply voltage: 0.1V to 10V ($\pm0.05V$ to $\pm5V$)
- Ultra low supply voltage: $< 210mV$ to $\pm0.1V$
- Nanopower operation: voltage x current = nW or $\mu$W
- Precision $V_{O}$ characteristics
- Matching and tracking of multiple MOSFETs
- Matching across multiple packages

**ELECTRICAL CHARACTERISTICS**

The turn-on and turn-off electrical characteristics of the EPAD MOSFET products are shown in the $I_{DS(on)}$ vs. $V_{DS(on)}$ and $I_{DS(on)}$ vs. $V_{GS}$ graphs. Each graph shows $I_{DS(on)}$ versus $V_{DS(on)}$ characteristics as a function of $V_{GS}$ in a different operating region under different bias conditions, while $I_{DS(on)}$ at a given input voltage is controlled and predictable. A series of four graphs titled “Forward Transfer Characteristics”, with the 2nd and 3rd sub-titled “expanded (subthreshold)”, and the 4th sub-titled “low voltage”, illustrates the wide dynamic operating range of these devices.

Classic MOSFET equations for an N-channel MOSFET also apply to EPAD MOSFETs.

The drain current in the linear region ($V_{DS(on)} < V_{GS} - V_{GS(th)}$) is given by:

$$I_{DS(on)} = u . \frac{C_{Ox}}{W} . \frac{V_{GS} - V_{GS(th)}}{2} . V_{DS(on)}$$

where:

- $u$ = Mobility
- $C_{Ox}$ = Capacitance / unit area of Gate electrode
- $V_{GS}$ = Gate to Source Voltage
- $V_{GS(th)}$ = Gate Threshold (Turn-on) Voltage
- $V_{DS(on)}$ = Drain to Source On Voltage
- $W$ = Channel width
- $L$ = Channel length

In this region of operation the $I_{DS(on)}$ value is proportional to the $V_{DS(on)}$ value and the device can be used as a gate-voltage controlled resistor.

For higher values of $V_{DS(on)}$ where $V_{DS(on)} \geq V_{GS} - V_{GS(th)}$, the saturation current $I_{DS(on)}$ is now given by (approx.):

$$I_{DS(on)} = U . \frac{C_{Ox}}{W} . \frac{V_{GS} - V_{GS(th)}}{2}$$
LOW POWER AND NANOPower

When supply voltages decrease, the power consumption of a given load resistor decreases as the square of the supply voltage. Thus, one of the benefits in reducing supply voltages and power consumption. While decreasing power supply voltages and power consumption can be designed so that power consumption of that circuit is minimized. These circuits operate in low power mode where the power consumed is measured in mW, µW, and nW (nano-watt) region and still provide a useful and controlled circuit function operation.

ZERO TEMPERATURE COEFFICIENT (ZTC) OPERATION

For an EPAD MOSFET in this product family, operating points exist where the various factors that cause the current to decrease as a function of temperature balance out those that cause the current to decrease, thereby canceling each other, and resulting in a net temperature coefficient of near zero. An example of this temperature stable operating point is obtained by setting the ZTC voltage bias condition, which is 0.38V above VGS(th), when VGS = 0.00V, producing RDS(ON) = ~236Ω. When an ALD214835 produces 1.71mA and 3.33mA for each MOSFET, respectively, at VGS = 0.00V, producing RDS(ON) values of 59Ω and 30Ω, respectively. For example, when all 4 MOSFETs in an ALD214835 are connected in parallel, an on-resistance of 7.5Ω is measured between the Drain and Source terminals where VGS = V+ = 0.00V, producing a fixed on-resistance without any gate bias voltages applied to the device.

MATCHING CHARACTERISTICS

One of the key performance benefits of using matched-pair EPAD MOSFETs is to maintain temperature tracking between the different devices in the same package. In general, for EPAD MOSFET matched pairs, one device of the matched pair has gate leakage currents, junction temperature effects, and drain current temperature coefficient as a function of bias voltage that cancel out similar effects of the other device, resulting in a temperature stable circuit. As mentioned earlier, this temperature stability can be further enhanced by biasing the matched-pairs at Zero Tempco (ZTC) point, even though that may require special circuit configurations and power consumption design considerations.

PERFORMANCE CHARACTERISTICS

Performance characteristics of the EPAD MOSFET product family are shown in the following graphs. In general, the gate threshold voltage shift for each member of the product family causes other affected electrical characteristics to shift linearly with VGS(th) bias voltage. This linear shift in VGS causes the subthreshold I-V curves to shift linearly as well. Accordingly, the subthreshold operating current can be determined by calculating the gate source voltage drop relative to its gate threshold voltage, VGS(th).

NORMALLY-ON FIXED RDS(ON) AT VGS = GROUND

Several members of this MOSFET family produce a fixed resistance when their gate is grounded. For ALD210800, the drain current at VGS = V+ = 0.1V is @ 10µA at VGS = 0.00V. Thus, just by grounding the gate of the ALD210800, a resistor with RDS(ON) ~ 10KΩ is produced (For ALD210800, RDS(ON) ~ 22.1Ω). When an ALD214804 gate is grounded, the drain current ID = 424µA at VDS = 0.1V, producing RDS(ON) = ~236Ω. Similarly, ALD214813 and ALD214835 produces 1.71mA and 3.33mA for each MOSFET, respectively, at VGS = 0.00V, producing RDS(ON) values of 59Ω and 30Ω, respectively. For example, when all 4 MOSFETs in an ALD214835 are connected in parallel, an on-resistance of 7.5Ω is measured between the Drain and Source terminals when VGS = V+ = 0.00V, producing a fixed on-resistance without any gate bias voltages applied to the device.

POWER SUPPLY SEQUENCES AND ESD CONTROL

EPAD MOSFETs are robust and reliable, as demonstrated by more than a decade of production history supplied to a large installed base of customers across the world. However, these devices do require a few design and handling precautions in order for them to be used successfully.

EPAD MOSFETs, being a CMOS Integrated Circuit, in addition to having Drain, Gate and Source pins normally found in a MOSFET device, have three other types of pins, namely V+, V- and IC pins. V+ is connected to the substrate, which must always be connected to the most positive supply in a circuit. V- is the body of the MOSFET, which must be connected to the most negative supply voltage in the circuit. IC pins are internally connected pins, which must also be connected to V-. Drain, Gate and Source pins must have voltages between V- and V+ at all times.

Proper power-up sequencing requires powering up supply voltages before applying any signals. During the power down cycle, remove all signals before removing V- and V+. This way internally back biased diodes are never allowed to become forward biased, possibly causing damage to the device. Of course, standard ESD control procedures should also be observed so that static charge does not degrade the performance of the devices.
TYPICAL PERFORMANCE CHARACTERISTICS

FORWARD TRANSFER CHARACTERISTICS

LOW VOLTAGE OUTPUT CHARACTERISTICS

OUTPUT CHARACTERISTICS

LOW VOLTAGE OUTPUT CHARACTERISTICS

EXPANDED (SUBTHRESHOLD)

FORWARD TRANSFER CHARACTERISTICS

LOW VOLTAGE OUTPUT CHARACTERISTICS

LOW VOLTAGE OUTPUT CHARACTERISTICS

FORWARD TRANSFER CHARACTERISTICS

EXPANDED (SUBTHRESHOLD)
TYPICAL PERFORMANCE CHARACTERISTICS (cont.)

LOW LEVEL OUTPUT CONDUCTANCE vs. AMBIENT TEMPERATURE

HIGH LEVEL OUTPUT CONDUCTANCE vs. GATE THRESHOLD VOLTAGE

LOW LEVEL OUTPUT CONDUCTANCE vs. GATE THRESHOLD VOLTAGE

HIGH LEVEL OUTPUT CONDUCTANCE vs. AMBIENT TEMPERATURE

TRANSCONDUCTANCE vs. AMBIENT TEMPERATURE

TRANSCONDUCTANCE vs. GATE THRESHOLD VOLTAGE
TYPICAL PERFORMANCE CHARACTERISTICS (cont.)

**OUTPUT CHARACTERISTICS**

- **Drain Source on Voltage (VDS(ON))**
  - Typ: 100, 80, 60, 40, 20, 0 V
  - VGS = VGS(th) + 3V
  - Operating Temperature Ranges:
    - +125°C
    - +70°C
    - +25°C
    - -55°C

- **Drain Source on Current (IDS(ON))**
  - Typ: 54, 32, 10 mA

**ZERO TEMPERATURE COEFFICIENT (ZTC)**

- **Gate Source Overdrive Voltage**
  - VGS - VGS(th) (V)
  - Typ: +0.3, +0.5, +0.4, +0.2, +0.1 V
  - VDS = +0.1V

- **Drain Source on Current (IDS(ON))**
  - Typ: 800, 400, 200 µA

**GATE SOURCE OVERDRIVE VOLTAGE vs. DRAIN SOURCE ON CURRENT**

- **Gate Source Overdrive Voltage**
  - VGS - VGS(th) (V)
  - Typ: 5, 4, 3, 2, 1, 0 V

**GATE THRESHOLD VOLTAGE vs. AMBIENT TEMPERATURE**

- **Gate Threshold Voltage**
  - VGS(th) (V)
  - Typ: 2.0, 0.0, -2.0 V

- **Ambient Temperature**
  - TA (°C)
  - Typ: -50, -25, 0, +25, +50, +100, +125°C

**GATE SOURCE OVERDRIVE VOLTAGE vs. DRAIN SOURCE ON CURRENT**

- **Gate Source Overdrive Voltage**
  - VGS - VGS(th) (V)
  - Typ: +125°C, +70°C, +25°C, 0°C, -55°C

**GATE SOURCE OVERDRIVE VOLTAGE vs. DRAIN SOURCE ON CURRENT**

- **Gate Source Overdrive Voltage**
  - VGS - VGS(th) (V)
  - Typ: +125°C, +70°C, +25°C, 0°C, -55°C
TYPICAL PERFORMANCE CHARACTERISTICS (cont.)

OFFSET VOLTAGE vs. AMBIENT TEMPERATURE

OFFSET VOLTAGE

VOS (mV)

-10 -8 -6 -4 -2 0 +2 +4 +6 +8 +10

AMBIENT TEMPERATURE - TA (°C)

-80 -60 -40 -20 0 +20 +40 +60 +80

OFFSET VOLTAGE vs. AMBIENT TEMPERATURE

DRAIN OFF LEAKAGE CURRENT $I_{DS(OFF)}$ vs. AMBIENT TEMPERATURE

DRAIN OFF LEAKAGE CURRENT

$I_{DS(OFF)}$ (pA)

0 100 200 300 400 500 600

AMBIENT TEMPERATURE - $T_A$ (°C)

-50 -25 0 +25 +50 +75 +100 +125

REPRESENTATIVE UNITS

VOS = $V_{GS(th)M1} - V_{GS(th)M2}$
**TYPICAL APPLICATIONS**

CURRENT SOURCE MIRROR

$$\text{ISOURCE} = \frac{V_+ - V_t}{R_{\text{SET}}}$$

where $V_t = V_{GS} - V_{GS(th)} = V_{DS}$

CURRENT SOURCE WITH GATE CONTROL

**DIFFERENTIAL AMPLIFIER**

**CURRENT SOURCE MULTIPLICATION**

All M's in the set are from the same part number.

M1, M2: N-Channel MOSFET
M3, M4: P-Channel MOSFET

MSET, M1..MN: N x ALD1101, N x ALD1116, N x ALD1109xx, N x ALD2129xx, N x ALD1103, N x ALD1106, N x ALD1108xx, or N x ALD2108xx

MSET, M1..MN: N - Channel MOSFET
M3, M4: P - Channel MOSFET
TYPICAL APPLICATIONS (cont.)

BASIC CURRENT SOURCES

N- CHANNEL CURRENT SOURCE

\[
I_{\text{SOURCE}} = I_{\text{SET}} = \frac{V^+ - V_t}{R_{\text{SET}}}
\]

where \( V_t = V_{GS} - V_{GS(th)} = V_{DS} \)

\( M_1, M_2: \) N - Channel MOSFET

\( M_1, M_2, M_3, M_4: \) P - Channel MOSFET

where \( M_1 \) and \( M_2 \) is a matched pair and \( M_3 \) and \( M_4 \) is a second matched pair.

P- CHANNEL CURRENT SOURCE

\[
I_{\text{SOURCE}} = I_{\text{SET}} = \frac{V^+ - 2V_t}{R_{\text{SET}}}
\]

where \( V_t = V_{GS} - V_{GS(th)} = V_{DS} \)

\( M_3, M_4: \) P - Channel MOSFET

\( M_3, M_4: \) ALD1102, ALD1117, 1/2 ALD1103, 1/2 ALD1105, or 1/2 ALD3107xx

CASCODE CURRENT SOURCES

\( M_1, M_2, M_3, M_4: \) N - Channel MOSFET

\( M_1, M_2, M_3, M_4: \) P - Channel MOSFET

where \( M_1 \) and \( M_2 \) is a matched pair and \( M_3 \) and \( M_4 \) is a second matched pair.
## SOIC-8 PACKAGE DRAWING

8 Pin Plastic SOIC Package

### Dimensions

<table>
<thead>
<tr>
<th>Dim</th>
<th>Millimeters</th>
<th>Inches</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>1.35 - 1.75</td>
<td>0.053 - 0.069</td>
</tr>
<tr>
<td>A_1</td>
<td>0.10 - 0.25</td>
<td>0.004 - 0.010</td>
</tr>
<tr>
<td>b</td>
<td>0.35 - 0.45</td>
<td>0.014 - 0.018</td>
</tr>
<tr>
<td>C</td>
<td>0.18 - 0.25</td>
<td>0.007 - 0.010</td>
</tr>
<tr>
<td>D-8</td>
<td>4.69 - 5.00</td>
<td>0.185 - 0.196</td>
</tr>
<tr>
<td>E</td>
<td>3.50 - 4.05</td>
<td>0.140 - 0.160</td>
</tr>
<tr>
<td>e</td>
<td>1.27 BSC</td>
<td>0.050 BSC</td>
</tr>
<tr>
<td>H</td>
<td>5.70 - 6.30</td>
<td>0.224 - 0.248</td>
</tr>
<tr>
<td>L</td>
<td>0.60 - 0.937</td>
<td>0.024 - 0.037</td>
</tr>
<tr>
<td>Ø</td>
<td>0° - 8°</td>
<td>0° - 8°</td>
</tr>
<tr>
<td>S</td>
<td>0.25 - 0.50</td>
<td>0.010 - 0.020</td>
</tr>
</tbody>
</table>
8 Pin Plastic DIP Package

### PDIP-8 PACKAGE DRAWING

<table>
<thead>
<tr>
<th>Dim</th>
<th>Millimeters</th>
<th>Inches</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>3.81 - 5.08</td>
<td>0.105 - 0.200</td>
</tr>
<tr>
<td>A₁</td>
<td>0.38 - 1.27</td>
<td>0.015 - 0.050</td>
</tr>
<tr>
<td>A₂</td>
<td>1.27 - 2.03</td>
<td>0.050 - 0.080</td>
</tr>
<tr>
<td>b</td>
<td>0.89 - 1.65</td>
<td>0.035 - 0.065</td>
</tr>
<tr>
<td>b₁</td>
<td>0.38 - 0.51</td>
<td>0.015 - 0.020</td>
</tr>
<tr>
<td>c</td>
<td>0.20 - 0.30</td>
<td>0.008 - 0.012</td>
</tr>
<tr>
<td>D-8</td>
<td>9.40 - 11.68</td>
<td>0.370 - 0.460</td>
</tr>
<tr>
<td>E</td>
<td>5.59 - 7.11</td>
<td>0.220 - 0.280</td>
</tr>
<tr>
<td>E₁</td>
<td>7.62 - 8.26</td>
<td>0.300 - 0.325</td>
</tr>
<tr>
<td>e</td>
<td>2.29 - 2.79</td>
<td>0.090 - 0.110</td>
</tr>
<tr>
<td>e₁</td>
<td>7.37 - 7.87</td>
<td>0.290 - 0.310</td>
</tr>
<tr>
<td>L</td>
<td>2.79 - 3.81</td>
<td>0.110 - 0.150</td>
</tr>
<tr>
<td>S-8</td>
<td>1.02 - 2.03</td>
<td>0.040 - 0.080</td>
</tr>
<tr>
<td>θ</td>
<td>0° - 15°</td>
<td>0° - 15°</td>
</tr>
</tbody>
</table>
Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Advanced Linear Devices:
ALD212900APAL  ALD212900ASAL  ALD212900PAL  ALD212900SAL  ALD212902PAL  ALD212908SAL
ALD212902SAL  ALD212908ASAL  ALD212904SAL  ALD212908PAL  ALD212914PAL  ALD212904PAL
ALD212908APAL  ALD212914SAL