

SCDS347A - AUGUST 2013 - REVISED SEPTEMBER 2013

# 1A Peak Sink/Source PCDDR3 Termination Regulator with Integrated Isolation Switch and Low Power Mode Operation

Check for Samples: TS3DDR32611

## FEATURES

- VDD Range 3.0V to 3.6V
- R<sub>ON</sub> 1.75Ω typical
- Channel Count 26
- V<sub>DDQ</sub> Input Voltage 1.2V to 3.5V
- V<sub>TT</sub> V<sub>DDQ</sub>/2 typical with 1A sink/source capability
- $V_{REF} V_{DDQ}/2\pm1\% \times V_{DDQ}$
- Switch Time (T<sub>ON/OFF</sub>) 100ns Max
- I<sub>DD</sub> Supply Current
  - High Speed Mode (I<sub>DD,HS</sub>) 220 μA Max
  - Low Speed Mode (I<sub>DD.LS</sub>) 220 μA Max
  - Power Down Mode (I<sub>DD.PD</sub>) 5 μA Max
- Special Features
  - 1.8-V Compatible Control Inputs (VTT\_EN, ODT\_EN)
  - High current Sinking/Sourcing Capability: 1A Max
- 48-Ball ZQC Package (4mm x 4mm, 0.5mm pitch)

# **APPLICATIONS**

 Double Data Rate type 3 (PCDDR3) termination and regulation in mobile devices

#### DESCRIPTION

The TS3DDR32611 is a sink/source double data rate type III (PCDDR3) termination regulator with a 1% accuracy buffered reference output. It has built-in termination SPST switches that can be disconnected when the memory system undergoes lower speed operation without the need of voltage termination. Turning off these switches enables significant power saving on the memory system. The switches on-state resistance has a typical value of only  $1.75\Omega$  which helps retain signal integrity on the signal lines.

The TS3DDR32611 is powered from a 3.3V supply. The  $V_{DDO}$  pin takes 1.2V to 1.8V input while the output voltage at  $V_{TT}$  pin is tracking  $1/2 \times V_{DDQ}$ . The regulator's  $V_{TT}$  output is capable of sinking/sourcing up to 1A current, while the V<sub>RFF</sub> pin output is  $1/2V_{DDQ}\pm1\%$ with 5mA current V<sub>DDQ</sub> x sinking/sourcing capability. The TS3DDR32611 has 4 modes of operation: high speed, low speed, V<sub>RFF</sub> mode and power down mode, depending on the control signals VTT\_EN and ODT\_EN. These different modes of operation provide flexibility to establish a memory system's performance and power consumption.

The TS3DDR32611 is situated within a small 48 balls BGA package with only 4mm x 4mm in size, which makes it a perfect candidate to be used in mobile applications.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

#### SWITCH DIAGRAM

# TS3DDR32611

SCDS347A - AUGUST 2013 - REVISED SEPTEMBER 2013





#### TS3DDR32611 Pin Mapping<sup>(1)</sup>

|   | 7   | 6    | 5    | 4    | 3    | 2    | 1      |
|---|-----|------|------|------|------|------|--------|
| G | CH5 | CH9  | CH13 | CH17 | CH22 | VDD  | VDDQ   |
| F | CH3 | CH7  | CH11 | CH15 | CH21 | CH23 | VLODIN |
| E | CH1 | GND  | GND  | GND  | GND  | VTT  | VTT    |
| D | CH0 | GND  | GND  | GND  | GND  | NC   | VTTSNS |
| С | CH2 | GND  | GND  | GND  |      | VREF | PGND   |
| В | CH4 | CH8  | CH12 | CH16 | CH20 | CH24 | VTT_EN |
| Α | CH6 | CH10 | CH14 | CH18 | CH19 | CH25 | ODT_EN |

(1) The NC must be floating, and cannot be connected to anything.

#### **PIN FUNCTIONS**

| PIN                                                                                                                |          | TYPE | DECODIDITION                                                                                    |
|--------------------------------------------------------------------------------------------------------------------|----------|------|-------------------------------------------------------------------------------------------------|
| NO.                                                                                                                | NAME     | TTPE | DESCRIPTION                                                                                     |
| C4, C5, C6, D3, D4, D5,<br>D6, E3, E4, E5, E6                                                                      | GND      |      | Signal Ground                                                                                   |
| E1, E2                                                                                                             | VTT      | 0    | Power output for VTT LDO, need to connect 10-µF or greater MLCC for stability                   |
| C1                                                                                                                 | PGND     | —    | Power GND for VTT LDO                                                                           |
| D1                                                                                                                 | VTTSNS   | Ι    | VTT LDO voltage sense input                                                                     |
| F1                                                                                                                 | VLDOIN   | Ι    | Power supply input for VTT/ VTTREF                                                              |
| C2                                                                                                                 | VREF     | 0    | VREF buffered reference output. Need to connect $0.22$ - $\mu$ F or greater MLCC for stability. |
| B1                                                                                                                 | VTT_EN   | Ι    | Enable signal for VTT and VREF output                                                           |
| A1                                                                                                                 | ODT_EN   | Ι    | Enable signal for Switch                                                                        |
| G1                                                                                                                 | VDDQ     | Ι    | VDDQ input, reference input for VREF                                                            |
| G2                                                                                                                 | VDD      | Ι    | Device power supply input 3.3 V typical                                                         |
| D7, E7, C7, F7, B7, G7,<br>A7, F6, B6, G6, A6, F5,<br>B5, G5, A5, F4, B4, G4,<br>A4, A3, B3, F3, G3, F2,<br>B2, A2 | CH0-CH25 | I/O  | Switch input or output                                                                          |
| D2                                                                                                                 | NC       |      | Not connected, must be floating and cannot be connected to any signal                           |

www.ti.com



TS3DDR32611

SCDS347A - AUGUST 2013 - REVISED SEPTEMBER 2013

#### **FUNCTION TABLE**

| STATE                          | VTT_EN <sup>(1)</sup> | ODT_EN <sup>(1)</sup> | VTT            | VREF           | SWITCH   |  |  |  |  |  |  |
|--------------------------------|-----------------------|-----------------------|----------------|----------------|----------|--|--|--|--|--|--|
| Power Down mode <sup>(2)</sup> | L                     | L                     | OFF(Discharge) | OFF(Discharge) | Disabled |  |  |  |  |  |  |
| Low Speed mode                 | Н                     | L                     | ON             | ON             | Disabled |  |  |  |  |  |  |
| High Speed mode                | Н                     | Н                     | ON             | ON             | Enabled  |  |  |  |  |  |  |

(1)

The VTT\_EN and ODT\_EN pins has  $6M\Omega$  weak pull-down resistor to GND to make its default value to be LOW. For VTT\_EN= L and ODE\_EN= H, the TS3DDR32611 will also stays in the power down mode. However, there will be an increased (2)leakage current of up to max 25µA depending on the voltage level of ODT\_EN and is thus not a recommended setting to use.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1) (2)</sup>

|                                    |                                                                        | MIN  | MAX | UNIT |
|------------------------------------|------------------------------------------------------------------------|------|-----|------|
| V <sub>DD</sub>                    | Supply voltage range <sup>(3)</sup>                                    | -0.3 | 5.5 | V    |
| V <sub>CTRL</sub>                  | Control input (VTT_EN, ODT_EN) voltage range <sup>(3)</sup>            | -0.3 | 5.5 | V    |
| V <sub>DDQ</sub>                   | V <sub>DDQ</sub> input voltage range <sup>(3)</sup>                    | -0.3 | 3.6 | V    |
| V <sub>LDOIN</sub>                 | V <sub>LDOIN</sub> input voltage range <sup>(3)</sup>                  | -0.3 | 3.6 | V    |
| V <sub>TT</sub> , V <sub>REF</sub> | V <sub>TT</sub> , V <sub>REF</sub> output voltage range <sup>(3)</sup> | -0.3 | 3.6 | V    |
| V <sub>TTSNS</sub>                 | V <sub>TTSNS</sub> input voltage range <sup>(3)</sup>                  | -0.3 | 3.6 | V    |
| PGND                               | PGND input voltage range <sup>(3)</sup>                                | -0.3 | 0.3 | V    |
| НВМ                                | Electrostatic discharge QSS 009-105 (JESD22-A114A)                     |      | 2   | kV   |
| CDM                                | Electrostatic discharge QSS 009-147 (JESD22-C101B.01)                  |      | 500 | V    |
| TJ                                 | Junction temperature                                                   | -40  | 125 | °C   |
| T <sub>A</sub>                     | Operating free-air temperature                                         | -55  | 150 | °C   |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.

(3)All voltages are with respect to GND, unless otherwise specified.

#### PACKAGE THERMAL IMPEDANCE<sup>(1)</sup>

|               |                           |             | TYP                | UNIT |
|---------------|---------------------------|-------------|--------------------|------|
| $\theta_{JA}$ | Package thermal impedance | ZQC package | 101 <sup>(2)</sup> | °C/W |

The package thermal impedance is calculated in accordance with JESD 51-7. (1)

69.2°C/W With 4 Central GND vias when layout. (2)

#### **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                    |                                                                        | MIN     | MAX  | UNIT |
|--------------------|------------------------------------------------------------------------|---------|------|------|
| V <sub>DD</sub>    | Supply voltage range <sup>(1)</sup>                                    | 3.0     | 3.6  | V    |
| V <sub>CTRL</sub>  | Control input (VTT_EN, ODT_EN) voltage range <sup>(1)</sup>            | 0       | 3.6  | V    |
| V <sub>DDQ</sub>   | V <sub>DDQ</sub> input voltage range <sup>(1)</sup>                    | 1.2     | 1.5  | V    |
| V <sub>LDOIN</sub> | VLDOIN input voltage range <sup>(1)</sup>                              | VTT+0.4 | 1.5  | V    |
| $V_{TT}, V_{REF}$  | V <sub>TT</sub> , V <sub>REF</sub> output voltage range <sup>(1)</sup> | 0       | 0.75 | V    |
| V <sub>TTSNS</sub> | V <sub>TTSNS</sub> input voltage range <sup>(1)</sup>                  | 0       | 0.75 | V    |
| PGND               | PGND input voltage range <sup>(1)</sup>                                | -0.1    | 0.1  | V    |
| T <sub>A</sub>     | Operating free-air temperature                                         | -40     | 85   | °C   |

(1) All voltages are with respect to GND, unless otherwise specified.

SCDS347A-AUGUST 2013-REVISED SEPTEMBER 2013

www.ti.com

TRUMENTS

XAS

#### ELECTRICAL CHARACTERISTICS

#### $T_A = -40^{\circ}$ C to 85°C, Typical values are at $V_{DD} = 3.3$ V, $T_A = 25^{\circ}$ C, (unless otherwise noted)

| Π.                      |                                                                  |                                          |                                                                               | ,                      |                     |                      |      |
|-------------------------|------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------|------------------------|---------------------|----------------------|------|
|                         | PARAMETER                                                        |                                          | TEST CONDITIONS                                                               | MIN                    | TYP                 | MAX                  | UNIT |
| SUPPLY CUP              | RRENT                                                            |                                          |                                                                               |                        |                     |                      |      |
| I <sub>VDD(HS)</sub>    | V <sub>DD</sub> supply current in high speed mode <sup>(1)</sup> | V <sub>DD</sub> = 3.3V                   | No load, VTT_EN=ODT_EN= 1.8V, $V_{DDQ}$ =1.5 V                                |                        | 150                 | 220                  | μA   |
| I <sub>VDD(LS)</sub>    | V <sub>DD</sub> supply current in low speed mode <sup>(1)</sup>  | V <sub>DD</sub> = 3.3V                   | No load, VTT_EN=1.8V,<br>ODT_EN= 0V, V <sub>DDQ</sub> =1.5V                   |                        | 150                 | 220                  | μA   |
| I <sub>VDD(PD)</sub>    | V <sub>DD</sub> supply current in power down mode <sup>(1)</sup> | V <sub>DD</sub> = 3.3V                   | No load, VTT_EN=0V,ODT_EN= 0V,<br>V <sub>DDQ</sub> =1.5V                      |                        | 1                   | 5                    | μA   |
| I <sub>VLDOIN</sub>     | V <sub>LDOIN</sub> supply current in high or low speed mode      | V <sub>DD</sub> = 3.3V                   | No load, VTT_EN=H, ODT_EN= H or<br>L, V <sub>DDQ</sub> =1.5V                  |                        | 1                   | 5                    | μA   |
| I <sub>VLDOIN(PD)</sub> | V <sub>LDOIN</sub> supply current in power down mode             | V <sub>DD</sub> = 3.3V                   | No load, VTT_EN=L, ODT_EN=H or<br>L, V <sub>DDQ</sub> =1.5V                   |                        | 1                   | 5                    | μA   |
| V <sub>TT</sub> OUTPUT  |                                                                  | l.                                       |                                                                               |                        |                     |                      |      |
| V <sub>TT</sub>         | Output voltage                                                   |                                          |                                                                               |                        | V <sub>DDQ</sub> /2 |                      | V    |
|                         |                                                                  |                                          | I <sub>VTT</sub>  < 60 mA                                                     | -20                    | ±15                 | 20                   |      |
| V <sub>TTTOL</sub>      | Output voltage tolerance to                                      | $V_{DDQ} = 1.25V,$                       | I <sub>VTT</sub>  < 550 mA                                                    | -35                    | ±25                 | 35                   | mV   |
|                         | 1/2 V DDQ                                                        | 1.550, 1.50                              | I <sub>VTT</sub>  < 1 A                                                       | -60                    | ±35                 | 60                   |      |
| I <sub>VTT(SRC)</sub>   | Source current limit                                             | V <sub>DDQ</sub> = 1.5 V                 | V <sub>TT</sub> =V <sub>TTSNS</sub> =0.6 V                                    | 1000                   |                     |                      | mA   |
| I <sub>VTT(SINK)</sub>  | Sink current limit                                               | V <sub>DDQ</sub> = 1.5 V                 | V <sub>TT</sub> =V <sub>TTSNS</sub> =0.9 V                                    | 1000                   |                     |                      | mA   |
| I <sub>VTT(max)</sub>   | Max Source or Sink current<br>capability                         | V <sub>DDQ</sub> = 1.5 V                 | V <sub>TT</sub> =V <sub>TTSNS</sub> =0 V                                      |                        |                     | 1.5                  | А    |
| I <sub>VTT(DIS)</sub>   | V <sub>TT</sub> Discharge current                                | V <sub>DDQ</sub> = 0 V                   | VTT_EN=L, ODT_EN=H or L,<br>$V_{TT} = 0.5 \text{ V},  T_A=25^{\circ}\text{C}$ |                        |                     | 10                   | mA   |
| IVTTSNS(BIAS)           | V <sub>TTSNS</sub> Input Bias current                            | V <sub>TTSNS</sub> =V <sub>REE</sub>     | No load, VTT_EN=H, ODT_EN= H                                                  | -0.1                   |                     | 0.1                  | μA   |
|                         | Г                                                                |                                          |                                                                               |                        |                     |                      |      |
| V <sub>REF</sub>        | Output voltage                                                   |                                          |                                                                               |                        | V <sub>DDO</sub> /2 |                      | V    |
| V <sub>REFTOL</sub>     | Output voltage tolerance to 1/2V <sub>DDQ</sub>                  | V <sub>DDQ</sub> = 1.25V,<br>1.35V, 1.5V | IV <sub>REF</sub>  < 5 mA                                                     | -1.0%*V <sub>DDQ</sub> |                     | 1.0%*V <sub>DD</sub> | mV   |
| I <sub>VREF(SRC)</sub>  | Source current limit                                             | $V_{DDQ} = 1.5V$                         | V <sub>REF</sub> =0 V                                                         | 10                     |                     |                      | mA   |
| I <sub>VREF(SINK)</sub> | Sink current limit                                               | $V_{DDQ} = 0V$                           | V <sub>REF</sub> =1.5 V                                                       | 10                     |                     |                      | mA   |
| V <sub>VREF(DIS)</sub>  | VREF Discharge current                                           | V <sub>DDQ</sub> = 0V                    | VTT_EN=L,ODT_EN=H or L,<br>$V_{REF}$ =0.5 V, T <sub>A</sub> = 25°C            |                        |                     | 2                    | mA   |
| V <sub>DDQ</sub> INPUT  |                                                                  | l.                                       |                                                                               |                        |                     |                      |      |
| I <sub>VDDQ</sub>       | V <sub>DDQ</sub> input current                                   | $V_{DDQ} = 1.5V$                         |                                                                               |                        | 30                  | 40                   | μA   |
| ISOLATION S             | SWITCH                                                           |                                          |                                                                               |                        |                     |                      |      |
| R <sub>ON</sub>         | ON-state resistance                                              | $V_{DD} = 3.3V$                          | V <sub>I/O</sub> = 0.75 V,  I <sub>VTT</sub>  = 18 mA                         |                        | 1.75                | 4                    | Ω    |
| R <sub>ON, FLAT</sub>   | ON-state resistance flatness                                     | V <sub>DD</sub> = 3.3V                   | $V_{I/O} = 0 \text{ V to } 0.75 \text{ V},  I_{VTT}  = 18 \text{ mA}$         |                        | 0.2                 | 0.4                  | Ω    |
| ΔR <sub>ON</sub>        | ON-state resistance match between channels                       | V <sub>DD</sub> = 3.3V                   | $V_{I/O} = 0.75 \text{ V},  I_{VTT}  = 18 \text{ mA}$                         |                        | 0.2                 |                      | Ω    |
| DIGITAL CO              | NTROL INPUTS (VTT_EN, ODT E                                      | EN)                                      | 1                                                                             | ļ                      |                     |                      |      |
| VIH                     | Input logic high                                                 | V <sub>DD</sub> = 3.0 V to 3.6           | V                                                                             | 1.3                    |                     |                      | V    |
| VII                     | Input logic low                                                  | V <sub>DD</sub> = 3.0 V to 3.6           | V                                                                             |                        |                     | 0.6                  | V    |
| VLHYST                  | Hysteresis voltage                                               |                                          |                                                                               |                        | 0.5                 |                      | V    |
| ILK                     | Input leak current                                               |                                          |                                                                               | -1                     |                     | 1                    | μA   |
| OVER-TEMP               | ERATURE PROTECTION                                               | <u>I</u>                                 |                                                                               | 1                      |                     |                      |      |
| _                       |                                                                  | Shutdown tempera                         | ature                                                                         |                        | 150                 |                      |      |
| T <sub>OTP</sub>        | Over temperature protection                                      |                                          |                                                                               | 30                     |                     | °C                   |      |

(1) For ODT\_EN and VTT\_EN, If the V<sub>IH</sub> is less than 1.8V but more than Max V<sub>IH</sub>, or V<sub>IL</sub> is more than 0V but less than Max V<sub>IL</sub>, it will cause the  $I_{VDD}$  has the max 25µA increase based on the voltage at ODT\_EN and VTT\_EN.



# DYNAMIC CHARACTERISTICS

 $T_{\text{A}}$  = –40°C to 85°C, Typical values are at V\_{CC} = 3.3V,  $T_{\text{A}}$  = 25°C (unless otherwise noted)

|                         | PARAMETER                                            | TEST CONDITIO               | MIN                                        | ΤΥΡ ΜΑλ |     |      |
|-------------------------|------------------------------------------------------|-----------------------------|--------------------------------------------|---------|-----|------|
| t <sub>ON /OFF</sub>    | Switching time between low speed and high speed mode | $R_L = 50\Omega, C_L = 5pF$ | $V_{DD} = 3.0 V$ to 3.6 V                  |         | 100 | ) ns |
| t <sub>RAMP(VTT)</sub>  | V <sub>TT</sub> ramp time                            | C <sub>VTT</sub> = 20 μF    | $V_{DD} = 3.0V$ to 3.6V,<br>$I_{VTT}=0$    |         | 50  | ) µs |
| t <sub>RAMP(VREF)</sub> | V <sub>REF</sub> ramp time                           | C <sub>VREF</sub> = 220 nF  | $V_{DD} = 3.0V$ to 3.6V,<br>$I_{VREF} = 0$ |         | 30  | ) µs |

**TS3DDR32611** 

SCDS347A-AUGUST 2013-REVISED SEPTEMBER 2013

www.ti.com

1000

5

5

NSTRUMENTS

ÈXAS





TS3DDR32611

SCDS347A - AUGUST 2013 - REVISED SEPTEMBER 2013



Copyright © 2013, Texas Instruments Incorporated



#### **REVISION HISTORY**

| Cł | hanges from Original (August 2013) to Revision A P | 'age |  |
|----|----------------------------------------------------|------|--|
| •  | Added TYPICAL CHARACTERISTICS section.             | 6    |  |



24-Aug-2018

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type               | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|----------------------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |                            | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TS3DDR32611ZQCR  | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQC     | 48   | 2500    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-2-260C-1 YEAR | -40 to 85    | XSL2611        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(<sup>5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                                  |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|----------------------------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type                  | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TS3DDR32611ZQCR             | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQC                | 48   | 2500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

17-Sep-2014



\*All dimensions are nominal

| Device          | Package Type            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|-------------------------|-----------------|------|------|-------------|------------|-------------|--|
| TS3DDR32611ZQCR | BGA MICROSTAR<br>JUNIOR | ZQC             | 48   | 2500 | 336.6       | 336.6      | 31.8        |  |

ZQC (S-PBGA-N48)

PLASTIC BALL GRID ARRAY



- B. This drawing is subject to change without notice.
- C. MicroStar Junior™ BGA configuration
- D. Falls within JEDEC MO-225
- E. This package is lead-free.

MicroStar Junior is a trademark of Texas Instruments.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Texas Instruments: TS3DDR32611EVM