

# Future Technology Devices International

# Datasheet UMFT221XE USB to 8-bit SPI/FT1248 Development Module



UMFT221XE is a USB to 8-bit SPI/FT1248 DIP module with a 0.6" row pitch.

#### 1 Introduction

The UMFT221XE is a development module for FTDI's FT221XQ, one of the devices from FTDI's range of USB to serial data interface integrated circuit devices. FT221X is a USB to SPI/FT1248 interface with a battery charger detection feature, which can allow batteries to be charged with a higher current from a dedicated charger port (without the FT221X being enumerated). In addition, asynchronous and synchronous bit bang interface modes are available. The internally generated clock (6MHz, 12MHz and 24MHz) can be brought out on the CBUS pin to be used to drive a microprocessor or external logic.

The UMFT221XE is a module which is designed to plug into a standard 0.6" wide 20 pin DIP socket. All components used, including the FT221XQ are Pb-free (RoHS compliant).

#### 1.1 Features

The UMFT221XE is fitted with a FT221XQ; all the features of the FT221X can be utilized with the UMFT221XE. For a full list of the FT221X's features please see the FT221X datasheet which can be found by clicking <a href="https://example.com/here">here</a>.

In addition to the features listed in the FT221X datasheet, the UMFT221XE has the following features:

- Small PCB assembly module designed to fit a standard 15.24mm (0.6") wide 20 pin DIP socket. Pins are on a 2.54mm (0.1") pitch.
- On board USB 'mini-B' socket allows module to be connected to a PC via a standard A to mini-B USB cable.
- Functionally configurable using jumpers. The default jumper setup enables the module to function without peripheral wires or application board. Other configurations enable external power supply options and variation of logic reference levels.

Neither the whole nor any part of the information contained in, or the product described in this manual, may be adapted or reproduced in any material or electronic form without the prior written consent of the copyright holder. This product and its documentation are supplied on an as-is basis and no warranty as to their suitability for any particular purpose is either made or implied. Future Technology Devices International Ltd will not accept any claim for damages howsoever arising as a result of use or failure of this product. Your statutory rights are not affected. This product or any variant of it is not intended for use in any medical appliance, device or system in which the failure of the product might reasonably be expected to result in personal injury. This document provides preliminary information that may be subject to change without notice. No freedom to use patents or other intellectual property rights is implied by the publication of this document. Future Technology Devices International Ltd, Unit 1, 2 Seaward Place, Centurion Business Park, Glasgow G41 1HH United Kingdom. Scotland Registered Company Number: SC136640



# **Table of Contents**

| 1 | In   | troduction                                         | . 1 |
|---|------|----------------------------------------------------|-----|
|   | 1.1  | Features                                           | 1   |
| 2 | Dr   | iver Support                                       | . 3 |
| 3 | Or   | dering Information                                 | . 4 |
| 4 | UN   | MFT221XE Signals and Configurations                | . 5 |
|   | 4.1  | UMFT221XE Pin Out                                  |     |
|   | 4.2  | Signal Descriptions                                | 6   |
|   | 4.3  | CBUS Signal Options                                | 6   |
| 5 | Mo   | odule Configurations                               | . 8 |
|   | 5.1  | Jumper Configuration Options                       | 8   |
|   | 5.2  | Bus Powered Configuration                          | 8   |
|   | 5.3  | Self Powered Configuration                         | 9   |
|   | 5.4  | USB Bus Powered with Power Switching Configuration | 10  |
|   | 5.5  | Variable IO Voltage Supply                         | 11  |
|   | 5.6  | 3.3V Voltage Supply                                | 12  |
|   | 5.7  | Configuring the MTP ROM                            | 12  |
| 6 | Mo   | odule Dimensions:                                  | 13  |
| 7 | IC   | Package Markings                                   | 14  |
| 8 | UN   | MFT221XE Module Circuit Schematic:                 | 15  |
| 9 | In   | ternal MTP ROM Configuration                       | 16  |
| 1 | 0 Co | ontact Information                                 | 17  |
| Α | ppe  | ndix A - References:                               | 17  |
|   | Docı | ıment References                                   | 17  |
|   | Acro | nyms and Abbreviations                             | 17  |
|   |      | ndix B - List of Figures and Tables:               |     |
|   |      | of Figures                                         |     |
|   |      | of Tables                                          |     |
| Α | ppe  | ndix C – Revision History:                         | 19  |
|   |      |                                                    |     |



## 2 Driver Support

#### Royalty-Free VIRTUAL COM PORT (VCP) **DRIVERS** for:

- Windows 10 32, 64-bit
- Windows 8 / 8.1 32, 64-bit
- Windows 7 32,64-bit
- Windows Vista and Vista 64-bit
- Windows XP and XP 64-bit
- Windows XP Embedded
- Server XP / 2003 /2008 / 2016
- Windows CE 4.2-5.2, 6.0/7.0, 2013
- Mac OS-X
- Linux 3.2 and greater
- Android

#### **Royalty-Free D2XX Direct Drivers (USB Drivers** + DLL S/W Interface):

- Windows 10 32, 64-bit
- Windows 8 / 8.1 32, 64-bit
- Windows 7 32,64-bit
- Windows Vista and Vista 64-bit
- Windows XP and XP 64-bit
- Windows XP Embedded
- Server XP / 2003 /2008 / 2016
- Windows CE 4.2-5.2, 6.0/7.0, 2013
- Mac OS-X
- Linux 3.2 and greater
- Android

The drivers listed above are all available to download for free from www.ftdichip.com. Various 3rd Party Drivers are also available for various other operating systems - visit www.ftdichip.com for details.



# **3 Ordering Information**

| Module Code         | Utilised IC<br>Code | TID      | Description                                                                         |
|---------------------|---------------------|----------|-------------------------------------------------------------------------------------|
| UMFT201XE-01        | FT201XQ             | 40001460 | USB to $I^2C$ evaluation module. 0.6" row pitch, standard DIP headers.              |
| <u>UMFT221XE-01</u> | FT221XQ             | 40001462 | USB to 8-bit SPI/FT1248 evaluation module. 0.6" row pitch, standard DIP headers.    |
| UMFT231XA-01        | XA-01 FT231XQ 40001 |          | USB to Full-Handshake UART evaluation module. 0.6" row pitch, standard DIP headers. |
| UMFT240XA-01        | FT240XQ             | 40001466 | USB to 8-bit 245 FIFO evaluation module. 0.6" row pitch, standard DIP headers.      |

TID is the test identification code for the IC. Note that this TID is for revision D silicon.



# 4 UMFT221XE Signals and Configurations

## 4.1 UMFT221XE Pin Out



Figure 4.1 - Module Pin Out

Figure 4.1 illustrates the signals available on the DIP pins.



## 4.2 Signal Descriptions

| Pin No.       | Name       | Туре                      | Description                                                                                                                                                                                                                                                                                                                          |  |
|---------------|------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| J1-1,<br>J2-5 | GND        | PWR                       | Module Ground Supply Pins                                                                                                                                                                                                                                                                                                            |  |
| J1-2          | 3V3OU<br>T | Power<br>Input/<br>Output | 3.3V output from integrated L.D.O. regulator. This pin is decoupled with a 100nF capacitor to ground on the PCB module. The prime purpose of this pin is to provide the 3.3V supply that can be used internally. For power supply configuration details see section 5.                                                               |  |
| J1-3          | VCCIO      | Power<br>Input            | +1.8V to +3.3V supply to the UART Interface and CBUS I/O pins. For power supply configuration details see section 5.                                                                                                                                                                                                                 |  |
| J1-4          | I06        | I/O                       | FT1248 Bi-Directional data bit 6.                                                                                                                                                                                                                                                                                                    |  |
| J1-5          | IO5        | I/O                       | FT1248 Bi-Directional data bit 5.                                                                                                                                                                                                                                                                                                    |  |
| J1-6          | IO4        | I/O                       | FT1248 Bi-Directional data bit 4.                                                                                                                                                                                                                                                                                                    |  |
| J1-7          | IO3        | I/O                       | FT1248 Bi-Directional data bit 3.                                                                                                                                                                                                                                                                                                    |  |
| J1-8          | IO2        | I/O                       | FT1248 Bi-Directional data bit 2.                                                                                                                                                                                                                                                                                                    |  |
| J1-9          | IO1        | I/O                       | FT1248 Bi-Directional data bit 1.                                                                                                                                                                                                                                                                                                    |  |
| J1-10         | IO0        | I/O                       | FT1248 Bi-Directional data bit 0.                                                                                                                                                                                                                                                                                                    |  |
| J2-1          | SLD        | GND                       | USB Cable Shield. Connected to GND via a 0 ohm resistor.                                                                                                                                                                                                                                                                             |  |
| J2-2          | VBUS       | Power<br>Output           | 5V Power output from the USB bus. For a low power USB bus powered design, up to 100mA can be sourced from the 5V supply and applied to the USB bus. A maximum of 500mA can be sourced from the USB bus in a high power USB bus powered design. Currents up to 1A can be sourced from a dedicated charger and applied to the USB bus. |  |
| J2-3          | VCC        | Power<br>Input            | 5V power input for FT221X. For power supply configuration details see section 5.                                                                                                                                                                                                                                                     |  |
| J2-4          | IO7        | I/O                       | FT1248 Bi-Directional data bit 7.                                                                                                                                                                                                                                                                                                    |  |
| J2-6          | RESET<br># | Input                     | FT221X active low reset line. Configured with an on board pull-up and recommended filter capacitor.                                                                                                                                                                                                                                  |  |
| J2-7          | CBUS3      | I/O                       | Configurable CBUS I/O Pin. Function of this pin is configured in the device internal MTP ROM. See CBUS Signal Options, Table 4.2.                                                                                                                                                                                                    |  |
| J2-8          | MISO       | Output                    | Master In Serial Out. Used to provide status information to the FT1248 interface master.                                                                                                                                                                                                                                             |  |
| J2-9          | SS#        | Input                     | FT1248 Chip select input to enable the device interface. Active low logic.                                                                                                                                                                                                                                                           |  |
| J2-10         | SCLK       | Input                     | FT1248 Clock input from FT1248 interface master                                                                                                                                                                                                                                                                                      |  |

Table 4.1 - Module Pin Out Description

## 4.3 CBUS Signal Options

The following options can be configured on the CBUS I/O pins. These options are all configured in the internal MTP ROM using the utility software FT\_PROG, which can be downloaded from the <a href="https://www.ftdichip.com">www.ftdichip.com</a>. The default configuration is described in <a href="mailto:Section 9">Section 9</a>.

| CBUS Signal Available On CBUS Pin Option |  | Description                                                                                                                                                                                   |  |
|------------------------------------------|--|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Tristate CBUS3                           |  | IO Pad is tri-stated                                                                                                                                                                          |  |
| DRIVE_1 CBUS3                            |  | Output a constant 1                                                                                                                                                                           |  |
| DRIVE_0 CBUS3                            |  | Output a constant 0                                                                                                                                                                           |  |
| PWREN# CBUS3                             |  | Output is low after the device has been configured by USB, then high during USB suspend mode. This output can be used to control power to external logic P-Channel logic level MOSFET switch. |  |



| CBUS Signal<br>Option | Available On CBUS Pin | Description                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       |                       | NOTE: This function is driven by an open-drain to ground with no internal pull-up, this is specially designed to aid battery charging applications.  UMFT221XE connects an on board 47K pull-up on all CBUS and DBUS lines.                                                                                                                                                                                                 |
| SLEEP#                | CBUS3                 | Goes low during USB suspend mode. Typically used to power down an external logic. De-activate SLEEP# option for when connected to a dedicated charger port, this can be selected when configuring the MTP ROM. When this option is enabled SLEEP# is driven high when FT221X is connected to a Dedicated Charger Port.                                                                                                      |
| CLK24MHz              | CBUS3                 | 24 MHz Clock output.**                                                                                                                                                                                                                                                                                                                                                                                                      |
| CLK12MHz              | CBUS3                 | 12 MHz Clock output.**                                                                                                                                                                                                                                                                                                                                                                                                      |
| CLK6MHz               | CBUS3                 | 6 MHz Clock output.**                                                                                                                                                                                                                                                                                                                                                                                                       |
| GPIO                  | CBUS3                 | CBUS bit bang mode option. Allows up to 4 of the CBUS pins to be used as general purpose I/O. Configured individually for CBUSO, CBUS1, CBUS2 and CBUS3 in the internal MTP ROM. A separate application note, <a href="Mailto:AN232R-01">AN232R-01</a> , available from <a href="FTDI website">FTDI website</a> ( <a href="www.ftdichip.com">www.ftdichip.com</a> ) describes in more detail how to use CBUS bit bang mode. |
| BCD_Charger           | CBUS3                 | Battery Charge Detect indicates when the device is connected to a dedicated battery charger host. Active high output. NOTE: Requires a 10K pull-down to remove power up toggling.                                                                                                                                                                                                                                           |
| BCD_Charger#          | CBUS3                 | Active low BCD Charger, driven by an open drain to ground with no internal pull-up (4.7K on board pull-up present).                                                                                                                                                                                                                                                                                                         |
| BitBang_WR#           | CBUS3                 | Synchronous and asynchronous bit bang mode WR# strobe output.                                                                                                                                                                                                                                                                                                                                                               |
| BitBang_RD#           | CBUS3                 | Synchronous and asynchronous bit bang mode RD# strobe output.                                                                                                                                                                                                                                                                                                                                                               |
| VBUS Sense            | CBUS3                 | Input to detect when VBUS is present.                                                                                                                                                                                                                                                                                                                                                                                       |
| Time Stamp            | CBUS3                 | Toggle signal which changes state each time a USB SOF is received                                                                                                                                                                                                                                                                                                                                                           |
| Keep_Awake#           | CBUS3                 | Active Low input, prevents the chip from going into suspend.                                                                                                                                                                                                                                                                                                                                                                |

Table 4.2 - CBUS Signal Options

<sup>\*\*</sup>When in USB suspend mode the outputs clocks are also suspended.



## 5 Module Configurations

## **5.1 Jumper Configuration Options**

| Jumper No. | Jumper No.   Setting   Status   Description |                 | Description                                                                                                                                                                                                                                                                                                |
|------------|---------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JP1        | Shorted                                     | Default         | Connects internal 3.3V regulator to VCCIO. This restricts signal drive to only 3.3V level signals.                                                                                                                                                                                                         |
| JP1        | Opened                                      | Non-<br>Default | Disconnects internal 3.3V regulator connection to VCCIO. This mode allows for the supply of 1.8V-3.3V power from an external power supply, thus allows the processing of signals with logic levels between 1.8V and 3.3V. VCCIO can be adjusted to match the interface requirements of external circuitry. |

Table 5.1 - Jumper JP1 Pin Description

| Jumper No. | Setting | Status          | Description                                                                                                                        |  |
|------------|---------|-----------------|------------------------------------------------------------------------------------------------------------------------------------|--|
| JP2        | Shorted | Default         | Connects VBUS to VCC. This mode is known as "USB-Powered" mode.                                                                    |  |
| JP2        | Opened  | Non-<br>Default | Disconnects VBUS to VCC. This allows the supply of power from an external power supply. This mode is known as "Self-Powered" mode. |  |

Table 5.2 - Jumper JP2 Pin Description

**Note:** There should never be more than one power output supplied to the same net. If JP2 is fitted when an external power supply is applied a direct short between two power supplies will be formed, this can result in damage to the UMFT221XE module and the target circuit.

## **5.2 Bus Powered Configuration**



Figure 5.1 - Bus Powered Configuration



A bus powered configuration draws its power from the USB host/hub. The UMFT221XE is configured by default to be in bus powered mode.

Figure 5.1 illustrates the UMFT221XE module in a typical USB bus powered design configuration. By default 3V3OUT is connected to VCCIO, and VBUS is connected to VCC.

For a bus power configuration power is supplied from the USB VBUS:

- +5V VBUS power is sourced from the USB bus and is connected to the FT221X power input (VCC)
- +3.3V power is sourced from the FT221X's voltage regulator output and is connected to the FT221X IO port's power input (VCCIO).

Interfacing the UMFT221XE module to a microcontroller (MCU), or other logic devices for bus powered configuration is done in exactly the same way as a self-powered configuration (see Section 5.3), except that it is possible for the MCU or external device to take its power supply from the USB bus (either the 5V from the USB pin, or 3.3V from the 3V3OUT pin).

### **5.3 Self Powered Configuration**



Figure 5.2 – Self-Powered Configuration

A self-powered configuration operates on the principle of drawing power from an external power supply, as oppose to drawing power from the USB host. In this configuration no current is drawn from the USB bus.

Figure 5.2 illustrates the UMFT221XE in a typical USB self-powered configuration. In this case the jumper connection of JP1 is removed, which allows 5V power to be supplied to the module VCC pins from an external source. VCCIO can to be powered from 3V3OUT or the VCC of an external source.

For a self-powered configuration it is necessary to prevent current from flowing back to the USB data lines when the connected USB host or hub has powered down. To carry out this function the UMFT221XE



uses an on-board voltage divider network connected to the USB power bus and RESET# pin. This operates on the principle that when no power is supplied to the VBUS line, the FT221X will automatically be held in reset by a weak pull-down, when power is applied the voltage divider will apply a weak 3.3V pull-up. Driving a level to the RESET# pin of the UMFT221XE will override the effect of this voltage divider. When the FT221X is in reset the USB DP signal pull-up resistor connected to the data lines is disconnected and no current can flow down the USB lines.

An example of interfacing the FT221X in FT1248 1-bit mode is illustrated in Figure 5.2. This example shows the wire configuration of the transfer and handshake lines. This example also illustrates that a voltage other than 3.3V can be supplied to the FT221X's IO port, this feature is described further and for bus powered mode in Section **Error! Reference source not found.** 

Alternatively both the FT221X's IO port and MCU can be powered from the 3V3OUT pin; this approach is described in Section **Error! Reference source not found.**.

### 5.4 USB Bus Powered with Power Switching Configuration



Figure 5.3 – Bus Powered with Power Switching Configuration

USB bus powered mode is introduced in Section5.3. This section describes how to use bus-powered mode with a power switch.

USB bus powered circuits are required by USB compliance standards to consume less than 2.5mA (and less than 100mA when not enumerated and not suspended) when connected to a host or hub when in USB suspend mode. The PWREN# CBUS function can be used to remove power from external circuitry whenever the FT221X is not enumerated. (Note: It is impossible to be in suspended mode when PWREN# is low.)

To implement a power switch using PWREN#, configure a P-Channel Power MOSFET to have a soft start by fitting a 10K pull-up, a 1K series resistor and a 100nF cap as shown in Figure 5.3.

Connecting the source of the P-Channel MOSFET to 3V3OUT instead of VBUS can allow external logic to source 3.3V power from the FT221X without breaking USB compliancy. In this setup it is important that the VCCIO is not sourced from the drain of this MOSFET, this is because the power used to drive the gate

of this transistor is sourced from VCCIO. VCCIO should be connected directly to 3V3OUT for this setup to function effectively. It is also important that the external logic must and IO core of the FT221X must not draw more that 50mA, this is because the current limit of the internal 3.3V regulator is 50mA.

#### 5.5 Variable IO Voltage Supply



Figure 5.4 - USB Bus Powered 3.3V Logic Drive

The FT221X can process signals at CMOS/TTL logic levels in the range of 1.8V to 3.3V. This section describes how to utilise this feature.

Figure 5.4 shows a configuration where the FT221X is interfaced to a device with IOs operating in the range of 1.8V - 3.3V. The IO ports of this module need to be powered with a voltage level that is equal to the level of the signals it is processing. Since the FT221X's embedded voltage regulator only outputs 3V3 the IO ports will need to be powered from another power source when operating at voltage levels other than 3.3V.

By default, a short is present between 3V3OUT (embedded voltage regulator) and VCCIO (IO port's power input) with the connection made by JP1. If an external power supply is used to power the IO ports this jumper needs to be open.

The configuration described in this section can be implemented in either bus-powered mode or self-powered mode.

Note 1: The CBUS and DBUS pins are 5V tolerant; however these signals cannot drive signals at 5V TTL/CMOS. VCCIO is not 5V tolerant; applying 5V to VCCIO will damage the chip.

Note 2: If power is applied to VCCIO and no power is applied to VCC all IOs will be at an unknown state, this however will not damage the chip. The FT221X also has protective circuitry to prevent the chip being damaged by a voltage discrepancy between VCCIO and the level of the signal being processed.

Note 3: When using VCCIO less than 3V3 on a chip from FTDI's X-chip range, it is recommended to use pull up resistors (47K) to VCCIO on the data lines, all of the UMFT2xxXE devices include an on-board pull-up for these lines.

#### 5.6 3.3V Voltage Supply



Figure 5.5 - USB Self Powered 3.3V Logic Drive

The FT221X can be powered from a single 3.3V supply. This feature is an alternative to having the FT221X powered at 5V in standard self-powered configuration.

The 3.3V Self Powered configuration is illustrated in Figure 5.5. Note that the 3.3V net is connected to VCC, VCCIO and 3V3OUT.

## 5.7 Configuring the MTP ROM

The FT221X contains an embedded MTP ROM. This can be used to configure the functions of each CBUS pin, the current drive on each signal pin, current limit for the USB bus and the other descriptors of the device. For details on using the MTP ROM/EEPROM programming utility FT\_PROG, please see the FT\_PROG User Guide.

When programming the MTP ROM please note:

- i) One of the CBUS Pins can be configured as PWREN# in the internal MTP ROM. This can be used to switch the power supply to the external circuitry.
- ii) The Max Bus Power setting of the MTP ROM should specify the maximum current to be drawn from the USB host/hub when enumerated. For high-powered USB devices the current limit when enumerated is between 100mA and 500mA, for low-powered USB devices the current limit is 100mA.



## 6 Module Dimensions



Figure 6.1 – UMFT221XE Module Dimensions

All dimensions are given in millimetres.

The UMFT221XE module exclusively uses lead free components, and is fully compliant with European Union directive 2002/95/EC.



## 7 IC Package Markings



The date code format is YYXX where XX = 2 digit week number, YY = 2 digit year number. This is followed by the revision letter.

The code **XXXXXXX** is the manufacturing LOT code.



# 8 UMFT221XE Module Circuit Schematic



Figure 8.1 - Module Circuit Schematic



## 9 Internal MTP ROM Configuration

Following a power-on reset or a USB reset the FT221X will scan its internal MTP ROM and read the USB configuration descriptors stored there. The default values programmed into the internal MTP ROM in the FT221XQ used on the UMFT221XE are shown in Table 8.1.

| Parameter                            | Value       | Notes                                                                                                                                                         |
|--------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| USB Vendor ID (VID)                  | 0403h       | FTDI default VID (hex)                                                                                                                                        |
| USB Product UD<br>(PID)              | 6015h       | FTDI default PID (hex)                                                                                                                                        |
| Binary Code Decimal (BCD)            | 1000h       | FTDI default BCD (hex)                                                                                                                                        |
| Serial Number Enabled?               | Yes         |                                                                                                                                                               |
| Serial Number                        | See Note    | A unique serial number is generated and programmed into the MTP ROM during final test of the module.                                                          |
| Pull down I/O Pins in<br>USB Suspend | Disabled    | Enabling this option will make the device pull down on the I2C interface lines when the power is shut off (PWREN# is high).                                   |
| Manufacturer Name                    | FTDI        |                                                                                                                                                               |
| Product Description                  | UMFT221XE   |                                                                                                                                                               |
| Max Bus Power<br>Current             | 90mA        |                                                                                                                                                               |
| Power Source                         | Bus Powered |                                                                                                                                                               |
| Device Type                          | FT221X      |                                                                                                                                                               |
| USB Version                          | 0200        | Returns USB 2.0 device description to the host. Note: The device is a USB 2.0 Full Speed device (12Mb/s) as opposed to a USB 2.0 High Speed device (480Mb/s). |
| Remote Wake Up                       | Enabled     | Taking RI# low will wake up the USB host controller from suspend.                                                                                             |
| High Current I/Os                    | Disabled    | Enables the high drive level on the data and CBUS I/O pins.                                                                                                   |
| Load VCP Driver                      | Enabled     | Makes the device load the CVP driver interface for the device.                                                                                                |
| CBUS3                                | Tristate    |                                                                                                                                                               |

Table 9.1 - Default Internal MTP ROM Configuration

The internal MTP ROM in the FT221X can be programmed over USB using the utility program FT\_PROG. FT\_PROG can be downloaded from the <a href="https://www.ftdichip.com">www.ftdichip.com</a>. Users who do not have their own USB vendor ID but who would like to use a unique Product ID in their design can apply to FTDI for a free block of unique PIDs. Contact <a href="https://www.ftdichip.com">FTDI Support</a> (support1@ftdichip.com) for this service, also see  $\overline{\text{TN } 100}$  and  $\overline{\text{TN } 101}$ .



#### 10 Contact Information

#### Head Office - Glasgow, UK

Unit 1, 2 Seaward Place, Centurion Business Park

Glasgow G41 1HH United Kingdom

Tel: +44 (0) 141 429 2777 Fax: +44 (0) 141 429 2758

E-mail (Sales) sales1@ftdichip.com
E-mail (Support) support1@ftdichip.com
E-mail (General Enquiries) admin1@ftdichip.com

#### **Branch Office - Taipei, Taiwan**

2F, No. 516, Sec. 1, NeiHu Road Taipei 114

Taiwan, R.O.C.

Tel: +886 (0) 2 8797 1330 Fax: +886 (0) 2 8751 9737

#### Branch Office - Hillsboro, Oregon, USA

7130 SW Fir Loop Tigard, OR 97223

USA

Tel: +1 (503) 547 0988 Fax: +1 (503) 547 0987

E-Mail (Sales) <u>us.sales@ftdichip.com</u>
E-Mail (Support) <u>us.support@ftdichip.com</u>
E-Mail (General Enquiries) <u>us.admin@ftdichip.com</u>

#### Branch Office - Shanghai, China

Room 1103, No. 666 West Huaihai Road,

Shanghai, 200052

China

Tel: +86 (0)21 6235 1596 Fax: +86 (0)21 6235 1595

E-mail (Sales) cn.sales@ftdichip.com
E-mail (Support) cn.support@ftdichip.com
E-mail (General Enquiries) cn.admin@ftdichip.com

#### **Web Site**

http://ftdichip.com

#### **Distributor and Sales Representatives**

Please visit the Sales Network page of the <u>FTDI Web site</u> for the contact details of our distributor(s) and sales representative(s) in your country.

System and equipment manufacturers and designers are responsible to ensure that their systems, and any Future Technology Devices International Ltd (FTDI) devices incorporated in their systems, meet all applicable safety, regulatory and system-level performance requirements. All application-related information in this document (including application descriptions, suggested FTDI devices and other materials) is provided for reference only. While FTDI has taken care to assure it is accurate, this information is subject to customer confirmation, and FTDI disclaims all liability for system designs and for any applications assistance provided by FTDI. Use of FTDI devices in life support and/or safety applications is entirely at the user's risk, and the user agrees to defend, indemnify and hold harmless FTDI from any and all damages, claims, suits or expense resulting from such use. This document is subject to change without notice. No freedom to use patents or other intellectual property rights is implied by the publication of this document. Neither the whole nor any part of the information contained in, or the product described in this document, may be adapted or reproduced in any material or electronic form without the prior written consent of the copyright holder. Future Technology Devices International Ltd, Unit 1, 2 Seaward Place, Centurion Business Park, Glasgow G41 1HH, United Kingdom. Scotland Registered Company Number: SC136640



# **Appendix A - References**

## **Document References**

FT201XQ

FT231XQ

FT240XQ

AN232R-01

FT PROG User Guide

TN 100

TN 101

## **Acronyms and Abbreviations**

| Terms  | Description                                         |  |
|--------|-----------------------------------------------------|--|
| DLL    | Dynamic Link Library                                |  |
| BCD    | Battery Charger Detection                           |  |
| EEPROM | Electrically Erasable Programmable Read Only Memory |  |
| I2C    | Inter-Integrated Circuit                            |  |
| LDO    | D Low Drop Out Regulator                            |  |
| PCB    | Printed Circuit Board                               |  |
| TTL    | Transistor-Transistor Logic                         |  |
| USB    | Universal Serial Bus                                |  |
| UART   | Universal Asynchronous Receiver/Transmitter         |  |
| VCP    | Virtual COM Port                                    |  |



# **Appendix B - List of Figures and Tables**

# **List of Figures**

| Figure 4.1 – Module Pin Out                                 | 5  |
|-------------------------------------------------------------|----|
| Figure 5.1 – Bus Powered Configuration                      | 8  |
| Figure 5.2 – Self-Powered Configuration                     | 9  |
| Figure 5.3 – Bus Powered with Power Switching Configuration | 10 |
| Figure 5.4 – USB Bus Powered 3.3V Logic Drive               | 11 |
| Figure 5.5 – USB Self Powered 3.3V Logic Drive              | 12 |
| Figure 6.1 – UMFT221XE Module Dimensions                    | 13 |
| Figure 8.1 – Module Circuit Schematic                       | 15 |
|                                                             |    |
| List of Tables                                              |    |
|                                                             | _  |
| Table 4.1 - Module Pin Out Description                      | 6  |
| Table 4.2 - CBUS Signal Options                             | 7  |
| Table 5.1 – Jumper JP1 Pin Description                      |    |
| Table 5.2 – Jumper JP2 Pin Description                      | 8  |
| Table 9.1 – Default Internal MTP ROM Configuration          | 16 |
|                                                             |    |





# **Appendix C - Revision History**

Document Title: UMFT221XE USB to 8-bit SPI/FT1248 Development Module Datasheet

Document Reference No.: FT\_000651
Clearance No.: FTDI# 293

Product Page: <a href="http://www.ftdichip.com/FT-X.htm">http://www.ftdichip.com/FT-X.htm</a>

Document Feedback: Send Feedback

| Revision    | Changes                                               | Date       |
|-------------|-------------------------------------------------------|------------|
| Version 1.0 | Version 1.0 Initial Datasheet Created                 |            |
| Version 1.1 | Added a section for package marking and changed TIDs. | 2013-01-29 |
| Version 1.2 | Removed TXLED/RXLED/TX&RXLED CBUS functionality.      | 2019-02-25 |
|             | Document template changes made.                       |            |

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

FTDI:

UMFT221XE-01