

# 1:2 LVPECL Fanout Buffer

### **Features**

- One differential (LVPECL, LVDS, HCSL, or CML) input pair distributed to two LVPECL output pairs
- 20-ps maximum output-to-output skew
- 480-ps maximum propagation delay
- 0.15-ps maximum additive RMS phase jitter at 156.25 MHz (12-kHz to 20-MHz offset)
- Up to 1.5-GHz operation
- 8-pin SOIC or 8-pin TSSOP package
- 2.5-V or 3.3-V operating voltage<sup>[1]</sup>
- Commercial and industrial operating temperature range

### **Functional Description**

CY2DP1502 is an ultra-low noise, low-propagation delay 1:2 LVPECL fanout buffer targeted to meet the requirements of high-speed clock distribution applications. The device has a fully differential internal architecture that is optimized to achieve low additive jitter and low skew at operating frequencies of up to 1.5 GHz.

### **Logic Block Diagram**



<sup>1.</sup> Input AC-coupling capacitors are required for voltage-translation applications.





### Contents

| Pinouts                      | 3 |
|------------------------------|---|
| Absolute Maximum Ratings     | 3 |
| Operating Conditions         |   |
| DC Electrical Specifications |   |
| AC Electrical Specifications |   |
| Ordering Information         |   |
| Ordering Code Definition     |   |
| Package Dimensions           |   |

| Acronyms             | 11 |
|----------------------|----|
| Document Conventions | 11 |
| Document Conventions |    |
|                      |    |
|                      |    |
| Products             |    |
| PSoC Solutions       | 13 |



### **Pinouts**

Figure 1. Pin Diagram – 8-Pin SOIC and 8-Pin TSSOP Package



**Table 1. Pin Definitions** 

| Pin Number | Pin Name | Pin Type | Description                                                         |  |
|------------|----------|----------|---------------------------------------------------------------------|--|
| 1,3        | Q(0:1)   | Output   | LVPECL output clocks                                                |  |
| 2,4        | Q(0:1)#  | Output   | LVPECL complementary output clocks                                  |  |
| 5          | $V_{SS}$ | Power    | Ground                                                              |  |
| 6          | IN#      | Input    | Differential (LVPECL, LVDS, HCSL, or CML) complementary input clock |  |
| 7          | IN       | Input    | Differential (LVPECL, LVDS, HCSL, or CML) input clock               |  |
| 8          | $V_{DD}$ | Power    | Power supply                                                        |  |

# **Absolute Maximum Ratings**

| Parameter                       | Description                                                 | Condition           | Min  | Max                                       | Unit |
|---------------------------------|-------------------------------------------------------------|---------------------|------|-------------------------------------------|------|
| $V_{DD}$                        | Supply voltage                                              | Nonfunctional       | -0.5 | 4.6                                       | V    |
| V <sub>IN</sub> [2]             | Input voltage, relative to V <sub>SS</sub>                  | Nonfunctional       | -0.5 | lesser of 4.0<br>or V <sub>DD</sub> + 0.4 | V    |
| V <sub>OUT</sub> <sup>[2]</sup> | DC output or I/O voltage, relative to V <sub>SS</sub>       | Nonfunctional       | -0.5 | lesser of 4.0<br>or V <sub>DD</sub> + 0.4 | V    |
| T <sub>S</sub>                  | Storage temperature                                         | Nonfunctional       | -55  | 150                                       | °C   |
| ESD <sub>HBM</sub>              | Electrostatic discharge (ESD) protection (Human body model) | JEDEC STD 22-A114-B | 2000 | _                                         | V    |
| L <sub>U</sub>                  | Latch up                                                    |                     |      | ceeds JEDE<br>B IC Latchup                |      |
| UL-94                           | Flammability rating                                         | At 1/8 in           | V-0  |                                           |      |
| MSL                             | Moisture sensitivity level                                  |                     | 3    |                                           |      |

## **Operating Conditions**

| Parameter       | Description                   | Condition                                                                                            | Min   | Max   | Unit |
|-----------------|-------------------------------|------------------------------------------------------------------------------------------------------|-------|-------|------|
| $V_{DD}$        | Supply voltage                | 2.5-V supply                                                                                         | 2.375 | 2.625 | V    |
|                 |                               | 3.3-V supply                                                                                         | 3.135 | 3.465 | V    |
| T <sub>A</sub>  | Ambient operating temperature | Commercial                                                                                           | 0     | 70    | °C   |
|                 |                               | Industrial                                                                                           | -40   | 85    | °C   |
| t <sub>PU</sub> | Power ramp time               | Power-up time for V <sub>DD</sub> to reach minimum specified voltage (power ramp must be monotonic). | 0.05  | 500   | ms   |

### Note

Document Number: 001-56308 Rev. \*I

<sup>2.</sup> The voltage on any I/O pin cannot exceed the power pin during power up. Power supply sequencing is NOT required.



## **DC Electrical Specifications**

(V<sub>DD</sub> = 3.3 V  $\pm$  5% or 2.5 V  $\pm$  5%; T<sub>A</sub> = 0 °C to 70 °C (Commercial) or –40 °C to 85 °C (Industrial))

| Parameter                             | Description                                        | Condition                                               | Min                    | Max                   | Unit |
|---------------------------------------|----------------------------------------------------|---------------------------------------------------------|------------------------|-----------------------|------|
| I <sub>DD</sub>                       | Operating supply current                           | All LVPECL outputs floating (internal I <sub>DD</sub> ) | _                      | 45                    | mA   |
| V <sub>IH</sub>                       | Input high voltage, differential inputs IN and IN# |                                                         | -                      | V <sub>DD</sub> + 0.3 | V    |
| V <sub>IL</sub>                       | Input low voltage, differential inputs IN and IN#  |                                                         | -0.3                   | _                     | V    |
| V <sub>ID_LVDS</sub> [3]              | LVDS input differential amplitude                  | See Figure 2 on page 6                                  | 0.4                    | 0.8                   | V    |
| V <sub>ID_LVPECL</sub> <sup>[3]</sup> | LVPECL/CML/HCSL input differential amplitude       | See Figure 2 on page 6                                  | 0.4                    | 1.0                   | V    |
| V <sub>ICM</sub>                      | Input common mode voltage                          | See Figure 2 on page 6                                  | 0.2                    | V <sub>DD</sub> – 0.2 | V    |
| I <sub>IH</sub>                       | Input high current, differential inputs IN and IN# | Input = $V_{DD}^{[4]}$                                  | -                      | 150                   | μΑ   |
| I <sub>IL</sub>                       | Input low current, differential inputs IN and IN#  | Input = V <sub>SS</sub> <sup>[4]</sup>                  | -150                   | _                     | μΑ   |
| V <sub>OH</sub>                       | LVPECL output high voltage                         | Terminated with 50 $\Omega$ to $V_{DD} - 2.0^{[5]}$     | V <sub>DD</sub> – 1.20 | $V_{DD} - 0.70$       | V    |
| V <sub>OL</sub>                       | LVPECL output low voltage                          | Terminated with 50 $\Omega$ to $V_{DD} - 2.0^{[5]}$     | V <sub>DD</sub> – 2.0  | V <sub>DD</sub> -1.63 | V    |
| C <sub>IN</sub>                       | Input capacitance                                  | Measured at 10 MHz; per pin                             | _                      | 3                     | pF   |

V<sub>ID</sub> minimum of 400 mV is required to meet all output AC Electrical Specifications. The device is functional with V<sub>ID</sub> minimum of greater than 200 mV.
 Positive current flows into the input pin, negative current flows out of the input pin.
 Refer to Figure 3 on page 6.



## **AC Electrical Specifications**

(V<sub>DD</sub> = 3.3 V  $\pm$  5% or 2.5 V  $\pm$  5%; T<sub>A</sub> = 0 °C to 70 °C (Commercial) or –40 °C to 85 °C (Industrial))

| Parameter                                       | Description                                                                                                      | Condition                                                                                                                         | Min | Тур | Max  | Unit   |
|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|--------|
| F <sub>IN</sub>                                 | Input frequency                                                                                                  |                                                                                                                                   | DC  | _   | 1.5  | GHz    |
| F <sub>OUT</sub>                                | Output frequency                                                                                                 | F <sub>OUT</sub> = F <sub>IN</sub>                                                                                                | DC  | _   | 1.5  | GHz    |
| V <sub>PP</sub>                                 | LVPECL differential output voltage peak, single-ended. terminated                                                | Fout = DC to 150 MHz                                                                                                              | 600 | _   | -    | mV     |
|                                                 | with 50 $\Omega$ to $V_{DD} - 2.0^{[6]}$                                                                         | Fout = >150 MHz to 1.5 GHz                                                                                                        | 400 | _   | _    | mV     |
| t <sub>PD</sub> <sup>[7]</sup>                  | Propagation delay input pair to output pair                                                                      | Input rise/fall time < 1.5 ns (20% to 80%)                                                                                        | _   | _   | 480  | ps     |
| t <sub>ODC</sub> <sup>[8]</sup>                 | Output duty cycle                                                                                                | 50% duty cycle at input<br>Frequency range up to 1 GHz                                                                            | 48  | _   | 52   | %      |
| t <sub>SK1</sub> <sup>[9]</sup>                 | Output-to-output skew                                                                                            | Any output to any output, with same load conditions at DUT                                                                        | _   | _   | 20   | ps     |
| t <sub>SK1 D</sub> <sup>[9]</sup>               | Device-to-device output skew                                                                                     | Any output to any output between two or more devices. Devices must have the same input and have the same output load.             | -   | _   | 150  | ps     |
| PN <sub>ADD</sub>                               | Additive RMS phase noise<br>156.25-MHz Input<br>Rise/fall time < 150 ps (20% to 80%)<br>V <sub>ID</sub> > 400 mV | Offset = 1 kHz                                                                                                                    | _   | _   | -120 | dBc/Hz |
|                                                 |                                                                                                                  | Offset = 10 kHz                                                                                                                   | _   | _   | -130 | dBc/Hz |
|                                                 |                                                                                                                  | Offset = 100 kHz                                                                                                                  | _   | _   | -135 | dBc/Hz |
|                                                 |                                                                                                                  | Offset = 1 MHz                                                                                                                    | _   | _   | -145 | dBc/Hz |
|                                                 |                                                                                                                  | Offset = 10 MHz                                                                                                                   | _   | _   | -153 | dBc/Hz |
|                                                 |                                                                                                                  | Offset = 20 MHz                                                                                                                   | _   | _   | -155 | dBc/Hz |
| t <sub>JIT</sub> <sup>[10]</sup>                | Additive RMS phase jitter (Random)                                                                               | 156.25 MHz, 12 kHz to 20 MHz<br>offset; input rise/fall time < 150 ps<br>(20% to 80%),<br>V <sub>ID</sub> > 400 mV                | -   | _   | 0.15 | ps     |
| t <sub>R</sub> , t <sub>F</sub> <sup>[11]</sup> | Output rise/fall time                                                                                            | 50% duty cycle at input,<br>20% to 80% of full swing<br>( $V_{OL}$ to $V_{OH}$ )<br>Input rise/fall time < 1.5 ns<br>(20% to 80%) | -   | _   | 250  | ps     |

<sup>6.</sup> Refer to Figure 3 on page 6.7. Refer to Figure 4 on page 6.8. Refer to Figure 5 on page 6.

Refer to Figure 3 on page 7.
 Refer to Figure 6 on page 7.
 Refer to Figure 7 on page 7.
 Refer to Figure 8 on page 7.



Figure 2. Input Differential and Common Mode Voltages



Figure 3. Output Differential Voltage



Figure 4. Input to Any Output Pair Propagation Delay



Figure 5. Output Duty Cycle





Figure 6. Output-to-Output and Device-to-Device Skew



Figure 7. RMS Phase Jitter



Figure 8. Output Rise/Fall Time





## **Ordering Information**

| Part Number   | Туре                        | Production Flow             |
|---------------|-----------------------------|-----------------------------|
| Pb-free       |                             |                             |
| CY2DP1502SXC  | 8-Pin SOIC                  | Commercial, 0 °C to 70 °C   |
| CY2DP1502SXCT | 8-Pin SOIC (tape and reel)  | Commercial, 0 °C to 70 °C   |
| CY2DP1502SXI  | 8-Pin SOIC                  | Industrial, -40 °C to 85 °C |
| CY2DP1502SXIT | 8-Pin SOIC (tape and reel)  | Industrial, -40 °C to 85 °C |
| CY2DP1502ZXC  | 8-Pin TSSOP                 | Commercial, 0 °C to 70 °C   |
| CY2DP1502ZXCT | 8-Pin TSSOP (tape and ree)  | Commercial, 0 °C to 70 °C   |
| CY2DP1502ZXI  | 8-Pin TSSOP                 | Industrial, -40 °C to 85 °C |
| CY2DP1502ZXIT | 8-Pin TSSOP (tape and reel) | Industrial, -40 °C to 85 °C |

### **Ordering Code Definition**





### **Package Dimensions**

Figure 9. 8-Pin (150-Mil) SOIC S8



- 1. DIMENSIONS IN INCHESIMM)  $\underline{\text{MIN.}}_{\text{MAX.}}$
- 2. PIN 1 ID IS OPTIONAL, ROUND ON SINGLE LEADFRAME RECTANGULAR ON MATRIX LEADFRAME
- 3. REFERENCE JEDEC MS-012
- 4. PACKAGE WEIGHT 0.07gms

|         | PART #         |
|---------|----------------|
| \$08.15 | STANDARD PKG.  |
| SZ08.15 | LEAD FREE PKG. |





Figure 10. 8-Pin Thin Shrunk Small Outline Package (4.40 MM Body) Z8



DIMENSIONS IN MM[INCHES] MIN. MAX.

REFERENCE JEDEC MO-153

|          | PART #         |
|----------|----------------|
| Z08.173  | STANDARD PKG.  |
| ZZ08.173 | LEAD FREE PKG. |





51-85093 \*C



## **Acronyms**

Table 2. Acronyms Used in this Document

| Acronym | Description                                         |
|---------|-----------------------------------------------------|
| ESD     | electrostatic discharge                             |
| HBM     | human body model                                    |
| HCSL    | high-speed current steering logic                   |
| JEDEC   | Joint Electron Devices Engineering Council          |
| LVDS    | low-voltage differential signal                     |
| LVCMOS  | low-voltage complementary metal oxide semiconductor |
| LVPECL  | low-voltage positive emitter-coupled logic          |
| LVTTL   | low-voltage transistor-transistor logic             |
| OE      | Output enable                                       |
| RMS     | root mean square                                    |
| TSSOP   | thin shrunk small outline package                   |

### **Document Conventions**

Table 3. Units of Measure

| Symbol | Unit of Measure                  |
|--------|----------------------------------|
| °C     | degree Celsius                   |
| dBc    | decibels relative to the carrier |
| GHz    | giga hertz                       |
| Hz     | hertz                            |
| kΩ     | kilo ohm                         |
| μΑ     | microamperes                     |
| μF     | micro Farad                      |
| μs     | microsecond                      |
| mA     | milliamperes                     |
| ms     | millisecond                      |
| mV     | millivolt                        |
| MHz    | megahertz                        |
| ns     | nanosecond                       |
| Ω      | ohm                              |
| pF     | pico Farad                       |
| ps     | pico second                      |
| V      | volts                            |
| W      | watts                            |



# **Document History Page**

| Revision | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 2782891 | CXQ                | 10/09/09           | New Datasheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *A       | 2838916 | CXQ                | 01/05/2010         | Changed status from "ADVANCE" to "PRELIMINARY". Changed from 0.34 ps to 0.25 ps maximum additive jitter in "Features" on page 1 and in $t_{JIT}$ in the AC Electrical Specs table on page 4. Added $t_{PU}$ spec to the Operating Conditions table on page 2. Change $V_{OH}$ in the DC Electrical Specs table on page 3: minimum from $V_{DD}$ - 1.15V to $V_{DD}$ - 1.20V; maximum from $V_{DD}$ - 0.75V to $V_{DD}$ - 0.70V. Removed $V_{OD}$ spec from the DC Electrical Specs table on page 3. Added $R_P$ spec in the DC Electrical Specs table on page 3. Added a measurement definition for $C_{IN}$ in the DC Electrical Specs table on page 3. Added $V_{PP}$ spec to the AC Electrical Specs table on page 4. $V_{PP}$ min = 600 mV for DC - 150 MHz and min = 400 mV for 150 MHz to 1.5 GHz. Changed letter case and some names of all the timing parameters in the AC Electrical Specs table on page 4 to be consistent with EROS. Lowered all additive phase noise mask specs by 3 dB in the AC Electrical Specs table on page 4. Added condition to $V_{R}$ and $V_{R}$ specs in the AC Electrical specs table on page 4 that input rise/fall time must be less than 1.5 ns (20% to 80%). Changed letter case and some names of all the timing parameters in Figures 3, 4, 5, 6 and 8, to be consistent with EROS. |
| *B       | 3011766 | CXQ                | 08/20/2010         | Changed from 0.25 ps to 0.11 ps maximum additive jitter in "Features" on page 1 and in $t_{J T}$ in the AC Electrical Specs table. Added note 3 to describe $l_{IH}$ and $l_{IL}$ specs. Removed reference to data distribution from "Functional Description". Changed $R_P$ for differential inputs from 100 $k\Omega$ to 150 $k\Omega$ in the Logic Block Diagram and from 60 $k\Omega$ min / 140 $k\Omega$ max to 90 $k\Omega$ min / 210 $k\Omega$ max in the DC Electrical Specs table. Added max $V_{ID}$ of 1.0V in DC Electrical Specs table. Updated phase noise specs for 1 k/10 k/100 k/1 M/10 M/20 MHz offset to -120/-130/-135/-150/-150/-150dBc/Hz, respectively, in the AC Electrical Specs table. Added "Frequency range up to 1 GHz" condition to $t_{ODC}$ spec. Updated package diagrams. Added Acronyms and Ordering Code Definition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *C       | 3017258 | CXQ                | 08/27/2010         | Corrected Output Rise/Fall time diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *D       | 3100234 | CXQ                | 11/18/2010         | Updated Phase jitter to 0.15ps max from 0.11ps max. Changed V $_{\rm IN}$ and V $_{\rm OUT}$ specs from 4.0V to "lesser of 4.0 or V $_{\rm DD}$ + 0.4" Removed 200mA min LU spec, replaced with "Meets or exceeds JEDEC Spec JESD78B IC Latchup Test" Removed R $_{\rm P}$ spec for differential input clock pins IN $_{\rm X}$ and IN $_{\rm X}$ #. Changed C $_{\rm IN}$ condition to "Measured at 10 MHz". Changed PN $_{\rm ADD}$ specs for 1MHz, 10MHz, and 20MHz offsets.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *E       | 3137726 | CXQ                | 01/13/2011         | Removed "Preliminary" status heading. Removed resistors on IN/IN# from Logic Block Diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| *F       | 3137726 | CXQ                | 01/13/2011         | Rev'ed and posted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *G       | 3234654 | VED                | 04/19/2011         | Minor change, no content change.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *H       | 3308039 | CXQ                | 07/11/2011         | Updated supported differential input clock types to include LVPECL/LVDS/CML in Features, Pin Defintions, and DC specs table sections Broke out V <sub>ID</sub> spec into V <sub>ID_LVDS</sub> and V <sub>ID_LVPECL</sub> specs. Updated 8-pin SOIC package spec.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



| Document Title: CY2DP1502 1:2 LVPECL Fanout Buffer Document Number: 001-56308 |         |                    |                    |                                                                                                                                                                     |  |  |  |
|-------------------------------------------------------------------------------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Revision                                                                      | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                               |  |  |  |
| *                                                                             | 3395868 | PURU               |                    | Updated supported differential input clock types to include HCSL in Features, Pinouts, and DC Electrical Specifications table. Changed Min value of $V_{\rm ICM}$ . |  |  |  |

### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Wireless/RF

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

Products PSoC Solutions

cypress.com/go/wireless

Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/powerpsoc

thting & Power Control cypress.com/go/powerpsoc cypress.com/go/plc

Memorycypress.com/go/memoryOptical & Image Sensingcypress.com/go/imagePSoCcypress.com/go/psocTouch Sensingcypress.com/go/touchUSB Controllerscypress.com/go/USB

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2009-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-56308 Rev. \*I

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Cypress Semiconductor: