# Leading-edge design and implementation tools optimized for Lattice FPGA architectures Lattice Diamond® design software offers leading-edge design and implementation tools optimized for cost-sensitive, low-power Lattice FPGA architectures. Diamond is the next generation replacement for ispLEVER® featuring design exploration, ease of use, improved design flow, and numerous other enhancements. This combination of new and enhanced features allows users to complete designs faster, easier and with better results than before. Diamond software is available as a download from the Lattice website for both Windows and Linux. Once downloaded and installed, it can be used with either a free license or a subscription license. #### **Diamond Software Free License** A free license can be downloaded from the Lattice website. This license provides immediate access to many popular Lattice devices such as CrossLink $^{\text{TM}}$ , ECP5U, MachXO3D $^{\text{TM}}$ , MachXO3L $^{\text{TM}}$ , MachXO2 $^{\text{TM}}$ , MachXO0 MachXO2 MachXO2 MachXO2 MachXO2 Synopsys Synplify Pro MachXO for Lattice synthesis and Aldec Active-HDL MachXO Lattice Edition II mixed language simulator.\* #### **Diamond Software Subscription License** A subscription license provides support for all Lattice FPGAs including ECP5UM and LatticeECP3 devices. It also includes Synopsys® Synplify Pro™ for Lattice synthesis and Aldec Active-HDL Lattice Edition II mixed language simulator\*. \*Aldec Active-HDL Lattice Edition II simulator is only available for Windows. Floating licenses require the additional ALDEC-USBKEY product. ### Key Features and Benefits #### Design Exploration - Explore design alternatives with Implementations & Strategies - Run Manager for accelerating exploration and utilizing multicore processors - Lattice Synthesis Engine (LSE) for additional synthesis exploration options. #### ■ Ease-of-Use Features - · Advanced next generation user interface - · Report view with message filtering features - Extensive cross-probing support - File list View for managing multiple constraint, preference, debug, timing analyzer, and power calculator files - · ECO Editor for specific physical netlist-level changes - Platform Designer tool for mixed signal device applications - Programmer for improved programming support #### Improved Design Flow - New Timing Analyzer view allows updated timing analysis, including clock jitter analysis, without re-implementing the design - Simulation Wizard to easily export designs to multiple simulators #### Additional Software Included with Diamond - LatticeMico<sup>™</sup> system integration for embedded microprocessor applications - · EPIC full-featured physical netlist-level editor # Lattice Diamond Key Features # **Design Exploration** #### Projects / Implementations/ Strategies Diamond allows more robust projects and offers new capabilities for improved design exploration. Key features include: - Mixing of Verilog, VHDL, EDIF, and schematic sources - Implementations allow multiple versions of a design within a single project for easy design exploration - Strategies allow implementation "recipes" to be applied to any implementation within a project or shared between projects - Manage and choose files for constraints, timing analysis, power calculation, and hardware debug Use Run Manager view for parallel processing of multiple implementations to explore design alternatives for the best results #### **HDL Analysis Tools** - Hierarchy view automatically parses and displays the design structure - Displays post-synthesis and post-map design resources - Provides easy access to source files for each hierarchy level - Options for hierarchy control, test bench generation, and symbol generation #### **Synthesis Options** Lattice Synthesis Engine (LSE) and Synplify Pro are available for exploring to achieve best results. LSE supports most families, while Synplify Pro supports all families. These two synthesis options support Verilog and VHDL languages and use Synopsys Design Constraints format for constraints. # Ease of Use #### GUI for a New Generation of Tools The Diamond user interface combines leading edge features and customization while offering improved ease of use. All tools open in "Views" integrated into a common user interface. Once the operation for a single tool is learned, this knowledge can be applied to other tools. ## **Key GUI Elements** - Common menu and button locations for all views - Three user interface sections for tools, projects, and output - Start Page open projects, import ispLEVER projects, online help, software updates - Report View centralized location for all reports from implementation tools # **Speeding Common Functions** with ECO Editor & Programmer - ECO Editor provides easy editing of common netlist changes without using the EPIC full editor - Programmer allows easy and intuitive programming of FPGAs - Deployment Tool creates a device programming file format for the user's deployment method # Improved Design Flow #### Fast, Easy Timing Analysis Timing Analysis view offers an easy-touse graphical environment for navigating timing information. - See timing, schematic, and detailed paths for any constraint graphically - Easy visual cues provide instant design feedback - Rapidly updated analysis when timing constraints are changed - Add clock jitter analysis to improve the robustness of your design # Scripting with Tcl - Tcl command dictionaries for projects, netlists, HDL code checking, power calculation, and hardware debug - In addition to the Tcl console in the Diamond environment, a separate Tcl console application allows running scripts independently #### **Easy Export to Simulators** The new Simulation Wizard guides you through all the necessary steps to get your design to Aldec or ModelSim simulators in the manner you choose. # Lattice Diamond Key Tools #### **Message Filtering** Analyze your design easily by filtering out messages once you have checked them. Messages can be filtered individually, by IDs, categories, or severity. #### **Platform Designer** Platform Designer is a tool for easily building mixed-signal applications using the Platform Manager II device family. Easily configure your design elements and compile even when the target is for multiple chips. #### **Hierarchy View** In addition to showing the design hierarchy, important information is available here such as source files used, and both post-synthesis and post-map resources used. ### **Timing Analysis** Timing Analysis view allows interactive editing of timing constraints and analysis speeding the timing closure flow. #### Floorplan View Floorplan View provides the ability to view design placement and edit placement constraints. ## **Physical View** A detailed, read-only view of the physical routing of paths for a more detailed understanding of timing issues. # Reveal Hardware Debugger The Reveal Hardware Debugger uses a signal-centric model that allows easy insertion of embedded logic analyzer debug hardware for real-time analysis. #### **Power Calculator** Power Calculator uses a data driven model to provide accurate results based on actual silicon performance for both estimation and calculation. #### **IPexpress** An interface to the Lattice catalog of modules and IP optimized for Lattice devices. | Feature | Description | |---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power Calculator | Uses highly accurate data models and a data-driven power model Provides power estimation and calculation results, graphical power displays, and reports In addition, Power Estimator is a stand-alone tool that provides power estimation | | Spreadsheet View | Enter and view design constraints (pin assignments, clock resource usage, global preferences, timing preferences, and more) Checks pin assignments real-time or on-demand | | Package View | Easy graphical assignment of signals to pins Graphical representation of SSO noise analysis | | Floorplanning Tasks | <ul> <li>Floorplan View – view design placement and edit placement constraints</li> <li>Physical View – detailed view of physical routing of paths to understand timing issues</li> <li>Netlist View – browse design ports, instances, and nets. Drag and drop into other views to set constraints.</li> <li>NCD View – detailed usage information of physical components</li> <li>Device View – view device resources and edit placement constraints</li> </ul> | | Lattice Synthesis Engine (LSE) | <ul> <li>Supports ECP5, LatticeECP3, LatticeECP2/M, MachX03L/LF, MachXO2, MachXO, and LatticeXP2 device families</li> <li>Supports Verilog, VHDL, and mixed HDL designs</li> <li>Uses Synopsys Design Compiler (SDC) format for constraints</li> </ul> | | Reveal Hardware Debugger | <ul> <li>Easy insertion of embedded logic analyzer debug hardware for real-time analysis</li> <li>New streamlined Reveal Analyzer module with multiple cursors and rubber banding for measuring events in the waveform display</li> </ul> | | IPexpress / Clarity | The interface to the catalog of modules and intellectual property (IP) optimized for Lattice devices Import a reference file for each module or IP to easily incorporate the changes resulting from regenerating a module or IP Clarity (ECP5): build and place subsystems for optimal performance | | Programmer | Comprehensive device programming manager Efficiently programs Lattice devices using JEDEC and bitstream files generated by Lattice software | | Deployment Tool | Creates various device programming file formats for testers, embedded systems or external memories | | Synopsys Synplify Pro for Lattice Synthesis | Mixed VHDL and Verilog synthesis support Automatic re-timing (balancing registers across combinatorial logic) | | Aldec Active-HDL Simulation | Mixed language simulation of VHDL and Verilog Language Assistant Advanced Breakpoint Management | ## **Diamond Software Configuration Summary** | | Lattice Diamond Free License | Lattice Diamond Subscription License | |--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------------------| | Lattice Device Support | | | | ECP5UM, LatticeECP3, LatticeECP2M/S, LatticeECP2/S, LatticeSC™, LatticeSCM™ | | X | | ECP5U, LatticeECP2, LatticeEC™, MachX03D, MachX03L/LF, MachX02, MachX0, LatticeXP2, LatticeXP™, Platform Manager 2, Platform Manager | Х | X | | Key Software Features | | | | Complete Diamond Software Environment | X | X | | Third-Party Software | | | | Synopsys Synplify Pro | X | X | | Aldec Active-HDL Lattice Edition II | X | X | | Operating Systems | | | | Windows 8, Windows 7 (64-bit app for 64-bit 0S, 32-bit app for 32-bit 0S) | X | X | | Linux – RHEL 6, 5 and 4; Novell SUSE 10, RedHat 4, 5, 6, 7 | X | X | | Licensing and Ordering | | | | License Terms | 1 Year Nodelocked Only, Renewable | 1 Year Subscription, Nodelocked or Floating | | Ordering Part Number | N/A | DIAMOND-E-12M | #### **Related Products** | Product | Description | Ordering Part Number | |-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------| | MachX03D Encryption Security Block License | Required to use the security features for MachXO3D device | SECURITY-XO3D-SW | | USB Key for Aldec Simulation Floating License | Required to use Aldec simulation with a floating license.<br>Existing USB keys from ispLEVER can also be used with Diamond software. | ALDEC-USBKEY | | Download Cable (1.2V to 3.3V USB Programming Cable) | USB programming cable | HW-USBN-2B | | Download Cable (1.2V to 5V USB Programming Cable) | USB programming cable | HW-USBN-2A | | Download Cable (1.8V to 5V Parallel Port Programming Cable) | Parallel port programming cable | HW-DLN-3C | #### **Applications Support** techsupport@latticesemi.com Copyright © 2019 Lattice Semiconductor Corporation. Lattice Semiconductor, L (stylized) Lattice Semiconductor Corp., and Lattice (design), IPexpress, ispLEVER, ispVM, Lattice Diamond, LatticeEC, LatticeECP, LatticeECP2, LatticeECP2, LatticeECP3, ECP5, LatticeECP3, ECP5, LatticeECP3, Lattice purposes only and may be trademarks of their respective companies. June 2019 Order #: I0207G Rev. 2 # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: # Lattice: DIAMOND-E-12M DIAMOND-E-12M-PROMO SECURITY-XO3D-SW