#### **FEATURES** - 32768x8 bit static CMOS RAM - Access times 70 ns - Common data inputs and data outputs - Three-state outputs - Typ. operating supply current 70 ns: 50 mA - TTL/CMOS-compatible - Automatical reduction of power dissipation in long Read Cycles - Power supply voltage 5V + 10% - Operating temperature ranges - o 0 to 70 °C - -40 to 85 °C - QS 9000 Quality Standard - ESD protection > 2000 V (MIL STD 883C M3015.7) - Latch-up immunity >100 mA - Packages: PDIP28 (600 mil) SOP28 (330 mil) #### **DESCRIPTION** The AS6C62256A is a static RAM manufactured using a CMOS process technology with the following operating modes: - Read - Standby - Write - Data Retention The memory array is based on a 6-transistor cell. The circuit is activated by the falling edge of E. The address and control inputs open simultaneously. According to the information of W and G, the data inputs, or outputs, are active. In a Read cycle, the data outputs are activated by the falling edge of G, afterwards the data word read will be available at the outputs DQ0-DQ7. After the address change, the data outputs go High-Z until the new information read is available. The data outputs have not preferred state. The Read cycle is finished by the falling edge of W, or by the rising edge of E, respectively. Data retention is guaranteed down to 2 V. With the exception of E, all inputs consist of NOR gates, so that no pull-up/pull-down resistors are required. ### **PIN CONFIGURATION** ### **PIN DESCRIPTION** | Signal Name | Signal Description | |---------------------------|----------------------| | A0 - A14 | Address Inputs | | DQ0 - DQ7 | Data In/Out | | <del>E</del> <del>G</del> | Chip Enable | | G | Output Enable | | W | Write Enable | | VCC | Power Supply Voltage | | VSS | Ground | ### **Block Diagram** #### Truth Table | Operating Mode | Ē | w | G | DQ0 - DQ7 | |----------------------|---|---|---|--------------------| | Standby/not selected | Н | * | * | High-Z | | Internal Read | L | Н | Н | High-Z | | Read | L | Н | L | Data Outputs Low-Z | | Write | L | L | * | Data Inputs High-Z | \* H or L #### Characteristics All voltages are referenced to $V_{SS} = 0 V$ (ground). All characteristics are valid in the power supply voltage range and in the operating temperature range specified. Dynamic measurements are based on a rise and fall time of $\leq 5$ ns, measured between 10 % and 90 % of $V_{II}$ , as well as input levels of $V_{IL} = 0$ V and $V_{IH} = 3$ V. The timing reference level of all input and output signals is 1.5 V, with the exception of the $t_{ols}$ -times and $t_{en}$ -times, in which cases transition is measured $\pm 200$ mV from steady-state voltage. | Absolute Maximum Ratings <sup>a</sup> | | Symbol | Min. | Max. | Unit | |----------------------------------------------------------------------------------|--------------|------------------|----------|------------------------------------|------| | Power Supply Voltage | | V <sub>cc</sub> | -0.5 | 7 | ٧ | | Input Voltage | | VI | -0.5 | V <sub>CC</sub> + 0.5 <sup>b</sup> | V | | Output Voltage | | Vo | -0.5 | V <sub>CC</sub> + 0.5 <sup>b</sup> | V | | Power Dissipation | | P <sub>D</sub> | - | 1 | W | | | Гуре<br>Гуре | T <sub>a</sub> | 0<br>-40 | 70<br>85 | °C | | Storage Temperature C/I | -Туре | T <sub>stg</sub> | -65 | 125 | °C | | Output Short-Circuit Current at V <sub>CC</sub> = 5 V and V <sub>O</sub> = 0 V ° | | I <sub>os</sub> | | 200 | mA | <sup>&</sup>lt;sup>a</sup> Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability <sup>°</sup> Not more than 1 output should be shorted at the same time. Duration of the short circuit should not exceed 30 s. | Recommended<br>Operating Conditions | Symbol | Conditions | Min. | Max. | Unit | |-------------------------------------|-----------------|------------|------|-----------------------|------| | Power Supply Voltage | V <sub>CC</sub> | | 4.5 | 5.5 | ٧ | | Input Low Voltage d | V <sub>IL</sub> | | -0.3 | 0.8 | ٧ | | Input High Voltage | V <sub>IH</sub> | | 2.2 | V <sub>CC</sub> + 0.3 | ٧ | d -2 V at Pulse Width 10 ns <sup>&</sup>lt;sup>b</sup> Maximum voltage is 7 V | Electrical Characteristics | Symbol | Conditions | Min. | Max. | Unit | |-------------------------------------------------------|----------------------|---------------------------------------------------------------------|-------|---------|----------| | Supply Current - Operating Mode | I <sub>CC(OP)</sub> | $V_{CC}$ = 5.5 V $V_{IL}$ = 0.8 V $V_{IH}$ = 2.2 V $t_{cW}$ = 70 ns | | 70 | mA | | Supply Current - Standby Mode<br>(CMOS level) | I <sub>CC(SB)</sub> | $V_{CC}$ = 5.5 V $V_{\overline{E}}$ = $V_{CC}$ - C-Type I-Type | 0.2 V | 5<br>10 | µА<br>Ац | | Supply Current - Standby Mode (TTL level) | I <sub>CC(SB)1</sub> | V <sub>CC</sub> = 5.5 V<br>V <sub>E</sub> = 2.2 V | | 1 | mA | | Output High Voltage | V <sub>OH</sub> | V <sub>CC</sub> = 4.5 V<br>I <sub>OH</sub> = -1.0 m <sub>o</sub> | | | V | | Output Low Voltage | V <sub>OL</sub> | $I_{OH}$ = -1.0 m.<br>$V_{CC}$ = 4.5 V<br>$I_{OL}$ = 3.2 m. | | 0.4 | V | | Input High Leakage Current | I <sub>IH</sub> | V <sub>CC</sub> = 5.5 V<br>V <sub>IH</sub> = 5.5 V | | 2 | μА | | Input Low Leakage Current | I <sub>IL</sub> | $V_{CC}$ = 5.5 V $V_{IL}$ = 0 V | -2 | | μА | | Output High Current | I <sub>OH</sub> | V <sub>CC</sub> = 4.5 V<br>V <sub>OH</sub> = 2.4 V | | -1 | mA | | Output Low Current | I <sub>OL</sub> | $V_{CC} = 4.5 \text{ V} \\ V_{OL} = 0.4 \text{ V}$ | 3,2 | | mA | | Output Leakage Current<br>High at Three-State Outputs | I <sub>OHZ</sub> | V <sub>cc</sub> = 5.5 V | | 1 | μА | | Low at Three-State Outputs | I <sub>OLZ</sub> | $V_{OH} = 5.5 V V_{CC} = 5.5 V V_{OL} = 0 V$ | -1 | | μА | # 32K X 8 BIT LOW POWER CMOS SRAM | Switching Characteristics | Syn | nbol | 0 | I I mid | | |-----------------------------------------|-------------------|---------------------|------|---------|------| | Read Cycle | Alt. | IEC | Min. | Max. | Unit | | Read Cycle Time | t <sub>RC</sub> | t <sub>cR</sub> | 70 | | ns | | Address Access Time to Data Valid | t <sub>AA</sub> | t <sub>a(A)</sub> | | 70 | ns | | Chip Enable Access Time to Data Valid | t <sub>ACE</sub> | t <sub>a(E)</sub> | | 70 | ns | | Output Enable Access Time to Data Valid | t <sub>OE</sub> | t <sub>a(G)</sub> | | 35 | ns | | E HIGH to Output in High-Z | t <sub>HZCE</sub> | t <sub>dis(E)</sub> | | 25 | ns | | G HIGH to Output in High-Z | t <sub>HZOE</sub> | t <sub>dis(G)</sub> | | 25 | ns | | E LOW to Output in Low-Z | t <sub>LZCE</sub> | t <sub>en(E)</sub> | 5 | | ns | | G LOW to Output in Low-Z | t <sub>LZOE</sub> | t <sub>en(G)</sub> | 0 | | ns | | Output Hold Time from Address Change | t <sub>OH</sub> | t <sub>v(A)</sub> | 5 | | ns | | Switching Characteristics | Syr | mbol | 0 | Unit | | |-----------------------------------------|-------------------|-----------------------|------|------|------| | Write Cycle | Alt. | IEC | Min. | Max. | Onit | | Write Cycle Time | t <sub>WC</sub> | t <sub>cW</sub> | 70 | | ns | | Write Pulse Width | t <sub>WP</sub> | t <sub>w(W)</sub> | 55 | | ns | | Write Pulse Width Setup Time | t <sub>WP</sub> | t <sub>su(W)</sub> | 55 | | ns | | Address Setup Time | t <sub>AS</sub> | t <sub>su(A)</sub> | 0 | | ns | | Address Valid to End of Write | t <sub>AW</sub> | t <sub>su(A-WH)</sub> | 65 | | ns | | Chip Enable Setup Time | t <sub>CW</sub> | t <sub>su(E)</sub> | 65 | | ns | | Pulse Width Chip Enable to End of Write | t <sub>CW</sub> | t <sub>w(E)</sub> | 65 | | ns | | Data Setup Time | t <sub>DS</sub> | t <sub>su(D)</sub> | 30 | | ns | | Data Hold Time | t <sub>DH</sub> | t <sub>h(D)</sub> | 0 | | ns | | Address Hold from End of Write | t <sub>AH</sub> | t <sub>h(A)</sub> | 0 | | ns | | W LOW to Output in High-Z | t <sub>HZWE</sub> | t <sub>dis(W)</sub> | | 25 | ns | | G HIGH to Output in High-Z | t <sub>HZOE</sub> | t <sub>dis(G)</sub> | | 25 | ns | | W HIGH to Output in Low-Z | t <sub>LZWE</sub> | t <sub>en(W)</sub> | 0 | | ns | | G LOW to Output in Low-Z | t <sub>LZOE</sub> | t <sub>en(G)</sub> | 0 | | ns | #### **Data Retention Mode** ## E-Controlled $$V_{CC(DR)}$$ - $0.2 \text{ V} \le V_{\overline{E}(DR)} \le V_{CC(DR)} + 0.3 \text{ V}$ | Data Retention<br>Characteristics | Symbol<br>Alt. IEC | | Conditions | Min. | Тур. | Max. | Unit | |-----------------------------------|--------------------|---------------------|------------------------------------------------------------------------------------------|-----------------|------|--------|----------| | Data Retention Supply Voltage | | V <sub>CC(DR)</sub> | | 2 | | 5.5 | ٧ | | Data Retention Supply Current | | I <sub>CC(DR)</sub> | $V_{CC(DR)} = 3 \text{ V}$ $V_{\overline{E}} = V_{CC(DR)} - 0.2 \text{ V}$ C-Type I-Type | | | 3<br>6 | μΑ<br>Αц | | Data Retention Setup Time | t <sub>CDR</sub> | t <sub>su(DR)</sub> | See Data Retention | 0 | | | ns | | Operating Recovery Time | t <sub>R</sub> | t <sub>rec</sub> | Waveforms (above) | t <sub>cR</sub> | | · | ns | ## **Test Configuration for Functional Check** $<sup>^{\</sup>text{e}} \text{ In measurement of } t_{\text{dis}(E),} \ t_{\text{dis}(W)}, \ t_{\text{dis}(G)}, \ t_{\text{en}(E)}, \ t_{\text{en}(W)}, \ t_{\text{en}(G)} \ \text{the capacitance is 5 pF.}$ | Capacitance | Conditions | Symbol | Min. | Max. | Unit | | |--------------------|-------------------------------------------------------------|--------|------|------|------|--| | Input Capacitance | V <sub>CC</sub> = 5.0 V<br>V <sub>I</sub> = V <sub>SS</sub> | CI | 2 | 7 | pF | | | Output Capacitance | f = 1 MHz<br>T <sub>a</sub> = 25 °C | Co | - | 7 | pF | | All pins not under test must be connected with ground by capacitors. ## **ORDERING INFORMATION** | Alliance | Organization | VCC Range | Package | Operating Temp | Speed<br>ns | |------------------|--------------|-------------|------------------|------------------------|-------------| | AS6C62256A-70SCN | 32K x 8 | 4.5V – 5.5V | SOP28 (330 mil) | Commercial~ 0 C - 70 C | 70 | | AS6C62256A-70SIN | 32K x 8 | 4.5V – 5.5V | SOP28 (330 mil) | Industrial~ 40 C– 85 C | 70 | | AS6C62256A-70PCN | 32K x 8 | 4.5V – 5.5V | PDIP28 (600 mil) | Commercial~ 0 C - 70 C | 70 | | AS6C62256A-70PIN | 32K x 8 | 4.5V – 5.5V | PDIP28 (600 mil) | Industrial~ 40 C- 85 C | 70 | ## PART NUMBERING SYSTEM | AS6C | 62256 | A | -70 | Х | Х | N | |-------------|------------------------------------------|------------|----------------|--------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------| | SRAM prefix | Device<br>Number:<br>Low Power<br>(256K) | Die<br>Rev | Access<br>Time | Package Option:<br>P=28pin 600mil PDIP<br>S=28pin 330mil SOP | Temperature Range:<br>C = Commercial (0 to 70 C)<br>I = Industrial (40 to 85 C) | N = Lead Free<br>RoHS<br>compliant part | # Read Cycle 1: Ai-controlled (during Read Cycle : $\overline{E} = \overline{G} = V_{IL}$ , $\overline{W} = V_{IH}$ ) Read Cycle 2: $\overline{G}$ -, $\overline{E}$ -controlled (during Read Cycle: $\overline{W}$ = $V_{IH}$ ) # Write Cycle1: W-controlled Write Cycle 2: E-controlled undefined L- to H-level H- to L-level The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved. Alliance Memory, Inc 511 Taylor Way, San Carlos, CA 94070, USA Phone: 650-610-6800 Fax: 650-620-9211 www.alliancememory.com Copyright © Alliance Memory All Rights Reserved © Copyright 2009 Alliance Memory, Inc. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at anytime, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale. (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems implies that t # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: # **Alliance Memory:** $\frac{\text{AS6C62256A-70PIN}}{\text{AS6C62256A-70SCN}} \ \, \frac{\text{AS6C62256A-70PCN}}{\text{AS6C62256A-70SCN}} \ \, \frac{\text{AS6C62256A-70SINTR}}{\text{AS6C62256A-70SCN}} \ \, \frac{\text{AS6C62256A-70SCNTR}}{\text{AS6C62256A-70SCN}}$