Low Quiescent Current Programmable-Delay Supervisory Circuit # DESCRIPTION The MP6400 family is the microprocessor ( $\mu P$ ) supervisory circuit which can monitor and provide reset function for system voltages from 0.4V. When either the SENSE voltage falls below its threshold ( $V_{IT}$ ) or the voltage of manual reset (MR) is pulled to a logic low, the RESET signal will be asserted. The reset voltage can be factory-set for standard voltage rails from 0.9V to 5V, while the MP6400DG(J)-01 reset voltage is adjustable with an external resistor divider. When SENSE voltage and MR exceed their thresholds, RESET is driven to a logic high after a user-programmable delay time. The MP6400 has a very low quiescent current of 1.6 $\mu$ A typically, which makes it ideal suitable for battery-powered applications. It provides a precision reference to achieve $\pm 1\%$ threshold accuracy. The reset delay time can be selected by a capacitor which is connected between C<sub>DELAY</sub> and GND, allowing the user to select any delay time from 2.1ms to 10s. 380ms delay time is selected by connecting the C<sub>DELAY</sub> pin to V<sub>CC</sub>, while 24ms delay time by leaving the C<sub>DELAY</sub> pin float. MP6400 is available in TSOT23 and 2mm×2mm 6-pin QFN packages. # **FEATURES** - Fixed Threshold Voltages for Standard Voltage Rails From 0.9V to 5V and Adjustable Voltage From 0.4V are Available - Low Quiescent Current: 1.6uA typ - Power-On Reset Generator with Adjustable Delay Time: 2.1ms to 10s - High Threshold Accuracy: ±1% typ - Manual Reset (MR) Input - Open-Drain RESET Output - Immune to Short Negative SENSE voltage - Guaranteed Reset Valid to V<sub>CC</sub>=0.8V - 6 Pin TSOT23 and 2mm×2mm QFN ### **APPLICATIONS** - DSP or Micro controller Applications - Laptop/Desktop Computers - PDAs/Hand-Held Products - Portable/Battery-Powered Products - FPGA/ASIC Applications "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc. # TYPICAL APPLICATION # ORDERING INFORMATION | Part Number* | Package | Free Air Temperature (T <sub>A</sub> ) | |--------------|--------------|----------------------------------------| | MP6400DG-XX | QFN6 (2x2mm) | 4000 to 10500 | | MP6400DJ-XX | TSOT23-6 | –40°C to +85°C | \*For Tape & Reel, add suffix -Z (e.g. MP6400DG-XX-Z); For RoHS compliant packaging, add suffix -LF (e.g. MP6400DG-XX-LF-Z). \*\*For Tape & Reel, add suffix -Z (e.g. MP6400DJ-XX-Z); For RoHS compliant packaging, add suffix -LF(e.g. MP6400DJ-XX-LF-Z). # PACKAGE REFERENCE # ABSOLUTE MAXIMUM RATINGS (1) | Supply Voltage V <sub>CC</sub> 0.3 to 6.5 V | |---------------------------------------------------------------| | $C_{DELAY}$ Voltage $V_{CDELAY}$ $-0.3V$ to $V_{CC}$ + $0.3V$ | | SENSE Voltage V <sub>SENSE</sub> 0.3V to 6V | | All Other Pins–0.3V to +6.5V | | RESET Current I <sub>RESET</sub> | | Continuous Power Dissipation $(T_A = +25^{\circ}C)^{(2)}$ | | QFN6 (2mmx2mm) | | TSOT23-6 0.57W | | Junction Temperature150°C | | Lead Temperature260°C | | Storage Temperature | # Recommended Operating Conditions (3) | Thermal Resistance (¬) | $oldsymbol{ heta}_{JA}$ | $oldsymbol{ heta}_{JC}$ | | |------------------------|-------------------------|-------------------------|-------| | QFN6 (2mmx2mm) | 50 | 12 | .°C/W | | TSOT23-6 | 220 | 110 . | .°C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub>(MAX)=(T<sub>J</sub>(MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on JESD51-7 4-layer board. # **ELECTRICAL CHARACTERISTICS** # 1.8V≤V<sub>CC</sub>≤6V, R<sub>3</sub> = 100k $\Omega$ , C<sub>3</sub> = 47pF, T<sub>A</sub>= -40°C to +85°C, Typical values are at T<sub>A</sub>=+25°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |-----------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------|------|---------------------|-------------------| | Input Supply Range | $V_{CC}$ | | 1.8 | | 6 | V | | Supply Current | loo | $V_{CC}$ = 3.3 $V$ , $\overline{RESET}$ not asserted. $\overline{MR}$ , $\overline{RESET}$ , $C_{DELAY}$ open | | 1.6 | 3.5 | μΑ | | (current into V <sub>CC</sub> pin) | Icc | $V_{CC} = 6V, \overline{RESET} \text{ not}$<br>asserted. $\overline{MR}, \overline{RESET},$<br>$C_{DELAY} \text{ open}$ | | 1.85 | 12 | μΑ | | Low-level Output Voltage | $V_{OL}$ | $1.3V \le V_{CC} < 1.8V$ , $I_{OL} = 0.4mA$ | | | 0.3 | V | | Zow love, output voltage | • OL | $1.8V \le V_{CC} \le 6V$ , $I_{OL} = 1.0mA$ | | | 0.4 | V | | Power-up Reset Voltage <sup>(5)</sup> | | $V_{OL}$ (max) = 0.2V,<br>$I_{\overline{RESET}} = 15uA$<br>$T_{rise(Vcc)} \ge 15\mu s/V$ | | | 0.8 | V | | Negative-going Input Threshold Accuracy | $V_{IT}$ | V <sub>SENSE</sub> falling slowly | | ±1.0 | ±2.0 | % | | Hysteresis on V <sub>IT</sub> Pin | $V_{HYS}$ | | | 1.5 | 3.5 | V <sub>IT</sub> % | | MR Internal Pull-up Resistance | $R_{\overline{MR}}$ | | 50 | 110 | | kΩ | | Input Current at SENSE Pin | lasuas | MP6400DJ-01<br>V <sub>SENSE</sub> = V <sub>IT</sub> | -25 | | +25 | nA | | Imput ourient at OLNOL 1 III | I <sub>SENSE</sub> | Fixed versions<br>V <sub>SENSE</sub> = 6V | | 2.4 | | μΑ | | RESET Leakage Current | | $V_{\overline{RESET}}$ = 6V, $\overline{RESET}$ not asserted | | | 300 | nA | | MR Logic Low Input | $V_{IL}$ | | | | 0.25V <sub>CC</sub> | V | | MR Logic High Input | $V_{IH}$ | | 0.7V <sub>CC</sub> | | | V | | SENSE Maximum Transient Duration | $t_{w}$ | $V_{IH} = 1.05 V_{IT},$<br>$V_{IL} = 0.95 V_{IT}$ | | 17.5 | | μs | | | | C <sub>DELAY</sub> = Open | 15 | 24 | 34 | ms | | | $t_d$ | $C_{DELAY} = V_{CC}^{(6)}$ | 230 | 380 | 530 | ms | | RESET Delay Time | ta . | C <sub>DELAY</sub> = 150pF | 1.3 | 2.1 | 3 | ms | | | | $C_{DELAY} = 10nF^{(6)}$ | 61 | 102 | 142 | ms | | MR to RESET Propagation Delay | $t_{pHL1}$ | $V_{IH} = 0.7 V_{CC},$<br>$V_{IL} = 0.25 V_{CC}$ | | 160 | | ns | | High to Low Level RESET Delay, SENSE to RESET | $t_{pHL2}$ | $V_{IH} = 1.05 V_{IT},$<br>$V_{IL} = 0.95 V_{IT}$ | | 17.5 | | μs | #### Note: <sup>5)</sup> The lowest supply voltage ( $V_{CC}$ ) at which $\overline{RESET}$ becomes active. <sup>6)</sup> Guaranteed by design. # ORDERING INFORMATION (7) | Product | Package | Top Mark | Nominal Supply Voltage | Threshold Voltage (VIT) | | | |--------------|---------|-----------------|------------------------|-------------------------|--|--| | MP6400DG-01 | QFN | 5B | Adjustable | 0.4V | | | | MP6400DJ-01 | TSOT23 | 4B | Adjustable | | | | | MP6400DG-09 | QFN | Contact Factory | 0.9V 0.84V | | | | | MP6400DJ-09 | TSOT23 | ec ec | 0.9 V | 0.84V | | | | MP6400DG-12 | QFN | ec ec | 1.2V | 1 12)/ | | | | MP6400DJ-12 | TSOT23 | ee ee | 1.20 | 1.12V | | | | MP6400DG-125 | QFN | ec ec | 1.25V | 1 16\/ | | | | MP6400DJ-125 | TSOT23 | ec ec | 1.23V | 1.16V | | | | MP6400DG-15 | QFN | ec ec | 4.577 | 1.40V | | | | MP6400DJ-15 | TSOT23 | ec ec | 1.5V | 1.400 | | | | MP6400DG-18 | QFN | ec ec | 4.0\/ | 1.67V | | | | MP6400DJ-18 | TSOT23 | ££ ££ | 1.8V | 1.07 V | | | | MP6400DG-25 | QFN | " " | 2.5V | 2 221/ | | | | MP6400DJ-25 | TSOT23 | " " | 2.50 | 2.33V | | | | MP6400DG-30 | QFN | 9S | 3.0V | 2.79V | | | | MP6400DJ-30 | TSOT23 | 8S | 3.0 V | 2.190 | | | | MP6400DG-33 | QFN | 9R | 3.3V | 3.07V | | | | MP6400DJ-33 | TSOT23 | 3S | 3.3V | 3.07 V | | | | MP6400DG-50 | QFN | Contact Factory | 5.0V | 4.65V | | | | MP6400DJ-50 | TSOT23 | ee ee | 5.0 V | 4.05 ₹ | | | #### Note: <sup>7)</sup> In "MP6400DG(J)-\_\_", the "\_\_" are placeholders for the monitored voltage levels of the devices. Desired monitored voltages are set by the suffix found in ordering information. # **PIN FUNCTIONS** | QFN<br>Pin # | TSOT<br>Pin# | Name | Description | |--------------|--------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | 1 | RESET | $\overline{\text{RESET}}$ is an open drain signal which will be asserted when the SENSE voltage drops below a preset threshold or when the manual reset ( $\overline{\text{MR}}$ ) pin drops to a logic low. The $\overline{\text{RESET}}$ delay time is programmable from 2.1ms to 10s by using external capacitors. A pull-up resistor bigger than 10k should be connected this pin to supply line, and the $\overline{\text{RESET}}$ outputting a higher voltage than $V_{CC}$ is allowable. | | 5 | 2 | GND | Ground. | | 4 | 3 | MR | The manual reset ( $\overline{\text{MR}}$ ) can introduce another logic signal to control the $\overline{\text{RESET}}$ . It is internally connected to $V_{CC}$ through a $90k\Omega$ resistor. | | 3 | 4 | C <sub>DELAY</sub> | Programmable reset delay time pin. When $C_{DELAY}$ connected to $V_{CC}$ through a resistor between $50k\Omega$ and $200k\Omega$ , a 380ms delay time is selected. When $C_{DELAY}$ floated, the delay time is 24ms. A capacitor bigger than 150pF connected $C_{DELAY}$ to GND could be used to get the user's programmable time from 2.1ms to 10s. | | 2 | 5 | SENSE | SENSE pin is connected to the monitored system voltage. When the monitored voltage is below desired threshold, RESET is asserted. | | 1 | 6 | V <sub>CC</sub> | Supply voltage. A 0.1uF decoupling ceramic capacitor should be put close to this pin. | ### **DETAIL DESCRIPTION** The MP6400 product family asserts a $\overline{\text{RESET}}$ signal when either the SENSE pin voltage is lower than $V_{\text{IT}}$ or the manual reset ( $\overline{\text{MR}}$ ) is driven low. The MP6400 family can be monitored a fixed voltage from 0.9V to 5.0V, while the MP6400DG(J)-01 can monitor any voltage above 0.4V by adjusting the external resistor divider. After both the manual reset ( $\overline{\text{MR}}$ ) and SENSE voltages exceed their thresholds, the $\overline{\text{RESET}}$ output remains asserted for a user's programmable delay time. Two fixed $\overline{\text{RESET}}$ delay times are user-selectable: 380ms delay time by connecting the $C_{\text{DELAY}}$ pin to $V_{\text{CC}},$ and 24ms delay time by leaving the $C_{\text{DELAY}}$ pin float. Any delay time from 2.1ms to 10s could be gotten by connecting a capacitor between $C_{\text{DELAY}}$ and GND. The wide monitor voltage and programmable reset delay time make MP6400 product family suitable for a broad array of applications. # TYPICAL PERFORMANCE CHARACTERISTICS $V_{CC}$ =3.3V, $R_3$ = 100k $\Omega$ , $C_3$ = 47pF, $T_A$ = -40°C to +85°C, Typical values are at $T_A$ =+25°C, unless otherwise noted. Supply Current vs. V<sub>CC</sub> Reset Delay Time vs. CDELAY Maximum SENSE Transient Duration vs.SENSE Threshold Overdrive Voltage Reset Delay vs. Temperature Reset Delay vs.Temperature VIT vs. Temperature I<sub>RESET</sub> vs. Low Level RESET Voltage # **FUNCTIONAL BLOCK DIAGRAM** Figure 1—Functional Block Diagram Figure 2—MP6400 Timing Diagram **TRUTH TABLE** | MR | SENSE > V <sub>IT</sub> | RESET | |----|-------------------------|-------| | L | 0 | L | | L | 1 | L | | Н | 0 | L | | Н | 1 | Н | # APPLICATION INFORMATION #### **Reset Output Function** The MP6400 $_{\overline{RESET}}$ output is typically connected to the $_{\overline{RESET}}$ input of a microprocessor, as shown in Figure 3. When $_{\overline{RESET}}$ is not asserted, a pull up resistor must be connected to hold this signal high. The voltage of reset signal is allowed to be higher than $V_{CC}$ (up to 6V) through a resistor pulling up from supply line. If the voltage is below 0.8V, $_{\overline{RESET}}$ output is undefined. This condition can be ignored generally because that most microprocessors do not function at this state. When both SENSE and $_{\overline{MR}}$ are higher than their threshold voltage, $_{\overline{RESET}}$ output holds logic high. Once either of the two drops below their threshold, $_{\overline{RESET}}$ will be asserted. Figure 3—Typical Application of MP6400 with Microprocessor From the point that $\overline{\text{MR}}$ is again logic high and SENSE is above $V_{\text{IT}}$ + $V_{\text{HYS}}$ (the threshold hysteresis), $\overline{\text{RESET}}$ will be driven to a logic high after a reset delay time. The reset delay time is programmable by $C_{\text{DELAY}}$ pin. Due to the finite impedance of $\overline{\text{RESET}}$ pin, the pull up resistor should be bigger than $10k\Omega$ . # **Monitor a Voltage** The SENSE input pin is connected to the monitored system voltage directly or through a resistor network (on MP6400DJ-01). When the voltage on the pin is below $V_{\rm IT}$ , $\overline{\rm RESET}$ is asserted. A threshold hysteresis will prevent the chip from responding perturbation on SENSE pin. A 1nF to 10nF bypass capacitor should be put on this pin to increase its immunity to noise. A typical application of the MP6400DJ-01 is shown in Figure 4. Two external resistors form a voltage divider from monitored voltage to GND. Its tap connects to the SENSE pin. The circuit can be used to monitor any voltage higher than 0.4V. Figure 4—MP6400DJ-01 Monitoring a User-Defined Voltage # **Monitor Multiple System Voltages** The manual reset ( $\overline{\text{MR}}$ ) can introduce another logic signal to control the $\overline{\text{RESET}}$ . When $\overline{\text{MR}}$ is a logic low (0.25V<sub>CC</sub>), $\overline{\text{RESET}}$ will be asserted. After both SENSE and $\overline{\text{MR}}$ are above their thresholds, $\overline{\text{RESET}}$ will be driven to a logic high after a reset delay time. The $\overline{\text{MR}}$ is internally connected to V<sub>CC</sub> through a 90k $\Omega$ resistor so this pin can float. See how multiple system voltages are monitored by $\overline{\text{MR}}$ in Figure 5. If the signal on $\overline{\text{MR}}$ isn't up to V<sub>CC</sub>, there will be an additional current through internal 90k $\Omega$ pull up resistor. A logic-level FET can be used to minimize the leakage, as shown in Figure 6 Figure 5— MP6400 Family Monitoring Multiple System Voltages Figure 6—Minimizing $I_{CC}$ When $\overline{MR}$ Signal isn't over $V_{CC}$ by External MOSFET #### **Programmable Reset Delay Time** The reset delay time can be programmed by $C_{DELAY}$ configure. When $C_{DELAY}$ is connected to VCC through a resistor between $50k\Omega$ and $200k\Omega$ , the delay time is 380ms. When $C_{DELAY}$ floated, the delay time is 24ms. In addition, a capacitor connected $C_{DELAY}$ to GND could be used to get the user's programmable delay time from 2.1ms to 10s. The three configures can be found in Figure 7(a)(b)(c). Figure 7—Programmable Configurations to the Reset Delay Time The external capacitor $C_{\text{DELAY}}$ must be larger than 150pF. For a given delay time, the capacitor value can be calculated using the following equation: $$C_{DELAY}(nF) = [t_D(s) - 4.99 \times 10^{-4}(s)] \times 10^{7}$$ The reset delay time is determined by the charge time of external capacitor. While SENSE is above $V_{IT}$ and $\overline{MR}$ is a logic high, the internal 140nA current source is enabled and starts to charge the capacitor to set the delay time. When the capacitor voltage rises to 1.13V, the RESET is deasserted. The capacitor will be discharged when the RESET is again asserted. Stray capacitance may cause errors of the delay time. A ceramic capacitor with low leakage is strongly recommended. # **SENSE Voltage Transients Immunity** The MP6400 can be immune to SENSE pin short negative transient. The maximum immune duration is 17us while overdrive is 5%. A shorter negative transient can not assert the RESET output. The effective duration is relative to the threshold overdrive, as shown in Figure 8. Figure 8—Maximum Transient Duration vs. Sense Threshold Overdrive Voltage # **PACKAGE INFORMATION** # QFN6 (2mm x 2mm) #### **TOP VIEW** **BOTTOM VIEW** **DETAIL A** # RECOMMENDED LAND PATTERN # NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH. - 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX. - 4) JEDEC REFERENCE IS MO-229, VARIATION VCCC. - 5) DRAWING IS NOT TO SCALE. #### **TSOT23-6** **TOP VIEW** **RECOMMENDED LAND PATTERN** **FRONT VIEW** **SIDE VIEW** DETAIL "A" # NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR. - 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX. - 5) DRAWING CONFORMS TO JEDEC MO-193, VARIATION AB. - 6) DRAWING IS NOT TO SCALE. - 7) PIN 1 IS LOWER LEFT PIN WHEN READING TOP MARK FROM LEFT TO RIGHT, (SEE EXAMPLE TOP MARK) **NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.